xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt76x02_phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun  * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "mt76x02.h"
10*4882a593Smuzhiyun #include "mt76x02_phy.h"
11*4882a593Smuzhiyun 
mt76x02_phy_set_rxpath(struct mt76x02_dev * dev)12*4882a593Smuzhiyun void mt76x02_phy_set_rxpath(struct mt76x02_dev *dev)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	u32 val;
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun 	val = mt76_rr(dev, MT_BBP(AGC, 0));
17*4882a593Smuzhiyun 	val &= ~BIT(4);
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	switch (dev->chainmask & 0xf) {
20*4882a593Smuzhiyun 	case 2:
21*4882a593Smuzhiyun 		val |= BIT(3);
22*4882a593Smuzhiyun 		break;
23*4882a593Smuzhiyun 	default:
24*4882a593Smuzhiyun 		val &= ~BIT(3);
25*4882a593Smuzhiyun 		break;
26*4882a593Smuzhiyun 	}
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	mt76_wr(dev, MT_BBP(AGC, 0), val);
29*4882a593Smuzhiyun 	mb();
30*4882a593Smuzhiyun 	val = mt76_rr(dev, MT_BBP(AGC, 0));
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_phy_set_rxpath);
33*4882a593Smuzhiyun 
mt76x02_phy_set_txdac(struct mt76x02_dev * dev)34*4882a593Smuzhiyun void mt76x02_phy_set_txdac(struct mt76x02_dev *dev)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	int txpath;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	txpath = (dev->chainmask >> 8) & 0xf;
39*4882a593Smuzhiyun 	switch (txpath) {
40*4882a593Smuzhiyun 	case 2:
41*4882a593Smuzhiyun 		mt76_set(dev, MT_BBP(TXBE, 5), 0x3);
42*4882a593Smuzhiyun 		break;
43*4882a593Smuzhiyun 	default:
44*4882a593Smuzhiyun 		mt76_clear(dev, MT_BBP(TXBE, 5), 0x3);
45*4882a593Smuzhiyun 		break;
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_phy_set_txdac);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static u32
mt76x02_tx_power_mask(u8 v1,u8 v2,u8 v3,u8 v4)51*4882a593Smuzhiyun mt76x02_tx_power_mask(u8 v1, u8 v2, u8 v3, u8 v4)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	u32 val = 0;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	val |= (v1 & (BIT(6) - 1)) << 0;
56*4882a593Smuzhiyun 	val |= (v2 & (BIT(6) - 1)) << 8;
57*4882a593Smuzhiyun 	val |= (v3 & (BIT(6) - 1)) << 16;
58*4882a593Smuzhiyun 	val |= (v4 & (BIT(6) - 1)) << 24;
59*4882a593Smuzhiyun 	return val;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
mt76x02_get_max_rate_power(struct mt76_rate_power * r)62*4882a593Smuzhiyun int mt76x02_get_max_rate_power(struct mt76_rate_power *r)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	s8 ret = 0;
65*4882a593Smuzhiyun 	int i;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	for (i = 0; i < sizeof(r->all); i++)
68*4882a593Smuzhiyun 		ret = max(ret, r->all[i]);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return ret;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_get_max_rate_power);
73*4882a593Smuzhiyun 
mt76x02_limit_rate_power(struct mt76_rate_power * r,int limit)74*4882a593Smuzhiyun void mt76x02_limit_rate_power(struct mt76_rate_power *r, int limit)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	int i;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	for (i = 0; i < sizeof(r->all); i++)
79*4882a593Smuzhiyun 		if (r->all[i] > limit)
80*4882a593Smuzhiyun 			r->all[i] = limit;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_limit_rate_power);
83*4882a593Smuzhiyun 
mt76x02_add_rate_power_offset(struct mt76_rate_power * r,int offset)84*4882a593Smuzhiyun void mt76x02_add_rate_power_offset(struct mt76_rate_power *r, int offset)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	int i;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	for (i = 0; i < sizeof(r->all); i++)
89*4882a593Smuzhiyun 		r->all[i] += offset;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_add_rate_power_offset);
92*4882a593Smuzhiyun 
mt76x02_phy_set_txpower(struct mt76x02_dev * dev,int txp_0,int txp_1)93*4882a593Smuzhiyun void mt76x02_phy_set_txpower(struct mt76x02_dev *dev, int txp_0, int txp_1)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct mt76_rate_power *t = &dev->mt76.rate_power;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_TX_ALC_CFG_0, MT_TX_ALC_CFG_0_CH_INIT_0, txp_0);
98*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_TX_ALC_CFG_0, MT_TX_ALC_CFG_0_CH_INIT_1, txp_1);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_0,
101*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->cck[0], t->cck[2], t->ofdm[0],
102*4882a593Smuzhiyun 				      t->ofdm[2]));
103*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_1,
104*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->ofdm[4], t->ofdm[6], t->ht[0],
105*4882a593Smuzhiyun 				      t->ht[2]));
106*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_2,
107*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->ht[4], t->ht[6], t->ht[8],
108*4882a593Smuzhiyun 				      t->ht[10]));
109*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_3,
110*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->ht[12], t->ht[14], t->stbc[0],
111*4882a593Smuzhiyun 				      t->stbc[2]));
112*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_4,
113*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->stbc[4], t->stbc[6], 0, 0));
114*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_7,
115*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->ofdm[7], t->vht[8], t->ht[7],
116*4882a593Smuzhiyun 				      t->vht[9]));
117*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_8,
118*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->ht[14], 0, t->vht[8], t->vht[9]));
119*4882a593Smuzhiyun 	mt76_wr(dev, MT_TX_PWR_CFG_9,
120*4882a593Smuzhiyun 		mt76x02_tx_power_mask(t->ht[7], 0, t->stbc[8], t->stbc[9]));
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_phy_set_txpower);
123*4882a593Smuzhiyun 
mt76x02_phy_set_bw(struct mt76x02_dev * dev,int width,u8 ctrl)124*4882a593Smuzhiyun void mt76x02_phy_set_bw(struct mt76x02_dev *dev, int width, u8 ctrl)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	int core_val, agc_val;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	switch (width) {
129*4882a593Smuzhiyun 	case NL80211_CHAN_WIDTH_80:
130*4882a593Smuzhiyun 		core_val = 3;
131*4882a593Smuzhiyun 		agc_val = 7;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case NL80211_CHAN_WIDTH_40:
134*4882a593Smuzhiyun 		core_val = 2;
135*4882a593Smuzhiyun 		agc_val = 3;
136*4882a593Smuzhiyun 		break;
137*4882a593Smuzhiyun 	default:
138*4882a593Smuzhiyun 		core_val = 0;
139*4882a593Smuzhiyun 		agc_val = 1;
140*4882a593Smuzhiyun 		break;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_BBP(CORE, 1), MT_BBP_CORE_R1_BW, core_val);
144*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_BBP(AGC, 0), MT_BBP_AGC_R0_BW, agc_val);
145*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_BBP(AGC, 0), MT_BBP_AGC_R0_CTRL_CHAN, ctrl);
146*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_BBP(TXBE, 0), MT_BBP_TXBE_R0_CTRL_CHAN, ctrl);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_phy_set_bw);
149*4882a593Smuzhiyun 
mt76x02_phy_set_band(struct mt76x02_dev * dev,int band,bool primary_upper)150*4882a593Smuzhiyun void mt76x02_phy_set_band(struct mt76x02_dev *dev, int band,
151*4882a593Smuzhiyun 			  bool primary_upper)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	switch (band) {
154*4882a593Smuzhiyun 	case NL80211_BAND_2GHZ:
155*4882a593Smuzhiyun 		mt76_set(dev, MT_TX_BAND_CFG, MT_TX_BAND_CFG_2G);
156*4882a593Smuzhiyun 		mt76_clear(dev, MT_TX_BAND_CFG, MT_TX_BAND_CFG_5G);
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 	case NL80211_BAND_5GHZ:
159*4882a593Smuzhiyun 		mt76_clear(dev, MT_TX_BAND_CFG, MT_TX_BAND_CFG_2G);
160*4882a593Smuzhiyun 		mt76_set(dev, MT_TX_BAND_CFG, MT_TX_BAND_CFG_5G);
161*4882a593Smuzhiyun 		break;
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_TX_BAND_CFG, MT_TX_BAND_CFG_UPPER_40M,
165*4882a593Smuzhiyun 		       primary_upper);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_phy_set_band);
168*4882a593Smuzhiyun 
mt76x02_phy_adjust_vga_gain(struct mt76x02_dev * dev)169*4882a593Smuzhiyun bool mt76x02_phy_adjust_vga_gain(struct mt76x02_dev *dev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	u8 limit = dev->cal.low_gain > 0 ? 16 : 4;
172*4882a593Smuzhiyun 	bool ret = false;
173*4882a593Smuzhiyun 	u32 false_cca;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	false_cca = FIELD_GET(MT_RX_STAT_1_CCA_ERRORS,
176*4882a593Smuzhiyun 			      mt76_rr(dev, MT_RX_STAT_1));
177*4882a593Smuzhiyun 	dev->cal.false_cca = false_cca;
178*4882a593Smuzhiyun 	if (false_cca > 800 && dev->cal.agc_gain_adjust < limit) {
179*4882a593Smuzhiyun 		dev->cal.agc_gain_adjust += 2;
180*4882a593Smuzhiyun 		ret = true;
181*4882a593Smuzhiyun 	} else if ((false_cca < 10 && dev->cal.agc_gain_adjust > 0) ||
182*4882a593Smuzhiyun 		   (dev->cal.agc_gain_adjust >= limit && false_cca < 500)) {
183*4882a593Smuzhiyun 		dev->cal.agc_gain_adjust -= 2;
184*4882a593Smuzhiyun 		ret = true;
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	dev->cal.agc_lowest_gain = dev->cal.agc_gain_adjust >= limit;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_phy_adjust_vga_gain);
192*4882a593Smuzhiyun 
mt76x02_init_agc_gain(struct mt76x02_dev * dev)193*4882a593Smuzhiyun void mt76x02_init_agc_gain(struct mt76x02_dev *dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	dev->cal.agc_gain_init[0] = mt76_get_field(dev, MT_BBP(AGC, 8),
196*4882a593Smuzhiyun 						   MT_BBP_AGC_GAIN);
197*4882a593Smuzhiyun 	dev->cal.agc_gain_init[1] = mt76_get_field(dev, MT_BBP(AGC, 9),
198*4882a593Smuzhiyun 						   MT_BBP_AGC_GAIN);
199*4882a593Smuzhiyun 	memcpy(dev->cal.agc_gain_cur, dev->cal.agc_gain_init,
200*4882a593Smuzhiyun 	       sizeof(dev->cal.agc_gain_cur));
201*4882a593Smuzhiyun 	dev->cal.low_gain = -1;
202*4882a593Smuzhiyun 	dev->cal.gain_init_done = true;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_init_agc_gain);
205