1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef __MT76x02_EEPROM_H
8*4882a593Smuzhiyun #define __MT76x02_EEPROM_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "mt76x02.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun enum mt76x02_eeprom_field {
13*4882a593Smuzhiyun MT_EE_CHIP_ID = 0x000,
14*4882a593Smuzhiyun MT_EE_VERSION = 0x002,
15*4882a593Smuzhiyun MT_EE_MAC_ADDR = 0x004,
16*4882a593Smuzhiyun MT_EE_PCI_ID = 0x00A,
17*4882a593Smuzhiyun MT_EE_ANTENNA = 0x022,
18*4882a593Smuzhiyun MT_EE_CFG1_INIT = 0x024,
19*4882a593Smuzhiyun MT_EE_NIC_CONF_0 = 0x034,
20*4882a593Smuzhiyun MT_EE_NIC_CONF_1 = 0x036,
21*4882a593Smuzhiyun MT_EE_COUNTRY_REGION_5GHZ = 0x038,
22*4882a593Smuzhiyun MT_EE_COUNTRY_REGION_2GHZ = 0x039,
23*4882a593Smuzhiyun MT_EE_FREQ_OFFSET = 0x03a,
24*4882a593Smuzhiyun MT_EE_NIC_CONF_2 = 0x042,
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun MT_EE_XTAL_TRIM_1 = 0x03a,
27*4882a593Smuzhiyun MT_EE_XTAL_TRIM_2 = 0x09e,
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun MT_EE_LNA_GAIN = 0x044,
30*4882a593Smuzhiyun MT_EE_RSSI_OFFSET_2G_0 = 0x046,
31*4882a593Smuzhiyun MT_EE_RSSI_OFFSET_2G_1 = 0x048,
32*4882a593Smuzhiyun MT_EE_LNA_GAIN_5GHZ_1 = 0x049,
33*4882a593Smuzhiyun MT_EE_RSSI_OFFSET_5G_0 = 0x04a,
34*4882a593Smuzhiyun MT_EE_RSSI_OFFSET_5G_1 = 0x04c,
35*4882a593Smuzhiyun MT_EE_LNA_GAIN_5GHZ_2 = 0x04d,
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun MT_EE_TX_POWER_DELTA_BW40 = 0x050,
38*4882a593Smuzhiyun MT_EE_TX_POWER_DELTA_BW80 = 0x052,
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun MT_EE_TX_POWER_EXT_PA_5G = 0x054,
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun MT_EE_TX_POWER_0_START_2G = 0x056,
43*4882a593Smuzhiyun MT_EE_TX_POWER_1_START_2G = 0x05c,
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* used as byte arrays */
46*4882a593Smuzhiyun #define MT_TX_POWER_GROUP_SIZE_5G 5
47*4882a593Smuzhiyun #define MT_TX_POWER_GROUPS_5G 6
48*4882a593Smuzhiyun MT_EE_TX_POWER_0_START_5G = 0x062,
49*4882a593Smuzhiyun MT_EE_TSSI_SLOPE_2G = 0x06e,
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun MT_EE_TX_POWER_0_GRP3_TX_POWER_DELTA = 0x074,
52*4882a593Smuzhiyun MT_EE_TX_POWER_0_GRP4_TSSI_SLOPE = 0x076,
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun MT_EE_TX_POWER_1_START_5G = 0x080,
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun MT_EE_TX_POWER_CCK = 0x0a0,
57*4882a593Smuzhiyun MT_EE_TX_POWER_OFDM_2G_6M = 0x0a2,
58*4882a593Smuzhiyun MT_EE_TX_POWER_OFDM_2G_24M = 0x0a4,
59*4882a593Smuzhiyun MT_EE_TX_POWER_OFDM_5G_6M = 0x0b2,
60*4882a593Smuzhiyun MT_EE_TX_POWER_OFDM_5G_24M = 0x0b4,
61*4882a593Smuzhiyun MT_EE_TX_POWER_HT_MCS0 = 0x0a6,
62*4882a593Smuzhiyun MT_EE_TX_POWER_HT_MCS4 = 0x0a8,
63*4882a593Smuzhiyun MT_EE_TX_POWER_HT_MCS8 = 0x0aa,
64*4882a593Smuzhiyun MT_EE_TX_POWER_HT_MCS12 = 0x0ac,
65*4882a593Smuzhiyun MT_EE_TX_POWER_VHT_MCS0 = 0x0ba,
66*4882a593Smuzhiyun MT_EE_TX_POWER_VHT_MCS4 = 0x0bc,
67*4882a593Smuzhiyun MT_EE_TX_POWER_VHT_MCS8 = 0x0be,
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun MT_EE_2G_TARGET_POWER = 0x0d0,
70*4882a593Smuzhiyun MT_EE_TEMP_OFFSET = 0x0d1,
71*4882a593Smuzhiyun MT_EE_5G_TARGET_POWER = 0x0d2,
72*4882a593Smuzhiyun MT_EE_TSSI_BOUND1 = 0x0d4,
73*4882a593Smuzhiyun MT_EE_TSSI_BOUND2 = 0x0d6,
74*4882a593Smuzhiyun MT_EE_TSSI_BOUND3 = 0x0d8,
75*4882a593Smuzhiyun MT_EE_TSSI_BOUND4 = 0x0da,
76*4882a593Smuzhiyun MT_EE_FREQ_OFFSET_COMPENSATION = 0x0db,
77*4882a593Smuzhiyun MT_EE_TSSI_BOUND5 = 0x0dc,
78*4882a593Smuzhiyun MT_EE_TX_POWER_BYRATE_BASE = 0x0de,
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun MT_EE_TSSI_SLOPE_5G = 0x0f0,
81*4882a593Smuzhiyun MT_EE_RF_TEMP_COMP_SLOPE_5G = 0x0f2,
82*4882a593Smuzhiyun MT_EE_RF_TEMP_COMP_SLOPE_2G = 0x0f4,
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun MT_EE_RF_2G_TSSI_OFF_TXPOWER = 0x0f6,
85*4882a593Smuzhiyun MT_EE_RF_2G_RX_HIGH_GAIN = 0x0f8,
86*4882a593Smuzhiyun MT_EE_RF_5G_GRP0_1_RX_HIGH_GAIN = 0x0fa,
87*4882a593Smuzhiyun MT_EE_RF_5G_GRP2_3_RX_HIGH_GAIN = 0x0fc,
88*4882a593Smuzhiyun MT_EE_RF_5G_GRP4_5_RX_HIGH_GAIN = 0x0fe,
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun MT_EE_BT_RCAL_RESULT = 0x138,
91*4882a593Smuzhiyun MT_EE_BT_VCDL_CALIBRATION = 0x13c,
92*4882a593Smuzhiyun MT_EE_BT_PMUCFG = 0x13e,
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun MT_EE_USAGE_MAP_START = 0x1e0,
95*4882a593Smuzhiyun MT_EE_USAGE_MAP_END = 0x1fc,
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun __MT_EE_MAX
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define MT_EE_ANTENNA_DUAL BIT(15)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define MT_EE_NIC_CONF_0_RX_PATH GENMASK(3, 0)
103*4882a593Smuzhiyun #define MT_EE_NIC_CONF_0_TX_PATH GENMASK(7, 4)
104*4882a593Smuzhiyun #define MT_EE_NIC_CONF_0_PA_TYPE GENMASK(9, 8)
105*4882a593Smuzhiyun #define MT_EE_NIC_CONF_0_PA_INT_2G BIT(8)
106*4882a593Smuzhiyun #define MT_EE_NIC_CONF_0_PA_INT_5G BIT(9)
107*4882a593Smuzhiyun #define MT_EE_NIC_CONF_0_PA_IO_CURRENT BIT(10)
108*4882a593Smuzhiyun #define MT_EE_NIC_CONF_0_BOARD_TYPE GENMASK(13, 12)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define MT_EE_NIC_CONF_1_HW_RF_CTRL BIT(0)
111*4882a593Smuzhiyun #define MT_EE_NIC_CONF_1_TEMP_TX_ALC BIT(1)
112*4882a593Smuzhiyun #define MT_EE_NIC_CONF_1_LNA_EXT_2G BIT(2)
113*4882a593Smuzhiyun #define MT_EE_NIC_CONF_1_LNA_EXT_5G BIT(3)
114*4882a593Smuzhiyun #define MT_EE_NIC_CONF_1_TX_ALC_EN BIT(13)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define MT_EE_NIC_CONF_2_ANT_OPT BIT(3)
117*4882a593Smuzhiyun #define MT_EE_NIC_CONF_2_ANT_DIV BIT(4)
118*4882a593Smuzhiyun #define MT_EE_NIC_CONF_2_XTAL_OPTION GENMASK(10, 9)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define MT_EFUSE_USAGE_MAP_SIZE (MT_EE_USAGE_MAP_END - \
121*4882a593Smuzhiyun MT_EE_USAGE_MAP_START + 1)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun enum mt76x02_eeprom_modes {
124*4882a593Smuzhiyun MT_EE_READ,
125*4882a593Smuzhiyun MT_EE_PHYSICAL_READ,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun enum mt76x02_board_type {
129*4882a593Smuzhiyun BOARD_TYPE_2GHZ = 1,
130*4882a593Smuzhiyun BOARD_TYPE_5GHZ = 2,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
mt76x02_field_valid(u8 val)133*4882a593Smuzhiyun static inline bool mt76x02_field_valid(u8 val)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun return val != 0 && val != 0xff;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static inline int
mt76x02_sign_extend(u32 val,unsigned int size)139*4882a593Smuzhiyun mt76x02_sign_extend(u32 val, unsigned int size)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun bool sign = val & BIT(size - 1);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun val &= BIT(size - 1) - 1;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return sign ? val : -val;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static inline int
mt76x02_sign_extend_optional(u32 val,unsigned int size)149*4882a593Smuzhiyun mt76x02_sign_extend_optional(u32 val, unsigned int size)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun bool enable = val & BIT(size);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return enable ? mt76x02_sign_extend(val, size) : 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
mt76x02_rate_power_val(u8 val)156*4882a593Smuzhiyun static inline s8 mt76x02_rate_power_val(u8 val)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun if (!mt76x02_field_valid(val))
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return mt76x02_sign_extend_optional(val, 7);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static inline int
mt76x02_eeprom_get(struct mt76x02_dev * dev,enum mt76x02_eeprom_field field)165*4882a593Smuzhiyun mt76x02_eeprom_get(struct mt76x02_dev *dev,
166*4882a593Smuzhiyun enum mt76x02_eeprom_field field)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun if ((field & 1) || field >= __MT_EE_MAX)
169*4882a593Smuzhiyun return -1;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return get_unaligned_le16(dev->mt76.eeprom.data + field);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun bool mt76x02_ext_pa_enabled(struct mt76x02_dev *dev, enum nl80211_band band);
175*4882a593Smuzhiyun int mt76x02_get_efuse_data(struct mt76x02_dev *dev, u16 base, void *buf,
176*4882a593Smuzhiyun int len, enum mt76x02_eeprom_modes mode);
177*4882a593Smuzhiyun void mt76x02_get_rx_gain(struct mt76x02_dev *dev, enum nl80211_band band,
178*4882a593Smuzhiyun u16 *rssi_offset, s8 *lna_2g, s8 *lna_5g);
179*4882a593Smuzhiyun u8 mt76x02_get_lna_gain(struct mt76x02_dev *dev,
180*4882a593Smuzhiyun s8 *lna_2g, s8 *lna_5g,
181*4882a593Smuzhiyun struct ieee80211_channel *chan);
182*4882a593Smuzhiyun void mt76x02_eeprom_parse_hw_cap(struct mt76x02_dev *dev);
183*4882a593Smuzhiyun int mt76x02_eeprom_copy(struct mt76x02_dev *dev,
184*4882a593Smuzhiyun enum mt76x02_eeprom_field field,
185*4882a593Smuzhiyun void *dest, int len);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #endif /* __MT76x02_EEPROM_H */
188