1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include "mt76x02.h"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define RADAR_SPEC(m, len, el, eh, wl, wh, \
9*4882a593Smuzhiyun w_tolerance, tl, th, t_tolerance, \
10*4882a593Smuzhiyun bl, bh, event_exp, power_jmp) \
11*4882a593Smuzhiyun { \
12*4882a593Smuzhiyun .mode = m, \
13*4882a593Smuzhiyun .avg_len = len, \
14*4882a593Smuzhiyun .e_low = el, \
15*4882a593Smuzhiyun .e_high = eh, \
16*4882a593Smuzhiyun .w_low = wl, \
17*4882a593Smuzhiyun .w_high = wh, \
18*4882a593Smuzhiyun .w_margin = w_tolerance, \
19*4882a593Smuzhiyun .t_low = tl, \
20*4882a593Smuzhiyun .t_high = th, \
21*4882a593Smuzhiyun .t_margin = t_tolerance, \
22*4882a593Smuzhiyun .b_low = bl, \
23*4882a593Smuzhiyun .b_high = bh, \
24*4882a593Smuzhiyun .event_expiration = event_exp, \
25*4882a593Smuzhiyun .pwr_jmp = power_jmp \
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct mt76x02_radar_specs etsi_radar_specs[] = {
29*4882a593Smuzhiyun /* 20MHz */
30*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 15, 106, 150, 10, 4900, 100096, 10, 0,
31*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19cc),
32*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 59, 96, 380, 150, 4900, 100096, 40, 0,
33*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19cc),
34*4882a593Smuzhiyun RADAR_SPEC(3, 60, 20, 46, 300, 640, 80, 4900, 10100, 80, 0,
35*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19dd),
36*4882a593Smuzhiyun RADAR_SPEC(8, 8, 2, 9, 106, 150, 32, 4900, 296704, 32, 0,
37*4882a593Smuzhiyun 0x7fffffff, 0x2191c0, 0x15cc),
38*4882a593Smuzhiyun /* 40MHz */
39*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 15, 106, 150, 10, 4900, 100096, 10, 0,
40*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19cc),
41*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 59, 96, 380, 150, 4900, 100096, 40, 0,
42*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19cc),
43*4882a593Smuzhiyun RADAR_SPEC(3, 60, 20, 46, 300, 640, 80, 4900, 10100, 80, 0,
44*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19dd),
45*4882a593Smuzhiyun RADAR_SPEC(8, 8, 2, 9, 106, 150, 32, 4900, 296704, 32, 0,
46*4882a593Smuzhiyun 0x7fffffff, 0x2191c0, 0x15cc),
47*4882a593Smuzhiyun /* 80MHz */
48*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 15, 106, 150, 10, 4900, 100096, 10, 0,
49*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19cc),
50*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 59, 96, 380, 150, 4900, 100096, 40, 0,
51*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19cc),
52*4882a593Smuzhiyun RADAR_SPEC(3, 60, 20, 46, 300, 640, 80, 4900, 10100, 80, 0,
53*4882a593Smuzhiyun 0x7fffffff, 0x155cc0, 0x19dd),
54*4882a593Smuzhiyun RADAR_SPEC(8, 8, 2, 9, 106, 150, 32, 4900, 296704, 32, 0,
55*4882a593Smuzhiyun 0x7fffffff, 0x2191c0, 0x15cc)
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static const struct mt76x02_radar_specs fcc_radar_specs[] = {
59*4882a593Smuzhiyun /* 20MHz */
60*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 12, 106, 150, 5, 2900, 80100, 5, 0,
61*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x13dc),
62*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
63*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x19dd),
64*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 54, 96, 480, 150, 2900, 80100, 40, 0,
65*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x12cc),
66*4882a593Smuzhiyun RADAR_SPEC(2, 60, 15, 63, 640, 2080, 32, 19600, 40200, 32, 0,
67*4882a593Smuzhiyun 0x3938700, 0x57bcf00, 0x1289),
68*4882a593Smuzhiyun /* 40MHz */
69*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 12, 106, 150, 5, 2900, 80100, 5, 0,
70*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x13dc),
71*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
72*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x19dd),
73*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 54, 96, 480, 150, 2900, 80100, 40, 0,
74*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x12cc),
75*4882a593Smuzhiyun RADAR_SPEC(2, 60, 15, 63, 640, 2080, 32, 19600, 40200, 32, 0,
76*4882a593Smuzhiyun 0x3938700, 0x57bcf00, 0x1289),
77*4882a593Smuzhiyun /* 80MHz */
78*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 14, 106, 150, 15, 2900, 80100, 15, 0,
79*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x16cc),
80*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
81*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x19dd),
82*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 54, 96, 480, 150, 2900, 80100, 40, 0,
83*4882a593Smuzhiyun 0x7fffffff, 0xfe808, 0x12cc),
84*4882a593Smuzhiyun RADAR_SPEC(2, 60, 15, 63, 640, 2080, 32, 19600, 40200, 32, 0,
85*4882a593Smuzhiyun 0x3938700, 0x57bcf00, 0x1289)
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct mt76x02_radar_specs jp_w56_radar_specs[] = {
89*4882a593Smuzhiyun /* 20MHz */
90*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 150, 5, 2900, 80100, 5, 0,
91*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x13dc),
92*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
93*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x19dd),
94*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 44, 96, 480, 150, 2900, 80100, 40, 0,
95*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x12cc),
96*4882a593Smuzhiyun RADAR_SPEC(2, 60, 15, 48, 940, 2080, 32, 19600, 40200, 32, 0,
97*4882a593Smuzhiyun 0x3938700, 0X57bcf00, 0x1289),
98*4882a593Smuzhiyun /* 40MHz */
99*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 150, 5, 2900, 80100, 5, 0,
100*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x13dc),
101*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
102*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x19dd),
103*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 44, 96, 480, 150, 2900, 80100, 40, 0,
104*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x12cc),
105*4882a593Smuzhiyun RADAR_SPEC(2, 60, 15, 48, 940, 2080, 32, 19600, 40200, 32, 0,
106*4882a593Smuzhiyun 0x3938700, 0X57bcf00, 0x1289),
107*4882a593Smuzhiyun /* 80MHz */
108*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 9, 106, 150, 15, 2900, 80100, 15, 0,
109*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x16cc),
110*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
111*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x19dd),
112*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 44, 96, 480, 150, 2900, 80100, 40, 0,
113*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x12cc),
114*4882a593Smuzhiyun RADAR_SPEC(2, 60, 15, 48, 940, 2080, 32, 19600, 40200, 32, 0,
115*4882a593Smuzhiyun 0x3938700, 0X57bcf00, 0x1289)
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const struct mt76x02_radar_specs jp_w53_radar_specs[] = {
119*4882a593Smuzhiyun /* 20MHz */
120*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 9, 106, 150, 20, 28400, 77000, 20, 0,
121*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x16cc),
122*4882a593Smuzhiyun { 0 },
123*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 44, 96, 200, 150, 28400, 77000, 60, 0,
124*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x16cc),
125*4882a593Smuzhiyun { 0 },
126*4882a593Smuzhiyun /* 40MHz */
127*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 9, 106, 150, 20, 28400, 77000, 20, 0,
128*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x16cc),
129*4882a593Smuzhiyun { 0 },
130*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 44, 96, 200, 150, 28400, 77000, 60, 0,
131*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x16cc),
132*4882a593Smuzhiyun { 0 },
133*4882a593Smuzhiyun /* 80MHz */
134*4882a593Smuzhiyun RADAR_SPEC(0, 8, 2, 9, 106, 150, 20, 28400, 77000, 20, 0,
135*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x16cc),
136*4882a593Smuzhiyun { 0 },
137*4882a593Smuzhiyun RADAR_SPEC(0, 40, 4, 44, 96, 200, 150, 28400, 77000, 60, 0,
138*4882a593Smuzhiyun 0x7fffffff, 0x14c080, 0x16cc),
139*4882a593Smuzhiyun { 0 }
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static void
mt76x02_dfs_set_capture_mode_ctrl(struct mt76x02_dev * dev,u8 enable)143*4882a593Smuzhiyun mt76x02_dfs_set_capture_mode_ctrl(struct mt76x02_dev *dev, u8 enable)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u32 data;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun data = (1 << 1) | enable;
148*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 36), data);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
mt76x02_dfs_seq_pool_put(struct mt76x02_dev * dev,struct mt76x02_dfs_sequence * seq)151*4882a593Smuzhiyun static void mt76x02_dfs_seq_pool_put(struct mt76x02_dev *dev,
152*4882a593Smuzhiyun struct mt76x02_dfs_sequence *seq)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun list_add(&seq->head, &dfs_pd->seq_pool);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun dfs_pd->seq_stats.seq_pool_len++;
159*4882a593Smuzhiyun dfs_pd->seq_stats.seq_len--;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static struct mt76x02_dfs_sequence *
mt76x02_dfs_seq_pool_get(struct mt76x02_dev * dev)163*4882a593Smuzhiyun mt76x02_dfs_seq_pool_get(struct mt76x02_dev *dev)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
166*4882a593Smuzhiyun struct mt76x02_dfs_sequence *seq;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (list_empty(&dfs_pd->seq_pool)) {
169*4882a593Smuzhiyun seq = devm_kzalloc(dev->mt76.dev, sizeof(*seq), GFP_ATOMIC);
170*4882a593Smuzhiyun } else {
171*4882a593Smuzhiyun seq = list_first_entry(&dfs_pd->seq_pool,
172*4882a593Smuzhiyun struct mt76x02_dfs_sequence,
173*4882a593Smuzhiyun head);
174*4882a593Smuzhiyun list_del(&seq->head);
175*4882a593Smuzhiyun dfs_pd->seq_stats.seq_pool_len--;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun if (seq)
178*4882a593Smuzhiyun dfs_pd->seq_stats.seq_len++;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return seq;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
mt76x02_dfs_get_multiple(int val,int frac,int margin)183*4882a593Smuzhiyun static int mt76x02_dfs_get_multiple(int val, int frac, int margin)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int remainder, factor;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (!frac)
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (abs(val - frac) <= margin)
191*4882a593Smuzhiyun return 1;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun factor = val / frac;
194*4882a593Smuzhiyun remainder = val % frac;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (remainder > margin) {
197*4882a593Smuzhiyun if ((frac - remainder) <= margin)
198*4882a593Smuzhiyun factor++;
199*4882a593Smuzhiyun else
200*4882a593Smuzhiyun factor = 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun return factor;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
mt76x02_dfs_detector_reset(struct mt76x02_dev * dev)205*4882a593Smuzhiyun static void mt76x02_dfs_detector_reset(struct mt76x02_dev *dev)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
208*4882a593Smuzhiyun struct mt76x02_dfs_sequence *seq, *tmp_seq;
209*4882a593Smuzhiyun int i;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* reset hw detector */
212*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* reset sw detector */
215*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dfs_pd->event_rb); i++) {
216*4882a593Smuzhiyun dfs_pd->event_rb[i].h_rb = 0;
217*4882a593Smuzhiyun dfs_pd->event_rb[i].t_rb = 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun list_for_each_entry_safe(seq, tmp_seq, &dfs_pd->sequences, head) {
221*4882a593Smuzhiyun list_del_init(&seq->head);
222*4882a593Smuzhiyun mt76x02_dfs_seq_pool_put(dev, seq);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
mt76x02_dfs_check_chirp(struct mt76x02_dev * dev)226*4882a593Smuzhiyun static bool mt76x02_dfs_check_chirp(struct mt76x02_dev *dev)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun bool ret = false;
229*4882a593Smuzhiyun u32 current_ts, delta_ts;
230*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun current_ts = mt76_rr(dev, MT_PBF_LIFE_TIMER);
233*4882a593Smuzhiyun delta_ts = current_ts - dfs_pd->chirp_pulse_ts;
234*4882a593Smuzhiyun dfs_pd->chirp_pulse_ts = current_ts;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* 12 sec */
237*4882a593Smuzhiyun if (delta_ts <= (12 * (1 << 20))) {
238*4882a593Smuzhiyun if (++dfs_pd->chirp_pulse_cnt > 8)
239*4882a593Smuzhiyun ret = true;
240*4882a593Smuzhiyun } else {
241*4882a593Smuzhiyun dfs_pd->chirp_pulse_cnt = 1;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
mt76x02_dfs_get_hw_pulse(struct mt76x02_dev * dev,struct mt76x02_dfs_hw_pulse * pulse)247*4882a593Smuzhiyun static void mt76x02_dfs_get_hw_pulse(struct mt76x02_dev *dev,
248*4882a593Smuzhiyun struct mt76x02_dfs_hw_pulse *pulse)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun u32 data;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* select channel */
253*4882a593Smuzhiyun data = (MT_DFS_CH_EN << 16) | pulse->engine;
254*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 0), data);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* reported period */
257*4882a593Smuzhiyun pulse->period = mt76_rr(dev, MT_BBP(DFS, 19));
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* reported width */
260*4882a593Smuzhiyun pulse->w1 = mt76_rr(dev, MT_BBP(DFS, 20));
261*4882a593Smuzhiyun pulse->w2 = mt76_rr(dev, MT_BBP(DFS, 23));
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* reported burst number */
264*4882a593Smuzhiyun pulse->burst = mt76_rr(dev, MT_BBP(DFS, 22));
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
mt76x02_dfs_check_hw_pulse(struct mt76x02_dev * dev,struct mt76x02_dfs_hw_pulse * pulse)267*4882a593Smuzhiyun static bool mt76x02_dfs_check_hw_pulse(struct mt76x02_dev *dev,
268*4882a593Smuzhiyun struct mt76x02_dfs_hw_pulse *pulse)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun bool ret = false;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (!pulse->period || !pulse->w1)
273*4882a593Smuzhiyun return false;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun switch (dev->mt76.region) {
276*4882a593Smuzhiyun case NL80211_DFS_FCC:
277*4882a593Smuzhiyun if (pulse->engine > 3)
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (pulse->engine == 3) {
281*4882a593Smuzhiyun ret = mt76x02_dfs_check_chirp(dev);
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* check short pulse*/
286*4882a593Smuzhiyun if (pulse->w1 < 120)
287*4882a593Smuzhiyun ret = (pulse->period >= 2900 &&
288*4882a593Smuzhiyun (pulse->period <= 4700 ||
289*4882a593Smuzhiyun pulse->period >= 6400) &&
290*4882a593Smuzhiyun (pulse->period <= 6800 ||
291*4882a593Smuzhiyun pulse->period >= 10200) &&
292*4882a593Smuzhiyun pulse->period <= 61600);
293*4882a593Smuzhiyun else if (pulse->w1 < 130) /* 120 - 130 */
294*4882a593Smuzhiyun ret = (pulse->period >= 2900 &&
295*4882a593Smuzhiyun pulse->period <= 61600);
296*4882a593Smuzhiyun else
297*4882a593Smuzhiyun ret = (pulse->period >= 3500 &&
298*4882a593Smuzhiyun pulse->period <= 10100);
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case NL80211_DFS_ETSI:
301*4882a593Smuzhiyun if (pulse->engine >= 3)
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun ret = (pulse->period >= 4900 &&
305*4882a593Smuzhiyun (pulse->period <= 10200 ||
306*4882a593Smuzhiyun pulse->period >= 12400) &&
307*4882a593Smuzhiyun pulse->period <= 100100);
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun case NL80211_DFS_JP:
310*4882a593Smuzhiyun if (dev->mphy.chandef.chan->center_freq >= 5250 &&
311*4882a593Smuzhiyun dev->mphy.chandef.chan->center_freq <= 5350) {
312*4882a593Smuzhiyun /* JPW53 */
313*4882a593Smuzhiyun if (pulse->w1 <= 130)
314*4882a593Smuzhiyun ret = (pulse->period >= 28360 &&
315*4882a593Smuzhiyun (pulse->period <= 28700 ||
316*4882a593Smuzhiyun pulse->period >= 76900) &&
317*4882a593Smuzhiyun pulse->period <= 76940);
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (pulse->engine > 3)
322*4882a593Smuzhiyun break;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (pulse->engine == 3) {
325*4882a593Smuzhiyun ret = mt76x02_dfs_check_chirp(dev);
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* check short pulse*/
330*4882a593Smuzhiyun if (pulse->w1 < 120)
331*4882a593Smuzhiyun ret = (pulse->period >= 2900 &&
332*4882a593Smuzhiyun (pulse->period <= 4700 ||
333*4882a593Smuzhiyun pulse->period >= 6400) &&
334*4882a593Smuzhiyun (pulse->period <= 6800 ||
335*4882a593Smuzhiyun pulse->period >= 27560) &&
336*4882a593Smuzhiyun (pulse->period <= 27960 ||
337*4882a593Smuzhiyun pulse->period >= 28360) &&
338*4882a593Smuzhiyun (pulse->period <= 28700 ||
339*4882a593Smuzhiyun pulse->period >= 79900) &&
340*4882a593Smuzhiyun pulse->period <= 80100);
341*4882a593Smuzhiyun else if (pulse->w1 < 130) /* 120 - 130 */
342*4882a593Smuzhiyun ret = (pulse->period >= 2900 &&
343*4882a593Smuzhiyun (pulse->period <= 10100 ||
344*4882a593Smuzhiyun pulse->period >= 27560) &&
345*4882a593Smuzhiyun (pulse->period <= 27960 ||
346*4882a593Smuzhiyun pulse->period >= 28360) &&
347*4882a593Smuzhiyun (pulse->period <= 28700 ||
348*4882a593Smuzhiyun pulse->period >= 79900) &&
349*4882a593Smuzhiyun pulse->period <= 80100);
350*4882a593Smuzhiyun else
351*4882a593Smuzhiyun ret = (pulse->period >= 3900 &&
352*4882a593Smuzhiyun pulse->period <= 10100);
353*4882a593Smuzhiyun break;
354*4882a593Smuzhiyun case NL80211_DFS_UNSET:
355*4882a593Smuzhiyun default:
356*4882a593Smuzhiyun return false;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return ret;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
mt76x02_dfs_fetch_event(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)362*4882a593Smuzhiyun static bool mt76x02_dfs_fetch_event(struct mt76x02_dev *dev,
363*4882a593Smuzhiyun struct mt76x02_dfs_event *event)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun u32 data;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* 1st: DFS_R37[31]: 0 (engine 0) - 1 (engine 2)
368*4882a593Smuzhiyun * 2nd: DFS_R37[21:0]: pulse time
369*4882a593Smuzhiyun * 3rd: DFS_R37[11:0]: pulse width
370*4882a593Smuzhiyun * 3rd: DFS_R37[25:16]: phase
371*4882a593Smuzhiyun * 4th: DFS_R37[12:0]: current pwr
372*4882a593Smuzhiyun * 4th: DFS_R37[21:16]: pwr stable counter
373*4882a593Smuzhiyun *
374*4882a593Smuzhiyun * 1st: DFS_R37[31:0] set to 0xffffffff means no event detected
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun data = mt76_rr(dev, MT_BBP(DFS, 37));
377*4882a593Smuzhiyun if (!MT_DFS_CHECK_EVENT(data))
378*4882a593Smuzhiyun return false;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun event->engine = MT_DFS_EVENT_ENGINE(data);
381*4882a593Smuzhiyun data = mt76_rr(dev, MT_BBP(DFS, 37));
382*4882a593Smuzhiyun event->ts = MT_DFS_EVENT_TIMESTAMP(data);
383*4882a593Smuzhiyun data = mt76_rr(dev, MT_BBP(DFS, 37));
384*4882a593Smuzhiyun event->width = MT_DFS_EVENT_WIDTH(data);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return true;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
mt76x02_dfs_check_event(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)389*4882a593Smuzhiyun static bool mt76x02_dfs_check_event(struct mt76x02_dev *dev,
390*4882a593Smuzhiyun struct mt76x02_dfs_event *event)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun if (event->engine == 2) {
393*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
394*4882a593Smuzhiyun struct mt76x02_dfs_event_rb *event_buff = &dfs_pd->event_rb[1];
395*4882a593Smuzhiyun u16 last_event_idx;
396*4882a593Smuzhiyun u32 delta_ts;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun last_event_idx = mt76_decr(event_buff->t_rb,
399*4882a593Smuzhiyun MT_DFS_EVENT_BUFLEN);
400*4882a593Smuzhiyun delta_ts = event->ts - event_buff->data[last_event_idx].ts;
401*4882a593Smuzhiyun if (delta_ts < MT_DFS_EVENT_TIME_MARGIN &&
402*4882a593Smuzhiyun event_buff->data[last_event_idx].width >= 200)
403*4882a593Smuzhiyun return false;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun return true;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
mt76x02_dfs_queue_event(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)408*4882a593Smuzhiyun static void mt76x02_dfs_queue_event(struct mt76x02_dev *dev,
409*4882a593Smuzhiyun struct mt76x02_dfs_event *event)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
412*4882a593Smuzhiyun struct mt76x02_dfs_event_rb *event_buff;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* add radar event to ring buffer */
415*4882a593Smuzhiyun event_buff = event->engine == 2 ? &dfs_pd->event_rb[1]
416*4882a593Smuzhiyun : &dfs_pd->event_rb[0];
417*4882a593Smuzhiyun event_buff->data[event_buff->t_rb] = *event;
418*4882a593Smuzhiyun event_buff->data[event_buff->t_rb].fetch_ts = jiffies;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun event_buff->t_rb = mt76_incr(event_buff->t_rb, MT_DFS_EVENT_BUFLEN);
421*4882a593Smuzhiyun if (event_buff->t_rb == event_buff->h_rb)
422*4882a593Smuzhiyun event_buff->h_rb = mt76_incr(event_buff->h_rb,
423*4882a593Smuzhiyun MT_DFS_EVENT_BUFLEN);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
mt76x02_dfs_create_sequence(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event,u16 cur_len)426*4882a593Smuzhiyun static int mt76x02_dfs_create_sequence(struct mt76x02_dev *dev,
427*4882a593Smuzhiyun struct mt76x02_dfs_event *event,
428*4882a593Smuzhiyun u16 cur_len)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
431*4882a593Smuzhiyun struct mt76x02_dfs_sw_detector_params *sw_params;
432*4882a593Smuzhiyun u32 width_delta, with_sum;
433*4882a593Smuzhiyun struct mt76x02_dfs_sequence seq, *seq_p;
434*4882a593Smuzhiyun struct mt76x02_dfs_event_rb *event_rb;
435*4882a593Smuzhiyun struct mt76x02_dfs_event *cur_event;
436*4882a593Smuzhiyun int i, j, end, pri, factor, cur_pri;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun event_rb = event->engine == 2 ? &dfs_pd->event_rb[1]
439*4882a593Smuzhiyun : &dfs_pd->event_rb[0];
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun i = mt76_decr(event_rb->t_rb, MT_DFS_EVENT_BUFLEN);
442*4882a593Smuzhiyun end = mt76_decr(event_rb->h_rb, MT_DFS_EVENT_BUFLEN);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun while (i != end) {
445*4882a593Smuzhiyun cur_event = &event_rb->data[i];
446*4882a593Smuzhiyun with_sum = event->width + cur_event->width;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun sw_params = &dfs_pd->sw_dpd_params;
449*4882a593Smuzhiyun switch (dev->mt76.region) {
450*4882a593Smuzhiyun case NL80211_DFS_FCC:
451*4882a593Smuzhiyun case NL80211_DFS_JP:
452*4882a593Smuzhiyun if (with_sum < 600)
453*4882a593Smuzhiyun width_delta = 8;
454*4882a593Smuzhiyun else
455*4882a593Smuzhiyun width_delta = with_sum >> 3;
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun case NL80211_DFS_ETSI:
458*4882a593Smuzhiyun if (event->engine == 2)
459*4882a593Smuzhiyun width_delta = with_sum >> 6;
460*4882a593Smuzhiyun else if (with_sum < 620)
461*4882a593Smuzhiyun width_delta = 24;
462*4882a593Smuzhiyun else
463*4882a593Smuzhiyun width_delta = 8;
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun case NL80211_DFS_UNSET:
466*4882a593Smuzhiyun default:
467*4882a593Smuzhiyun return -EINVAL;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun pri = event->ts - cur_event->ts;
471*4882a593Smuzhiyun if (abs(event->width - cur_event->width) > width_delta ||
472*4882a593Smuzhiyun pri < sw_params->min_pri)
473*4882a593Smuzhiyun goto next;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (pri > sw_params->max_pri)
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun seq.pri = event->ts - cur_event->ts;
479*4882a593Smuzhiyun seq.first_ts = cur_event->ts;
480*4882a593Smuzhiyun seq.last_ts = event->ts;
481*4882a593Smuzhiyun seq.engine = event->engine;
482*4882a593Smuzhiyun seq.count = 2;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun j = mt76_decr(i, MT_DFS_EVENT_BUFLEN);
485*4882a593Smuzhiyun while (j != end) {
486*4882a593Smuzhiyun cur_event = &event_rb->data[j];
487*4882a593Smuzhiyun cur_pri = event->ts - cur_event->ts;
488*4882a593Smuzhiyun factor = mt76x02_dfs_get_multiple(cur_pri, seq.pri,
489*4882a593Smuzhiyun sw_params->pri_margin);
490*4882a593Smuzhiyun if (factor > 0) {
491*4882a593Smuzhiyun seq.first_ts = cur_event->ts;
492*4882a593Smuzhiyun seq.count++;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun j = mt76_decr(j, MT_DFS_EVENT_BUFLEN);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun if (seq.count <= cur_len)
498*4882a593Smuzhiyun goto next;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun seq_p = mt76x02_dfs_seq_pool_get(dev);
501*4882a593Smuzhiyun if (!seq_p)
502*4882a593Smuzhiyun return -ENOMEM;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun *seq_p = seq;
505*4882a593Smuzhiyun INIT_LIST_HEAD(&seq_p->head);
506*4882a593Smuzhiyun list_add(&seq_p->head, &dfs_pd->sequences);
507*4882a593Smuzhiyun next:
508*4882a593Smuzhiyun i = mt76_decr(i, MT_DFS_EVENT_BUFLEN);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
mt76x02_dfs_add_event_to_sequence(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)513*4882a593Smuzhiyun static u16 mt76x02_dfs_add_event_to_sequence(struct mt76x02_dev *dev,
514*4882a593Smuzhiyun struct mt76x02_dfs_event *event)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
517*4882a593Smuzhiyun struct mt76x02_dfs_sw_detector_params *sw_params;
518*4882a593Smuzhiyun struct mt76x02_dfs_sequence *seq, *tmp_seq;
519*4882a593Smuzhiyun u16 max_seq_len = 0;
520*4882a593Smuzhiyun int factor, pri;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun sw_params = &dfs_pd->sw_dpd_params;
523*4882a593Smuzhiyun list_for_each_entry_safe(seq, tmp_seq, &dfs_pd->sequences, head) {
524*4882a593Smuzhiyun if (event->ts > seq->first_ts + MT_DFS_SEQUENCE_WINDOW) {
525*4882a593Smuzhiyun list_del_init(&seq->head);
526*4882a593Smuzhiyun mt76x02_dfs_seq_pool_put(dev, seq);
527*4882a593Smuzhiyun continue;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (event->engine != seq->engine)
531*4882a593Smuzhiyun continue;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun pri = event->ts - seq->last_ts;
534*4882a593Smuzhiyun factor = mt76x02_dfs_get_multiple(pri, seq->pri,
535*4882a593Smuzhiyun sw_params->pri_margin);
536*4882a593Smuzhiyun if (factor > 0) {
537*4882a593Smuzhiyun seq->last_ts = event->ts;
538*4882a593Smuzhiyun seq->count++;
539*4882a593Smuzhiyun max_seq_len = max_t(u16, max_seq_len, seq->count);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun return max_seq_len;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
mt76x02_dfs_check_detection(struct mt76x02_dev * dev)545*4882a593Smuzhiyun static bool mt76x02_dfs_check_detection(struct mt76x02_dev *dev)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
548*4882a593Smuzhiyun struct mt76x02_dfs_sequence *seq;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (list_empty(&dfs_pd->sequences))
551*4882a593Smuzhiyun return false;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun list_for_each_entry(seq, &dfs_pd->sequences, head) {
554*4882a593Smuzhiyun if (seq->count > MT_DFS_SEQUENCE_TH) {
555*4882a593Smuzhiyun dfs_pd->stats[seq->engine].sw_pattern++;
556*4882a593Smuzhiyun return true;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun return false;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
mt76x02_dfs_add_events(struct mt76x02_dev * dev)562*4882a593Smuzhiyun static void mt76x02_dfs_add_events(struct mt76x02_dev *dev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
565*4882a593Smuzhiyun struct mt76x02_dfs_event event;
566*4882a593Smuzhiyun int i, seq_len;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* disable debug mode */
569*4882a593Smuzhiyun mt76x02_dfs_set_capture_mode_ctrl(dev, false);
570*4882a593Smuzhiyun for (i = 0; i < MT_DFS_EVENT_LOOP; i++) {
571*4882a593Smuzhiyun if (!mt76x02_dfs_fetch_event(dev, &event))
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (dfs_pd->last_event_ts > event.ts)
575*4882a593Smuzhiyun mt76x02_dfs_detector_reset(dev);
576*4882a593Smuzhiyun dfs_pd->last_event_ts = event.ts;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (!mt76x02_dfs_check_event(dev, &event))
579*4882a593Smuzhiyun continue;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun seq_len = mt76x02_dfs_add_event_to_sequence(dev, &event);
582*4882a593Smuzhiyun mt76x02_dfs_create_sequence(dev, &event, seq_len);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun mt76x02_dfs_queue_event(dev, &event);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun mt76x02_dfs_set_capture_mode_ctrl(dev, true);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
mt76x02_dfs_check_event_window(struct mt76x02_dev * dev)589*4882a593Smuzhiyun static void mt76x02_dfs_check_event_window(struct mt76x02_dev *dev)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
592*4882a593Smuzhiyun struct mt76x02_dfs_event_rb *event_buff;
593*4882a593Smuzhiyun struct mt76x02_dfs_event *event;
594*4882a593Smuzhiyun int i;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dfs_pd->event_rb); i++) {
597*4882a593Smuzhiyun event_buff = &dfs_pd->event_rb[i];
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun while (event_buff->h_rb != event_buff->t_rb) {
600*4882a593Smuzhiyun event = &event_buff->data[event_buff->h_rb];
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* sorted list */
603*4882a593Smuzhiyun if (time_is_after_jiffies(event->fetch_ts +
604*4882a593Smuzhiyun MT_DFS_EVENT_WINDOW))
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun event_buff->h_rb = mt76_incr(event_buff->h_rb,
607*4882a593Smuzhiyun MT_DFS_EVENT_BUFLEN);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
mt76x02_dfs_tasklet(unsigned long arg)612*4882a593Smuzhiyun static void mt76x02_dfs_tasklet(unsigned long arg)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun struct mt76x02_dev *dev = (struct mt76x02_dev *)arg;
615*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
616*4882a593Smuzhiyun u32 engine_mask;
617*4882a593Smuzhiyun int i;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (test_bit(MT76_SCANNING, &dev->mphy.state))
620*4882a593Smuzhiyun goto out;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (time_is_before_jiffies(dfs_pd->last_sw_check +
623*4882a593Smuzhiyun MT_DFS_SW_TIMEOUT)) {
624*4882a593Smuzhiyun bool radar_detected;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun dfs_pd->last_sw_check = jiffies;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun mt76x02_dfs_add_events(dev);
629*4882a593Smuzhiyun radar_detected = mt76x02_dfs_check_detection(dev);
630*4882a593Smuzhiyun if (radar_detected) {
631*4882a593Smuzhiyun /* sw detector rx radar pattern */
632*4882a593Smuzhiyun ieee80211_radar_detected(dev->mt76.hw);
633*4882a593Smuzhiyun mt76x02_dfs_detector_reset(dev);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun mt76x02_dfs_check_event_window(dev);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun engine_mask = mt76_rr(dev, MT_BBP(DFS, 1));
641*4882a593Smuzhiyun if (!(engine_mask & 0xf))
642*4882a593Smuzhiyun goto out;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun for (i = 0; i < MT_DFS_NUM_ENGINES; i++) {
645*4882a593Smuzhiyun struct mt76x02_dfs_hw_pulse pulse;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (!(engine_mask & (1 << i)))
648*4882a593Smuzhiyun continue;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun pulse.engine = i;
651*4882a593Smuzhiyun mt76x02_dfs_get_hw_pulse(dev, &pulse);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (!mt76x02_dfs_check_hw_pulse(dev, &pulse)) {
654*4882a593Smuzhiyun dfs_pd->stats[i].hw_pulse_discarded++;
655*4882a593Smuzhiyun continue;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* hw detector rx radar pattern */
659*4882a593Smuzhiyun dfs_pd->stats[i].hw_pattern++;
660*4882a593Smuzhiyun ieee80211_radar_detected(dev->mt76.hw);
661*4882a593Smuzhiyun mt76x02_dfs_detector_reset(dev);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* reset hw detector */
667*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun out:
670*4882a593Smuzhiyun mt76x02_irq_enable(dev, MT_INT_GPTIMER);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
mt76x02_dfs_init_sw_detector(struct mt76x02_dev * dev)673*4882a593Smuzhiyun static void mt76x02_dfs_init_sw_detector(struct mt76x02_dev *dev)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun switch (dev->mt76.region) {
678*4882a593Smuzhiyun case NL80211_DFS_FCC:
679*4882a593Smuzhiyun dfs_pd->sw_dpd_params.max_pri = MT_DFS_FCC_MAX_PRI;
680*4882a593Smuzhiyun dfs_pd->sw_dpd_params.min_pri = MT_DFS_FCC_MIN_PRI;
681*4882a593Smuzhiyun dfs_pd->sw_dpd_params.pri_margin = MT_DFS_PRI_MARGIN;
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun case NL80211_DFS_ETSI:
684*4882a593Smuzhiyun dfs_pd->sw_dpd_params.max_pri = MT_DFS_ETSI_MAX_PRI;
685*4882a593Smuzhiyun dfs_pd->sw_dpd_params.min_pri = MT_DFS_ETSI_MIN_PRI;
686*4882a593Smuzhiyun dfs_pd->sw_dpd_params.pri_margin = MT_DFS_PRI_MARGIN << 2;
687*4882a593Smuzhiyun break;
688*4882a593Smuzhiyun case NL80211_DFS_JP:
689*4882a593Smuzhiyun dfs_pd->sw_dpd_params.max_pri = MT_DFS_JP_MAX_PRI;
690*4882a593Smuzhiyun dfs_pd->sw_dpd_params.min_pri = MT_DFS_JP_MIN_PRI;
691*4882a593Smuzhiyun dfs_pd->sw_dpd_params.pri_margin = MT_DFS_PRI_MARGIN;
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun case NL80211_DFS_UNSET:
694*4882a593Smuzhiyun default:
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
mt76x02_dfs_set_bbp_params(struct mt76x02_dev * dev)699*4882a593Smuzhiyun static void mt76x02_dfs_set_bbp_params(struct mt76x02_dev *dev)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun const struct mt76x02_radar_specs *radar_specs;
702*4882a593Smuzhiyun u8 i, shift;
703*4882a593Smuzhiyun u32 data;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun switch (dev->mphy.chandef.width) {
706*4882a593Smuzhiyun case NL80211_CHAN_WIDTH_40:
707*4882a593Smuzhiyun shift = MT_DFS_NUM_ENGINES;
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun case NL80211_CHAN_WIDTH_80:
710*4882a593Smuzhiyun shift = 2 * MT_DFS_NUM_ENGINES;
711*4882a593Smuzhiyun break;
712*4882a593Smuzhiyun default:
713*4882a593Smuzhiyun shift = 0;
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun switch (dev->mt76.region) {
718*4882a593Smuzhiyun case NL80211_DFS_FCC:
719*4882a593Smuzhiyun radar_specs = &fcc_radar_specs[shift];
720*4882a593Smuzhiyun break;
721*4882a593Smuzhiyun case NL80211_DFS_ETSI:
722*4882a593Smuzhiyun radar_specs = &etsi_radar_specs[shift];
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun case NL80211_DFS_JP:
725*4882a593Smuzhiyun if (dev->mphy.chandef.chan->center_freq >= 5250 &&
726*4882a593Smuzhiyun dev->mphy.chandef.chan->center_freq <= 5350)
727*4882a593Smuzhiyun radar_specs = &jp_w53_radar_specs[shift];
728*4882a593Smuzhiyun else
729*4882a593Smuzhiyun radar_specs = &jp_w56_radar_specs[shift];
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun case NL80211_DFS_UNSET:
732*4882a593Smuzhiyun default:
733*4882a593Smuzhiyun return;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun data = (MT_DFS_VGA_MASK << 16) |
737*4882a593Smuzhiyun (MT_DFS_PWR_GAIN_OFFSET << 12) |
738*4882a593Smuzhiyun (MT_DFS_PWR_DOWN_TIME << 8) |
739*4882a593Smuzhiyun (MT_DFS_SYM_ROUND << 4) |
740*4882a593Smuzhiyun (MT_DFS_DELTA_DELAY & 0xf);
741*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 2), data);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun data = (MT_DFS_RX_PE_MASK << 16) | MT_DFS_PKT_END_MASK;
744*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 3), data);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun for (i = 0; i < MT_DFS_NUM_ENGINES; i++) {
747*4882a593Smuzhiyun /* configure engine */
748*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 0), i);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* detection mode + avg_len */
751*4882a593Smuzhiyun data = ((radar_specs[i].avg_len & 0x1ff) << 16) |
752*4882a593Smuzhiyun (radar_specs[i].mode & 0xf);
753*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 4), data);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* dfs energy */
756*4882a593Smuzhiyun data = ((radar_specs[i].e_high & 0x0fff) << 16) |
757*4882a593Smuzhiyun (radar_specs[i].e_low & 0x0fff);
758*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 5), data);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* dfs period */
761*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 7), radar_specs[i].t_low);
762*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 9), radar_specs[i].t_high);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* dfs burst */
765*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 11), radar_specs[i].b_low);
766*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 13), radar_specs[i].b_high);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* dfs width */
769*4882a593Smuzhiyun data = ((radar_specs[i].w_high & 0x0fff) << 16) |
770*4882a593Smuzhiyun (radar_specs[i].w_low & 0x0fff);
771*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 14), data);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* dfs margins */
774*4882a593Smuzhiyun data = (radar_specs[i].w_margin << 16) |
775*4882a593Smuzhiyun radar_specs[i].t_margin;
776*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 15), data);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* dfs event expiration */
779*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 17), radar_specs[i].event_expiration);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* dfs pwr adj */
782*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 30), radar_specs[i].pwr_jmp);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* reset status */
786*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
787*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 36), 0x3);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* enable detection*/
790*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 0), MT_DFS_CH_EN << 16);
791*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(IBI, 11), 0x0c350001);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
mt76x02_phy_dfs_adjust_agc(struct mt76x02_dev * dev)794*4882a593Smuzhiyun void mt76x02_phy_dfs_adjust_agc(struct mt76x02_dev *dev)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun u32 agc_r8, agc_r4, val_r8, val_r4, dfs_r31;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun agc_r8 = mt76_rr(dev, MT_BBP(AGC, 8));
799*4882a593Smuzhiyun agc_r4 = mt76_rr(dev, MT_BBP(AGC, 4));
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun val_r8 = (agc_r8 & 0x00007e00) >> 9;
802*4882a593Smuzhiyun val_r4 = agc_r4 & ~0x1f000000;
803*4882a593Smuzhiyun val_r4 += (((val_r8 + 1) >> 1) << 24);
804*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 4), val_r4);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun dfs_r31 = FIELD_GET(MT_BBP_AGC_LNA_HIGH_GAIN, val_r4);
807*4882a593Smuzhiyun dfs_r31 += val_r8;
808*4882a593Smuzhiyun dfs_r31 -= (agc_r8 & 0x00000038) >> 3;
809*4882a593Smuzhiyun dfs_r31 = (dfs_r31 << 16) | 0x00000307;
810*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 31), dfs_r31);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (is_mt76x2(dev)) {
813*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 32), 0x00040071);
814*4882a593Smuzhiyun } else {
815*4882a593Smuzhiyun /* disable hw detector */
816*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 0), 0);
817*4882a593Smuzhiyun /* enable hw detector */
818*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 0), MT_DFS_CH_EN << 16);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_phy_dfs_adjust_agc);
822*4882a593Smuzhiyun
mt76x02_dfs_init_params(struct mt76x02_dev * dev)823*4882a593Smuzhiyun void mt76x02_dfs_init_params(struct mt76x02_dev *dev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun struct cfg80211_chan_def *chandef = &dev->mphy.chandef;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun if ((chandef->chan->flags & IEEE80211_CHAN_RADAR) &&
828*4882a593Smuzhiyun dev->mt76.region != NL80211_DFS_UNSET) {
829*4882a593Smuzhiyun mt76x02_dfs_init_sw_detector(dev);
830*4882a593Smuzhiyun mt76x02_dfs_set_bbp_params(dev);
831*4882a593Smuzhiyun /* enable debug mode */
832*4882a593Smuzhiyun mt76x02_dfs_set_capture_mode_ctrl(dev, true);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun mt76x02_irq_enable(dev, MT_INT_GPTIMER);
835*4882a593Smuzhiyun mt76_rmw_field(dev, MT_INT_TIMER_EN,
836*4882a593Smuzhiyun MT_INT_TIMER_EN_GP_TIMER_EN, 1);
837*4882a593Smuzhiyun } else {
838*4882a593Smuzhiyun /* disable hw detector */
839*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 0), 0);
840*4882a593Smuzhiyun /* clear detector status */
841*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
842*4882a593Smuzhiyun if (mt76_chip(&dev->mt76) == 0x7610 ||
843*4882a593Smuzhiyun mt76_chip(&dev->mt76) == 0x7630)
844*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(IBI, 11), 0xfde8081);
845*4882a593Smuzhiyun else
846*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(IBI, 11), 0);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun mt76x02_irq_disable(dev, MT_INT_GPTIMER);
849*4882a593Smuzhiyun mt76_rmw_field(dev, MT_INT_TIMER_EN,
850*4882a593Smuzhiyun MT_INT_TIMER_EN_GP_TIMER_EN, 0);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x02_dfs_init_params);
854*4882a593Smuzhiyun
mt76x02_dfs_init_detector(struct mt76x02_dev * dev)855*4882a593Smuzhiyun void mt76x02_dfs_init_detector(struct mt76x02_dev *dev)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun INIT_LIST_HEAD(&dfs_pd->sequences);
860*4882a593Smuzhiyun INIT_LIST_HEAD(&dfs_pd->seq_pool);
861*4882a593Smuzhiyun dev->mt76.region = NL80211_DFS_UNSET;
862*4882a593Smuzhiyun dfs_pd->last_sw_check = jiffies;
863*4882a593Smuzhiyun tasklet_init(&dfs_pd->dfs_tasklet, mt76x02_dfs_tasklet,
864*4882a593Smuzhiyun (unsigned long)dev);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun static void
mt76x02_dfs_set_domain(struct mt76x02_dev * dev,enum nl80211_dfs_regions region)868*4882a593Smuzhiyun mt76x02_dfs_set_domain(struct mt76x02_dev *dev,
869*4882a593Smuzhiyun enum nl80211_dfs_regions region)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun mutex_lock(&dev->mt76.mutex);
874*4882a593Smuzhiyun if (dev->mt76.region != region) {
875*4882a593Smuzhiyun tasklet_disable(&dfs_pd->dfs_tasklet);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun dev->ed_monitor = dev->ed_monitor_enabled &&
878*4882a593Smuzhiyun region == NL80211_DFS_ETSI;
879*4882a593Smuzhiyun mt76x02_edcca_init(dev);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun dev->mt76.region = region;
882*4882a593Smuzhiyun mt76x02_dfs_init_params(dev);
883*4882a593Smuzhiyun tasklet_enable(&dfs_pd->dfs_tasklet);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun mutex_unlock(&dev->mt76.mutex);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
mt76x02_regd_notifier(struct wiphy * wiphy,struct regulatory_request * request)888*4882a593Smuzhiyun void mt76x02_regd_notifier(struct wiphy *wiphy,
889*4882a593Smuzhiyun struct regulatory_request *request)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
892*4882a593Smuzhiyun struct mt76x02_dev *dev = hw->priv;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun mt76x02_dfs_set_domain(dev, request->dfs_region);
895*4882a593Smuzhiyun }
896