1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "mt76x0.h"
11*4882a593Smuzhiyun #include "mcu.h"
12*4882a593Smuzhiyun
mt76x0e_start(struct ieee80211_hw * hw)13*4882a593Smuzhiyun static int mt76x0e_start(struct ieee80211_hw *hw)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun struct mt76x02_dev *dev = hw->priv;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun mt76x02_mac_start(dev);
18*4882a593Smuzhiyun mt76x0_phy_calibrate(dev, true);
19*4882a593Smuzhiyun ieee80211_queue_delayed_work(dev->mt76.hw, &dev->mt76.mac_work,
20*4882a593Smuzhiyun MT_MAC_WORK_INTERVAL);
21*4882a593Smuzhiyun ieee80211_queue_delayed_work(dev->mt76.hw, &dev->cal_work,
22*4882a593Smuzhiyun MT_CALIBRATE_INTERVAL);
23*4882a593Smuzhiyun set_bit(MT76_STATE_RUNNING, &dev->mphy.state);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return 0;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
mt76x0e_stop_hw(struct mt76x02_dev * dev)28*4882a593Smuzhiyun static void mt76x0e_stop_hw(struct mt76x02_dev *dev)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun cancel_delayed_work_sync(&dev->cal_work);
31*4882a593Smuzhiyun cancel_delayed_work_sync(&dev->mt76.mac_work);
32*4882a593Smuzhiyun clear_bit(MT76_RESTART, &dev->mphy.state);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun if (!mt76_poll(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_TX_DMA_BUSY,
35*4882a593Smuzhiyun 0, 1000))
36*4882a593Smuzhiyun dev_warn(dev->mt76.dev, "TX DMA did not stop\n");
37*4882a593Smuzhiyun mt76_clear(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_TX_DMA_EN);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun mt76x0_mac_stop(dev);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (!mt76_poll(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_RX_DMA_BUSY,
42*4882a593Smuzhiyun 0, 1000))
43*4882a593Smuzhiyun dev_warn(dev->mt76.dev, "TX DMA did not stop\n");
44*4882a593Smuzhiyun mt76_clear(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_RX_DMA_EN);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
mt76x0e_stop(struct ieee80211_hw * hw)47*4882a593Smuzhiyun static void mt76x0e_stop(struct ieee80211_hw *hw)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct mt76x02_dev *dev = hw->priv;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun clear_bit(MT76_STATE_RUNNING, &dev->mphy.state);
52*4882a593Smuzhiyun mt76x0e_stop_hw(dev);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static void
mt76x0e_flush(struct ieee80211_hw * hw,struct ieee80211_vif * vif,u32 queues,bool drop)56*4882a593Smuzhiyun mt76x0e_flush(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
57*4882a593Smuzhiyun u32 queues, bool drop)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct ieee80211_ops mt76x0e_ops = {
62*4882a593Smuzhiyun .tx = mt76x02_tx,
63*4882a593Smuzhiyun .start = mt76x0e_start,
64*4882a593Smuzhiyun .stop = mt76x0e_stop,
65*4882a593Smuzhiyun .add_interface = mt76x02_add_interface,
66*4882a593Smuzhiyun .remove_interface = mt76x02_remove_interface,
67*4882a593Smuzhiyun .config = mt76x0_config,
68*4882a593Smuzhiyun .configure_filter = mt76x02_configure_filter,
69*4882a593Smuzhiyun .bss_info_changed = mt76x02_bss_info_changed,
70*4882a593Smuzhiyun .sta_state = mt76_sta_state,
71*4882a593Smuzhiyun .sta_pre_rcu_remove = mt76_sta_pre_rcu_remove,
72*4882a593Smuzhiyun .set_key = mt76x02_set_key,
73*4882a593Smuzhiyun .conf_tx = mt76x02_conf_tx,
74*4882a593Smuzhiyun .sw_scan_start = mt76_sw_scan,
75*4882a593Smuzhiyun .sw_scan_complete = mt76x02_sw_scan_complete,
76*4882a593Smuzhiyun .ampdu_action = mt76x02_ampdu_action,
77*4882a593Smuzhiyun .sta_rate_tbl_update = mt76x02_sta_rate_tbl_update,
78*4882a593Smuzhiyun .wake_tx_queue = mt76_wake_tx_queue,
79*4882a593Smuzhiyun .get_survey = mt76_get_survey,
80*4882a593Smuzhiyun .get_txpower = mt76_get_txpower,
81*4882a593Smuzhiyun .flush = mt76x0e_flush,
82*4882a593Smuzhiyun .set_tim = mt76_set_tim,
83*4882a593Smuzhiyun .release_buffered_frames = mt76_release_buffered_frames,
84*4882a593Smuzhiyun .set_coverage_class = mt76x02_set_coverage_class,
85*4882a593Smuzhiyun .set_rts_threshold = mt76x02_set_rts_threshold,
86*4882a593Smuzhiyun .get_antenna = mt76_get_antenna,
87*4882a593Smuzhiyun .reconfig_complete = mt76x02_reconfig_complete,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
mt76x0e_register_device(struct mt76x02_dev * dev)90*4882a593Smuzhiyun static int mt76x0e_register_device(struct mt76x02_dev *dev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun int err;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun mt76x0_chip_onoff(dev, true, false);
95*4882a593Smuzhiyun if (!mt76x02_wait_for_mac(&dev->mt76))
96*4882a593Smuzhiyun return -ETIMEDOUT;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun mt76x02_dma_disable(dev);
99*4882a593Smuzhiyun err = mt76x0e_mcu_init(dev);
100*4882a593Smuzhiyun if (err < 0)
101*4882a593Smuzhiyun return err;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun err = mt76x02_dma_init(dev);
104*4882a593Smuzhiyun if (err < 0)
105*4882a593Smuzhiyun return err;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun err = mt76x0_init_hardware(dev);
108*4882a593Smuzhiyun if (err < 0)
109*4882a593Smuzhiyun return err;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun mt76x02e_init_beacon_config(dev);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (mt76_chip(&dev->mt76) == 0x7610) {
114*4882a593Smuzhiyun u16 val;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun mt76_clear(dev, MT_COEXCFG0, BIT(0));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun val = mt76x02_eeprom_get(dev, MT_EE_NIC_CONF_0);
119*4882a593Smuzhiyun if (!(val & MT_EE_NIC_CONF_0_PA_IO_CURRENT))
120*4882a593Smuzhiyun mt76_set(dev, MT_XO_CTRL7, 0xc03);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun mt76_clear(dev, 0x110, BIT(9));
124*4882a593Smuzhiyun mt76_set(dev, MT_MAX_LEN_CFG, BIT(13));
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun err = mt76x0_register_device(dev);
127*4882a593Smuzhiyun if (err < 0)
128*4882a593Smuzhiyun return err;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun set_bit(MT76_STATE_INITIALIZED, &dev->mphy.state);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static int
mt76x0e_probe(struct pci_dev * pdev,const struct pci_device_id * id)136*4882a593Smuzhiyun mt76x0e_probe(struct pci_dev *pdev, const struct pci_device_id *id)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun static const struct mt76_driver_ops drv_ops = {
139*4882a593Smuzhiyun .txwi_size = sizeof(struct mt76x02_txwi),
140*4882a593Smuzhiyun .drv_flags = MT_DRV_TX_ALIGNED4_SKBS |
141*4882a593Smuzhiyun MT_DRV_SW_RX_AIRTIME,
142*4882a593Smuzhiyun .survey_flags = SURVEY_INFO_TIME_TX,
143*4882a593Smuzhiyun .update_survey = mt76x02_update_channel,
144*4882a593Smuzhiyun .tx_prepare_skb = mt76x02_tx_prepare_skb,
145*4882a593Smuzhiyun .tx_complete_skb = mt76x02_tx_complete_skb,
146*4882a593Smuzhiyun .rx_skb = mt76x02_queue_rx_skb,
147*4882a593Smuzhiyun .rx_poll_complete = mt76x02_rx_poll_complete,
148*4882a593Smuzhiyun .sta_ps = mt76x02_sta_ps,
149*4882a593Smuzhiyun .sta_add = mt76x02_sta_add,
150*4882a593Smuzhiyun .sta_remove = mt76x02_sta_remove,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun struct mt76x02_dev *dev;
153*4882a593Smuzhiyun struct mt76_dev *mdev;
154*4882a593Smuzhiyun int ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ret = pcim_enable_device(pdev);
157*4882a593Smuzhiyun if (ret)
158*4882a593Smuzhiyun return ret;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = pcim_iomap_regions(pdev, BIT(0), pci_name(pdev));
161*4882a593Smuzhiyun if (ret)
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun pci_set_master(pdev);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
167*4882a593Smuzhiyun if (ret)
168*4882a593Smuzhiyun return ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun mdev = mt76_alloc_device(&pdev->dev, sizeof(*dev), &mt76x0e_ops,
171*4882a593Smuzhiyun &drv_ops);
172*4882a593Smuzhiyun if (!mdev)
173*4882a593Smuzhiyun return -ENOMEM;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun dev = container_of(mdev, struct mt76x02_dev, mt76);
176*4882a593Smuzhiyun mutex_init(&dev->phy_mutex);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun mt76_mmio_init(mdev, pcim_iomap_table(pdev)[0]);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun mdev->rev = mt76_rr(dev, MT_ASIC_VERSION);
181*4882a593Smuzhiyun dev_info(mdev->dev, "ASIC revision: %08x\n", mdev->rev);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun mt76_wr(dev, MT_INT_MASK_CSR, 0);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = devm_request_irq(mdev->dev, pdev->irq, mt76x02_irq_handler,
186*4882a593Smuzhiyun IRQF_SHARED, KBUILD_MODNAME, dev);
187*4882a593Smuzhiyun if (ret)
188*4882a593Smuzhiyun goto error;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ret = mt76x0e_register_device(dev);
191*4882a593Smuzhiyun if (ret < 0)
192*4882a593Smuzhiyun goto error;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun error:
197*4882a593Smuzhiyun mt76_free_device(&dev->mt76);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return ret;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
mt76x0e_cleanup(struct mt76x02_dev * dev)202*4882a593Smuzhiyun static void mt76x0e_cleanup(struct mt76x02_dev *dev)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun clear_bit(MT76_STATE_INITIALIZED, &dev->mphy.state);
205*4882a593Smuzhiyun tasklet_disable(&dev->mt76.pre_tbtt_tasklet);
206*4882a593Smuzhiyun mt76x0_chip_onoff(dev, false, false);
207*4882a593Smuzhiyun mt76x0e_stop_hw(dev);
208*4882a593Smuzhiyun mt76_dma_cleanup(&dev->mt76);
209*4882a593Smuzhiyun mt76x02_mcu_cleanup(dev);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static void
mt76x0e_remove(struct pci_dev * pdev)213*4882a593Smuzhiyun mt76x0e_remove(struct pci_dev *pdev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct mt76_dev *mdev = pci_get_drvdata(pdev);
216*4882a593Smuzhiyun struct mt76x02_dev *dev = container_of(mdev, struct mt76x02_dev, mt76);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun mt76_unregister_device(mdev);
219*4882a593Smuzhiyun mt76x0e_cleanup(dev);
220*4882a593Smuzhiyun mt76_free_device(mdev);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct pci_device_id mt76x0e_device_table[] = {
224*4882a593Smuzhiyun { PCI_DEVICE(0x14c3, 0x7610) },
225*4882a593Smuzhiyun { PCI_DEVICE(0x14c3, 0x7630) },
226*4882a593Smuzhiyun { PCI_DEVICE(0x14c3, 0x7650) },
227*4882a593Smuzhiyun { },
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, mt76x0e_device_table);
231*4882a593Smuzhiyun MODULE_FIRMWARE(MT7610E_FIRMWARE);
232*4882a593Smuzhiyun MODULE_FIRMWARE(MT7650E_FIRMWARE);
233*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct pci_driver mt76x0e_driver = {
236*4882a593Smuzhiyun .name = KBUILD_MODNAME,
237*4882a593Smuzhiyun .id_table = mt76x0e_device_table,
238*4882a593Smuzhiyun .probe = mt76x0e_probe,
239*4882a593Smuzhiyun .remove = mt76x0e_remove,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun module_pci_driver(mt76x0e_driver);
243