xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt76x0/init.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (c) Copyright 2002-2010, Ralink Technology, Inc.
4*4882a593Smuzhiyun  * Copyright (C) 2014 Felix Fietkau <nbd@openwrt.org>
5*4882a593Smuzhiyun  * Copyright (C) 2015 Jakub Kicinski <kubakici@wp.pl>
6*4882a593Smuzhiyun  * Copyright (C) 2018 Stanislaw Gruszka <stf_xl@wp.pl>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "mt76x0.h"
10*4882a593Smuzhiyun #include "eeprom.h"
11*4882a593Smuzhiyun #include "mcu.h"
12*4882a593Smuzhiyun #include "initvals.h"
13*4882a593Smuzhiyun #include "initvals_init.h"
14*4882a593Smuzhiyun #include "../mt76x02_phy.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun static void
mt76x0_set_wlan_state(struct mt76x02_dev * dev,u32 val,bool enable)17*4882a593Smuzhiyun mt76x0_set_wlan_state(struct mt76x02_dev *dev, u32 val, bool enable)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	u32 mask = MT_CMB_CTRL_XTAL_RDY | MT_CMB_CTRL_PLL_LD;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 	/* Note: we don't turn off WLAN_CLK because that makes the device
22*4882a593Smuzhiyun 	 *	 not respond properly on the probe path.
23*4882a593Smuzhiyun 	 *	 In case anyone (PSM?) wants to use this function we can
24*4882a593Smuzhiyun 	 *	 bring the clock stuff back and fixup the probe path.
25*4882a593Smuzhiyun 	 */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	if (enable)
28*4882a593Smuzhiyun 		val |= (MT_WLAN_FUN_CTRL_WLAN_EN |
29*4882a593Smuzhiyun 			MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
30*4882a593Smuzhiyun 	else
31*4882a593Smuzhiyun 		val &= ~(MT_WLAN_FUN_CTRL_WLAN_EN);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
34*4882a593Smuzhiyun 	udelay(20);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* Note: vendor driver tries to disable/enable wlan here and retry
37*4882a593Smuzhiyun 	 *       but the code which does it is so buggy it must have never
38*4882a593Smuzhiyun 	 *       triggered, so don't bother.
39*4882a593Smuzhiyun 	 */
40*4882a593Smuzhiyun 	if (enable && !mt76_poll(dev, MT_CMB_CTRL, mask, mask, 2000))
41*4882a593Smuzhiyun 		dev_err(dev->mt76.dev, "PLL and XTAL check failed\n");
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
mt76x0_chip_onoff(struct mt76x02_dev * dev,bool enable,bool reset)44*4882a593Smuzhiyun void mt76x0_chip_onoff(struct mt76x02_dev *dev, bool enable, bool reset)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	u32 val;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (reset) {
51*4882a593Smuzhiyun 		val |= MT_WLAN_FUN_CTRL_GPIO_OUT_EN;
52*4882a593Smuzhiyun 		val &= ~MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 		if (val & MT_WLAN_FUN_CTRL_WLAN_EN) {
55*4882a593Smuzhiyun 			val |= (MT_WLAN_FUN_CTRL_WLAN_RESET |
56*4882a593Smuzhiyun 				MT_WLAN_FUN_CTRL_WLAN_RESET_RF);
57*4882a593Smuzhiyun 			mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
58*4882a593Smuzhiyun 			udelay(20);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 			val &= ~(MT_WLAN_FUN_CTRL_WLAN_RESET |
61*4882a593Smuzhiyun 				 MT_WLAN_FUN_CTRL_WLAN_RESET_RF);
62*4882a593Smuzhiyun 		}
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
66*4882a593Smuzhiyun 	udelay(20);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	mt76x0_set_wlan_state(dev, val, enable);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x0_chip_onoff);
71*4882a593Smuzhiyun 
mt76x0_reset_csr_bbp(struct mt76x02_dev * dev)72*4882a593Smuzhiyun static void mt76x0_reset_csr_bbp(struct mt76x02_dev *dev)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	mt76_wr(dev, MT_MAC_SYS_CTRL,
75*4882a593Smuzhiyun 		MT_MAC_SYS_CTRL_RESET_CSR |
76*4882a593Smuzhiyun 		MT_MAC_SYS_CTRL_RESET_BBP);
77*4882a593Smuzhiyun 	msleep(200);
78*4882a593Smuzhiyun 	mt76_clear(dev, MT_MAC_SYS_CTRL,
79*4882a593Smuzhiyun 		   MT_MAC_SYS_CTRL_RESET_CSR |
80*4882a593Smuzhiyun 		   MT_MAC_SYS_CTRL_RESET_BBP);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define RANDOM_WRITE(dev, tab)			\
84*4882a593Smuzhiyun 	mt76_wr_rp(dev, MT_MCU_MEMMAP_WLAN,	\
85*4882a593Smuzhiyun 		   tab, ARRAY_SIZE(tab))
86*4882a593Smuzhiyun 
mt76x0_init_bbp(struct mt76x02_dev * dev)87*4882a593Smuzhiyun static int mt76x0_init_bbp(struct mt76x02_dev *dev)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	int ret, i;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ret = mt76x0_phy_wait_bbp_ready(dev);
92*4882a593Smuzhiyun 	if (ret)
93*4882a593Smuzhiyun 		return ret;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	RANDOM_WRITE(dev, mt76x0_bbp_init_tab);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt76x0_bbp_switch_tab); i++) {
98*4882a593Smuzhiyun 		const struct mt76x0_bbp_switch_item *item = &mt76x0_bbp_switch_tab[i];
99*4882a593Smuzhiyun 		const struct mt76_reg_pair *pair = &item->reg_pair;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		if (((RF_G_BAND | RF_BW_20) & item->bw_band) == (RF_G_BAND | RF_BW_20))
102*4882a593Smuzhiyun 			mt76_wr(dev, pair->reg, pair->value);
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	RANDOM_WRITE(dev, mt76x0_dcoc_tab);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
mt76x0_init_mac_registers(struct mt76x02_dev * dev)110*4882a593Smuzhiyun static void mt76x0_init_mac_registers(struct mt76x02_dev *dev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	RANDOM_WRITE(dev, common_mac_reg_table);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Enable PBF and MAC clock SYS_CTRL[11:10] = 0x3 */
115*4882a593Smuzhiyun 	RANDOM_WRITE(dev, mt76x0_mac_reg_table);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* Release BBP and MAC reset MAC_SYS_CTRL[1:0] = 0x0 */
118*4882a593Smuzhiyun 	mt76_clear(dev, MT_MAC_SYS_CTRL, 0x3);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Set 0x141C[15:12]=0xF */
121*4882a593Smuzhiyun 	mt76_set(dev, MT_EXT_CCA_CFG, 0xf000);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	mt76_clear(dev, MT_FCE_L2_STUFF, MT_FCE_L2_STUFF_WR_MPDU_LEN_EN);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/*
126*4882a593Smuzhiyun 	 * tx_ring 9 is for mgmt frame
127*4882a593Smuzhiyun 	 * tx_ring 8 is for in-band command frame.
128*4882a593Smuzhiyun 	 * WMM_RG0_TXQMA: this register setting is for FCE to
129*4882a593Smuzhiyun 	 *		  define the rule of tx_ring 9
130*4882a593Smuzhiyun 	 * WMM_RG1_TXQMA: this register setting is for FCE to
131*4882a593Smuzhiyun 	 *		  define the rule of tx_ring 8
132*4882a593Smuzhiyun 	 */
133*4882a593Smuzhiyun 	mt76_rmw(dev, MT_WMM_CTRL, 0x3ff, 0x201);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
mt76x0_mac_stop(struct mt76x02_dev * dev)136*4882a593Smuzhiyun void mt76x0_mac_stop(struct mt76x02_dev *dev)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	int i = 200, ok = 0;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	mt76_clear(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Page count on TxQ */
143*4882a593Smuzhiyun 	while (i-- && ((mt76_rr(dev, 0x0438) & 0xffffffff) ||
144*4882a593Smuzhiyun 		       (mt76_rr(dev, 0x0a30) & 0x000000ff) ||
145*4882a593Smuzhiyun 		       (mt76_rr(dev, 0x0a34) & 0x00ff00ff)))
146*4882a593Smuzhiyun 		msleep(10);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_MAC_STATUS, MT_MAC_STATUS_TX, 0, 1000))
149*4882a593Smuzhiyun 		dev_warn(dev->mt76.dev, "Warning: MAC TX did not stop!\n");
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	mt76_clear(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_RX |
152*4882a593Smuzhiyun 					 MT_MAC_SYS_CTRL_ENABLE_TX);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Page count on RxQ */
155*4882a593Smuzhiyun 	for (i = 0; i < 200; i++) {
156*4882a593Smuzhiyun 		if (!(mt76_rr(dev, MT_RXQ_STA) & 0x00ff0000) &&
157*4882a593Smuzhiyun 		    !mt76_rr(dev, 0x0a30) &&
158*4882a593Smuzhiyun 		    !mt76_rr(dev, 0x0a34)) {
159*4882a593Smuzhiyun 			if (ok++ > 5)
160*4882a593Smuzhiyun 				break;
161*4882a593Smuzhiyun 			continue;
162*4882a593Smuzhiyun 		}
163*4882a593Smuzhiyun 		msleep(1);
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_MAC_STATUS, MT_MAC_STATUS_RX, 0, 1000))
167*4882a593Smuzhiyun 		dev_warn(dev->mt76.dev, "Warning: MAC RX did not stop!\n");
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x0_mac_stop);
170*4882a593Smuzhiyun 
mt76x0_init_hardware(struct mt76x02_dev * dev)171*4882a593Smuzhiyun int mt76x0_init_hardware(struct mt76x02_dev *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	int ret, i, k;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (!mt76x02_wait_for_wpdma(&dev->mt76, 1000))
176*4882a593Smuzhiyun 		return -EIO;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Wait for ASIC ready after FW load. */
179*4882a593Smuzhiyun 	if (!mt76x02_wait_for_mac(&dev->mt76))
180*4882a593Smuzhiyun 		return -ETIMEDOUT;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	mt76x0_reset_csr_bbp(dev);
183*4882a593Smuzhiyun 	ret = mt76x02_mcu_function_select(dev, Q_SELECT, 1);
184*4882a593Smuzhiyun 	if (ret)
185*4882a593Smuzhiyun 		return ret;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	mt76x0_init_mac_registers(dev);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (!mt76x02_wait_for_txrx_idle(&dev->mt76))
190*4882a593Smuzhiyun 		return -EIO;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	ret = mt76x0_init_bbp(dev);
193*4882a593Smuzhiyun 	if (ret)
194*4882a593Smuzhiyun 		return ret;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	dev->mt76.rxfilter = mt76_rr(dev, MT_RX_FILTR_CFG);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
199*4882a593Smuzhiyun 		for (k = 0; k < 4; k++)
200*4882a593Smuzhiyun 			mt76x02_mac_shared_key_setup(dev, i, k, NULL);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	for (i = 0; i < 256; i++)
203*4882a593Smuzhiyun 		mt76x02_mac_wcid_setup(dev, i, 0, NULL);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	ret = mt76x0_eeprom_init(dev);
206*4882a593Smuzhiyun 	if (ret)
207*4882a593Smuzhiyun 		return ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	mt76x0_phy_init(dev);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x0_init_hardware);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static void
mt76x0_init_txpower(struct mt76x02_dev * dev,struct ieee80211_supported_band * sband)216*4882a593Smuzhiyun mt76x0_init_txpower(struct mt76x02_dev *dev,
217*4882a593Smuzhiyun 		    struct ieee80211_supported_band *sband)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct ieee80211_channel *chan;
220*4882a593Smuzhiyun 	struct mt76_rate_power t;
221*4882a593Smuzhiyun 	s8 tp;
222*4882a593Smuzhiyun 	int i;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	for (i = 0; i < sband->n_channels; i++) {
225*4882a593Smuzhiyun 		chan = &sband->channels[i];
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		mt76x0_get_tx_power_per_rate(dev, chan, &t);
228*4882a593Smuzhiyun 		mt76x0_get_power_info(dev, chan, &tp);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		chan->orig_mpwr = (mt76x02_get_max_rate_power(&t) + tp) / 2;
231*4882a593Smuzhiyun 		chan->max_power = min_t(int, chan->max_reg_power,
232*4882a593Smuzhiyun 					chan->orig_mpwr);
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
mt76x0_register_device(struct mt76x02_dev * dev)236*4882a593Smuzhiyun int mt76x0_register_device(struct mt76x02_dev *dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	int ret;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	mt76x02_init_device(dev);
241*4882a593Smuzhiyun 	mt76x02_config_mac_addr_list(dev);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	ret = mt76_register_device(&dev->mt76, true, mt76x02_rates,
244*4882a593Smuzhiyun 				   ARRAY_SIZE(mt76x02_rates));
245*4882a593Smuzhiyun 	if (ret)
246*4882a593Smuzhiyun 		return ret;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (dev->mt76.cap.has_5ghz) {
249*4882a593Smuzhiyun 		struct ieee80211_supported_band *sband;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		sband = &dev->mphy.sband_5g.sband;
252*4882a593Smuzhiyun 		sband->vht_cap.cap &= ~IEEE80211_VHT_CAP_RXLDPC;
253*4882a593Smuzhiyun 		mt76x0_init_txpower(dev, sband);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (dev->mt76.cap.has_2ghz)
257*4882a593Smuzhiyun 		mt76x0_init_txpower(dev, &dev->mphy.sband_2g.sband);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	mt76x02_init_debugfs(dev);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x0_register_device);
264