1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC 2*4882a593Smuzhiyun /* Copyright (C) 2020 MediaTek Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Author: Sean Wang <sean.wang@mediatek.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __MT76S_H 8*4882a593Smuzhiyun #define __MT76S_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define MT_PSE_PAGE_SZ 128 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define MCR_WCIR 0x0000 13*4882a593Smuzhiyun #define MCR_WHLPCR 0x0004 14*4882a593Smuzhiyun #define WHLPCR_FW_OWN_REQ_CLR BIT(9) 15*4882a593Smuzhiyun #define WHLPCR_FW_OWN_REQ_SET BIT(8) 16*4882a593Smuzhiyun #define WHLPCR_IS_DRIVER_OWN BIT(8) 17*4882a593Smuzhiyun #define WHLPCR_INT_EN_CLR BIT(1) 18*4882a593Smuzhiyun #define WHLPCR_INT_EN_SET BIT(0) 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define MCR_WSDIOCSR 0x0008 21*4882a593Smuzhiyun #define MCR_WHCR 0x000C 22*4882a593Smuzhiyun #define W_INT_CLR_CTRL BIT(1) 23*4882a593Smuzhiyun #define RECV_MAILBOX_RD_CLR_EN BIT(2) 24*4882a593Smuzhiyun #define MAX_HIF_RX_LEN_NUM GENMASK(13, 8) 25*4882a593Smuzhiyun #define RX_ENHANCE_MODE BIT(16) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define MCR_WHISR 0x0010 28*4882a593Smuzhiyun #define MCR_WHIER 0x0014 29*4882a593Smuzhiyun #define WHIER_D2H_SW_INT GENMASK(31, 8) 30*4882a593Smuzhiyun #define WHIER_FW_OWN_BACK_INT_EN BIT(7) 31*4882a593Smuzhiyun #define WHIER_ABNORMAL_INT_EN BIT(6) 32*4882a593Smuzhiyun #define WHIER_RX1_DONE_INT_EN BIT(2) 33*4882a593Smuzhiyun #define WHIER_RX0_DONE_INT_EN BIT(1) 34*4882a593Smuzhiyun #define WHIER_TX_DONE_INT_EN BIT(0) 35*4882a593Smuzhiyun #define WHIER_DEFAULT (WHIER_RX0_DONE_INT_EN | \ 36*4882a593Smuzhiyun WHIER_RX1_DONE_INT_EN | \ 37*4882a593Smuzhiyun WHIER_TX_DONE_INT_EN | \ 38*4882a593Smuzhiyun WHIER_ABNORMAL_INT_EN | \ 39*4882a593Smuzhiyun WHIER_D2H_SW_INT) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define MCR_WASR 0x0020 42*4882a593Smuzhiyun #define MCR_WSICR 0x0024 43*4882a593Smuzhiyun #define MCR_WTSR0 0x0028 44*4882a593Smuzhiyun #define TQ0_CNT GENMASK(7, 0) 45*4882a593Smuzhiyun #define TQ1_CNT GENMASK(15, 8) 46*4882a593Smuzhiyun #define TQ2_CNT GENMASK(23, 16) 47*4882a593Smuzhiyun #define TQ3_CNT GENMASK(31, 24) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define MCR_WTSR1 0x002c 50*4882a593Smuzhiyun #define TQ4_CNT GENMASK(7, 0) 51*4882a593Smuzhiyun #define TQ5_CNT GENMASK(15, 8) 52*4882a593Smuzhiyun #define TQ6_CNT GENMASK(23, 16) 53*4882a593Smuzhiyun #define TQ7_CNT GENMASK(31, 24) 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define MCR_WTDR1 0x0034 56*4882a593Smuzhiyun #define MCR_WRDR0 0x0050 57*4882a593Smuzhiyun #define MCR_WRDR1 0x0054 58*4882a593Smuzhiyun #define MCR_WRDR(p) (0x0050 + 4 * (p)) 59*4882a593Smuzhiyun #define MCR_H2DSM0R 0x0070 60*4882a593Smuzhiyun #define H2D_SW_INT_READ BIT(16) 61*4882a593Smuzhiyun #define H2D_SW_INT_WRITE BIT(17) 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define MCR_H2DSM1R 0x0074 64*4882a593Smuzhiyun #define MCR_D2HRM0R 0x0078 65*4882a593Smuzhiyun #define MCR_D2HRM1R 0x007c 66*4882a593Smuzhiyun #define MCR_D2HRM2R 0x0080 67*4882a593Smuzhiyun #define MCR_WRPLR 0x0090 68*4882a593Smuzhiyun #define RX0_PACKET_LENGTH GENMASK(15, 0) 69*4882a593Smuzhiyun #define RX1_PACKET_LENGTH GENMASK(31, 16) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define MCR_WTMDR 0x00b0 72*4882a593Smuzhiyun #define MCR_WTMCR 0x00b4 73*4882a593Smuzhiyun #define MCR_WTMDPCR0 0x00b8 74*4882a593Smuzhiyun #define MCR_WTMDPCR1 0x00bc 75*4882a593Smuzhiyun #define MCR_WPLRCR 0x00d4 76*4882a593Smuzhiyun #define MCR_WSR 0x00D8 77*4882a593Smuzhiyun #define MCR_CLKIOCR 0x0100 78*4882a593Smuzhiyun #define MCR_CMDIOCR 0x0104 79*4882a593Smuzhiyun #define MCR_DAT0IOCR 0x0108 80*4882a593Smuzhiyun #define MCR_DAT1IOCR 0x010C 81*4882a593Smuzhiyun #define MCR_DAT2IOCR 0x0110 82*4882a593Smuzhiyun #define MCR_DAT3IOCR 0x0114 83*4882a593Smuzhiyun #define MCR_CLKDLYCR 0x0118 84*4882a593Smuzhiyun #define MCR_CMDDLYCR 0x011C 85*4882a593Smuzhiyun #define MCR_ODATDLYCR 0x0120 86*4882a593Smuzhiyun #define MCR_IDATDLYCR1 0x0124 87*4882a593Smuzhiyun #define MCR_IDATDLYCR2 0x0128 88*4882a593Smuzhiyun #define MCR_ILCHCR 0x012C 89*4882a593Smuzhiyun #define MCR_WTQCR0 0x0130 90*4882a593Smuzhiyun #define MCR_WTQCR1 0x0134 91*4882a593Smuzhiyun #define MCR_WTQCR2 0x0138 92*4882a593Smuzhiyun #define MCR_WTQCR3 0x013C 93*4882a593Smuzhiyun #define MCR_WTQCR4 0x0140 94*4882a593Smuzhiyun #define MCR_WTQCR5 0x0144 95*4882a593Smuzhiyun #define MCR_WTQCR6 0x0148 96*4882a593Smuzhiyun #define MCR_WTQCR7 0x014C 97*4882a593Smuzhiyun #define MCR_WTQCR(x) (0x130 + 4 * (x)) 98*4882a593Smuzhiyun #define TXQ_CNT_L GENMASK(15, 0) 99*4882a593Smuzhiyun #define TXQ_CNT_H GENMASK(31, 16) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define MCR_SWPCDBGR 0x0154 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun struct mt76s_intr { 104*4882a593Smuzhiyun u32 isr; 105*4882a593Smuzhiyun struct { 106*4882a593Smuzhiyun u32 wtqcr[8]; 107*4882a593Smuzhiyun } tx; 108*4882a593Smuzhiyun struct { 109*4882a593Smuzhiyun u16 num[2]; 110*4882a593Smuzhiyun u16 len[2][16]; 111*4882a593Smuzhiyun } rx; 112*4882a593Smuzhiyun u32 rec_mb[2]; 113*4882a593Smuzhiyun } __packed; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #endif 116