xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt7615/regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /* Copyright (C) 2019 MediaTek Inc. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __MT7615_REGS_H
5*4882a593Smuzhiyun #define __MT7615_REGS_H
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun enum mt7615_reg_base {
8*4882a593Smuzhiyun 	MT_TOP_CFG_BASE,
9*4882a593Smuzhiyun 	MT_HW_BASE,
10*4882a593Smuzhiyun 	MT_DMA_SHDL_BASE,
11*4882a593Smuzhiyun 	MT_PCIE_REMAP_2,
12*4882a593Smuzhiyun 	MT_ARB_BASE,
13*4882a593Smuzhiyun 	MT_HIF_BASE,
14*4882a593Smuzhiyun 	MT_CSR_BASE,
15*4882a593Smuzhiyun 	MT_PLE_BASE,
16*4882a593Smuzhiyun 	MT_PSE_BASE,
17*4882a593Smuzhiyun 	MT_CFG_BASE,
18*4882a593Smuzhiyun 	MT_AGG_BASE,
19*4882a593Smuzhiyun 	MT_TMAC_BASE,
20*4882a593Smuzhiyun 	MT_RMAC_BASE,
21*4882a593Smuzhiyun 	MT_DMA_BASE,
22*4882a593Smuzhiyun 	MT_PF_BASE,
23*4882a593Smuzhiyun 	MT_WTBL_BASE_ON,
24*4882a593Smuzhiyun 	MT_WTBL_BASE_OFF,
25*4882a593Smuzhiyun 	MT_LPON_BASE,
26*4882a593Smuzhiyun 	MT_MIB_BASE,
27*4882a593Smuzhiyun 	MT_WTBL_BASE_ADDR,
28*4882a593Smuzhiyun 	MT_PCIE_REMAP_BASE2,
29*4882a593Smuzhiyun 	MT_TOP_MISC_BASE,
30*4882a593Smuzhiyun 	MT_EFUSE_ADDR_BASE,
31*4882a593Smuzhiyun 	MT_PP_BASE,
32*4882a593Smuzhiyun 	__MT_BASE_MAX,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define MT_HW_INFO_BASE			((dev)->reg_map[MT_HW_BASE])
36*4882a593Smuzhiyun #define MT_HW_INFO(ofs)			(MT_HW_INFO_BASE + (ofs))
37*4882a593Smuzhiyun #define MT_HW_REV			MT_HW_INFO(0x000)
38*4882a593Smuzhiyun #define MT_HW_CHIPID			MT_HW_INFO(0x008)
39*4882a593Smuzhiyun #define MT_TOP_STRAP_STA		MT_HW_INFO(0x010)
40*4882a593Smuzhiyun #define MT_TOP_3NSS			BIT(24)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define MT_TOP_OFF_RSV			0x1128
43*4882a593Smuzhiyun #define MT_TOP_OFF_RSV_FW_STATE		GENMASK(18, 16)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define MT_TOP_MISC2			((dev)->reg_map[MT_TOP_CFG_BASE] + 0x134)
46*4882a593Smuzhiyun #define MT_TOP_MISC2_FW_STATE		GENMASK(2, 0)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define MT7663_TOP_MISC2_FW_STATE	GENMASK(3, 1)
49*4882a593Smuzhiyun #define MT_TOP_MISC2_FW_PWR_ON		BIT(1)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define MT_MCU_BASE			0x2000
52*4882a593Smuzhiyun #define MT_MCU(ofs)			(MT_MCU_BASE + (ofs))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MT_MCU_PCIE_REMAP_1		MT_MCU(0x500)
55*4882a593Smuzhiyun #define MT_MCU_PCIE_REMAP_1_OFFSET	GENMASK(17, 0)
56*4882a593Smuzhiyun #define MT_MCU_PCIE_REMAP_1_BASE	GENMASK(31, 18)
57*4882a593Smuzhiyun #define MT_PCIE_REMAP_BASE_1		0x40000
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define MT_MCU_PCIE_REMAP_2		((dev)->reg_map[MT_PCIE_REMAP_2])
60*4882a593Smuzhiyun #define MT_MCU_PCIE_REMAP_2_OFFSET	GENMASK(18, 0)
61*4882a593Smuzhiyun #define MT_MCU_PCIE_REMAP_2_BASE	GENMASK(31, 19)
62*4882a593Smuzhiyun #define MT_PCIE_REMAP_BASE_2		((dev)->reg_map[MT_PCIE_REMAP_BASE2])
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define MT_HIF(ofs)			((dev)->reg_map[MT_HIF_BASE] + (ofs))
65*4882a593Smuzhiyun #define MT_HIF_RST			MT_HIF(0x100)
66*4882a593Smuzhiyun #define MT_HIF_LOGIC_RST_N		BIT(4)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MT_PDMA_SLP_PROT		MT_HIF(0x154)
69*4882a593Smuzhiyun #define MT_PDMA_AXI_SLPPROT_ENABLE	BIT(0)
70*4882a593Smuzhiyun #define MT_PDMA_AXI_SLPPROT_RDY		BIT(16)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define MT_PDMA_BUSY_STATUS		MT_HIF(0x168)
73*4882a593Smuzhiyun #define MT_PDMA_TX_IDX_BUSY		BIT(2)
74*4882a593Smuzhiyun #define MT_PDMA_BUSY_IDX		BIT(31)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define MT_WPDMA_TX_RING0_CTRL0		MT_HIF(0x300)
77*4882a593Smuzhiyun #define MT_WPDMA_TX_RING0_CTRL1		MT_HIF(0x304)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define MT7663_MCU_PCIE_REMAP_2_OFFSET	GENMASK(15, 0)
80*4882a593Smuzhiyun #define MT7663_MCU_PCIE_REMAP_2_BASE	GENMASK(31, 16)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define MT_HIF2_BASE			0xf0000
83*4882a593Smuzhiyun #define MT_HIF2(ofs)			(MT_HIF2_BASE + (ofs))
84*4882a593Smuzhiyun #define MT_PCIE_IRQ_ENABLE		MT_HIF2(0x188)
85*4882a593Smuzhiyun #define MT_PCIE_DOORBELL_PUSH		MT_HIF2(0x1484)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define MT_CFG_LPCR_HOST		MT_HIF(0x1f0)
88*4882a593Smuzhiyun #define MT_CFG_LPCR_HOST_FW_OWN		BIT(0)
89*4882a593Smuzhiyun #define MT_CFG_LPCR_HOST_DRV_OWN	BIT(1)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MT_MCU_INT_EVENT		MT_HIF(0x1f8)
92*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_PDMA_STOPPED	BIT(0)
93*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_PDMA_INIT	BIT(1)
94*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_SER_TRIGGER	BIT(2)
95*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_RESET_DONE	BIT(3)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define MT_INT_SOURCE_CSR		MT_HIF(0x200)
98*4882a593Smuzhiyun #define MT_INT_MASK_CSR			MT_HIF(0x204)
99*4882a593Smuzhiyun #define MT_DELAY_INT_CFG		MT_HIF(0x210)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define MT_INT_RX_DONE(_n)		BIT(_n)
102*4882a593Smuzhiyun #define MT_INT_RX_DONE_ALL		GENMASK(1, 0)
103*4882a593Smuzhiyun #define MT_INT_TX_DONE_ALL		GENMASK(19, 4)
104*4882a593Smuzhiyun #define MT_INT_TX_DONE(_n)		BIT((_n) + 4)
105*4882a593Smuzhiyun #define MT_INT_MCU_CMD			BIT(30)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG		MT_HIF(0x208)
108*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_DMA_EN	BIT(0)
109*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY	BIT(1)
110*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_DMA_EN	BIT(2)
111*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY	BIT(3)
112*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE	GENMASK(5, 4)
113*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE	BIT(6)
114*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_BIG_ENDIAN	BIT(7)
115*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT0	BIT(9)
116*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_BYPASS_TX_SCH		BIT(9) /* MT7622 */
117*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_MULTI_DMA_EN	GENMASK(11, 10)
118*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_FIFO_LITTLE_ENDIAN	BIT(12)
119*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT21	GENMASK(23, 22)
120*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_SW_RESET	BIT(24)
121*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_FIRST_TOKEN_ONLY	BIT(26)
122*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_OMIT_TX_INFO	BIT(28)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define MT_WPDMA_RST_IDX		MT_HIF(0x20c)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define MT_WPDMA_MEM_RNG_ERR		MT_HIF(0x224)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define MT_MCU_CMD			MT_HIF(0x234)
129*4882a593Smuzhiyun #define MT_MCU_CMD_CLEAR_FW_OWN		BIT(0)
130*4882a593Smuzhiyun #define MT_MCU_CMD_STOP_PDMA_FW_RELOAD	BIT(1)
131*4882a593Smuzhiyun #define MT_MCU_CMD_STOP_PDMA		BIT(2)
132*4882a593Smuzhiyun #define MT_MCU_CMD_RESET_DONE		BIT(3)
133*4882a593Smuzhiyun #define MT_MCU_CMD_RECOVERY_DONE	BIT(4)
134*4882a593Smuzhiyun #define MT_MCU_CMD_NORMAL_STATE		BIT(5)
135*4882a593Smuzhiyun #define MT_MCU_CMD_LMAC_ERROR		BIT(24)
136*4882a593Smuzhiyun #define MT_MCU_CMD_PSE_ERROR		BIT(25)
137*4882a593Smuzhiyun #define MT_MCU_CMD_PLE_ERROR		BIT(26)
138*4882a593Smuzhiyun #define MT_MCU_CMD_PDMA_ERROR		BIT(27)
139*4882a593Smuzhiyun #define MT_MCU_CMD_PCIE_ERROR		BIT(28)
140*4882a593Smuzhiyun #define MT_MCU_CMD_ERROR_MASK		(GENMASK(5, 1) | GENMASK(28, 24))
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define MT_TX_RING_BASE			MT_HIF(0x300)
143*4882a593Smuzhiyun #define MT_RX_RING_BASE			MT_HIF(0x400)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG1		MT_HIF(0x500)
146*4882a593Smuzhiyun #define MT_WPDMA_TX_PRE_CFG		MT_HIF(0x510)
147*4882a593Smuzhiyun #define MT_WPDMA_RX_PRE_CFG		MT_HIF(0x520)
148*4882a593Smuzhiyun #define MT_WPDMA_ABT_CFG		MT_HIF(0x530)
149*4882a593Smuzhiyun #define MT_WPDMA_ABT_CFG1		MT_HIF(0x534)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define MT_CSR(ofs)			((dev)->reg_map[MT_CSR_BASE] + (ofs))
152*4882a593Smuzhiyun #define MT_CONN_HIF_ON_LPCTL		MT_CSR(0x000)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define MT_PLE(ofs)			((dev)->reg_map[MT_PLE_BASE] + (ofs))
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define MT_PLE_PG_HIF0_GROUP		MT_PLE(0x110)
157*4882a593Smuzhiyun #define MT_HIF0_MIN_QUOTA		GENMASK(11, 0)
158*4882a593Smuzhiyun #define MT_PLE_FL_Q0_CTRL		MT_PLE(0x1b0)
159*4882a593Smuzhiyun #define MT_PLE_FL_Q1_CTRL		MT_PLE(0x1b4)
160*4882a593Smuzhiyun #define MT_PLE_FL_Q2_CTRL		MT_PLE(0x1b8)
161*4882a593Smuzhiyun #define MT_PLE_FL_Q3_CTRL		MT_PLE(0x1bc)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define MT_PLE_AC_QEMPTY(ac, n)		MT_PLE(0x300 + 0x10 * (ac) + \
164*4882a593Smuzhiyun 					       ((n) << 2))
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define MT_PSE(ofs)			((dev)->reg_map[MT_PSE_BASE] + (ofs))
167*4882a593Smuzhiyun #define MT_PSE_PG_HIF0_GROUP		MT_PSE(0x110)
168*4882a593Smuzhiyun #define MT_HIF0_MIN_QUOTA		GENMASK(11, 0)
169*4882a593Smuzhiyun #define MT_PSE_PG_HIF1_GROUP		MT_PSE(0x118)
170*4882a593Smuzhiyun #define MT_HIF1_MIN_QUOTA		GENMASK(11, 0)
171*4882a593Smuzhiyun #define MT_PSE_QUEUE_EMPTY		MT_PSE(0x0b4)
172*4882a593Smuzhiyun #define MT_HIF_0_EMPTY_MASK		BIT(16)
173*4882a593Smuzhiyun #define MT_HIF_1_EMPTY_MASK		BIT(17)
174*4882a593Smuzhiyun #define MT_HIF_ALL_EMPTY_MASK		GENMASK(17, 16)
175*4882a593Smuzhiyun #define MT_PSE_PG_INFO			MT_PSE(0x194)
176*4882a593Smuzhiyun #define MT_PSE_SRC_CNT			GENMASK(27, 16)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define MT_PP(ofs)			((dev)->reg_map[MT_PP_BASE] + (ofs))
179*4882a593Smuzhiyun #define MT_PP_TXDWCNT			MT_PP(0x0)
180*4882a593Smuzhiyun #define MT_PP_TXDWCNT_TX0_ADD_DW_CNT	GENMASK(7, 0)
181*4882a593Smuzhiyun #define MT_PP_TXDWCNT_TX1_ADD_DW_CNT	GENMASK(15, 8)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define MT_WF_PHY_BASE			0x82070000
184*4882a593Smuzhiyun #define MT_WF_PHY(ofs)			(MT_WF_PHY_BASE + (ofs))
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define MT_WF_PHY_WF2_RFCTRL0(n)	MT_WF_PHY(0x1900 + (n) * 0x400)
187*4882a593Smuzhiyun #define MT_WF_PHY_WF2_RFCTRL0_LPBCN_EN	BIT(9)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define MT_WF_PHY_R0_PHYMUX_5(_phy)	MT_WF_PHY(0x0614 + ((_phy) << 9))
190*4882a593Smuzhiyun #define MT7663_WF_PHY_R0_PHYMUX_5	MT_WF_PHY(0x0414)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define MT_WF_PHY_R0_PHYCTRL_STS0(_phy)	MT_WF_PHY(0x020c + ((_phy) << 9))
193*4882a593Smuzhiyun #define MT_WF_PHYCTRL_STAT_PD_OFDM	GENMASK(31, 16)
194*4882a593Smuzhiyun #define MT_WF_PHYCTRL_STAT_PD_CCK	GENMASK(15, 0)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define MT7663_WF_PHY_R0_PHYCTRL_STS0(_phy)	MT_WF_PHY(0x0210 + ((_phy) << 12))
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define MT_WF_PHY_R0_PHYCTRL_STS5(_phy)	MT_WF_PHY(0x0220 + ((_phy) << 9))
199*4882a593Smuzhiyun #define MT_WF_PHYCTRL_STAT_MDRDY_OFDM	GENMASK(31, 16)
200*4882a593Smuzhiyun #define MT_WF_PHYCTRL_STAT_MDRDY_CCK	GENMASK(15, 0)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define MT7663_WF_PHY_R0_PHYCTRL_STS5(_phy)	MT_WF_PHY(0x0224 + ((_phy) << 12))
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define MT_WF_PHY_MIN_PRI_PWR(_phy)	MT_WF_PHY((_phy) ? 0x084 : 0x229c)
205*4882a593Smuzhiyun #define MT_WF_PHY_PD_OFDM_MASK(_phy)	((_phy) ? GENMASK(24, 16) : \
206*4882a593Smuzhiyun 					 GENMASK(28, 20))
207*4882a593Smuzhiyun #define MT_WF_PHY_PD_OFDM(_phy, v)	((v) << ((_phy) ? 16 : 20))
208*4882a593Smuzhiyun #define MT_WF_PHY_PD_BLK(_phy)		((_phy) ? BIT(25) : BIT(19))
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define MT7663_WF_PHY_MIN_PRI_PWR(_phy)	MT_WF_PHY((_phy) ? 0x2aec : 0x22f0)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define MT_WF_PHY_RXTD_BASE		MT_WF_PHY(0x2200)
213*4882a593Smuzhiyun #define MT_WF_PHY_RXTD(_n)		(MT_WF_PHY_RXTD_BASE + ((_n) << 2))
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define MT7663_WF_PHY_RXTD(_n)		(MT_WF_PHY(0x25b0) + ((_n) << 2))
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define MT_WF_PHY_RXTD_CCK_PD(_phy)	MT_WF_PHY((_phy) ? 0x2314 : 0x2310)
218*4882a593Smuzhiyun #define MT_WF_PHY_PD_CCK_MASK(_phy)	(_phy) ? GENMASK(31, 24) : \
219*4882a593Smuzhiyun 					 GENMASK(8, 1)
220*4882a593Smuzhiyun #define MT_WF_PHY_PD_CCK(_phy, v)	((v) << ((_phy) ? 24 : 1))
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define MT7663_WF_PHY_RXTD_CCK_PD(_phy)	MT_WF_PHY((_phy) ? 0x2350 : 0x234c)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define MT_WF_PHY_RXTD2_BASE		MT_WF_PHY(0x2a00)
225*4882a593Smuzhiyun #define MT_WF_PHY_RXTD2(_n)		(MT_WF_PHY_RXTD2_BASE + ((_n) << 2))
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define MT_WF_PHY_RFINTF3_0(_n)		MT_WF_PHY(0x1100 + (_n) * 0x400)
228*4882a593Smuzhiyun #define MT_WF_PHY_RFINTF3_0_ANT		GENMASK(7, 4)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define MT_WF_CFG_BASE			((dev)->reg_map[MT_CFG_BASE])
231*4882a593Smuzhiyun #define MT_WF_CFG(ofs)			(MT_WF_CFG_BASE + (ofs))
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define MT_CFG_CCR			MT_WF_CFG(0x000)
234*4882a593Smuzhiyun #define MT_CFG_CCR_MAC_D1_1X_GC_EN	BIT(24)
235*4882a593Smuzhiyun #define MT_CFG_CCR_MAC_D0_1X_GC_EN	BIT(25)
236*4882a593Smuzhiyun #define MT_CFG_CCR_MAC_D1_2X_GC_EN	BIT(30)
237*4882a593Smuzhiyun #define MT_CFG_CCR_MAC_D0_2X_GC_EN	BIT(31)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define MT_WF_AGG_BASE			((dev)->reg_map[MT_AGG_BASE])
240*4882a593Smuzhiyun #define MT_WF_AGG(ofs)			(MT_WF_AGG_BASE + (ofs))
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define MT_AGG_ARCR			MT_WF_AGG(0x010)
243*4882a593Smuzhiyun #define MT_AGG_ARCR_INIT_RATE1		BIT(0)
244*4882a593Smuzhiyun #define MT_AGG_ARCR_RTS_RATE_THR	GENMASK(12, 8)
245*4882a593Smuzhiyun #define MT_AGG_ARCR_RATE_DOWN_RATIO	GENMASK(17, 16)
246*4882a593Smuzhiyun #define MT_AGG_ARCR_RATE_DOWN_RATIO_EN	BIT(19)
247*4882a593Smuzhiyun #define MT_AGG_ARCR_RATE_UP_EXTRA_TH	GENMASK(22, 20)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define MT_AGG_ARUCR(_band)		MT_WF_AGG(0x018 + (_band) * 0x100)
250*4882a593Smuzhiyun #define MT_AGG_ARDCR(_band)		MT_WF_AGG(0x01c + (_band) * 0x100)
251*4882a593Smuzhiyun #define MT_AGG_ARxCR_LIMIT_SHIFT(_n)	(4 * (_n))
252*4882a593Smuzhiyun #define MT_AGG_ARxCR_LIMIT(_n)		GENMASK(2 + \
253*4882a593Smuzhiyun 					MT_AGG_ARxCR_LIMIT_SHIFT(_n), \
254*4882a593Smuzhiyun 					MT_AGG_ARxCR_LIMIT_SHIFT(_n))
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define MT_AGG_ASRCR0			MT_WF_AGG(0x060)
257*4882a593Smuzhiyun #define MT_AGG_ASRCR1			MT_WF_AGG(0x064)
258*4882a593Smuzhiyun #define MT_AGG_ASRCR_RANGE(val, n)	(((val) >> ((n) << 3)) & GENMASK(5, 0))
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define MT_AGG_ACR(_band)		MT_WF_AGG(0x070 + (_band) * 0x100)
261*4882a593Smuzhiyun #define MT_AGG_ACR_NO_BA_RULE		BIT(0)
262*4882a593Smuzhiyun #define MT_AGG_ACR_NO_BA_AR_RULE	BIT(1)
263*4882a593Smuzhiyun #define MT_AGG_ACR_PKT_TIME_EN		BIT(2)
264*4882a593Smuzhiyun #define MT_AGG_ACR_CFEND_RATE		GENMASK(15, 4)
265*4882a593Smuzhiyun #define MT_AGG_ACR_BAR_RATE		GENMASK(31, 20)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define MT_AGG_SCR			MT_WF_AGG(0x0fc)
268*4882a593Smuzhiyun #define MT_AGG_SCR_NLNAV_MID_PTEC_DIS	BIT(3)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define MT_WF_ARB_BASE			((dev)->reg_map[MT_ARB_BASE])
271*4882a593Smuzhiyun #define MT_WF_ARB(ofs)			(MT_WF_ARB_BASE + (ofs))
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define MT_ARB_RQCR			MT_WF_ARB(0x070)
274*4882a593Smuzhiyun #define MT_ARB_RQCR_RX_START		BIT(0)
275*4882a593Smuzhiyun #define MT_ARB_RQCR_RXV_START		BIT(4)
276*4882a593Smuzhiyun #define MT_ARB_RQCR_RXV_R_EN		BIT(7)
277*4882a593Smuzhiyun #define MT_ARB_RQCR_RXV_T_EN		BIT(8)
278*4882a593Smuzhiyun #define MT_ARB_RQCR_BAND_SHIFT		16
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define MT_ARB_SCR			MT_WF_ARB(0x080)
281*4882a593Smuzhiyun #define MT_ARB_SCR_TX0_DISABLE		BIT(8)
282*4882a593Smuzhiyun #define MT_ARB_SCR_RX0_DISABLE		BIT(9)
283*4882a593Smuzhiyun #define MT_ARB_SCR_TX1_DISABLE		BIT(10)
284*4882a593Smuzhiyun #define MT_ARB_SCR_RX1_DISABLE		BIT(11)
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define MT_WF_TMAC_BASE			((dev)->reg_map[MT_TMAC_BASE])
287*4882a593Smuzhiyun #define MT_WF_TMAC(ofs)			(MT_WF_TMAC_BASE + (ofs))
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define MT_TMAC_CDTR			MT_WF_TMAC(0x090)
290*4882a593Smuzhiyun #define MT_TMAC_ODTR			MT_WF_TMAC(0x094)
291*4882a593Smuzhiyun #define MT_TIMEOUT_VAL_PLCP		GENMASK(15, 0)
292*4882a593Smuzhiyun #define MT_TIMEOUT_VAL_CCA		GENMASK(31, 16)
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define MT_TMAC_TRCR(_band)		MT_WF_TMAC((_band) ? 0x070 : 0x09c)
295*4882a593Smuzhiyun #define MT_TMAC_TRCR_CCA_SEL		GENMASK(31, 30)
296*4882a593Smuzhiyun #define MT_TMAC_TRCR_SEC_CCA_SEL	GENMASK(29, 28)
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define MT_TMAC_ICR(_band)		MT_WF_TMAC((_band) ? 0x074 : 0x0a4)
299*4882a593Smuzhiyun #define MT_IFS_EIFS			GENMASK(8, 0)
300*4882a593Smuzhiyun #define MT_IFS_RIFS			GENMASK(14, 10)
301*4882a593Smuzhiyun #define MT_IFS_SIFS			GENMASK(22, 16)
302*4882a593Smuzhiyun #define MT_IFS_SLOT			GENMASK(30, 24)
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define MT_TMAC_CTCR0			MT_WF_TMAC(0x0f4)
305*4882a593Smuzhiyun #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME	GENMASK(5, 0)
306*4882a593Smuzhiyun #define MT_TMAC_CTCR0_INS_DDLMT_DENSITY	GENMASK(15, 12)
307*4882a593Smuzhiyun #define MT_TMAC_CTCR0_INS_DDLMT_EN	BIT(17)
308*4882a593Smuzhiyun #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN	BIT(18)
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define MT_WF_RMAC_BASE			((dev)->reg_map[MT_RMAC_BASE])
311*4882a593Smuzhiyun #define MT_WF_RMAC(ofs)			(MT_WF_RMAC_BASE + (ofs))
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define MT_WF_RFCR(_band)		MT_WF_RMAC((_band) ? 0x100 : 0x000)
314*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_STBC_MULTI	BIT(0)
315*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_FCSFAIL		BIT(1)
316*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_VERSION		BIT(3)
317*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_PROBEREQ	BIT(4)
318*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_MCAST		BIT(5)
319*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_BCAST		BIT(6)
320*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_MCAST_FILTERED	BIT(7)
321*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_A3_MAC		BIT(8)
322*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_A3_BSSID	BIT(9)
323*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_A2_BSSID	BIT(10)
324*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_BEACON	BIT(11)
325*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_FRAME_REPORT	BIT(12)
326*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_CTL_RSV		BIT(13)
327*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_CTS		BIT(14)
328*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_RTS		BIT(15)
329*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_DUPLICATE	BIT(16)
330*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_BSS	BIT(17)
331*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_UC	BIT(18)
332*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_TIM	BIT(19)
333*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_NDPA		BIT(20)
334*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_UNWANTED_CTL	BIT(21)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define MT_WF_RFCR1(_band)		MT_WF_RMAC((_band) ? 0x104 : 0x004)
337*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_ACK		BIT(4)
338*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_BF_POLL	BIT(5)
339*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_BA		BIT(6)
340*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_CFEND		BIT(7)
341*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_CFACK		BIT(8)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define MT_CHFREQ(_band)		MT_WF_RMAC((_band) ? 0x130 : 0x030)
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_TIME0		MT_WF_RMAC(0x03c4)
346*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_RXTIME_CLR	BIT(31)
347*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_RXTIME_EN	BIT(30)
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_AIRTIME0		MT_WF_RMAC(0x0380)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_TIME5		MT_WF_RMAC(0x03d8)
352*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_TIME6		MT_WF_RMAC(0x03dc)
353*4882a593Smuzhiyun #define MT_MIB_OBSSTIME_MASK		GENMASK(23, 0)
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define MT_WF_DMA_BASE			((dev)->reg_map[MT_DMA_BASE])
356*4882a593Smuzhiyun #define MT_WF_DMA(ofs)			(MT_WF_DMA_BASE + (ofs))
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #define MT_DMA_DCR0			MT_WF_DMA(0x000)
359*4882a593Smuzhiyun #define MT_DMA_DCR0_MAX_RX_LEN		GENMASK(15, 2)
360*4882a593Smuzhiyun #define MT_DMA_DCR0_RX_VEC_DROP		BIT(17)
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define MT_DMA_RCFR0(_band)		MT_WF_DMA(0x070 + (_band) * 0x40)
363*4882a593Smuzhiyun #define MT_DMA_RCFR0_MCU_RX_MGMT	BIT(2)
364*4882a593Smuzhiyun #define MT_DMA_RCFR0_MCU_RX_CTL_NON_BAR	BIT(3)
365*4882a593Smuzhiyun #define MT_DMA_RCFR0_MCU_RX_CTL_BAR	BIT(4)
366*4882a593Smuzhiyun #define MT_DMA_RCFR0_MCU_RX_TDLS	BIT(19)
367*4882a593Smuzhiyun #define MT_DMA_RCFR0_MCU_RX_BYPASS	BIT(21)
368*4882a593Smuzhiyun #define MT_DMA_RCFR0_RX_DROPPED_UCAST	GENMASK(25, 24)
369*4882a593Smuzhiyun #define MT_DMA_RCFR0_RX_DROPPED_MCAST	GENMASK(27, 26)
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define MT_WF_PF_BASE			((dev)->reg_map[MT_PF_BASE])
372*4882a593Smuzhiyun #define MT_WF_PF(ofs)			(MT_WF_PF_BASE + (ofs))
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define MT_WF_PFCR			MT_WF_PF(0x000)
375*4882a593Smuzhiyun #define MT_WF_PFCR_TDLS_EN		BIT(9)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define MT_WTBL_BASE(dev)		((dev)->reg_map[MT_WTBL_BASE_ADDR])
378*4882a593Smuzhiyun #define MT_WTBL_ENTRY_SIZE		256
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define MT_WTBL_OFF_BASE		((dev)->reg_map[MT_WTBL_BASE_OFF])
381*4882a593Smuzhiyun #define MT_WTBL_OFF(n)			(MT_WTBL_OFF_BASE + (n))
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define MT_WTBL_W0_KEY_IDX		GENMASK(24, 23)
384*4882a593Smuzhiyun #define MT_WTBL_W0_RX_KEY_VALID		BIT(26)
385*4882a593Smuzhiyun #define MT_WTBL_W0_RX_IK_VALID		BIT(27)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define MT_WTBL_W2_KEY_TYPE		GENMASK(7, 4)
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #define MT_WTBL_UPDATE			MT_WTBL_OFF(0x030)
390*4882a593Smuzhiyun #define MT_WTBL_UPDATE_WLAN_IDX		GENMASK(7, 0)
391*4882a593Smuzhiyun #define MT_WTBL_UPDATE_RXINFO_UPDATE	BIT(11)
392*4882a593Smuzhiyun #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR	BIT(12)
393*4882a593Smuzhiyun #define MT_WTBL_UPDATE_RATE_UPDATE	BIT(13)
394*4882a593Smuzhiyun #define MT_WTBL_UPDATE_TX_COUNT_CLEAR	BIT(14)
395*4882a593Smuzhiyun #define MT_WTBL_UPDATE_BUSY		BIT(31)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define MT_TOP_MISC(ofs)		((dev)->reg_map[MT_TOP_MISC_BASE] + (ofs))
398*4882a593Smuzhiyun #define MT_CONN_ON_MISC			MT_TOP_MISC(0x1140)
399*4882a593Smuzhiyun #define MT_TOP_MISC2_FW_N9_RDY		BIT(2)
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define MT_WTBL_ON_BASE			((dev)->reg_map[MT_WTBL_BASE_ON])
402*4882a593Smuzhiyun #define MT_WTBL_ON(_n)			(MT_WTBL_ON_BASE + (_n))
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define MT_WTBL_RICR0			MT_WTBL_ON(0x010)
405*4882a593Smuzhiyun #define MT_WTBL_RICR1			MT_WTBL_ON(0x014)
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define MT_WTBL_RIUCR0			MT_WTBL_ON(0x020)
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define MT_WTBL_RIUCR1			MT_WTBL_ON(0x024)
410*4882a593Smuzhiyun #define MT_WTBL_RIUCR1_RATE0		GENMASK(11, 0)
411*4882a593Smuzhiyun #define MT_WTBL_RIUCR1_RATE1		GENMASK(23, 12)
412*4882a593Smuzhiyun #define MT_WTBL_RIUCR1_RATE2_LO		GENMASK(31, 24)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define MT_WTBL_RIUCR2			MT_WTBL_ON(0x028)
415*4882a593Smuzhiyun #define MT_WTBL_RIUCR2_RATE2_HI		GENMASK(3, 0)
416*4882a593Smuzhiyun #define MT_WTBL_RIUCR2_RATE3		GENMASK(15, 4)
417*4882a593Smuzhiyun #define MT_WTBL_RIUCR2_RATE4		GENMASK(27, 16)
418*4882a593Smuzhiyun #define MT_WTBL_RIUCR2_RATE5_LO		GENMASK(31, 28)
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define MT_WTBL_RIUCR3			MT_WTBL_ON(0x02c)
421*4882a593Smuzhiyun #define MT_WTBL_RIUCR3_RATE5_HI		GENMASK(7, 0)
422*4882a593Smuzhiyun #define MT_WTBL_RIUCR3_RATE6		GENMASK(19, 8)
423*4882a593Smuzhiyun #define MT_WTBL_RIUCR3_RATE7		GENMASK(31, 20)
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun #define MT_WTBL_W5_CHANGE_BW_RATE	GENMASK(7, 5)
426*4882a593Smuzhiyun #define MT_WTBL_W5_SHORT_GI_20		BIT(8)
427*4882a593Smuzhiyun #define MT_WTBL_W5_SHORT_GI_40		BIT(9)
428*4882a593Smuzhiyun #define MT_WTBL_W5_SHORT_GI_80		BIT(10)
429*4882a593Smuzhiyun #define MT_WTBL_W5_SHORT_GI_160		BIT(11)
430*4882a593Smuzhiyun #define MT_WTBL_W5_BW_CAP		GENMASK(13, 12)
431*4882a593Smuzhiyun #define MT_WTBL_W5_MPDU_FAIL_COUNT	GENMASK(25, 23)
432*4882a593Smuzhiyun #define MT_WTBL_W5_MPDU_OK_COUNT	GENMASK(28, 26)
433*4882a593Smuzhiyun #define MT_WTBL_W5_RATE_IDX		GENMASK(31, 29)
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define MT_WTBL_W27_CC_BW_SEL		GENMASK(6, 5)
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun #define MT_LPON(_n)			((dev)->reg_map[MT_LPON_BASE] + (_n))
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #define MT_LPON_T0CR			MT_LPON(0x010)
440*4882a593Smuzhiyun #define MT_LPON_T0CR_MODE		GENMASK(1, 0)
441*4882a593Smuzhiyun #define MT_LPON_T0CR_WRITE		BIT(0)
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun #define MT_LPON_UTTR0			MT_LPON(0x018)
444*4882a593Smuzhiyun #define MT_LPON_UTTR1			MT_LPON(0x01c)
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #define MT_WF_MIB_BASE			(dev->reg_map[MT_MIB_BASE])
447*4882a593Smuzhiyun #define MT_WF_MIB(_band, ofs)		(MT_WF_MIB_BASE + (ofs) + (_band) * 0x200)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define MT_WF_MIB_SCR0			MT_WF_MIB(0, 0)
450*4882a593Smuzhiyun #define MT_MIB_SCR0_AGG_CNT_RANGE_EN	BIT(21)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define MT_MIB_M0_MISC_CR(_band)	MT_WF_MIB(_band, 0x00c)
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define MT_MIB_SDR3(_band)		MT_WF_MIB(_band, 0x014)
455*4882a593Smuzhiyun #define MT_MIB_SDR3_FCS_ERR_MASK	GENMASK(15, 0)
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define MT_MIB_SDR9(_band)		MT_WF_MIB(_band, 0x02c)
458*4882a593Smuzhiyun #define MT_MIB_SDR9_BUSY_MASK		GENMASK(23, 0)
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #define MT_MIB_SDR14(_band)		MT_WF_MIB(_band, 0x040)
461*4882a593Smuzhiyun #define MT_MIB_AMPDU_MPDU_COUNT		GENMASK(23, 0)
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun #define MT_MIB_SDR15(_band)		MT_WF_MIB(_band, 0x044)
464*4882a593Smuzhiyun #define MT_MIB_AMPDU_ACK_COUNT		GENMASK(23, 0)
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #define MT_MIB_SDR16(_band)		MT_WF_MIB(_band, 0x048)
467*4882a593Smuzhiyun #define MT_MIB_SDR16_BUSY_MASK		GENMASK(23, 0)
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define MT_MIB_SDR36(_band)		MT_WF_MIB(_band, 0x098)
470*4882a593Smuzhiyun #define MT_MIB_SDR36_TXTIME_MASK	GENMASK(23, 0)
471*4882a593Smuzhiyun #define MT_MIB_SDR37(_band)		MT_WF_MIB(_band, 0x09c)
472*4882a593Smuzhiyun #define MT_MIB_SDR37_RXTIME_MASK	GENMASK(23, 0)
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #define MT_MIB_MB_SDR0(_band, n)	MT_WF_MIB(_band, 0x100 + ((n) << 4))
475*4882a593Smuzhiyun #define MT_MIB_RTS_RETRIES_COUNT_MASK	GENMASK(31, 16)
476*4882a593Smuzhiyun #define MT_MIB_RTS_COUNT_MASK		GENMASK(15, 0)
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #define MT_MIB_MB_SDR1(_band, n)	MT_WF_MIB(_band, 0x104 + ((n) << 4))
479*4882a593Smuzhiyun #define MT_MIB_BA_MISS_COUNT_MASK	GENMASK(15, 0)
480*4882a593Smuzhiyun #define MT_MIB_ACK_FAIL_COUNT_MASK	GENMASK(31, 16)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define MT_MIB_ARNG(n)			MT_WF_MIB(0, 0x4b8 + ((n) << 2))
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define MT_TX_AGG_CNT(_band, n)		MT_WF_MIB(_band, 0xa8 + ((n) << 2))
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define MT_DMA_SHDL(ofs)		(dev->reg_map[MT_DMA_SHDL_BASE] + (ofs))
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun #define MT_DMASHDL_BASE			0x5000a000
489*4882a593Smuzhiyun #define MT_DMASHDL_OPTIONAL		0x008
490*4882a593Smuzhiyun #define MT_DMASHDL_PAGE			0x00c
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define MT_DMASHDL_REFILL		0x010
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #define MT_DMASHDL_PKT_MAX_SIZE		0x01c
495*4882a593Smuzhiyun #define MT_DMASHDL_PKT_MAX_SIZE_PLE	GENMASK(11, 0)
496*4882a593Smuzhiyun #define MT_DMASHDL_PKT_MAX_SIZE_PSE	GENMASK(27, 16)
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun #define MT_DMASHDL_GROUP_QUOTA(_n)	(0x020 + ((_n) << 2))
499*4882a593Smuzhiyun #define MT_DMASHDL_GROUP_QUOTA_MIN	GENMASK(11, 0)
500*4882a593Smuzhiyun #define MT_DMASHDL_GROUP_QUOTA_MAX	GENMASK(27, 16)
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun #define MT_DMASHDL_SCHED_SET0		0x0b0
503*4882a593Smuzhiyun #define MT_DMASHDL_SCHED_SET1		0x0b4
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #define MT_DMASHDL_Q_MAP(_n)		(0x0d0 + ((_n) << 2))
506*4882a593Smuzhiyun #define MT_DMASHDL_Q_MAP_MASK		GENMASK(3, 0)
507*4882a593Smuzhiyun #define MT_DMASHDL_Q_MAP_SHIFT(_n)	(4 * ((_n) % 8))
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #define MT_LED_BASE_PHYS		0x80024000
510*4882a593Smuzhiyun #define MT_LED_PHYS(_n)			(MT_LED_BASE_PHYS + (_n))
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define MT_LED_CTRL			MT_LED_PHYS(0x00)
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define MT_LED_CTRL_REPLAY(_n)		BIT(0 + (8 * (_n)))
515*4882a593Smuzhiyun #define MT_LED_CTRL_POLARITY(_n)	BIT(1 + (8 * (_n)))
516*4882a593Smuzhiyun #define MT_LED_CTRL_TX_BLINK_MODE(_n)	BIT(2 + (8 * (_n)))
517*4882a593Smuzhiyun #define MT_LED_CTRL_TX_MANUAL_BLINK(_n)	BIT(3 + (8 * (_n)))
518*4882a593Smuzhiyun #define MT_LED_CTRL_TX_OVER_BLINK(_n)	BIT(5 + (8 * (_n)))
519*4882a593Smuzhiyun #define MT_LED_CTRL_KICK(_n)		BIT(7 + (8 * (_n)))
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define MT_LED_STATUS_0(_n)		MT_LED_PHYS(0x10 + ((_n) * 8))
522*4882a593Smuzhiyun #define MT_LED_STATUS_1(_n)		MT_LED_PHYS(0x14 + ((_n) * 8))
523*4882a593Smuzhiyun #define MT_LED_STATUS_OFF		GENMASK(31, 24)
524*4882a593Smuzhiyun #define MT_LED_STATUS_ON		GENMASK(23, 16)
525*4882a593Smuzhiyun #define MT_LED_STATUS_DURATION		GENMASK(15, 0)
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #define MT_PDMA_BUSY			0x82000504
528*4882a593Smuzhiyun #define MT_PDMA_TX_BUSY			BIT(0)
529*4882a593Smuzhiyun #define MT_PDMA_RX_BUSY			BIT(1)
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define MT_EFUSE_BASE			((dev)->reg_map[MT_EFUSE_ADDR_BASE])
532*4882a593Smuzhiyun #define MT_EFUSE_BASE_CTRL		0x000
533*4882a593Smuzhiyun #define MT_EFUSE_BASE_CTRL_EMPTY	BIT(30)
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun #define MT_EFUSE_CTRL			0x008
536*4882a593Smuzhiyun #define MT_EFUSE_CTRL_AOUT		GENMASK(5, 0)
537*4882a593Smuzhiyun #define MT_EFUSE_CTRL_MODE		GENMASK(7, 6)
538*4882a593Smuzhiyun #define MT_EFUSE_CTRL_LDO_OFF_TIME	GENMASK(13, 8)
539*4882a593Smuzhiyun #define MT_EFUSE_CTRL_LDO_ON_TIME	GENMASK(15, 14)
540*4882a593Smuzhiyun #define MT_EFUSE_CTRL_AIN		GENMASK(25, 16)
541*4882a593Smuzhiyun #define MT_EFUSE_CTRL_VALID		BIT(29)
542*4882a593Smuzhiyun #define MT_EFUSE_CTRL_KICK		BIT(30)
543*4882a593Smuzhiyun #define MT_EFUSE_CTRL_SEL		BIT(31)
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #define MT_EFUSE_WDATA(_i)		(0x010 + ((_i) * 4))
546*4882a593Smuzhiyun #define MT_EFUSE_RDATA(_i)		(0x030 + ((_i) * 4))
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /* INFRACFG host register range on MT7622 */
549*4882a593Smuzhiyun #define MT_INFRACFG_MISC		0x700
550*4882a593Smuzhiyun #define MT_INFRACFG_MISC_AP2CONN_WAKE	BIT(1)
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #define MT_UMAC_BASE			0x7c000000
553*4882a593Smuzhiyun #define MT_UMAC(ofs)			(MT_UMAC_BASE + (ofs))
554*4882a593Smuzhiyun #define MT_UDMA_TX_QSEL			MT_UMAC(0x008)
555*4882a593Smuzhiyun #define MT_FW_DL_EN			BIT(3)
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #define MT_UDMA_WLCFG_1			MT_UMAC(0x00c)
558*4882a593Smuzhiyun #define MT_WL_RX_AGG_PKT_LMT		GENMASK(7, 0)
559*4882a593Smuzhiyun #define MT_WL_TX_TMOUT_LMT		GENMASK(27, 8)
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define MT_UDMA_WLCFG_0			MT_UMAC(0x18)
562*4882a593Smuzhiyun #define MT_WL_RX_AGG_TO			GENMASK(7, 0)
563*4882a593Smuzhiyun #define MT_WL_RX_AGG_LMT		GENMASK(15, 8)
564*4882a593Smuzhiyun #define MT_WL_TX_TMOUT_FUNC_EN		BIT(16)
565*4882a593Smuzhiyun #define MT_WL_TX_DPH_CHK_EN		BIT(17)
566*4882a593Smuzhiyun #define MT_WL_RX_MPSZ_PAD0		BIT(18)
567*4882a593Smuzhiyun #define MT_WL_RX_FLUSH			BIT(19)
568*4882a593Smuzhiyun #define MT_TICK_1US_EN			BIT(20)
569*4882a593Smuzhiyun #define MT_WL_RX_AGG_EN			BIT(21)
570*4882a593Smuzhiyun #define MT_WL_RX_EN			BIT(22)
571*4882a593Smuzhiyun #define MT_WL_TX_EN			BIT(23)
572*4882a593Smuzhiyun #define MT_WL_RX_BUSY			BIT(30)
573*4882a593Smuzhiyun #define MT_WL_TX_BUSY			BIT(31)
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun #define MT_MCU_PTA_BASE			0x81060000
576*4882a593Smuzhiyun #define MT_MCU_PTA(_n)			(MT_MCU_PTA_BASE + (_n))
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #define MT_ANT_SWITCH_CON(_n)		MT_MCU_PTA(0x0c8 + ((_n) - 1) * 4)
579*4882a593Smuzhiyun #define MT_ANT_SWITCH_CON_MODE(_n)	(GENMASK(4, 0) << (_n * 8))
580*4882a593Smuzhiyun #define MT_ANT_SWITCH_CON_MODE1(_n)	(GENMASK(3, 0) << (_n * 8))
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun #endif
583