1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /* Copyright (C) 2019 MediaTek Inc. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef __MT7615_H
5*4882a593Smuzhiyun #define __MT7615_H
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/completion.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/ktime.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include "../mt76.h"
12*4882a593Smuzhiyun #include "regs.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define MT7615_MAX_INTERFACES 4
15*4882a593Smuzhiyun #define MT7615_MAX_WMM_SETS 4
16*4882a593Smuzhiyun #define MT7663_WTBL_SIZE 32
17*4882a593Smuzhiyun #define MT7615_WTBL_SIZE 128
18*4882a593Smuzhiyun #define MT7615_WTBL_RESERVED (mt7615_wtbl_size(dev) - 1)
19*4882a593Smuzhiyun #define MT7615_WTBL_STA (MT7615_WTBL_RESERVED - \
20*4882a593Smuzhiyun MT7615_MAX_INTERFACES)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MT7615_PM_TIMEOUT (HZ / 12)
23*4882a593Smuzhiyun #define MT7615_WATCHDOG_TIME (HZ / 10)
24*4882a593Smuzhiyun #define MT7615_HW_SCAN_TIMEOUT (HZ / 10)
25*4882a593Smuzhiyun #define MT7615_RESET_TIMEOUT (30 * HZ)
26*4882a593Smuzhiyun #define MT7615_RATE_RETRY 2
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MT7615_TX_RING_SIZE 1024
29*4882a593Smuzhiyun #define MT7615_TX_MGMT_RING_SIZE 128
30*4882a593Smuzhiyun #define MT7615_TX_MCU_RING_SIZE 128
31*4882a593Smuzhiyun #define MT7615_TX_FWDL_RING_SIZE 128
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define MT7615_RX_RING_SIZE 1024
34*4882a593Smuzhiyun #define MT7615_RX_MCU_RING_SIZE 512
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define MT7615_DRV_OWN_RETRY_COUNT 10
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define MT7615_FIRMWARE_CR4 "mediatek/mt7615_cr4.bin"
39*4882a593Smuzhiyun #define MT7615_FIRMWARE_N9 "mediatek/mt7615_n9.bin"
40*4882a593Smuzhiyun #define MT7615_ROM_PATCH "mediatek/mt7615_rom_patch.bin"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define MT7622_FIRMWARE_N9 "mediatek/mt7622_n9.bin"
43*4882a593Smuzhiyun #define MT7622_ROM_PATCH "mediatek/mt7622_rom_patch.bin"
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define MT7615_FIRMWARE_V1 1
46*4882a593Smuzhiyun #define MT7615_FIRMWARE_V2 2
47*4882a593Smuzhiyun #define MT7615_FIRMWARE_V3 3
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define MT7663_OFFLOAD_ROM_PATCH "mediatek/mt7663pr2h.bin"
50*4882a593Smuzhiyun #define MT7663_OFFLOAD_FIRMWARE_N9 "mediatek/mt7663_n9_v3.bin"
51*4882a593Smuzhiyun #define MT7663_ROM_PATCH "mediatek/mt7663pr2h_rebb.bin"
52*4882a593Smuzhiyun #define MT7663_FIRMWARE_N9 "mediatek/mt7663_n9_rebb.bin"
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define MT7615_EEPROM_SIZE 1024
55*4882a593Smuzhiyun #define MT7615_TOKEN_SIZE 4096
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define MT_FRAC_SCALE 12
58*4882a593Smuzhiyun #define MT_FRAC(val, div) (((val) << MT_FRAC_SCALE) / (div))
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define MT_CHFREQ_VALID BIT(7)
61*4882a593Smuzhiyun #define MT_CHFREQ_DBDC_IDX BIT(6)
62*4882a593Smuzhiyun #define MT_CHFREQ_SEQ GENMASK(5, 0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define MT7615_BAR_RATE_DEFAULT 0x4b /* OFDM 6M */
65*4882a593Smuzhiyun #define MT7615_CFEND_RATE_DEFAULT 0x49 /* OFDM 24M */
66*4882a593Smuzhiyun #define MT7615_CFEND_RATE_11B 0x03 /* 11B LP, 11M */
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define MT7615_SCAN_IE_LEN 600
69*4882a593Smuzhiyun #define MT7615_MAX_SCHED_SCAN_INTERVAL 10
70*4882a593Smuzhiyun #define MT7615_MAX_SCHED_SCAN_SSID 10
71*4882a593Smuzhiyun #define MT7615_MAX_SCAN_MATCH 16
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct mt7615_vif;
74*4882a593Smuzhiyun struct mt7615_sta;
75*4882a593Smuzhiyun struct mt7615_dfs_pulse;
76*4882a593Smuzhiyun struct mt7615_dfs_pattern;
77*4882a593Smuzhiyun enum mt7615_cipher_type;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun enum mt7615_hw_txq_id {
80*4882a593Smuzhiyun MT7615_TXQ_MAIN,
81*4882a593Smuzhiyun MT7615_TXQ_EXT,
82*4882a593Smuzhiyun MT7615_TXQ_MCU,
83*4882a593Smuzhiyun MT7615_TXQ_FWDL,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun enum mt7622_hw_txq_id {
87*4882a593Smuzhiyun MT7622_TXQ_AC0,
88*4882a593Smuzhiyun MT7622_TXQ_AC1,
89*4882a593Smuzhiyun MT7622_TXQ_AC2,
90*4882a593Smuzhiyun MT7622_TXQ_FWDL = MT7615_TXQ_FWDL,
91*4882a593Smuzhiyun MT7622_TXQ_AC3,
92*4882a593Smuzhiyun MT7622_TXQ_MGMT,
93*4882a593Smuzhiyun MT7622_TXQ_MCU = 15,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct mt7615_rate_set {
97*4882a593Smuzhiyun struct ieee80211_tx_rate probe_rate;
98*4882a593Smuzhiyun struct ieee80211_tx_rate rates[4];
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct mt7615_rate_desc {
102*4882a593Smuzhiyun bool rateset;
103*4882a593Smuzhiyun u16 probe_val;
104*4882a593Smuzhiyun u16 val[4];
105*4882a593Smuzhiyun u8 bw_idx;
106*4882a593Smuzhiyun u8 bw;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun enum mt7615_wtbl_desc_type {
110*4882a593Smuzhiyun MT7615_WTBL_RATE_DESC,
111*4882a593Smuzhiyun MT7615_WTBL_KEY_DESC
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct mt7615_key_desc {
115*4882a593Smuzhiyun enum set_key_cmd cmd;
116*4882a593Smuzhiyun u32 cipher;
117*4882a593Smuzhiyun s8 keyidx;
118*4882a593Smuzhiyun u8 keylen;
119*4882a593Smuzhiyun u8 *key;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct mt7615_wtbl_desc {
123*4882a593Smuzhiyun struct list_head node;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun enum mt7615_wtbl_desc_type type;
126*4882a593Smuzhiyun struct mt7615_sta *sta;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun union {
129*4882a593Smuzhiyun struct mt7615_rate_desc rate;
130*4882a593Smuzhiyun struct mt7615_key_desc key;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct mt7615_sta {
135*4882a593Smuzhiyun struct mt76_wcid wcid; /* must be first */
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct mt7615_vif *vif;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct list_head poll_list;
140*4882a593Smuzhiyun u32 airtime_ac[8];
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct ieee80211_tx_rate rates[4];
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct mt7615_rate_set rateset[2];
145*4882a593Smuzhiyun u32 rate_set_tsf;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun u8 rate_count;
148*4882a593Smuzhiyun u8 n_rates;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun u8 rate_probe;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct mt7615_vif {
154*4882a593Smuzhiyun u8 idx;
155*4882a593Smuzhiyun u8 omac_idx;
156*4882a593Smuzhiyun u8 band_idx;
157*4882a593Smuzhiyun u8 wmm_idx;
158*4882a593Smuzhiyun u8 scan_seq_num;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct mt7615_sta sta;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct mib_stats {
164*4882a593Smuzhiyun u32 ack_fail_cnt;
165*4882a593Smuzhiyun u32 fcs_err_cnt;
166*4882a593Smuzhiyun u32 rts_cnt;
167*4882a593Smuzhiyun u32 rts_retries_cnt;
168*4882a593Smuzhiyun u32 ba_miss_cnt;
169*4882a593Smuzhiyun unsigned long aggr_per;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct mt7615_phy {
173*4882a593Smuzhiyun struct mt76_phy *mt76;
174*4882a593Smuzhiyun struct mt7615_dev *dev;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun struct ieee80211_vif *monitor_vif;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun u32 rxfilter;
179*4882a593Smuzhiyun u32 omac_mask;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun u16 noise;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun bool scs_en;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun unsigned long last_cca_adj;
186*4882a593Smuzhiyun int false_cca_ofdm, false_cca_cck;
187*4882a593Smuzhiyun s8 ofdm_sensitivity;
188*4882a593Smuzhiyun s8 cck_sensitivity;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun u16 chainmask;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun s16 coverage_class;
193*4882a593Smuzhiyun u8 slottime;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun u8 chfreq;
196*4882a593Smuzhiyun u8 rdd_state;
197*4882a593Smuzhiyun int dfs_state;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun __le32 rx_ampdu_ts;
200*4882a593Smuzhiyun u32 ampdu_ref;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun struct mib_stats mib;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct delayed_work mac_work;
205*4882a593Smuzhiyun u8 mac_work_count;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun struct sk_buff_head scan_event_list;
208*4882a593Smuzhiyun struct delayed_work scan_work;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun struct work_struct roc_work;
211*4882a593Smuzhiyun struct timer_list roc_timer;
212*4882a593Smuzhiyun wait_queue_head_t roc_wait;
213*4882a593Smuzhiyun bool roc_grant;
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define mt7615_mcu_add_tx_ba(dev, ...) (dev)->mcu_ops->add_tx_ba((dev), __VA_ARGS__)
217*4882a593Smuzhiyun #define mt7615_mcu_add_rx_ba(dev, ...) (dev)->mcu_ops->add_rx_ba((dev), __VA_ARGS__)
218*4882a593Smuzhiyun #define mt7615_mcu_sta_add(dev, ...) (dev)->mcu_ops->sta_add((dev), __VA_ARGS__)
219*4882a593Smuzhiyun #define mt7615_mcu_add_dev_info(dev, ...) (dev)->mcu_ops->add_dev_info((dev), __VA_ARGS__)
220*4882a593Smuzhiyun #define mt7615_mcu_add_bss_info(phy, ...) (phy->dev)->mcu_ops->add_bss_info((phy), __VA_ARGS__)
221*4882a593Smuzhiyun #define mt7615_mcu_add_beacon(dev, ...) (dev)->mcu_ops->add_beacon_offload((dev), __VA_ARGS__)
222*4882a593Smuzhiyun #define mt7615_mcu_set_pm(dev, ...) (dev)->mcu_ops->set_pm_state((dev), __VA_ARGS__)
223*4882a593Smuzhiyun #define mt7615_mcu_set_drv_ctrl(dev) (dev)->mcu_ops->set_drv_ctrl((dev))
224*4882a593Smuzhiyun #define mt7615_mcu_set_fw_ctrl(dev) (dev)->mcu_ops->set_fw_ctrl((dev))
225*4882a593Smuzhiyun struct mt7615_mcu_ops {
226*4882a593Smuzhiyun int (*add_tx_ba)(struct mt7615_dev *dev,
227*4882a593Smuzhiyun struct ieee80211_ampdu_params *params,
228*4882a593Smuzhiyun bool enable);
229*4882a593Smuzhiyun int (*add_rx_ba)(struct mt7615_dev *dev,
230*4882a593Smuzhiyun struct ieee80211_ampdu_params *params,
231*4882a593Smuzhiyun bool enable);
232*4882a593Smuzhiyun int (*sta_add)(struct mt7615_dev *dev,
233*4882a593Smuzhiyun struct ieee80211_vif *vif,
234*4882a593Smuzhiyun struct ieee80211_sta *sta, bool enable);
235*4882a593Smuzhiyun int (*add_dev_info)(struct mt7615_dev *dev,
236*4882a593Smuzhiyun struct ieee80211_vif *vif, bool enable);
237*4882a593Smuzhiyun int (*add_bss_info)(struct mt7615_phy *phy, struct ieee80211_vif *vif,
238*4882a593Smuzhiyun struct ieee80211_sta *sta, bool enable);
239*4882a593Smuzhiyun int (*add_beacon_offload)(struct mt7615_dev *dev,
240*4882a593Smuzhiyun struct ieee80211_hw *hw,
241*4882a593Smuzhiyun struct ieee80211_vif *vif, bool enable);
242*4882a593Smuzhiyun int (*set_pm_state)(struct mt7615_dev *dev, int band, int state);
243*4882a593Smuzhiyun int (*set_drv_ctrl)(struct mt7615_dev *dev);
244*4882a593Smuzhiyun int (*set_fw_ctrl)(struct mt7615_dev *dev);
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun struct mt7615_dev {
248*4882a593Smuzhiyun union { /* must be first */
249*4882a593Smuzhiyun struct mt76_dev mt76;
250*4882a593Smuzhiyun struct mt76_phy mphy;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun const struct mt76_bus_ops *bus_ops;
254*4882a593Smuzhiyun struct tasklet_struct irq_tasklet;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun struct mt7615_phy phy;
257*4882a593Smuzhiyun u32 omac_mask;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun u16 chainmask;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun struct ieee80211_ops *ops;
262*4882a593Smuzhiyun const struct mt7615_mcu_ops *mcu_ops;
263*4882a593Smuzhiyun struct regmap *infracfg;
264*4882a593Smuzhiyun const u32 *reg_map;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun struct work_struct mcu_work;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun struct work_struct reset_work;
269*4882a593Smuzhiyun wait_queue_head_t reset_wait;
270*4882a593Smuzhiyun u32 reset_state;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun struct list_head sta_poll_list;
273*4882a593Smuzhiyun spinlock_t sta_poll_lock;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun struct {
276*4882a593Smuzhiyun u8 n_pulses;
277*4882a593Smuzhiyun u32 period;
278*4882a593Smuzhiyun u16 width;
279*4882a593Smuzhiyun s16 power;
280*4882a593Smuzhiyun } radar_pattern;
281*4882a593Smuzhiyun u32 hw_pattern;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun bool fw_debug;
284*4882a593Smuzhiyun bool flash_eeprom;
285*4882a593Smuzhiyun bool dbdc_support;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun spinlock_t token_lock;
288*4882a593Smuzhiyun struct idr token;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun u8 fw_ver;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun struct work_struct wtbl_work;
293*4882a593Smuzhiyun struct list_head wd_head;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun u32 debugfs_rf_wf;
296*4882a593Smuzhiyun u32 debugfs_rf_reg;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #ifdef CONFIG_NL80211_TESTMODE
299*4882a593Smuzhiyun struct {
300*4882a593Smuzhiyun u32 *reg_backup;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun s16 last_freq_offset;
303*4882a593Smuzhiyun u8 last_rcpi[4];
304*4882a593Smuzhiyun s8 last_ib_rssi;
305*4882a593Smuzhiyun s8 last_wb_rssi;
306*4882a593Smuzhiyun } test;
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun struct {
310*4882a593Smuzhiyun bool enable;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun spinlock_t txq_lock;
313*4882a593Smuzhiyun struct {
314*4882a593Smuzhiyun struct mt7615_sta *msta;
315*4882a593Smuzhiyun struct sk_buff *skb;
316*4882a593Smuzhiyun } tx_q[IEEE80211_NUM_ACS];
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun struct work_struct wake_work;
319*4882a593Smuzhiyun struct completion wake_cmpl;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun struct delayed_work ps_work;
322*4882a593Smuzhiyun unsigned long last_activity;
323*4882a593Smuzhiyun unsigned long idle_timeout;
324*4882a593Smuzhiyun } pm;
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun enum tx_pkt_queue_idx {
328*4882a593Smuzhiyun MT_LMAC_AC00,
329*4882a593Smuzhiyun MT_LMAC_AC01,
330*4882a593Smuzhiyun MT_LMAC_AC02,
331*4882a593Smuzhiyun MT_LMAC_AC03,
332*4882a593Smuzhiyun MT_LMAC_ALTX0 = 0x10,
333*4882a593Smuzhiyun MT_LMAC_BMC0,
334*4882a593Smuzhiyun MT_LMAC_BCN0,
335*4882a593Smuzhiyun MT_LMAC_PSMP0,
336*4882a593Smuzhiyun MT_LMAC_ALTX1,
337*4882a593Smuzhiyun MT_LMAC_BMC1,
338*4882a593Smuzhiyun MT_LMAC_BCN1,
339*4882a593Smuzhiyun MT_LMAC_PSMP1,
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun enum {
343*4882a593Smuzhiyun HW_BSSID_0 = 0x0,
344*4882a593Smuzhiyun HW_BSSID_1,
345*4882a593Smuzhiyun HW_BSSID_2,
346*4882a593Smuzhiyun HW_BSSID_3,
347*4882a593Smuzhiyun HW_BSSID_MAX,
348*4882a593Smuzhiyun EXT_BSSID_START = 0x10,
349*4882a593Smuzhiyun EXT_BSSID_1,
350*4882a593Smuzhiyun EXT_BSSID_2,
351*4882a593Smuzhiyun EXT_BSSID_3,
352*4882a593Smuzhiyun EXT_BSSID_4,
353*4882a593Smuzhiyun EXT_BSSID_5,
354*4882a593Smuzhiyun EXT_BSSID_6,
355*4882a593Smuzhiyun EXT_BSSID_7,
356*4882a593Smuzhiyun EXT_BSSID_8,
357*4882a593Smuzhiyun EXT_BSSID_9,
358*4882a593Smuzhiyun EXT_BSSID_10,
359*4882a593Smuzhiyun EXT_BSSID_11,
360*4882a593Smuzhiyun EXT_BSSID_12,
361*4882a593Smuzhiyun EXT_BSSID_13,
362*4882a593Smuzhiyun EXT_BSSID_14,
363*4882a593Smuzhiyun EXT_BSSID_15,
364*4882a593Smuzhiyun EXT_BSSID_END
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun enum {
368*4882a593Smuzhiyun MT_RX_SEL0,
369*4882a593Smuzhiyun MT_RX_SEL1,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun enum mt7615_rdd_cmd {
373*4882a593Smuzhiyun RDD_STOP,
374*4882a593Smuzhiyun RDD_START,
375*4882a593Smuzhiyun RDD_DET_MODE,
376*4882a593Smuzhiyun RDD_DET_STOP,
377*4882a593Smuzhiyun RDD_CAC_START,
378*4882a593Smuzhiyun RDD_CAC_END,
379*4882a593Smuzhiyun RDD_NORMAL_START,
380*4882a593Smuzhiyun RDD_DISABLE_DFS_CAL,
381*4882a593Smuzhiyun RDD_PULSE_DBG,
382*4882a593Smuzhiyun RDD_READ_PULSE,
383*4882a593Smuzhiyun RDD_RESUME_BF,
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static inline struct mt7615_phy *
mt7615_hw_phy(struct ieee80211_hw * hw)387*4882a593Smuzhiyun mt7615_hw_phy(struct ieee80211_hw *hw)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct mt76_phy *phy = hw->priv;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return phy->priv;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static inline struct mt7615_dev *
mt7615_hw_dev(struct ieee80211_hw * hw)395*4882a593Smuzhiyun mt7615_hw_dev(struct ieee80211_hw *hw)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct mt76_phy *phy = hw->priv;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return container_of(phy->dev, struct mt7615_dev, mt76);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static inline struct mt7615_phy *
mt7615_ext_phy(struct mt7615_dev * dev)403*4882a593Smuzhiyun mt7615_ext_phy(struct mt7615_dev *dev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct mt76_phy *phy = dev->mt76.phy2;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (!phy)
408*4882a593Smuzhiyun return NULL;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return phy->priv;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun extern struct ieee80211_rate mt7615_rates[12];
414*4882a593Smuzhiyun extern const struct ieee80211_ops mt7615_ops;
415*4882a593Smuzhiyun extern const u32 mt7615e_reg_map[__MT_BASE_MAX];
416*4882a593Smuzhiyun extern const u32 mt7663e_reg_map[__MT_BASE_MAX];
417*4882a593Smuzhiyun extern const u32 mt7663_usb_sdio_reg_map[__MT_BASE_MAX];
418*4882a593Smuzhiyun extern struct pci_driver mt7615_pci_driver;
419*4882a593Smuzhiyun extern struct platform_driver mt7622_wmac_driver;
420*4882a593Smuzhiyun extern const struct mt76_testmode_ops mt7615_testmode_ops;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun #ifdef CONFIG_MT7622_WMAC
423*4882a593Smuzhiyun int mt7622_wmac_init(struct mt7615_dev *dev);
424*4882a593Smuzhiyun #else
mt7622_wmac_init(struct mt7615_dev * dev)425*4882a593Smuzhiyun static inline int mt7622_wmac_init(struct mt7615_dev *dev)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun #endif
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun int mt7615_mmio_probe(struct device *pdev, void __iomem *mem_base,
432*4882a593Smuzhiyun int irq, const u32 *map);
433*4882a593Smuzhiyun u32 mt7615_reg_map(struct mt7615_dev *dev, u32 addr);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun void mt7615_check_offload_capability(struct mt7615_dev *dev);
436*4882a593Smuzhiyun void mt7615_init_device(struct mt7615_dev *dev);
437*4882a593Smuzhiyun int mt7615_register_device(struct mt7615_dev *dev);
438*4882a593Smuzhiyun void mt7615_unregister_device(struct mt7615_dev *dev);
439*4882a593Smuzhiyun int mt7615_register_ext_phy(struct mt7615_dev *dev);
440*4882a593Smuzhiyun void mt7615_unregister_ext_phy(struct mt7615_dev *dev);
441*4882a593Smuzhiyun int mt7615_eeprom_init(struct mt7615_dev *dev, u32 addr);
442*4882a593Smuzhiyun int mt7615_eeprom_get_target_power_index(struct mt7615_dev *dev,
443*4882a593Smuzhiyun struct ieee80211_channel *chan,
444*4882a593Smuzhiyun u8 chain_idx);
445*4882a593Smuzhiyun int mt7615_eeprom_get_power_delta_index(struct mt7615_dev *dev,
446*4882a593Smuzhiyun enum nl80211_band band);
447*4882a593Smuzhiyun int mt7615_wait_pdma_busy(struct mt7615_dev *dev);
448*4882a593Smuzhiyun int mt7615_dma_init(struct mt7615_dev *dev);
449*4882a593Smuzhiyun void mt7615_dma_cleanup(struct mt7615_dev *dev);
450*4882a593Smuzhiyun int mt7615_mcu_init(struct mt7615_dev *dev);
451*4882a593Smuzhiyun bool mt7615_wait_for_mcu_init(struct mt7615_dev *dev);
452*4882a593Smuzhiyun void mt7615_mac_set_rates(struct mt7615_phy *phy, struct mt7615_sta *sta,
453*4882a593Smuzhiyun struct ieee80211_tx_rate *probe_rate,
454*4882a593Smuzhiyun struct ieee80211_tx_rate *rates);
455*4882a593Smuzhiyun int mt7615_pm_set_enable(struct mt7615_dev *dev, bool enable);
456*4882a593Smuzhiyun void mt7615_pm_wake_work(struct work_struct *work);
457*4882a593Smuzhiyun int mt7615_pm_wake(struct mt7615_dev *dev);
458*4882a593Smuzhiyun void mt7615_pm_power_save_sched(struct mt7615_dev *dev);
459*4882a593Smuzhiyun void mt7615_pm_power_save_work(struct work_struct *work);
460*4882a593Smuzhiyun int mt7615_mcu_del_wtbl_all(struct mt7615_dev *dev);
461*4882a593Smuzhiyun int mt7615_mcu_set_chan_info(struct mt7615_phy *phy, int cmd);
462*4882a593Smuzhiyun int mt7615_mcu_set_wmm(struct mt7615_dev *dev, u8 queue,
463*4882a593Smuzhiyun const struct ieee80211_tx_queue_params *params);
464*4882a593Smuzhiyun void mt7615_mcu_rx_event(struct mt7615_dev *dev, struct sk_buff *skb);
465*4882a593Smuzhiyun int mt7615_mcu_rdd_cmd(struct mt7615_dev *dev,
466*4882a593Smuzhiyun enum mt7615_rdd_cmd cmd, u8 index,
467*4882a593Smuzhiyun u8 rx_sel, u8 val);
468*4882a593Smuzhiyun int mt7615_mcu_rdd_send_pattern(struct mt7615_dev *dev);
469*4882a593Smuzhiyun int mt7615_mcu_fw_log_2_host(struct mt7615_dev *dev, u8 ctrl);
470*4882a593Smuzhiyun
is_mt7622(struct mt76_dev * dev)471*4882a593Smuzhiyun static inline bool is_mt7622(struct mt76_dev *dev)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_MT7622_WMAC))
474*4882a593Smuzhiyun return false;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return mt76_chip(dev) == 0x7622;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
is_mt7615(struct mt76_dev * dev)479*4882a593Smuzhiyun static inline bool is_mt7615(struct mt76_dev *dev)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun return mt76_chip(dev) == 0x7615 || mt76_chip(dev) == 0x7611;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
is_mt7663(struct mt76_dev * dev)484*4882a593Smuzhiyun static inline bool is_mt7663(struct mt76_dev *dev)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun return mt76_chip(dev) == 0x7663;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
is_mt7611(struct mt76_dev * dev)489*4882a593Smuzhiyun static inline bool is_mt7611(struct mt76_dev *dev)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun return mt76_chip(dev) == 0x7611;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
mt7615_irq_enable(struct mt7615_dev * dev,u32 mask)494*4882a593Smuzhiyun static inline void mt7615_irq_enable(struct mt7615_dev *dev, u32 mask)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun mt76_set_irq_mask(&dev->mt76, 0, 0, mask);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun tasklet_schedule(&dev->irq_tasklet);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
mt7615_firmware_offload(struct mt7615_dev * dev)501*4882a593Smuzhiyun static inline bool mt7615_firmware_offload(struct mt7615_dev *dev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun return dev->fw_ver > MT7615_FIRMWARE_V2;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
mt7615_wtbl_size(struct mt7615_dev * dev)506*4882a593Smuzhiyun static inline u16 mt7615_wtbl_size(struct mt7615_dev *dev)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun if (is_mt7663(&dev->mt76) && mt7615_firmware_offload(dev))
509*4882a593Smuzhiyun return MT7663_WTBL_SIZE;
510*4882a593Smuzhiyun else
511*4882a593Smuzhiyun return MT7615_WTBL_SIZE;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
mt7615_mutex_acquire(struct mt7615_dev * dev)514*4882a593Smuzhiyun static inline void mt7615_mutex_acquire(struct mt7615_dev *dev)
515*4882a593Smuzhiyun __acquires(&dev->mt76.mutex)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun mutex_lock(&dev->mt76.mutex);
518*4882a593Smuzhiyun mt7615_pm_wake(dev);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
mt7615_mutex_release(struct mt7615_dev * dev)521*4882a593Smuzhiyun static inline void mt7615_mutex_release(struct mt7615_dev *dev)
522*4882a593Smuzhiyun __releases(&dev->mt76.mutex)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun mt7615_pm_power_save_sched(dev);
525*4882a593Smuzhiyun mutex_unlock(&dev->mt76.mutex);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
mt7615_lmac_mapping(struct mt7615_dev * dev,u8 ac)528*4882a593Smuzhiyun static inline u8 mt7615_lmac_mapping(struct mt7615_dev *dev, u8 ac)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun static const u8 lmac_queue_map[] = {
531*4882a593Smuzhiyun [IEEE80211_AC_BK] = MT_LMAC_AC00,
532*4882a593Smuzhiyun [IEEE80211_AC_BE] = MT_LMAC_AC01,
533*4882a593Smuzhiyun [IEEE80211_AC_VI] = MT_LMAC_AC02,
534*4882a593Smuzhiyun [IEEE80211_AC_VO] = MT_LMAC_AC03,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (WARN_ON_ONCE(ac >= ARRAY_SIZE(lmac_queue_map)))
538*4882a593Smuzhiyun return MT_LMAC_AC01; /* BE */
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return lmac_queue_map[ac];
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
mt7615_tx_mcu_int_mask(struct mt7615_dev * dev)543*4882a593Smuzhiyun static inline u32 mt7615_tx_mcu_int_mask(struct mt7615_dev *dev)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun return MT_INT_TX_DONE(dev->mt76.q_tx[MT_TXQ_MCU]->hw_idx);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun void mt7615_dma_reset(struct mt7615_dev *dev);
549*4882a593Smuzhiyun void mt7615_scan_work(struct work_struct *work);
550*4882a593Smuzhiyun void mt7615_roc_work(struct work_struct *work);
551*4882a593Smuzhiyun void mt7615_roc_timer(struct timer_list *timer);
552*4882a593Smuzhiyun void mt7615_init_txpower(struct mt7615_dev *dev,
553*4882a593Smuzhiyun struct ieee80211_supported_band *sband);
554*4882a593Smuzhiyun void mt7615_phy_init(struct mt7615_dev *dev);
555*4882a593Smuzhiyun void mt7615_mac_init(struct mt7615_dev *dev);
556*4882a593Smuzhiyun int mt7615_set_channel(struct mt7615_phy *phy);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun int mt7615_mcu_restart(struct mt76_dev *dev);
559*4882a593Smuzhiyun void mt7615_update_channel(struct mt76_dev *mdev);
560*4882a593Smuzhiyun bool mt7615_mac_wtbl_update(struct mt7615_dev *dev, int idx, u32 mask);
561*4882a593Smuzhiyun void mt7615_mac_reset_counters(struct mt7615_dev *dev);
562*4882a593Smuzhiyun void mt7615_mac_cca_stats_reset(struct mt7615_phy *phy);
563*4882a593Smuzhiyun void mt7615_mac_set_scs(struct mt7615_phy *phy, bool enable);
564*4882a593Smuzhiyun void mt7615_mac_enable_nf(struct mt7615_dev *dev, bool ext_phy);
565*4882a593Smuzhiyun void mt7615_mac_sta_poll(struct mt7615_dev *dev);
566*4882a593Smuzhiyun int mt7615_mac_write_txwi(struct mt7615_dev *dev, __le32 *txwi,
567*4882a593Smuzhiyun struct sk_buff *skb, struct mt76_wcid *wcid,
568*4882a593Smuzhiyun struct ieee80211_sta *sta, int pid,
569*4882a593Smuzhiyun struct ieee80211_key_conf *key, bool beacon);
570*4882a593Smuzhiyun void mt7615_mac_set_timing(struct mt7615_phy *phy);
571*4882a593Smuzhiyun int mt7615_mac_wtbl_set_key(struct mt7615_dev *dev, struct mt76_wcid *wcid,
572*4882a593Smuzhiyun struct ieee80211_key_conf *key,
573*4882a593Smuzhiyun enum set_key_cmd cmd);
574*4882a593Smuzhiyun int mt7615_mac_wtbl_update_pk(struct mt7615_dev *dev,
575*4882a593Smuzhiyun struct mt76_wcid *wcid,
576*4882a593Smuzhiyun enum mt7615_cipher_type cipher,
577*4882a593Smuzhiyun int keyidx, enum set_key_cmd cmd);
578*4882a593Smuzhiyun void mt7615_mac_wtbl_update_cipher(struct mt7615_dev *dev,
579*4882a593Smuzhiyun struct mt76_wcid *wcid,
580*4882a593Smuzhiyun enum mt7615_cipher_type cipher,
581*4882a593Smuzhiyun enum set_key_cmd cmd);
582*4882a593Smuzhiyun int mt7615_mac_wtbl_update_key(struct mt7615_dev *dev,
583*4882a593Smuzhiyun struct mt76_wcid *wcid,
584*4882a593Smuzhiyun u8 *key, u8 keylen,
585*4882a593Smuzhiyun enum mt7615_cipher_type cipher,
586*4882a593Smuzhiyun enum set_key_cmd cmd);
587*4882a593Smuzhiyun void mt7615_mac_reset_work(struct work_struct *work);
588*4882a593Smuzhiyun u32 mt7615_mac_get_sta_tid_sn(struct mt7615_dev *dev, int wcid, u8 tid);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun int mt7615_mcu_wait_response(struct mt7615_dev *dev, int cmd, int seq);
591*4882a593Smuzhiyun int mt7615_mcu_msg_send(struct mt76_dev *mdev, int cmd, const void *data,
592*4882a593Smuzhiyun int len, bool wait_resp);
593*4882a593Smuzhiyun u32 mt7615_rf_rr(struct mt7615_dev *dev, u32 wf, u32 reg);
594*4882a593Smuzhiyun int mt7615_rf_wr(struct mt7615_dev *dev, u32 wf, u32 reg, u32 val);
595*4882a593Smuzhiyun int mt7615_mcu_set_dbdc(struct mt7615_dev *dev);
596*4882a593Smuzhiyun int mt7615_mcu_set_eeprom(struct mt7615_dev *dev);
597*4882a593Smuzhiyun int mt7615_mcu_set_mac_enable(struct mt7615_dev *dev, int band, bool enable);
598*4882a593Smuzhiyun int mt7615_mcu_set_rts_thresh(struct mt7615_phy *phy, u32 val);
599*4882a593Smuzhiyun int mt7615_mcu_get_temperature(struct mt7615_dev *dev, int index);
600*4882a593Smuzhiyun int mt7615_mcu_set_tx_power(struct mt7615_phy *phy);
601*4882a593Smuzhiyun void mt7615_mcu_exit(struct mt7615_dev *dev);
602*4882a593Smuzhiyun void mt7615_mcu_fill_msg(struct mt7615_dev *dev, struct sk_buff *skb,
603*4882a593Smuzhiyun int cmd, int *wait_seq);
604*4882a593Smuzhiyun int mt7615_mcu_set_channel_domain(struct mt7615_phy *phy);
605*4882a593Smuzhiyun int mt7615_mcu_hw_scan(struct mt7615_phy *phy, struct ieee80211_vif *vif,
606*4882a593Smuzhiyun struct ieee80211_scan_request *scan_req);
607*4882a593Smuzhiyun int mt7615_mcu_cancel_hw_scan(struct mt7615_phy *phy,
608*4882a593Smuzhiyun struct ieee80211_vif *vif);
609*4882a593Smuzhiyun int mt7615_mcu_sched_scan_req(struct mt7615_phy *phy,
610*4882a593Smuzhiyun struct ieee80211_vif *vif,
611*4882a593Smuzhiyun struct cfg80211_sched_scan_request *sreq);
612*4882a593Smuzhiyun int mt7615_mcu_sched_scan_enable(struct mt7615_phy *phy,
613*4882a593Smuzhiyun struct ieee80211_vif *vif,
614*4882a593Smuzhiyun bool enable);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun int mt7615_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
617*4882a593Smuzhiyun enum mt76_txq_id qid, struct mt76_wcid *wcid,
618*4882a593Smuzhiyun struct ieee80211_sta *sta,
619*4882a593Smuzhiyun struct mt76_tx_info *tx_info);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun void mt7615_tx_complete_skb(struct mt76_dev *mdev, struct mt76_queue_entry *e);
622*4882a593Smuzhiyun void mt7615_tx_token_put(struct mt7615_dev *dev);
623*4882a593Smuzhiyun void mt7615_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,
624*4882a593Smuzhiyun struct sk_buff *skb);
625*4882a593Smuzhiyun void mt7615_sta_ps(struct mt76_dev *mdev, struct ieee80211_sta *sta, bool ps);
626*4882a593Smuzhiyun int mt7615_mac_sta_add(struct mt76_dev *mdev, struct ieee80211_vif *vif,
627*4882a593Smuzhiyun struct ieee80211_sta *sta);
628*4882a593Smuzhiyun void mt7615_mac_sta_remove(struct mt76_dev *mdev, struct ieee80211_vif *vif,
629*4882a593Smuzhiyun struct ieee80211_sta *sta);
630*4882a593Smuzhiyun void mt7615_mac_work(struct work_struct *work);
631*4882a593Smuzhiyun void mt7615_txp_skb_unmap(struct mt76_dev *dev,
632*4882a593Smuzhiyun struct mt76_txwi_cache *txwi);
633*4882a593Smuzhiyun int mt7615_mcu_set_fcc5_lpn(struct mt7615_dev *dev, int val);
634*4882a593Smuzhiyun int mt7615_mcu_set_pulse_th(struct mt7615_dev *dev,
635*4882a593Smuzhiyun const struct mt7615_dfs_pulse *pulse);
636*4882a593Smuzhiyun int mt7615_mcu_set_radar_th(struct mt7615_dev *dev, int index,
637*4882a593Smuzhiyun const struct mt7615_dfs_pattern *pattern);
638*4882a593Smuzhiyun int mt7615_mcu_set_test_param(struct mt7615_dev *dev, u8 param, bool test_mode,
639*4882a593Smuzhiyun u32 val);
640*4882a593Smuzhiyun int mt7615_mcu_set_sku_en(struct mt7615_phy *phy, bool enable);
641*4882a593Smuzhiyun int mt7615_mcu_apply_rx_dcoc(struct mt7615_phy *phy);
642*4882a593Smuzhiyun int mt7615_mcu_apply_tx_dpd(struct mt7615_phy *phy);
643*4882a593Smuzhiyun int mt7615_mcu_set_vif_ps(struct mt7615_dev *dev, struct ieee80211_vif *vif);
644*4882a593Smuzhiyun int mt7615_dfs_init_radar_detector(struct mt7615_phy *phy);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun int mt7615_mcu_set_p2p_oppps(struct ieee80211_hw *hw,
647*4882a593Smuzhiyun struct ieee80211_vif *vif);
648*4882a593Smuzhiyun int mt7615_mcu_set_roc(struct mt7615_phy *phy, struct ieee80211_vif *vif,
649*4882a593Smuzhiyun struct ieee80211_channel *chan, int duration);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun int mt7615_init_debugfs(struct mt7615_dev *dev);
652*4882a593Smuzhiyun int mt7615_mcu_wait_response(struct mt7615_dev *dev, int cmd, int seq);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun int mt7615_mcu_set_bss_pm(struct mt7615_dev *dev, struct ieee80211_vif *vif,
655*4882a593Smuzhiyun bool enable);
656*4882a593Smuzhiyun int mt7615_mcu_set_hif_suspend(struct mt7615_dev *dev, bool suspend);
657*4882a593Smuzhiyun void mt7615_mcu_set_suspend_iter(void *priv, u8 *mac,
658*4882a593Smuzhiyun struct ieee80211_vif *vif);
659*4882a593Smuzhiyun int mt7615_mcu_update_gtk_rekey(struct ieee80211_hw *hw,
660*4882a593Smuzhiyun struct ieee80211_vif *vif,
661*4882a593Smuzhiyun struct cfg80211_gtk_rekey_data *key);
662*4882a593Smuzhiyun int mt7615_mcu_update_arp_filter(struct ieee80211_hw *hw,
663*4882a593Smuzhiyun struct ieee80211_vif *vif,
664*4882a593Smuzhiyun struct ieee80211_bss_conf *info);
665*4882a593Smuzhiyun int __mt7663_load_firmware(struct mt7615_dev *dev);
666*4882a593Smuzhiyun u32 mt7615_mcu_reg_rr(struct mt76_dev *dev, u32 offset);
667*4882a593Smuzhiyun void mt7615_mcu_reg_wr(struct mt76_dev *dev, u32 offset, u32 val);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* usb */
670*4882a593Smuzhiyun int mt7663_usb_sdio_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
671*4882a593Smuzhiyun enum mt76_txq_id qid, struct mt76_wcid *wcid,
672*4882a593Smuzhiyun struct ieee80211_sta *sta,
673*4882a593Smuzhiyun struct mt76_tx_info *tx_info);
674*4882a593Smuzhiyun bool mt7663_usb_sdio_tx_status_data(struct mt76_dev *mdev, u8 *update);
675*4882a593Smuzhiyun void mt7663_usb_sdio_tx_complete_skb(struct mt76_dev *mdev,
676*4882a593Smuzhiyun struct mt76_queue_entry *e);
677*4882a593Smuzhiyun void mt7663_usb_sdio_wtbl_work(struct work_struct *work);
678*4882a593Smuzhiyun int mt7663_usb_sdio_register_device(struct mt7615_dev *dev);
679*4882a593Smuzhiyun int mt7663u_mcu_init(struct mt7615_dev *dev);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* sdio */
682*4882a593Smuzhiyun u32 mt7663s_read_pcr(struct mt7615_dev *dev);
683*4882a593Smuzhiyun int mt7663s_mcu_init(struct mt7615_dev *dev);
684*4882a593Smuzhiyun void mt7663s_tx_work(struct work_struct *work);
685*4882a593Smuzhiyun void mt7663s_rx_work(struct work_struct *work);
686*4882a593Smuzhiyun void mt7663s_sdio_irq(struct sdio_func *func);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun #endif
689