xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt7615/mmio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun #include <linux/kernel.h>
2*4882a593Smuzhiyun #include <linux/module.h>
3*4882a593Smuzhiyun #include <linux/platform_device.h>
4*4882a593Smuzhiyun #include <linux/pci.h>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include "mt7615.h"
7*4882a593Smuzhiyun #include "regs.h"
8*4882a593Smuzhiyun #include "mac.h"
9*4882a593Smuzhiyun #include "../trace.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun const u32 mt7615e_reg_map[] = {
12*4882a593Smuzhiyun 	[MT_TOP_CFG_BASE]	= 0x01000,
13*4882a593Smuzhiyun 	[MT_HW_BASE]		= 0x01000,
14*4882a593Smuzhiyun 	[MT_PCIE_REMAP_2]	= 0x02504,
15*4882a593Smuzhiyun 	[MT_ARB_BASE]		= 0x20c00,
16*4882a593Smuzhiyun 	[MT_HIF_BASE]		= 0x04000,
17*4882a593Smuzhiyun 	[MT_CSR_BASE]		= 0x07000,
18*4882a593Smuzhiyun 	[MT_PLE_BASE]		= 0x08000,
19*4882a593Smuzhiyun 	[MT_PSE_BASE]		= 0x0c000,
20*4882a593Smuzhiyun 	[MT_CFG_BASE]		= 0x20200,
21*4882a593Smuzhiyun 	[MT_AGG_BASE]		= 0x20a00,
22*4882a593Smuzhiyun 	[MT_TMAC_BASE]		= 0x21000,
23*4882a593Smuzhiyun 	[MT_RMAC_BASE]		= 0x21200,
24*4882a593Smuzhiyun 	[MT_DMA_BASE]		= 0x21800,
25*4882a593Smuzhiyun 	[MT_PF_BASE]		= 0x22000,
26*4882a593Smuzhiyun 	[MT_WTBL_BASE_ON]	= 0x23000,
27*4882a593Smuzhiyun 	[MT_WTBL_BASE_OFF]	= 0x23400,
28*4882a593Smuzhiyun 	[MT_LPON_BASE]		= 0x24200,
29*4882a593Smuzhiyun 	[MT_MIB_BASE]		= 0x24800,
30*4882a593Smuzhiyun 	[MT_WTBL_BASE_ADDR]	= 0x30000,
31*4882a593Smuzhiyun 	[MT_PCIE_REMAP_BASE2]	= 0x80000,
32*4882a593Smuzhiyun 	[MT_TOP_MISC_BASE]	= 0xc0000,
33*4882a593Smuzhiyun 	[MT_EFUSE_ADDR_BASE]	= 0x81070000,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun const u32 mt7663e_reg_map[] = {
37*4882a593Smuzhiyun 	[MT_TOP_CFG_BASE]	= 0x01000,
38*4882a593Smuzhiyun 	[MT_HW_BASE]		= 0x02000,
39*4882a593Smuzhiyun 	[MT_DMA_SHDL_BASE]	= 0x06000,
40*4882a593Smuzhiyun 	[MT_PCIE_REMAP_2]	= 0x0700c,
41*4882a593Smuzhiyun 	[MT_ARB_BASE]		= 0x20c00,
42*4882a593Smuzhiyun 	[MT_HIF_BASE]		= 0x04000,
43*4882a593Smuzhiyun 	[MT_CSR_BASE]		= 0x07000,
44*4882a593Smuzhiyun 	[MT_PLE_BASE]		= 0x08000,
45*4882a593Smuzhiyun 	[MT_PSE_BASE]		= 0x0c000,
46*4882a593Smuzhiyun 	[MT_PP_BASE]            = 0x0e000,
47*4882a593Smuzhiyun 	[MT_CFG_BASE]		= 0x20000,
48*4882a593Smuzhiyun 	[MT_AGG_BASE]		= 0x22000,
49*4882a593Smuzhiyun 	[MT_TMAC_BASE]		= 0x24000,
50*4882a593Smuzhiyun 	[MT_RMAC_BASE]		= 0x25000,
51*4882a593Smuzhiyun 	[MT_DMA_BASE]		= 0x27000,
52*4882a593Smuzhiyun 	[MT_PF_BASE]		= 0x28000,
53*4882a593Smuzhiyun 	[MT_WTBL_BASE_ON]	= 0x29000,
54*4882a593Smuzhiyun 	[MT_WTBL_BASE_OFF]	= 0x29800,
55*4882a593Smuzhiyun 	[MT_LPON_BASE]		= 0x2b000,
56*4882a593Smuzhiyun 	[MT_MIB_BASE]		= 0x2d000,
57*4882a593Smuzhiyun 	[MT_WTBL_BASE_ADDR]	= 0x30000,
58*4882a593Smuzhiyun 	[MT_PCIE_REMAP_BASE2]	= 0x90000,
59*4882a593Smuzhiyun 	[MT_TOP_MISC_BASE]	= 0xc0000,
60*4882a593Smuzhiyun 	[MT_EFUSE_ADDR_BASE]	= 0x78011000,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
mt7615_reg_map(struct mt7615_dev * dev,u32 addr)63*4882a593Smuzhiyun u32 mt7615_reg_map(struct mt7615_dev *dev, u32 addr)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	u32 base, offset;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76)) {
68*4882a593Smuzhiyun 		base = addr & MT7663_MCU_PCIE_REMAP_2_BASE;
69*4882a593Smuzhiyun 		offset = addr & MT7663_MCU_PCIE_REMAP_2_OFFSET;
70*4882a593Smuzhiyun 	} else {
71*4882a593Smuzhiyun 		base = addr & MT_MCU_PCIE_REMAP_2_BASE;
72*4882a593Smuzhiyun 		offset = addr & MT_MCU_PCIE_REMAP_2_OFFSET;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 	mt76_wr(dev, MT_MCU_PCIE_REMAP_2, base);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return MT_PCIE_REMAP_BASE_2 + offset;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static void
mt7615_rx_poll_complete(struct mt76_dev * mdev,enum mt76_rxq_id q)80*4882a593Smuzhiyun mt7615_rx_poll_complete(struct mt76_dev *mdev, enum mt76_rxq_id q)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct mt7615_dev *dev = container_of(mdev, struct mt7615_dev, mt76);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	mt7615_irq_enable(dev, MT_INT_RX_DONE(q));
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
mt7615_irq_handler(int irq,void * dev_instance)87*4882a593Smuzhiyun static irqreturn_t mt7615_irq_handler(int irq, void *dev_instance)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct mt7615_dev *dev = dev_instance;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	mt76_wr(dev, MT_INT_MASK_CSR, 0);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (!test_bit(MT76_STATE_INITIALIZED, &dev->mphy.state))
94*4882a593Smuzhiyun 		return IRQ_NONE;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	tasklet_schedule(&dev->irq_tasklet);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return IRQ_HANDLED;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
mt7615_irq_tasklet(unsigned long data)101*4882a593Smuzhiyun static void mt7615_irq_tasklet(unsigned long data)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct mt7615_dev *dev = (struct mt7615_dev *)data;
104*4882a593Smuzhiyun 	u32 intr, mask = 0, tx_mcu_mask = mt7615_tx_mcu_int_mask(dev);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	mt76_wr(dev, MT_INT_MASK_CSR, 0);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	intr = mt76_rr(dev, MT_INT_SOURCE_CSR);
109*4882a593Smuzhiyun 	intr &= dev->mt76.mmio.irqmask;
110*4882a593Smuzhiyun 	mt76_wr(dev, MT_INT_SOURCE_CSR, intr);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	trace_dev_irq(&dev->mt76, intr, dev->mt76.mmio.irqmask);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	mask |= intr & MT_INT_RX_DONE_ALL;
115*4882a593Smuzhiyun 	if (intr & tx_mcu_mask)
116*4882a593Smuzhiyun 		mask |= tx_mcu_mask;
117*4882a593Smuzhiyun 	mt76_set_irq_mask(&dev->mt76, MT_INT_MASK_CSR, mask, 0);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if (intr & tx_mcu_mask)
120*4882a593Smuzhiyun 		napi_schedule(&dev->mt76.tx_napi);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (intr & MT_INT_RX_DONE(0))
123*4882a593Smuzhiyun 		napi_schedule(&dev->mt76.napi[0]);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (intr & MT_INT_RX_DONE(1))
126*4882a593Smuzhiyun 		napi_schedule(&dev->mt76.napi[1]);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (intr & MT_INT_MCU_CMD) {
129*4882a593Smuzhiyun 		u32 val = mt76_rr(dev, MT_MCU_CMD);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		if (val & MT_MCU_CMD_ERROR_MASK) {
132*4882a593Smuzhiyun 			dev->reset_state = val;
133*4882a593Smuzhiyun 			ieee80211_queue_work(mt76_hw(dev), &dev->reset_work);
134*4882a593Smuzhiyun 			wake_up(&dev->reset_wait);
135*4882a593Smuzhiyun 		}
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
__mt7615_reg_addr(struct mt7615_dev * dev,u32 addr)139*4882a593Smuzhiyun static u32 __mt7615_reg_addr(struct mt7615_dev *dev, u32 addr)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	if (addr < 0x100000)
142*4882a593Smuzhiyun 		return addr;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return mt7615_reg_map(dev, addr);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
mt7615_rr(struct mt76_dev * mdev,u32 offset)147*4882a593Smuzhiyun static u32 mt7615_rr(struct mt76_dev *mdev, u32 offset)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct mt7615_dev *dev = container_of(mdev, struct mt7615_dev, mt76);
150*4882a593Smuzhiyun 	u32 addr = __mt7615_reg_addr(dev, offset);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return dev->bus_ops->rr(mdev, addr);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
mt7615_wr(struct mt76_dev * mdev,u32 offset,u32 val)155*4882a593Smuzhiyun static void mt7615_wr(struct mt76_dev *mdev, u32 offset, u32 val)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct mt7615_dev *dev = container_of(mdev, struct mt7615_dev, mt76);
158*4882a593Smuzhiyun 	u32 addr = __mt7615_reg_addr(dev, offset);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	dev->bus_ops->wr(mdev, addr, val);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
mt7615_rmw(struct mt76_dev * mdev,u32 offset,u32 mask,u32 val)163*4882a593Smuzhiyun static u32 mt7615_rmw(struct mt76_dev *mdev, u32 offset, u32 mask, u32 val)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct mt7615_dev *dev = container_of(mdev, struct mt7615_dev, mt76);
166*4882a593Smuzhiyun 	u32 addr = __mt7615_reg_addr(dev, offset);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return dev->bus_ops->rmw(mdev, addr, mask, val);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
mt7615_mmio_probe(struct device * pdev,void __iomem * mem_base,int irq,const u32 * map)171*4882a593Smuzhiyun int mt7615_mmio_probe(struct device *pdev, void __iomem *mem_base,
172*4882a593Smuzhiyun 		      int irq, const u32 *map)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	static const struct mt76_driver_ops drv_ops = {
175*4882a593Smuzhiyun 		/* txwi_size = txd size + txp size */
176*4882a593Smuzhiyun 		.txwi_size = MT_TXD_SIZE + sizeof(struct mt7615_txp_common),
177*4882a593Smuzhiyun 		.drv_flags = MT_DRV_TXWI_NO_FREE | MT_DRV_HW_MGMT_TXQ,
178*4882a593Smuzhiyun 		.survey_flags = SURVEY_INFO_TIME_TX |
179*4882a593Smuzhiyun 				SURVEY_INFO_TIME_RX |
180*4882a593Smuzhiyun 				SURVEY_INFO_TIME_BSS_RX,
181*4882a593Smuzhiyun 		.tx_prepare_skb = mt7615_tx_prepare_skb,
182*4882a593Smuzhiyun 		.tx_complete_skb = mt7615_tx_complete_skb,
183*4882a593Smuzhiyun 		.rx_skb = mt7615_queue_rx_skb,
184*4882a593Smuzhiyun 		.rx_poll_complete = mt7615_rx_poll_complete,
185*4882a593Smuzhiyun 		.sta_ps = mt7615_sta_ps,
186*4882a593Smuzhiyun 		.sta_add = mt7615_mac_sta_add,
187*4882a593Smuzhiyun 		.sta_remove = mt7615_mac_sta_remove,
188*4882a593Smuzhiyun 		.update_survey = mt7615_update_channel,
189*4882a593Smuzhiyun 	};
190*4882a593Smuzhiyun 	struct mt76_bus_ops *bus_ops;
191*4882a593Smuzhiyun 	struct ieee80211_ops *ops;
192*4882a593Smuzhiyun 	struct mt7615_dev *dev;
193*4882a593Smuzhiyun 	struct mt76_dev *mdev;
194*4882a593Smuzhiyun 	int ret;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	ops = devm_kmemdup(pdev, &mt7615_ops, sizeof(mt7615_ops), GFP_KERNEL);
197*4882a593Smuzhiyun 	if (!ops)
198*4882a593Smuzhiyun 		return -ENOMEM;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	mdev = mt76_alloc_device(pdev, sizeof(*dev), ops, &drv_ops);
201*4882a593Smuzhiyun 	if (!mdev)
202*4882a593Smuzhiyun 		return -ENOMEM;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	dev = container_of(mdev, struct mt7615_dev, mt76);
205*4882a593Smuzhiyun 	mt76_mmio_init(&dev->mt76, mem_base);
206*4882a593Smuzhiyun 	tasklet_init(&dev->irq_tasklet, mt7615_irq_tasklet, (unsigned long)dev);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	dev->reg_map = map;
209*4882a593Smuzhiyun 	dev->ops = ops;
210*4882a593Smuzhiyun 	mdev->rev = (mt76_rr(dev, MT_HW_CHIPID) << 16) |
211*4882a593Smuzhiyun 		    (mt76_rr(dev, MT_HW_REV) & 0xff);
212*4882a593Smuzhiyun 	dev_dbg(mdev->dev, "ASIC revision: %04x\n", mdev->rev);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	dev->bus_ops = dev->mt76.bus;
215*4882a593Smuzhiyun 	bus_ops = devm_kmemdup(dev->mt76.dev, dev->bus_ops, sizeof(*bus_ops),
216*4882a593Smuzhiyun 			       GFP_KERNEL);
217*4882a593Smuzhiyun 	if (!bus_ops) {
218*4882a593Smuzhiyun 		ret = -ENOMEM;
219*4882a593Smuzhiyun 		goto error;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	bus_ops->rr = mt7615_rr;
223*4882a593Smuzhiyun 	bus_ops->wr = mt7615_wr;
224*4882a593Smuzhiyun 	bus_ops->rmw = mt7615_rmw;
225*4882a593Smuzhiyun 	dev->mt76.bus = bus_ops;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	mt76_wr(dev, MT_INT_MASK_CSR, 0);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	ret = devm_request_irq(mdev->dev, irq, mt7615_irq_handler,
230*4882a593Smuzhiyun 			       IRQF_SHARED, KBUILD_MODNAME, dev);
231*4882a593Smuzhiyun 	if (ret)
232*4882a593Smuzhiyun 		goto error;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (is_mt7663(mdev))
235*4882a593Smuzhiyun 		mt76_wr(dev, MT_PCIE_IRQ_ENABLE, 1);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	ret = mt7615_register_device(dev);
238*4882a593Smuzhiyun 	if (ret)
239*4882a593Smuzhiyun 		goto error;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun error:
243*4882a593Smuzhiyun 	mt76_free_device(&dev->mt76);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return ret;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
mt7615_init(void)248*4882a593Smuzhiyun static int __init mt7615_init(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	int ret;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	ret = pci_register_driver(&mt7615_pci_driver);
253*4882a593Smuzhiyun 	if (ret)
254*4882a593Smuzhiyun 		return ret;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MT7622_WMAC)) {
257*4882a593Smuzhiyun 		ret = platform_driver_register(&mt7622_wmac_driver);
258*4882a593Smuzhiyun 		if (ret)
259*4882a593Smuzhiyun 			pci_unregister_driver(&mt7615_pci_driver);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
mt7615_exit(void)265*4882a593Smuzhiyun static void __exit mt7615_exit(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MT7622_WMAC))
268*4882a593Smuzhiyun 		platform_driver_unregister(&mt7622_wmac_driver);
269*4882a593Smuzhiyun 	pci_unregister_driver(&mt7615_pci_driver);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun module_init(mt7615_init);
273*4882a593Smuzhiyun module_exit(mt7615_exit);
274*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
275