xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt7615/mac.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /* Copyright (C) 2019 MediaTek Inc. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __MT7615_MAC_H
5*4882a593Smuzhiyun #define __MT7615_MAC_H
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #define MT_CT_PARSE_LEN			72
8*4882a593Smuzhiyun #define MT_CT_DMA_BUF_NUM		2
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define MT_RXD0_LENGTH			GENMASK(15, 0)
11*4882a593Smuzhiyun #define MT_RXD0_PKT_FLAG                GENMASK(19, 16)
12*4882a593Smuzhiyun #define MT_RXD0_PKT_TYPE		GENMASK(31, 29)
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MT_RXD0_NORMAL_ETH_TYPE_OFS	GENMASK(22, 16)
15*4882a593Smuzhiyun #define MT_RXD0_NORMAL_IP_SUM		BIT(23)
16*4882a593Smuzhiyun #define MT_RXD0_NORMAL_UDP_TCP_SUM	BIT(24)
17*4882a593Smuzhiyun #define MT_RXD0_NORMAL_GROUP_1		BIT(25)
18*4882a593Smuzhiyun #define MT_RXD0_NORMAL_GROUP_2		BIT(26)
19*4882a593Smuzhiyun #define MT_RXD0_NORMAL_GROUP_3		BIT(27)
20*4882a593Smuzhiyun #define MT_RXD0_NORMAL_GROUP_4		BIT(28)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum rx_pkt_type {
23*4882a593Smuzhiyun 	PKT_TYPE_TXS,
24*4882a593Smuzhiyun 	PKT_TYPE_TXRXV,
25*4882a593Smuzhiyun 	PKT_TYPE_NORMAL,
26*4882a593Smuzhiyun 	PKT_TYPE_RX_DUP_RFB,
27*4882a593Smuzhiyun 	PKT_TYPE_RX_TMR,
28*4882a593Smuzhiyun 	PKT_TYPE_RETRIEVE,
29*4882a593Smuzhiyun 	PKT_TYPE_TXRX_NOTIFY,
30*4882a593Smuzhiyun 	PKT_TYPE_RX_EVENT,
31*4882a593Smuzhiyun 	PKT_TYPE_NORMAL_MCU,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define MT_RXD1_NORMAL_BSSID		GENMASK(31, 26)
35*4882a593Smuzhiyun #define MT_RXD1_NORMAL_PAYLOAD_FORMAT	GENMASK(25, 24)
36*4882a593Smuzhiyun #define MT_RXD1_NORMAL_HDR_TRANS	BIT(23)
37*4882a593Smuzhiyun #define MT_RXD1_NORMAL_HDR_OFFSET	BIT(22)
38*4882a593Smuzhiyun #define MT_RXD1_NORMAL_MAC_HDR_LEN	GENMASK(21, 16)
39*4882a593Smuzhiyun #define MT_RXD1_NORMAL_CH_FREQ		GENMASK(15, 8)
40*4882a593Smuzhiyun #define MT_RXD1_NORMAL_KEY_ID		GENMASK(7, 6)
41*4882a593Smuzhiyun #define MT_RXD1_NORMAL_BEACON_UC	BIT(5)
42*4882a593Smuzhiyun #define MT_RXD1_NORMAL_BEACON_MC	BIT(4)
43*4882a593Smuzhiyun #define MT_RXD1_NORMAL_BF_REPORT	BIT(3)
44*4882a593Smuzhiyun #define MT_RXD1_NORMAL_ADDR_TYPE	GENMASK(2, 1)
45*4882a593Smuzhiyun #define MT_RXD1_NORMAL_BCAST		GENMASK(2, 1)
46*4882a593Smuzhiyun #define MT_RXD1_NORMAL_MCAST		BIT(2)
47*4882a593Smuzhiyun #define MT_RXD1_NORMAL_U2M		BIT(1)
48*4882a593Smuzhiyun #define MT_RXD1_NORMAL_HTC_VLD		BIT(0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define MT_RXD2_NORMAL_NON_AMPDU	BIT(31)
51*4882a593Smuzhiyun #define MT_RXD2_NORMAL_NON_AMPDU_SUB	BIT(30)
52*4882a593Smuzhiyun #define MT_RXD2_NORMAL_NDATA		BIT(29)
53*4882a593Smuzhiyun #define MT_RXD2_NORMAL_NULL_FRAME	BIT(28)
54*4882a593Smuzhiyun #define MT_RXD2_NORMAL_FRAG		BIT(27)
55*4882a593Smuzhiyun #define MT_RXD2_NORMAL_INT_FRAME	BIT(26)
56*4882a593Smuzhiyun #define MT_RXD2_NORMAL_HDR_TRANS_ERROR	BIT(25)
57*4882a593Smuzhiyun #define MT_RXD2_NORMAL_MAX_LEN_ERROR	BIT(24)
58*4882a593Smuzhiyun #define MT_RXD2_NORMAL_AMSDU_ERR	BIT(23)
59*4882a593Smuzhiyun #define MT_RXD2_NORMAL_LEN_MISMATCH	BIT(22)
60*4882a593Smuzhiyun #define MT_RXD2_NORMAL_TKIP_MIC_ERR	BIT(21)
61*4882a593Smuzhiyun #define MT_RXD2_NORMAL_ICV_ERR		BIT(20)
62*4882a593Smuzhiyun #define MT_RXD2_NORMAL_CLM		BIT(19)
63*4882a593Smuzhiyun #define MT_RXD2_NORMAL_CM		BIT(18)
64*4882a593Smuzhiyun #define MT_RXD2_NORMAL_FCS_ERR		BIT(17)
65*4882a593Smuzhiyun #define MT_RXD2_NORMAL_SW_BIT		BIT(16)
66*4882a593Smuzhiyun #define MT_RXD2_NORMAL_SEC_MODE		GENMASK(15, 12)
67*4882a593Smuzhiyun #define MT_RXD2_NORMAL_TID		GENMASK(11, 8)
68*4882a593Smuzhiyun #define MT_RXD2_NORMAL_WLAN_IDX		GENMASK(7, 0)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MT_RXD3_NORMAL_PF_STS		GENMASK(31, 30)
71*4882a593Smuzhiyun #define MT_RXD3_NORMAL_PF_MODE		BIT(29)
72*4882a593Smuzhiyun #define MT_RXD3_NORMAL_CLS_BITMAP	GENMASK(28, 19)
73*4882a593Smuzhiyun #define MT_RXD3_NORMAL_WOL		GENMASK(18, 14)
74*4882a593Smuzhiyun #define MT_RXD3_NORMAL_MAGIC_PKT	BIT(13)
75*4882a593Smuzhiyun #define MT_RXD3_NORMAL_OFLD		GENMASK(12, 11)
76*4882a593Smuzhiyun #define MT_RXD3_NORMAL_CLS		BIT(10)
77*4882a593Smuzhiyun #define MT_RXD3_NORMAL_PATTERN_DROP	BIT(9)
78*4882a593Smuzhiyun #define MT_RXD3_NORMAL_TSF_COMPARE_LOSS	BIT(8)
79*4882a593Smuzhiyun #define MT_RXD3_NORMAL_RXV_SEQ		GENMASK(7, 0)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define MT_RXV1_ACID_DET_H		BIT(31)
82*4882a593Smuzhiyun #define MT_RXV1_ACID_DET_L		BIT(30)
83*4882a593Smuzhiyun #define MT_RXV1_VHTA2_B8_B3		GENMASK(29, 24)
84*4882a593Smuzhiyun #define MT_RXV1_NUM_RX			GENMASK(23, 22)
85*4882a593Smuzhiyun #define MT_RXV1_HT_NO_SOUND		BIT(21)
86*4882a593Smuzhiyun #define MT_RXV1_HT_SMOOTH		BIT(20)
87*4882a593Smuzhiyun #define MT_RXV1_HT_SHORT_GI		BIT(19)
88*4882a593Smuzhiyun #define MT_RXV1_HT_AGGR			BIT(18)
89*4882a593Smuzhiyun #define MT_RXV1_VHTA1_B22		BIT(17)
90*4882a593Smuzhiyun #define MT_RXV1_FRAME_MODE		GENMASK(16, 15)
91*4882a593Smuzhiyun #define MT_RXV1_TX_MODE			GENMASK(14, 12)
92*4882a593Smuzhiyun #define MT_RXV1_HT_EXT_LTF		GENMASK(11, 10)
93*4882a593Smuzhiyun #define MT_RXV1_HT_AD_CODE		BIT(9)
94*4882a593Smuzhiyun #define MT_RXV1_HT_STBC			GENMASK(8, 7)
95*4882a593Smuzhiyun #define MT_RXV1_TX_RATE			GENMASK(6, 0)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define MT_RXV2_SEL_ANT			BIT(31)
98*4882a593Smuzhiyun #define MT_RXV2_VALID_BIT		BIT(30)
99*4882a593Smuzhiyun #define MT_RXV2_NSTS			GENMASK(29, 27)
100*4882a593Smuzhiyun #define MT_RXV2_GROUP_ID		GENMASK(26, 21)
101*4882a593Smuzhiyun #define MT_RXV2_LENGTH			GENMASK(20, 0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define MT_RXV3_WB_RSSI			GENMASK(31, 24)
104*4882a593Smuzhiyun #define MT_RXV3_IB_RSSI			GENMASK(23, 16)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define MT_RXV4_RCPI3			GENMASK(31, 24)
107*4882a593Smuzhiyun #define MT_RXV4_RCPI2			GENMASK(23, 16)
108*4882a593Smuzhiyun #define MT_RXV4_RCPI1			GENMASK(15, 8)
109*4882a593Smuzhiyun #define MT_RXV4_RCPI0			GENMASK(7, 0)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define MT_RXV5_FOE			GENMASK(11, 0)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define MT_RXV6_NF3			GENMASK(31, 24)
114*4882a593Smuzhiyun #define MT_RXV6_NF2			GENMASK(23, 16)
115*4882a593Smuzhiyun #define MT_RXV6_NF1			GENMASK(15, 8)
116*4882a593Smuzhiyun #define MT_RXV6_NF0			GENMASK(7, 0)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun enum tx_header_format {
119*4882a593Smuzhiyun 	MT_HDR_FORMAT_802_3,
120*4882a593Smuzhiyun 	MT_HDR_FORMAT_CMD,
121*4882a593Smuzhiyun 	MT_HDR_FORMAT_802_11,
122*4882a593Smuzhiyun 	MT_HDR_FORMAT_802_11_EXT,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun enum tx_pkt_type {
126*4882a593Smuzhiyun 	MT_TX_TYPE_CT,
127*4882a593Smuzhiyun 	MT_TX_TYPE_SF,
128*4882a593Smuzhiyun 	MT_TX_TYPE_CMD,
129*4882a593Smuzhiyun 	MT_TX_TYPE_FW,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun enum tx_port_idx {
133*4882a593Smuzhiyun 	MT_TX_PORT_IDX_LMAC,
134*4882a593Smuzhiyun 	MT_TX_PORT_IDX_MCU
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun enum tx_mcu_port_q_idx {
138*4882a593Smuzhiyun 	MT_TX_MCU_PORT_RX_Q0 = 0,
139*4882a593Smuzhiyun 	MT_TX_MCU_PORT_RX_Q1,
140*4882a593Smuzhiyun 	MT_TX_MCU_PORT_RX_Q2,
141*4882a593Smuzhiyun 	MT_TX_MCU_PORT_RX_Q3,
142*4882a593Smuzhiyun 	MT_TX_MCU_PORT_RX_FWDL = 0x1e
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun enum tx_phy_bandwidth {
146*4882a593Smuzhiyun 	MT_PHY_BW_20,
147*4882a593Smuzhiyun 	MT_PHY_BW_40,
148*4882a593Smuzhiyun 	MT_PHY_BW_80,
149*4882a593Smuzhiyun 	MT_PHY_BW_160,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define MT_CT_INFO_APPLY_TXD		BIT(0)
153*4882a593Smuzhiyun #define MT_CT_INFO_COPY_HOST_TXD_ALL	BIT(1)
154*4882a593Smuzhiyun #define MT_CT_INFO_MGMT_FRAME		BIT(2)
155*4882a593Smuzhiyun #define MT_CT_INFO_NONE_CIPHER_FRAME	BIT(3)
156*4882a593Smuzhiyun #define MT_CT_INFO_HSR2_TX		BIT(4)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define MT_TXD_SIZE			(8 * 4)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define MT_USB_TXD_SIZE			(MT_TXD_SIZE + 8 * 4)
161*4882a593Smuzhiyun #define MT_USB_HDR_SIZE			4
162*4882a593Smuzhiyun #define MT_USB_TAIL_SIZE		4
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define MT_TXD0_P_IDX			BIT(31)
165*4882a593Smuzhiyun #define MT_TXD0_Q_IDX			GENMASK(30, 26)
166*4882a593Smuzhiyun #define MT_TXD0_UDP_TCP_SUM		BIT(24)
167*4882a593Smuzhiyun #define MT_TXD0_IP_SUM			BIT(23)
168*4882a593Smuzhiyun #define MT_TXD0_ETH_TYPE_OFFSET		GENMASK(22, 16)
169*4882a593Smuzhiyun #define MT_TXD0_TX_BYTES		GENMASK(15, 0)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define MT_TXD1_OWN_MAC			GENMASK(31, 26)
172*4882a593Smuzhiyun #define MT_TXD1_PKT_FMT			GENMASK(25, 24)
173*4882a593Smuzhiyun #define MT_TXD1_TID			GENMASK(23, 21)
174*4882a593Smuzhiyun #define MT_TXD1_AMSDU			BIT(20)
175*4882a593Smuzhiyun #define MT_TXD1_UNXV			BIT(19)
176*4882a593Smuzhiyun #define MT_TXD1_HDR_PAD			GENMASK(18, 17)
177*4882a593Smuzhiyun #define MT_TXD1_TXD_LEN			BIT(16)
178*4882a593Smuzhiyun #define MT_TXD1_LONG_FORMAT		BIT(15)
179*4882a593Smuzhiyun #define MT_TXD1_HDR_FORMAT		GENMASK(14, 13)
180*4882a593Smuzhiyun #define MT_TXD1_HDR_INFO		GENMASK(12, 8)
181*4882a593Smuzhiyun #define MT_TXD1_WLAN_IDX		GENMASK(7, 0)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define MT_TXD2_FIX_RATE		BIT(31)
184*4882a593Smuzhiyun #define MT_TXD2_TIMING_MEASURE		BIT(30)
185*4882a593Smuzhiyun #define MT_TXD2_BA_DISABLE		BIT(29)
186*4882a593Smuzhiyun #define MT_TXD2_POWER_OFFSET		GENMASK(28, 24)
187*4882a593Smuzhiyun #define MT_TXD2_MAX_TX_TIME		GENMASK(23, 16)
188*4882a593Smuzhiyun #define MT_TXD2_FRAG			GENMASK(15, 14)
189*4882a593Smuzhiyun #define MT_TXD2_HTC_VLD			BIT(13)
190*4882a593Smuzhiyun #define MT_TXD2_DURATION		BIT(12)
191*4882a593Smuzhiyun #define MT_TXD2_BIP			BIT(11)
192*4882a593Smuzhiyun #define MT_TXD2_MULTICAST		BIT(10)
193*4882a593Smuzhiyun #define MT_TXD2_RTS			BIT(9)
194*4882a593Smuzhiyun #define MT_TXD2_SOUNDING		BIT(8)
195*4882a593Smuzhiyun #define MT_TXD2_NDPA			BIT(7)
196*4882a593Smuzhiyun #define MT_TXD2_NDP			BIT(6)
197*4882a593Smuzhiyun #define MT_TXD2_FRAME_TYPE		GENMASK(5, 4)
198*4882a593Smuzhiyun #define MT_TXD2_SUB_TYPE		GENMASK(3, 0)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define MT_TXD3_SN_VALID		BIT(31)
201*4882a593Smuzhiyun #define MT_TXD3_PN_VALID		BIT(30)
202*4882a593Smuzhiyun #define MT_TXD3_SEQ			GENMASK(27, 16)
203*4882a593Smuzhiyun #define MT_TXD3_REM_TX_COUNT		GENMASK(15, 11)
204*4882a593Smuzhiyun #define MT_TXD3_TX_COUNT		GENMASK(10, 6)
205*4882a593Smuzhiyun #define MT_TXD3_PROTECT_FRAME		BIT(1)
206*4882a593Smuzhiyun #define MT_TXD3_NO_ACK			BIT(0)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define MT_TXD4_PN_LOW			GENMASK(31, 0)
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define MT_TXD5_PN_HIGH			GENMASK(31, 16)
211*4882a593Smuzhiyun #define MT_TXD5_SW_POWER_MGMT		BIT(13)
212*4882a593Smuzhiyun #define MT_TXD5_DA_SELECT		BIT(11)
213*4882a593Smuzhiyun #define MT_TXD5_TX_STATUS_HOST		BIT(10)
214*4882a593Smuzhiyun #define MT_TXD5_TX_STATUS_MCU		BIT(9)
215*4882a593Smuzhiyun #define MT_TXD5_TX_STATUS_FMT		BIT(8)
216*4882a593Smuzhiyun #define MT_TXD5_PID			GENMASK(7, 0)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define MT_TXD6_FIXED_RATE		BIT(31)
219*4882a593Smuzhiyun #define MT_TXD6_SGI			BIT(30)
220*4882a593Smuzhiyun #define MT_TXD6_LDPC			BIT(29)
221*4882a593Smuzhiyun #define MT_TXD6_TX_BF			BIT(28)
222*4882a593Smuzhiyun #define MT_TXD6_TX_RATE			GENMASK(27, 16)
223*4882a593Smuzhiyun #define MT_TXD6_ANT_ID			GENMASK(15, 4)
224*4882a593Smuzhiyun #define MT_TXD6_DYN_BW			BIT(3)
225*4882a593Smuzhiyun #define MT_TXD6_FIXED_BW		BIT(2)
226*4882a593Smuzhiyun #define MT_TXD6_BW			GENMASK(1, 0)
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* MT7663 DW7 HW-AMSDU */
229*4882a593Smuzhiyun #define MT_TXD7_HW_AMSDU_CAP		BIT(30)
230*4882a593Smuzhiyun #define MT_TXD7_TYPE			GENMASK(21, 20)
231*4882a593Smuzhiyun #define MT_TXD7_SUB_TYPE		GENMASK(19, 16)
232*4882a593Smuzhiyun #define MT_TXD7_SPE_IDX			GENMASK(15, 11)
233*4882a593Smuzhiyun #define MT_TXD7_SPE_IDX_SLE		BIT(10)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define MT_TXD8_L_TYPE			GENMASK(5, 4)
236*4882a593Smuzhiyun #define MT_TXD8_L_SUB_TYPE		GENMASK(3, 0)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define MT_TX_RATE_STBC			BIT(11)
239*4882a593Smuzhiyun #define MT_TX_RATE_NSS			GENMASK(10, 9)
240*4882a593Smuzhiyun #define MT_TX_RATE_MODE			GENMASK(8, 6)
241*4882a593Smuzhiyun #define MT_TX_RATE_IDX			GENMASK(5, 0)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define MT_TXP_MAX_BUF_NUM		6
244*4882a593Smuzhiyun #define MT_HW_TXP_MAX_MSDU_NUM		4
245*4882a593Smuzhiyun #define MT_HW_TXP_MAX_BUF_NUM		4
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define MT_MSDU_ID_VALID		BIT(15)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define MT_TXD_LEN_MASK			GENMASK(11, 0)
250*4882a593Smuzhiyun #define MT_TXD_LEN_MSDU_LAST		BIT(14)
251*4882a593Smuzhiyun #define MT_TXD_LEN_AMSDU_LAST		BIT(15)
252*4882a593Smuzhiyun /* mt7663 */
253*4882a593Smuzhiyun #define MT_TXD_LEN_LAST			BIT(15)
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun struct mt7615_txp_ptr {
256*4882a593Smuzhiyun 	__le32 buf0;
257*4882a593Smuzhiyun 	__le16 len0;
258*4882a593Smuzhiyun 	__le16 len1;
259*4882a593Smuzhiyun 	__le32 buf1;
260*4882a593Smuzhiyun } __packed __aligned(4);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun struct mt7615_hw_txp {
263*4882a593Smuzhiyun 	__le16 msdu_id[MT_HW_TXP_MAX_MSDU_NUM];
264*4882a593Smuzhiyun 	struct mt7615_txp_ptr ptr[MT_HW_TXP_MAX_BUF_NUM / 2];
265*4882a593Smuzhiyun } __packed __aligned(4);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun struct mt7615_fw_txp {
268*4882a593Smuzhiyun 	__le16 flags;
269*4882a593Smuzhiyun 	__le16 token;
270*4882a593Smuzhiyun 	u8 bss_idx;
271*4882a593Smuzhiyun 	u8 rept_wds_wcid;
272*4882a593Smuzhiyun 	u8 rsv;
273*4882a593Smuzhiyun 	u8 nbuf;
274*4882a593Smuzhiyun 	__le32 buf[MT_TXP_MAX_BUF_NUM];
275*4882a593Smuzhiyun 	__le16 len[MT_TXP_MAX_BUF_NUM];
276*4882a593Smuzhiyun } __packed __aligned(4);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun struct mt7615_txp_common {
279*4882a593Smuzhiyun 	union {
280*4882a593Smuzhiyun 		struct mt7615_fw_txp fw;
281*4882a593Smuzhiyun 		struct mt7615_hw_txp hw;
282*4882a593Smuzhiyun 	};
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun struct mt7615_tx_free {
286*4882a593Smuzhiyun 	__le16 rx_byte_cnt;
287*4882a593Smuzhiyun 	__le16 ctrl;
288*4882a593Smuzhiyun 	u8 txd_cnt;
289*4882a593Smuzhiyun 	u8 rsv[3];
290*4882a593Smuzhiyun 	__le16 token[];
291*4882a593Smuzhiyun } __packed __aligned(4);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define MT_TX_FREE_MSDU_ID_CNT		GENMASK(6, 0)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define MT_TXS0_PID			GENMASK(31, 24)
296*4882a593Smuzhiyun #define MT_TXS0_BA_ERROR		BIT(22)
297*4882a593Smuzhiyun #define MT_TXS0_PS_FLAG			BIT(21)
298*4882a593Smuzhiyun #define MT_TXS0_TXOP_TIMEOUT		BIT(20)
299*4882a593Smuzhiyun #define MT_TXS0_BIP_ERROR		BIT(19)
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define MT_TXS0_QUEUE_TIMEOUT		BIT(18)
302*4882a593Smuzhiyun #define MT_TXS0_RTS_TIMEOUT		BIT(17)
303*4882a593Smuzhiyun #define MT_TXS0_ACK_TIMEOUT		BIT(16)
304*4882a593Smuzhiyun #define MT_TXS0_ACK_ERROR_MASK		GENMASK(18, 16)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define MT_TXS0_TX_STATUS_HOST		BIT(15)
307*4882a593Smuzhiyun #define MT_TXS0_TX_STATUS_MCU		BIT(14)
308*4882a593Smuzhiyun #define MT_TXS0_TXS_FORMAT		BIT(13)
309*4882a593Smuzhiyun #define MT_TXS0_FIXED_RATE		BIT(12)
310*4882a593Smuzhiyun #define MT_TXS0_TX_RATE			GENMASK(11, 0)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define MT_TXS1_ANT_ID			GENMASK(31, 20)
313*4882a593Smuzhiyun #define MT_TXS1_RESP_RATE		GENMASK(19, 16)
314*4882a593Smuzhiyun #define MT_TXS1_BW			GENMASK(15, 14)
315*4882a593Smuzhiyun #define MT_TXS1_I_TXBF			BIT(13)
316*4882a593Smuzhiyun #define MT_TXS1_E_TXBF			BIT(12)
317*4882a593Smuzhiyun #define MT_TXS1_TID			GENMASK(11, 9)
318*4882a593Smuzhiyun #define MT_TXS1_AMPDU			BIT(8)
319*4882a593Smuzhiyun #define MT_TXS1_ACKED_MPDU		BIT(7)
320*4882a593Smuzhiyun #define MT_TXS1_TX_POWER_DBM		GENMASK(6, 0)
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define MT_TXS2_WCID			GENMASK(31, 24)
323*4882a593Smuzhiyun #define MT_TXS2_RXV_SEQNO		GENMASK(23, 16)
324*4882a593Smuzhiyun #define MT_TXS2_TX_DELAY		GENMASK(15, 0)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define MT_TXS3_LAST_TX_RATE		GENMASK(31, 29)
327*4882a593Smuzhiyun #define MT_TXS3_TX_COUNT		GENMASK(28, 24)
328*4882a593Smuzhiyun #define MT_TXS3_F1_TSSI1		GENMASK(23, 12)
329*4882a593Smuzhiyun #define MT_TXS3_F1_TSSI0		GENMASK(11, 0)
330*4882a593Smuzhiyun #define MT_TXS3_F0_SEQNO		GENMASK(11, 0)
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun #define MT_TXS4_F0_TIMESTAMP		GENMASK(31, 0)
333*4882a593Smuzhiyun #define MT_TXS4_F1_TSSI3		GENMASK(23, 12)
334*4882a593Smuzhiyun #define MT_TXS4_F1_TSSI2		GENMASK(11, 0)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define MT_TXS5_F0_FRONT_TIME		GENMASK(24, 0)
337*4882a593Smuzhiyun #define MT_TXS5_F1_NOISE_2		GENMASK(23, 16)
338*4882a593Smuzhiyun #define MT_TXS5_F1_NOISE_1		GENMASK(15, 8)
339*4882a593Smuzhiyun #define MT_TXS5_F1_NOISE_0		GENMASK(7, 0)
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define MT_TXS6_F1_RCPI_3		GENMASK(31, 24)
342*4882a593Smuzhiyun #define MT_TXS6_F1_RCPI_2		GENMASK(23, 16)
343*4882a593Smuzhiyun #define MT_TXS6_F1_RCPI_1		GENMASK(15, 8)
344*4882a593Smuzhiyun #define MT_TXS6_F1_RCPI_0		GENMASK(7, 0)
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun struct mt7615_dfs_pulse {
347*4882a593Smuzhiyun 	u32 max_width;		/* us */
348*4882a593Smuzhiyun 	int max_pwr;		/* dbm */
349*4882a593Smuzhiyun 	int min_pwr;		/* dbm */
350*4882a593Smuzhiyun 	u32 min_stgr_pri;	/* us */
351*4882a593Smuzhiyun 	u32 max_stgr_pri;	/* us */
352*4882a593Smuzhiyun 	u32 min_cr_pri;		/* us */
353*4882a593Smuzhiyun 	u32 max_cr_pri;		/* us */
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun struct mt7615_dfs_pattern {
357*4882a593Smuzhiyun 	u8 enb;
358*4882a593Smuzhiyun 	u8 stgr;
359*4882a593Smuzhiyun 	u8 min_crpn;
360*4882a593Smuzhiyun 	u8 max_crpn;
361*4882a593Smuzhiyun 	u8 min_crpr;
362*4882a593Smuzhiyun 	u8 min_pw;
363*4882a593Smuzhiyun 	u8 max_pw;
364*4882a593Smuzhiyun 	u32 min_pri;
365*4882a593Smuzhiyun 	u32 max_pri;
366*4882a593Smuzhiyun 	u8 min_crbn;
367*4882a593Smuzhiyun 	u8 max_crbn;
368*4882a593Smuzhiyun 	u8 min_stgpn;
369*4882a593Smuzhiyun 	u8 max_stgpn;
370*4882a593Smuzhiyun 	u8 min_stgpr;
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun struct mt7615_dfs_radar_spec {
374*4882a593Smuzhiyun 	struct mt7615_dfs_pulse pulse_th;
375*4882a593Smuzhiyun 	struct mt7615_dfs_pattern radar_pattern[16];
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun enum mt7615_cipher_type {
379*4882a593Smuzhiyun 	MT_CIPHER_NONE,
380*4882a593Smuzhiyun 	MT_CIPHER_WEP40,
381*4882a593Smuzhiyun 	MT_CIPHER_TKIP,
382*4882a593Smuzhiyun 	MT_CIPHER_TKIP_NO_MIC,
383*4882a593Smuzhiyun 	MT_CIPHER_AES_CCMP,
384*4882a593Smuzhiyun 	MT_CIPHER_WEP104,
385*4882a593Smuzhiyun 	MT_CIPHER_BIP_CMAC_128,
386*4882a593Smuzhiyun 	MT_CIPHER_WEP128,
387*4882a593Smuzhiyun 	MT_CIPHER_WAPI,
388*4882a593Smuzhiyun 	MT_CIPHER_CCMP_256 = 10,
389*4882a593Smuzhiyun 	MT_CIPHER_GCMP,
390*4882a593Smuzhiyun 	MT_CIPHER_GCMP_256,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static inline enum mt7615_cipher_type
mt7615_mac_get_cipher(int cipher)394*4882a593Smuzhiyun mt7615_mac_get_cipher(int cipher)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	switch (cipher) {
397*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_WEP40:
398*4882a593Smuzhiyun 		return MT_CIPHER_WEP40;
399*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_WEP104:
400*4882a593Smuzhiyun 		return MT_CIPHER_WEP104;
401*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_TKIP:
402*4882a593Smuzhiyun 		return MT_CIPHER_TKIP;
403*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_AES_CMAC:
404*4882a593Smuzhiyun 		return MT_CIPHER_BIP_CMAC_128;
405*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_CCMP:
406*4882a593Smuzhiyun 		return MT_CIPHER_AES_CCMP;
407*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_CCMP_256:
408*4882a593Smuzhiyun 		return MT_CIPHER_CCMP_256;
409*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_GCMP:
410*4882a593Smuzhiyun 		return MT_CIPHER_GCMP;
411*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_GCMP_256:
412*4882a593Smuzhiyun 		return MT_CIPHER_GCMP_256;
413*4882a593Smuzhiyun 	case WLAN_CIPHER_SUITE_SMS4:
414*4882a593Smuzhiyun 		return MT_CIPHER_WAPI;
415*4882a593Smuzhiyun 	default:
416*4882a593Smuzhiyun 		return MT_CIPHER_NONE;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static inline struct mt7615_txp_common *
mt7615_txwi_to_txp(struct mt76_dev * dev,struct mt76_txwi_cache * t)421*4882a593Smuzhiyun mt7615_txwi_to_txp(struct mt76_dev *dev, struct mt76_txwi_cache *t)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	u8 *txwi;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (!t)
426*4882a593Smuzhiyun 		return NULL;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	txwi = mt76_get_txwi_ptr(dev, t);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return (struct mt7615_txp_common *)(txwi + MT_TXD_SIZE);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
mt7615_mac_wtbl_addr(struct mt7615_dev * dev,int wcid)433*4882a593Smuzhiyun static inline u32 mt7615_mac_wtbl_addr(struct mt7615_dev *dev, int wcid)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	return MT_WTBL_BASE(dev) + wcid * MT_WTBL_ENTRY_SIZE;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #endif
439