xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt7615/mac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /* Copyright (C) 2019 MediaTek Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Ryder Lee <ryder.lee@mediatek.com>
5*4882a593Smuzhiyun  *         Roy Luo <royluo@google.com>
6*4882a593Smuzhiyun  *         Felix Fietkau <nbd@nbd.name>
7*4882a593Smuzhiyun  *         Lorenzo Bianconi <lorenzo@kernel.org>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/etherdevice.h>
11*4882a593Smuzhiyun #include <linux/timekeeping.h>
12*4882a593Smuzhiyun #include "mt7615.h"
13*4882a593Smuzhiyun #include "../trace.h"
14*4882a593Smuzhiyun #include "../dma.h"
15*4882a593Smuzhiyun #include "mt7615_trace.h"
16*4882a593Smuzhiyun #include "mac.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define to_rssi(field, rxv)		((FIELD_GET(field, rxv) - 220) / 2)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static const struct mt7615_dfs_radar_spec etsi_radar_specs = {
21*4882a593Smuzhiyun 	.pulse_th = { 40, -10, -80, 800, 3360, 128, 5200 },
22*4882a593Smuzhiyun 	.radar_pattern = {
23*4882a593Smuzhiyun 		[5] =  { 1, 0,  6, 32, 28, 0, 17,  990, 5010, 1, 1 },
24*4882a593Smuzhiyun 		[6] =  { 1, 0,  9, 32, 28, 0, 27,  615, 5010, 1, 1 },
25*4882a593Smuzhiyun 		[7] =  { 1, 0, 15, 32, 28, 0, 27,  240,  445, 1, 1 },
26*4882a593Smuzhiyun 		[8] =  { 1, 0, 12, 32, 28, 0, 42,  240,  510, 1, 1 },
27*4882a593Smuzhiyun 		[9] =  { 1, 1,  0,  0,  0, 0, 14, 2490, 3343, 0, 0, 12, 32, 28 },
28*4882a593Smuzhiyun 		[10] = { 1, 1,  0,  0,  0, 0, 14, 2490, 3343, 0, 0, 15, 32, 24 },
29*4882a593Smuzhiyun 		[11] = { 1, 1,  0,  0,  0, 0, 14,  823, 2510, 0, 0, 18, 32, 28 },
30*4882a593Smuzhiyun 		[12] = { 1, 1,  0,  0,  0, 0, 14,  823, 2510, 0, 0, 27, 32, 24 },
31*4882a593Smuzhiyun 	},
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct mt7615_dfs_radar_spec fcc_radar_specs = {
35*4882a593Smuzhiyun 	.pulse_th = { 40, -10, -80, 800, 3360, 128, 5200 },
36*4882a593Smuzhiyun 	.radar_pattern = {
37*4882a593Smuzhiyun 		[0] = { 1, 0,  9,  32, 28, 0, 13, 508, 3076, 1,  1 },
38*4882a593Smuzhiyun 		[1] = { 1, 0, 12,  32, 28, 0, 17, 140,  240, 1,  1 },
39*4882a593Smuzhiyun 		[2] = { 1, 0,  8,  32, 28, 0, 22, 190,  510, 1,  1 },
40*4882a593Smuzhiyun 		[3] = { 1, 0,  6,  32, 28, 0, 32, 190,  510, 1,  1 },
41*4882a593Smuzhiyun 		[4] = { 1, 0,  9, 255, 28, 0, 13, 323,  343, 1, 32 },
42*4882a593Smuzhiyun 	},
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct mt7615_dfs_radar_spec jp_radar_specs = {
46*4882a593Smuzhiyun 	.pulse_th = { 40, -10, -80, 800, 3360, 128, 5200 },
47*4882a593Smuzhiyun 	.radar_pattern = {
48*4882a593Smuzhiyun 		[0] =  { 1, 0,  8, 32, 28, 0, 13,  508, 3076, 1,  1 },
49*4882a593Smuzhiyun 		[1] =  { 1, 0, 12, 32, 28, 0, 17,  140,  240, 1,  1 },
50*4882a593Smuzhiyun 		[2] =  { 1, 0,  8, 32, 28, 0, 22,  190,  510, 1,  1 },
51*4882a593Smuzhiyun 		[3] =  { 1, 0,  6, 32, 28, 0, 32,  190,  510, 1,  1 },
52*4882a593Smuzhiyun 		[4] =  { 1, 0,  9, 32, 28, 0, 13,  323,  343, 1, 32 },
53*4882a593Smuzhiyun 		[13] = { 1, 0, 8,  32, 28, 0, 14, 3836, 3856, 1,  1 },
54*4882a593Smuzhiyun 		[14] = { 1, 0, 8,  32, 28, 0, 14, 3990, 4010, 1,  1 },
55*4882a593Smuzhiyun 	},
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
mt7615_rx_get_wcid(struct mt7615_dev * dev,u8 idx,bool unicast)58*4882a593Smuzhiyun static struct mt76_wcid *mt7615_rx_get_wcid(struct mt7615_dev *dev,
59*4882a593Smuzhiyun 					    u8 idx, bool unicast)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct mt7615_sta *sta;
62*4882a593Smuzhiyun 	struct mt76_wcid *wcid;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (idx >= MT7615_WTBL_SIZE)
65*4882a593Smuzhiyun 		return NULL;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	wcid = rcu_dereference(dev->mt76.wcid[idx]);
68*4882a593Smuzhiyun 	if (unicast || !wcid)
69*4882a593Smuzhiyun 		return wcid;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (!wcid->sta)
72*4882a593Smuzhiyun 		return NULL;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	sta = container_of(wcid, struct mt7615_sta, wcid);
75*4882a593Smuzhiyun 	if (!sta->vif)
76*4882a593Smuzhiyun 		return NULL;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return &sta->vif->sta.wcid;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
mt7615_mac_reset_counters(struct mt7615_dev * dev)81*4882a593Smuzhiyun void mt7615_mac_reset_counters(struct mt7615_dev *dev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int i;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
86*4882a593Smuzhiyun 		mt76_rr(dev, MT_TX_AGG_CNT(0, i));
87*4882a593Smuzhiyun 		mt76_rr(dev, MT_TX_AGG_CNT(1, i));
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	memset(dev->mt76.aggr_stats, 0, sizeof(dev->mt76.aggr_stats));
91*4882a593Smuzhiyun 	dev->mt76.phy.survey_time = ktime_get_boottime();
92*4882a593Smuzhiyun 	if (dev->mt76.phy2)
93*4882a593Smuzhiyun 		dev->mt76.phy2->survey_time = ktime_get_boottime();
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* reset airtime counters */
96*4882a593Smuzhiyun 	mt76_rr(dev, MT_MIB_SDR9(0));
97*4882a593Smuzhiyun 	mt76_rr(dev, MT_MIB_SDR9(1));
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	mt76_rr(dev, MT_MIB_SDR36(0));
100*4882a593Smuzhiyun 	mt76_rr(dev, MT_MIB_SDR36(1));
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	mt76_rr(dev, MT_MIB_SDR37(0));
103*4882a593Smuzhiyun 	mt76_rr(dev, MT_MIB_SDR37(1));
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	mt76_set(dev, MT_WF_RMAC_MIB_TIME0, MT_WF_RMAC_MIB_RXTIME_CLR);
106*4882a593Smuzhiyun 	mt76_set(dev, MT_WF_RMAC_MIB_AIRTIME0, MT_WF_RMAC_MIB_RXTIME_CLR);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
mt7615_mac_set_timing(struct mt7615_phy * phy)109*4882a593Smuzhiyun void mt7615_mac_set_timing(struct mt7615_phy *phy)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	s16 coverage_class = phy->coverage_class;
112*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
113*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
114*4882a593Smuzhiyun 	u32 val, reg_offset;
115*4882a593Smuzhiyun 	u32 cck = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 231) |
116*4882a593Smuzhiyun 		  FIELD_PREP(MT_TIMEOUT_VAL_CCA, 48);
117*4882a593Smuzhiyun 	u32 ofdm = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 60) |
118*4882a593Smuzhiyun 		   FIELD_PREP(MT_TIMEOUT_VAL_CCA, 28);
119*4882a593Smuzhiyun 	int sifs, offset;
120*4882a593Smuzhiyun 	bool is_5ghz = phy->mt76->chandef.chan->band == NL80211_BAND_5GHZ;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (!test_bit(MT76_STATE_RUNNING, &phy->mt76->state))
123*4882a593Smuzhiyun 		return;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (is_5ghz)
126*4882a593Smuzhiyun 		sifs = 16;
127*4882a593Smuzhiyun 	else
128*4882a593Smuzhiyun 		sifs = 10;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (ext_phy) {
131*4882a593Smuzhiyun 		coverage_class = max_t(s16, dev->phy.coverage_class,
132*4882a593Smuzhiyun 				       coverage_class);
133*4882a593Smuzhiyun 		mt76_set(dev, MT_ARB_SCR,
134*4882a593Smuzhiyun 			 MT_ARB_SCR_TX1_DISABLE | MT_ARB_SCR_RX1_DISABLE);
135*4882a593Smuzhiyun 	} else {
136*4882a593Smuzhiyun 		struct mt7615_phy *phy_ext = mt7615_ext_phy(dev);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		if (phy_ext)
139*4882a593Smuzhiyun 			coverage_class = max_t(s16, phy_ext->coverage_class,
140*4882a593Smuzhiyun 					       coverage_class);
141*4882a593Smuzhiyun 		mt76_set(dev, MT_ARB_SCR,
142*4882a593Smuzhiyun 			 MT_ARB_SCR_TX0_DISABLE | MT_ARB_SCR_RX0_DISABLE);
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 	udelay(1);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	offset = 3 * coverage_class;
147*4882a593Smuzhiyun 	reg_offset = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, offset) |
148*4882a593Smuzhiyun 		     FIELD_PREP(MT_TIMEOUT_VAL_CCA, offset);
149*4882a593Smuzhiyun 	mt76_wr(dev, MT_TMAC_CDTR, cck + reg_offset);
150*4882a593Smuzhiyun 	mt76_wr(dev, MT_TMAC_ODTR, ofdm + reg_offset);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	mt76_wr(dev, MT_TMAC_ICR(ext_phy),
153*4882a593Smuzhiyun 		FIELD_PREP(MT_IFS_EIFS, 360) |
154*4882a593Smuzhiyun 		FIELD_PREP(MT_IFS_RIFS, 2) |
155*4882a593Smuzhiyun 		FIELD_PREP(MT_IFS_SIFS, sifs) |
156*4882a593Smuzhiyun 		FIELD_PREP(MT_IFS_SLOT, phy->slottime));
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (phy->slottime < 20 || is_5ghz)
159*4882a593Smuzhiyun 		val = MT7615_CFEND_RATE_DEFAULT;
160*4882a593Smuzhiyun 	else
161*4882a593Smuzhiyun 		val = MT7615_CFEND_RATE_11B;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	mt76_rmw_field(dev, MT_AGG_ACR(ext_phy), MT_AGG_ACR_CFEND_RATE, val);
164*4882a593Smuzhiyun 	if (ext_phy)
165*4882a593Smuzhiyun 		mt76_clear(dev, MT_ARB_SCR,
166*4882a593Smuzhiyun 			   MT_ARB_SCR_TX1_DISABLE | MT_ARB_SCR_RX1_DISABLE);
167*4882a593Smuzhiyun 	else
168*4882a593Smuzhiyun 		mt76_clear(dev, MT_ARB_SCR,
169*4882a593Smuzhiyun 			   MT_ARB_SCR_TX0_DISABLE | MT_ARB_SCR_RX0_DISABLE);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static void
mt7615_get_status_freq_info(struct mt7615_dev * dev,struct mt76_phy * mphy,struct mt76_rx_status * status,u8 chfreq)174*4882a593Smuzhiyun mt7615_get_status_freq_info(struct mt7615_dev *dev, struct mt76_phy *mphy,
175*4882a593Smuzhiyun 			    struct mt76_rx_status *status, u8 chfreq)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	if (!test_bit(MT76_HW_SCANNING, &mphy->state) &&
178*4882a593Smuzhiyun 	    !test_bit(MT76_HW_SCHED_SCANNING, &mphy->state) &&
179*4882a593Smuzhiyun 	    !test_bit(MT76_STATE_ROC, &mphy->state)) {
180*4882a593Smuzhiyun 		status->freq = mphy->chandef.chan->center_freq;
181*4882a593Smuzhiyun 		status->band = mphy->chandef.chan->band;
182*4882a593Smuzhiyun 		return;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	status->band = chfreq <= 14 ? NL80211_BAND_2GHZ : NL80211_BAND_5GHZ;
186*4882a593Smuzhiyun 	status->freq = ieee80211_channel_to_frequency(chfreq, status->band);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
mt7615_mac_fill_tm_rx(struct mt7615_dev * dev,__le32 * rxv)189*4882a593Smuzhiyun static void mt7615_mac_fill_tm_rx(struct mt7615_dev *dev, __le32 *rxv)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun #ifdef CONFIG_NL80211_TESTMODE
192*4882a593Smuzhiyun 	u32 rxv1 = le32_to_cpu(rxv[0]);
193*4882a593Smuzhiyun 	u32 rxv3 = le32_to_cpu(rxv[2]);
194*4882a593Smuzhiyun 	u32 rxv4 = le32_to_cpu(rxv[3]);
195*4882a593Smuzhiyun 	u32 rxv5 = le32_to_cpu(rxv[4]);
196*4882a593Smuzhiyun 	u8 cbw = FIELD_GET(MT_RXV1_FRAME_MODE, rxv1);
197*4882a593Smuzhiyun 	u8 mode = FIELD_GET(MT_RXV1_TX_MODE, rxv1);
198*4882a593Smuzhiyun 	s16 foe = FIELD_GET(MT_RXV5_FOE, rxv5);
199*4882a593Smuzhiyun 	u32 foe_const = (BIT(cbw + 1) & 0xf) * 10000;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (!mode) {
202*4882a593Smuzhiyun 		/* CCK */
203*4882a593Smuzhiyun 		foe &= ~BIT(11);
204*4882a593Smuzhiyun 		foe *= 1000;
205*4882a593Smuzhiyun 		foe >>= 11;
206*4882a593Smuzhiyun 	} else {
207*4882a593Smuzhiyun 		if (foe > 2048)
208*4882a593Smuzhiyun 			foe -= 4096;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		foe = (foe * foe_const) >> 15;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	dev->test.last_freq_offset = foe;
214*4882a593Smuzhiyun 	dev->test.last_rcpi[0] = FIELD_GET(MT_RXV4_RCPI0, rxv4);
215*4882a593Smuzhiyun 	dev->test.last_rcpi[1] = FIELD_GET(MT_RXV4_RCPI1, rxv4);
216*4882a593Smuzhiyun 	dev->test.last_rcpi[2] = FIELD_GET(MT_RXV4_RCPI2, rxv4);
217*4882a593Smuzhiyun 	dev->test.last_rcpi[3] = FIELD_GET(MT_RXV4_RCPI3, rxv4);
218*4882a593Smuzhiyun 	dev->test.last_ib_rssi = FIELD_GET(MT_RXV3_IB_RSSI, rxv3);
219*4882a593Smuzhiyun 	dev->test.last_wb_rssi = FIELD_GET(MT_RXV3_WB_RSSI, rxv3);
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
mt7615_mac_fill_rx(struct mt7615_dev * dev,struct sk_buff * skb)223*4882a593Smuzhiyun static int mt7615_mac_fill_rx(struct mt7615_dev *dev, struct sk_buff *skb)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
226*4882a593Smuzhiyun 	struct mt76_phy *mphy = &dev->mt76.phy;
227*4882a593Smuzhiyun 	struct mt7615_phy *phy = &dev->phy;
228*4882a593Smuzhiyun 	struct mt7615_phy *phy2 = dev->mt76.phy2 ? dev->mt76.phy2->priv : NULL;
229*4882a593Smuzhiyun 	struct ieee80211_supported_band *sband;
230*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr;
231*4882a593Smuzhiyun 	__le32 *rxd = (__le32 *)skb->data;
232*4882a593Smuzhiyun 	u32 rxd0 = le32_to_cpu(rxd[0]);
233*4882a593Smuzhiyun 	u32 rxd1 = le32_to_cpu(rxd[1]);
234*4882a593Smuzhiyun 	u32 rxd2 = le32_to_cpu(rxd[2]);
235*4882a593Smuzhiyun 	__le32 rxd12 = rxd[12];
236*4882a593Smuzhiyun 	bool unicast, remove_pad, insert_ccmp_hdr = false;
237*4882a593Smuzhiyun 	int phy_idx;
238*4882a593Smuzhiyun 	int i, idx;
239*4882a593Smuzhiyun 	u8 chfreq;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	memset(status, 0, sizeof(*status));
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	chfreq = FIELD_GET(MT_RXD1_NORMAL_CH_FREQ, rxd1);
244*4882a593Smuzhiyun 	if (!phy2)
245*4882a593Smuzhiyun 		phy_idx = 0;
246*4882a593Smuzhiyun 	else if (phy2->chfreq == phy->chfreq)
247*4882a593Smuzhiyun 		phy_idx = -1;
248*4882a593Smuzhiyun 	else if (phy->chfreq == chfreq)
249*4882a593Smuzhiyun 		phy_idx = 0;
250*4882a593Smuzhiyun 	else if (phy2->chfreq == chfreq)
251*4882a593Smuzhiyun 		phy_idx = 1;
252*4882a593Smuzhiyun 	else
253*4882a593Smuzhiyun 		phy_idx = -1;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	unicast = (rxd1 & MT_RXD1_NORMAL_ADDR_TYPE) == MT_RXD1_NORMAL_U2M;
256*4882a593Smuzhiyun 	idx = FIELD_GET(MT_RXD2_NORMAL_WLAN_IDX, rxd2);
257*4882a593Smuzhiyun 	status->wcid = mt7615_rx_get_wcid(dev, idx, unicast);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (status->wcid) {
260*4882a593Smuzhiyun 		struct mt7615_sta *msta;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		msta = container_of(status->wcid, struct mt7615_sta, wcid);
263*4882a593Smuzhiyun 		spin_lock_bh(&dev->sta_poll_lock);
264*4882a593Smuzhiyun 		if (list_empty(&msta->poll_list))
265*4882a593Smuzhiyun 			list_add_tail(&msta->poll_list, &dev->sta_poll_list);
266*4882a593Smuzhiyun 		spin_unlock_bh(&dev->sta_poll_lock);
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (rxd2 & MT_RXD2_NORMAL_FCS_ERR)
270*4882a593Smuzhiyun 		status->flag |= RX_FLAG_FAILED_FCS_CRC;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (rxd2 & MT_RXD2_NORMAL_TKIP_MIC_ERR)
273*4882a593Smuzhiyun 		status->flag |= RX_FLAG_MMIC_ERROR;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (FIELD_GET(MT_RXD2_NORMAL_SEC_MODE, rxd2) != 0 &&
276*4882a593Smuzhiyun 	    !(rxd2 & (MT_RXD2_NORMAL_CLM | MT_RXD2_NORMAL_CM))) {
277*4882a593Smuzhiyun 		status->flag |= RX_FLAG_DECRYPTED;
278*4882a593Smuzhiyun 		status->flag |= RX_FLAG_IV_STRIPPED;
279*4882a593Smuzhiyun 		status->flag |= RX_FLAG_MMIC_STRIPPED | RX_FLAG_MIC_STRIPPED;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	remove_pad = rxd1 & MT_RXD1_NORMAL_HDR_OFFSET;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (rxd2 & MT_RXD2_NORMAL_MAX_LEN_ERROR)
285*4882a593Smuzhiyun 		return -EINVAL;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	rxd += 4;
288*4882a593Smuzhiyun 	if (rxd0 & MT_RXD0_NORMAL_GROUP_4) {
289*4882a593Smuzhiyun 		rxd += 4;
290*4882a593Smuzhiyun 		if ((u8 *)rxd - skb->data >= skb->len)
291*4882a593Smuzhiyun 			return -EINVAL;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (rxd0 & MT_RXD0_NORMAL_GROUP_1) {
295*4882a593Smuzhiyun 		u8 *data = (u8 *)rxd;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		if (status->flag & RX_FLAG_DECRYPTED) {
298*4882a593Smuzhiyun 			status->iv[0] = data[5];
299*4882a593Smuzhiyun 			status->iv[1] = data[4];
300*4882a593Smuzhiyun 			status->iv[2] = data[3];
301*4882a593Smuzhiyun 			status->iv[3] = data[2];
302*4882a593Smuzhiyun 			status->iv[4] = data[1];
303*4882a593Smuzhiyun 			status->iv[5] = data[0];
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 			insert_ccmp_hdr = FIELD_GET(MT_RXD2_NORMAL_FRAG, rxd2);
306*4882a593Smuzhiyun 		}
307*4882a593Smuzhiyun 		rxd += 4;
308*4882a593Smuzhiyun 		if ((u8 *)rxd - skb->data >= skb->len)
309*4882a593Smuzhiyun 			return -EINVAL;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (rxd0 & MT_RXD0_NORMAL_GROUP_2) {
313*4882a593Smuzhiyun 		rxd += 2;
314*4882a593Smuzhiyun 		if ((u8 *)rxd - skb->data >= skb->len)
315*4882a593Smuzhiyun 			return -EINVAL;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (rxd0 & MT_RXD0_NORMAL_GROUP_3) {
319*4882a593Smuzhiyun 		u32 rxdg5 = le32_to_cpu(rxd[5]);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 		/*
322*4882a593Smuzhiyun 		 * If both PHYs are on the same channel and we don't have a WCID,
323*4882a593Smuzhiyun 		 * we need to figure out which PHY this packet was received on.
324*4882a593Smuzhiyun 		 * On the primary PHY, the noise value for the chains belonging to the
325*4882a593Smuzhiyun 		 * second PHY will be set to the noise value of the last packet from
326*4882a593Smuzhiyun 		 * that PHY.
327*4882a593Smuzhiyun 		 */
328*4882a593Smuzhiyun 		if (phy_idx < 0) {
329*4882a593Smuzhiyun 			int first_chain = ffs(phy2->chainmask) - 1;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 			phy_idx = ((rxdg5 >> (first_chain * 8)) & 0xff) == 0;
332*4882a593Smuzhiyun 		}
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (phy_idx == 1 && phy2) {
336*4882a593Smuzhiyun 		mphy = dev->mt76.phy2;
337*4882a593Smuzhiyun 		phy = phy2;
338*4882a593Smuzhiyun 		status->ext_phy = true;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (!mt7615_firmware_offload(dev) && chfreq != phy->chfreq)
342*4882a593Smuzhiyun 		return -EINVAL;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	mt7615_get_status_freq_info(dev, mphy, status, chfreq);
345*4882a593Smuzhiyun 	if (status->band == NL80211_BAND_5GHZ)
346*4882a593Smuzhiyun 		sband = &mphy->sband_5g.sband;
347*4882a593Smuzhiyun 	else
348*4882a593Smuzhiyun 		sband = &mphy->sband_2g.sband;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (!test_bit(MT76_STATE_RUNNING, &mphy->state))
351*4882a593Smuzhiyun 		return -EINVAL;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (!sband->channels)
354*4882a593Smuzhiyun 		return -EINVAL;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (!(rxd2 & (MT_RXD2_NORMAL_NON_AMPDU_SUB |
357*4882a593Smuzhiyun 		      MT_RXD2_NORMAL_NON_AMPDU))) {
358*4882a593Smuzhiyun 		status->flag |= RX_FLAG_AMPDU_DETAILS;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		/* all subframes of an A-MPDU have the same timestamp */
361*4882a593Smuzhiyun 		if (phy->rx_ampdu_ts != rxd12) {
362*4882a593Smuzhiyun 			if (!++phy->ampdu_ref)
363*4882a593Smuzhiyun 				phy->ampdu_ref++;
364*4882a593Smuzhiyun 		}
365*4882a593Smuzhiyun 		phy->rx_ampdu_ts = rxd12;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		status->ampdu_ref = phy->ampdu_ref;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (rxd0 & MT_RXD0_NORMAL_GROUP_3) {
371*4882a593Smuzhiyun 		u32 rxdg0 = le32_to_cpu(rxd[0]);
372*4882a593Smuzhiyun 		u32 rxdg1 = le32_to_cpu(rxd[1]);
373*4882a593Smuzhiyun 		u32 rxdg3 = le32_to_cpu(rxd[3]);
374*4882a593Smuzhiyun 		u8 stbc = FIELD_GET(MT_RXV1_HT_STBC, rxdg0);
375*4882a593Smuzhiyun 		bool cck = false;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		i = FIELD_GET(MT_RXV1_TX_RATE, rxdg0);
378*4882a593Smuzhiyun 		switch (FIELD_GET(MT_RXV1_TX_MODE, rxdg0)) {
379*4882a593Smuzhiyun 		case MT_PHY_TYPE_CCK:
380*4882a593Smuzhiyun 			cck = true;
381*4882a593Smuzhiyun 			fallthrough;
382*4882a593Smuzhiyun 		case MT_PHY_TYPE_OFDM:
383*4882a593Smuzhiyun 			i = mt76_get_rate(&dev->mt76, sband, i, cck);
384*4882a593Smuzhiyun 			break;
385*4882a593Smuzhiyun 		case MT_PHY_TYPE_HT_GF:
386*4882a593Smuzhiyun 		case MT_PHY_TYPE_HT:
387*4882a593Smuzhiyun 			status->encoding = RX_ENC_HT;
388*4882a593Smuzhiyun 			if (i > 31)
389*4882a593Smuzhiyun 				return -EINVAL;
390*4882a593Smuzhiyun 			break;
391*4882a593Smuzhiyun 		case MT_PHY_TYPE_VHT:
392*4882a593Smuzhiyun 			status->nss = FIELD_GET(MT_RXV2_NSTS, rxdg1) + 1;
393*4882a593Smuzhiyun 			status->encoding = RX_ENC_VHT;
394*4882a593Smuzhiyun 			break;
395*4882a593Smuzhiyun 		default:
396*4882a593Smuzhiyun 			return -EINVAL;
397*4882a593Smuzhiyun 		}
398*4882a593Smuzhiyun 		status->rate_idx = i;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		switch (FIELD_GET(MT_RXV1_FRAME_MODE, rxdg0)) {
401*4882a593Smuzhiyun 		case MT_PHY_BW_20:
402*4882a593Smuzhiyun 			break;
403*4882a593Smuzhiyun 		case MT_PHY_BW_40:
404*4882a593Smuzhiyun 			status->bw = RATE_INFO_BW_40;
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 		case MT_PHY_BW_80:
407*4882a593Smuzhiyun 			status->bw = RATE_INFO_BW_80;
408*4882a593Smuzhiyun 			break;
409*4882a593Smuzhiyun 		case MT_PHY_BW_160:
410*4882a593Smuzhiyun 			status->bw = RATE_INFO_BW_160;
411*4882a593Smuzhiyun 			break;
412*4882a593Smuzhiyun 		default:
413*4882a593Smuzhiyun 			return -EINVAL;
414*4882a593Smuzhiyun 		}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		if (rxdg0 & MT_RXV1_HT_SHORT_GI)
417*4882a593Smuzhiyun 			status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
418*4882a593Smuzhiyun 		if (rxdg0 & MT_RXV1_HT_AD_CODE)
419*4882a593Smuzhiyun 			status->enc_flags |= RX_ENC_FLAG_LDPC;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		status->enc_flags |= RX_ENC_FLAG_STBC_MASK * stbc;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		status->chains = mphy->antenna_mask;
424*4882a593Smuzhiyun 		status->chain_signal[0] = to_rssi(MT_RXV4_RCPI0, rxdg3);
425*4882a593Smuzhiyun 		status->chain_signal[1] = to_rssi(MT_RXV4_RCPI1, rxdg3);
426*4882a593Smuzhiyun 		status->chain_signal[2] = to_rssi(MT_RXV4_RCPI2, rxdg3);
427*4882a593Smuzhiyun 		status->chain_signal[3] = to_rssi(MT_RXV4_RCPI3, rxdg3);
428*4882a593Smuzhiyun 		status->signal = status->chain_signal[0];
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		for (i = 1; i < hweight8(mphy->antenna_mask); i++) {
431*4882a593Smuzhiyun 			if (!(status->chains & BIT(i)))
432*4882a593Smuzhiyun 				continue;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 			status->signal = max(status->signal,
435*4882a593Smuzhiyun 					     status->chain_signal[i]);
436*4882a593Smuzhiyun 		}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		mt7615_mac_fill_tm_rx(dev, rxd);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		rxd += 6;
441*4882a593Smuzhiyun 		if ((u8 *)rxd - skb->data >= skb->len)
442*4882a593Smuzhiyun 			return -EINVAL;
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	skb_pull(skb, (u8 *)rxd - skb->data + 2 * remove_pad);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (insert_ccmp_hdr) {
448*4882a593Smuzhiyun 		u8 key_id = FIELD_GET(MT_RXD1_NORMAL_KEY_ID, rxd1);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 		mt76_insert_ccmp_hdr(skb, key_id);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	hdr = (struct ieee80211_hdr *)skb->data;
454*4882a593Smuzhiyun 	if (!status->wcid || !ieee80211_is_data_qos(hdr->frame_control))
455*4882a593Smuzhiyun 		return 0;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	status->aggr = unicast &&
458*4882a593Smuzhiyun 		       !ieee80211_is_qos_nullfunc(hdr->frame_control);
459*4882a593Smuzhiyun 	status->tid = *ieee80211_get_qos_ctl(hdr) & IEEE80211_QOS_CTL_TID_MASK;
460*4882a593Smuzhiyun 	status->seqno = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
mt7615_sta_ps(struct mt76_dev * mdev,struct ieee80211_sta * sta,bool ps)465*4882a593Smuzhiyun void mt7615_sta_ps(struct mt76_dev *mdev, struct ieee80211_sta *sta, bool ps)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_sta_ps);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static u16
mt7615_mac_tx_rate_val(struct mt7615_dev * dev,struct mt76_phy * mphy,const struct ieee80211_tx_rate * rate,bool stbc,u8 * bw)471*4882a593Smuzhiyun mt7615_mac_tx_rate_val(struct mt7615_dev *dev,
472*4882a593Smuzhiyun 		       struct mt76_phy *mphy,
473*4882a593Smuzhiyun 		       const struct ieee80211_tx_rate *rate,
474*4882a593Smuzhiyun 		       bool stbc, u8 *bw)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	u8 phy, nss, rate_idx;
477*4882a593Smuzhiyun 	u16 rateval = 0;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	*bw = 0;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (rate->flags & IEEE80211_TX_RC_VHT_MCS) {
482*4882a593Smuzhiyun 		rate_idx = ieee80211_rate_get_vht_mcs(rate);
483*4882a593Smuzhiyun 		nss = ieee80211_rate_get_vht_nss(rate);
484*4882a593Smuzhiyun 		phy = MT_PHY_TYPE_VHT;
485*4882a593Smuzhiyun 		if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
486*4882a593Smuzhiyun 			*bw = 1;
487*4882a593Smuzhiyun 		else if (rate->flags & IEEE80211_TX_RC_80_MHZ_WIDTH)
488*4882a593Smuzhiyun 			*bw = 2;
489*4882a593Smuzhiyun 		else if (rate->flags & IEEE80211_TX_RC_160_MHZ_WIDTH)
490*4882a593Smuzhiyun 			*bw = 3;
491*4882a593Smuzhiyun 	} else if (rate->flags & IEEE80211_TX_RC_MCS) {
492*4882a593Smuzhiyun 		rate_idx = rate->idx;
493*4882a593Smuzhiyun 		nss = 1 + (rate->idx >> 3);
494*4882a593Smuzhiyun 		phy = MT_PHY_TYPE_HT;
495*4882a593Smuzhiyun 		if (rate->flags & IEEE80211_TX_RC_GREEN_FIELD)
496*4882a593Smuzhiyun 			phy = MT_PHY_TYPE_HT_GF;
497*4882a593Smuzhiyun 		if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
498*4882a593Smuzhiyun 			*bw = 1;
499*4882a593Smuzhiyun 	} else {
500*4882a593Smuzhiyun 		const struct ieee80211_rate *r;
501*4882a593Smuzhiyun 		int band = mphy->chandef.chan->band;
502*4882a593Smuzhiyun 		u16 val;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		nss = 1;
505*4882a593Smuzhiyun 		r = &mphy->hw->wiphy->bands[band]->bitrates[rate->idx];
506*4882a593Smuzhiyun 		if (rate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
507*4882a593Smuzhiyun 			val = r->hw_value_short;
508*4882a593Smuzhiyun 		else
509*4882a593Smuzhiyun 			val = r->hw_value;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		phy = val >> 8;
512*4882a593Smuzhiyun 		rate_idx = val & 0xff;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (stbc && nss == 1) {
516*4882a593Smuzhiyun 		nss++;
517*4882a593Smuzhiyun 		rateval |= MT_TX_RATE_STBC;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	rateval |= (FIELD_PREP(MT_TX_RATE_IDX, rate_idx) |
521*4882a593Smuzhiyun 		    FIELD_PREP(MT_TX_RATE_MODE, phy) |
522*4882a593Smuzhiyun 		    FIELD_PREP(MT_TX_RATE_NSS, nss - 1));
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return rateval;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
mt7615_mac_write_txwi(struct mt7615_dev * dev,__le32 * txwi,struct sk_buff * skb,struct mt76_wcid * wcid,struct ieee80211_sta * sta,int pid,struct ieee80211_key_conf * key,bool beacon)527*4882a593Smuzhiyun int mt7615_mac_write_txwi(struct mt7615_dev *dev, __le32 *txwi,
528*4882a593Smuzhiyun 			  struct sk_buff *skb, struct mt76_wcid *wcid,
529*4882a593Smuzhiyun 			  struct ieee80211_sta *sta, int pid,
530*4882a593Smuzhiyun 			  struct ieee80211_key_conf *key, bool beacon)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
533*4882a593Smuzhiyun 	u8 fc_type, fc_stype, p_fmt, q_idx, omac_idx = 0, wmm_idx = 0;
534*4882a593Smuzhiyun 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
535*4882a593Smuzhiyun 	struct ieee80211_tx_rate *rate = &info->control.rates[0];
536*4882a593Smuzhiyun 	bool ext_phy = info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY;
537*4882a593Smuzhiyun 	bool multicast = is_multicast_ether_addr(hdr->addr1);
538*4882a593Smuzhiyun 	struct ieee80211_vif *vif = info->control.vif;
539*4882a593Smuzhiyun 	bool is_mmio = mt76_is_mmio(&dev->mt76);
540*4882a593Smuzhiyun 	u32 val, sz_txd = is_mmio ? MT_TXD_SIZE : MT_USB_TXD_SIZE;
541*4882a593Smuzhiyun 	struct mt76_phy *mphy = &dev->mphy;
542*4882a593Smuzhiyun 	__le16 fc = hdr->frame_control;
543*4882a593Smuzhiyun 	int tx_count = 8;
544*4882a593Smuzhiyun 	u16 seqno = 0;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (vif) {
547*4882a593Smuzhiyun 		struct mt7615_vif *mvif = (struct mt7615_vif *)vif->drv_priv;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		omac_idx = mvif->omac_idx;
550*4882a593Smuzhiyun 		wmm_idx = mvif->wmm_idx;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (sta) {
554*4882a593Smuzhiyun 		struct mt7615_sta *msta = (struct mt7615_sta *)sta->drv_priv;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		tx_count = msta->rate_count;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (ext_phy && dev->mt76.phy2)
560*4882a593Smuzhiyun 		mphy = dev->mt76.phy2;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	fc_type = (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE) >> 2;
563*4882a593Smuzhiyun 	fc_stype = (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE) >> 4;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (beacon) {
566*4882a593Smuzhiyun 		p_fmt = MT_TX_TYPE_FW;
567*4882a593Smuzhiyun 		q_idx = ext_phy ? MT_LMAC_BCN1 : MT_LMAC_BCN0;
568*4882a593Smuzhiyun 	} else if (skb_get_queue_mapping(skb) >= MT_TXQ_PSD) {
569*4882a593Smuzhiyun 		p_fmt = is_mmio ? MT_TX_TYPE_CT : MT_TX_TYPE_SF;
570*4882a593Smuzhiyun 		q_idx = ext_phy ? MT_LMAC_ALTX1 : MT_LMAC_ALTX0;
571*4882a593Smuzhiyun 	} else {
572*4882a593Smuzhiyun 		p_fmt = is_mmio ? MT_TX_TYPE_CT : MT_TX_TYPE_SF;
573*4882a593Smuzhiyun 		q_idx = wmm_idx * MT7615_MAX_WMM_SETS +
574*4882a593Smuzhiyun 			mt7615_lmac_mapping(dev, skb_get_queue_mapping(skb));
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	val = FIELD_PREP(MT_TXD0_TX_BYTES, skb->len + sz_txd) |
578*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD0_P_IDX, MT_TX_PORT_IDX_LMAC) |
579*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD0_Q_IDX, q_idx);
580*4882a593Smuzhiyun 	txwi[0] = cpu_to_le32(val);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	val = MT_TXD1_LONG_FORMAT |
583*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD1_WLAN_IDX, wcid->idx) |
584*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD1_HDR_FORMAT, MT_HDR_FORMAT_802_11) |
585*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD1_HDR_INFO,
586*4882a593Smuzhiyun 			 ieee80211_get_hdrlen_from_skb(skb) / 2) |
587*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD1_TID,
588*4882a593Smuzhiyun 			 skb->priority & IEEE80211_QOS_CTL_TID_MASK) |
589*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD1_PKT_FMT, p_fmt) |
590*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD1_OWN_MAC, omac_idx);
591*4882a593Smuzhiyun 	txwi[1] = cpu_to_le32(val);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	val = FIELD_PREP(MT_TXD2_FRAME_TYPE, fc_type) |
594*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD2_SUB_TYPE, fc_stype) |
595*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD2_MULTICAST, multicast);
596*4882a593Smuzhiyun 	if (key) {
597*4882a593Smuzhiyun 		if (multicast && ieee80211_is_robust_mgmt_frame(skb) &&
598*4882a593Smuzhiyun 		    key->cipher == WLAN_CIPHER_SUITE_AES_CMAC) {
599*4882a593Smuzhiyun 			val |= MT_TXD2_BIP;
600*4882a593Smuzhiyun 			txwi[3] = 0;
601*4882a593Smuzhiyun 		} else {
602*4882a593Smuzhiyun 			txwi[3] = cpu_to_le32(MT_TXD3_PROTECT_FRAME);
603*4882a593Smuzhiyun 		}
604*4882a593Smuzhiyun 	} else {
605*4882a593Smuzhiyun 		txwi[3] = 0;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 	txwi[2] = cpu_to_le32(val);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if (!(info->flags & IEEE80211_TX_CTL_AMPDU))
610*4882a593Smuzhiyun 		txwi[2] |= cpu_to_le32(MT_TXD2_BA_DISABLE);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	txwi[4] = 0;
613*4882a593Smuzhiyun 	txwi[6] = 0;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (rate->idx >= 0 && rate->count &&
616*4882a593Smuzhiyun 	    !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE)) {
617*4882a593Smuzhiyun 		bool stbc = info->flags & IEEE80211_TX_CTL_STBC;
618*4882a593Smuzhiyun 		u8 bw;
619*4882a593Smuzhiyun 		u16 rateval = mt7615_mac_tx_rate_val(dev, mphy, rate, stbc,
620*4882a593Smuzhiyun 						     &bw);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		txwi[2] |= cpu_to_le32(MT_TXD2_FIX_RATE);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		val = MT_TXD6_FIXED_BW |
625*4882a593Smuzhiyun 		      FIELD_PREP(MT_TXD6_BW, bw) |
626*4882a593Smuzhiyun 		      FIELD_PREP(MT_TXD6_TX_RATE, rateval);
627*4882a593Smuzhiyun 		txwi[6] |= cpu_to_le32(val);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 		if (rate->flags & IEEE80211_TX_RC_SHORT_GI)
630*4882a593Smuzhiyun 			txwi[6] |= cpu_to_le32(MT_TXD6_SGI);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 		if (info->flags & IEEE80211_TX_CTL_LDPC)
633*4882a593Smuzhiyun 			txwi[6] |= cpu_to_le32(MT_TXD6_LDPC);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		if (!(rate->flags & (IEEE80211_TX_RC_MCS |
636*4882a593Smuzhiyun 				     IEEE80211_TX_RC_VHT_MCS)))
637*4882a593Smuzhiyun 			txwi[2] |= cpu_to_le32(MT_TXD2_BA_DISABLE);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		tx_count = rate->count;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (!ieee80211_is_beacon(fc)) {
643*4882a593Smuzhiyun 		struct ieee80211_hw *hw = mt76_hw(dev);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 		val = MT_TXD5_TX_STATUS_HOST | FIELD_PREP(MT_TXD5_PID, pid);
646*4882a593Smuzhiyun 		if (!ieee80211_hw_check(hw, SUPPORTS_PS))
647*4882a593Smuzhiyun 			val |= MT_TXD5_SW_POWER_MGMT;
648*4882a593Smuzhiyun 		txwi[5] = cpu_to_le32(val);
649*4882a593Smuzhiyun 	} else {
650*4882a593Smuzhiyun 		txwi[5] = 0;
651*4882a593Smuzhiyun 		/* use maximum tx count for beacons */
652*4882a593Smuzhiyun 		tx_count = 0x1f;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	val = FIELD_PREP(MT_TXD3_REM_TX_COUNT, tx_count);
656*4882a593Smuzhiyun 	if (info->flags & IEEE80211_TX_CTL_INJECTED) {
657*4882a593Smuzhiyun 		seqno = le16_to_cpu(hdr->seq_ctrl);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		if (ieee80211_is_back_req(hdr->frame_control)) {
660*4882a593Smuzhiyun 			struct ieee80211_bar *bar;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 			bar = (struct ieee80211_bar *)skb->data;
663*4882a593Smuzhiyun 			seqno = le16_to_cpu(bar->start_seq_num);
664*4882a593Smuzhiyun 		}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		val |= MT_TXD3_SN_VALID |
667*4882a593Smuzhiyun 		       FIELD_PREP(MT_TXD3_SEQ, IEEE80211_SEQ_TO_SN(seqno));
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	txwi[3] |= cpu_to_le32(val);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
673*4882a593Smuzhiyun 		txwi[3] |= cpu_to_le32(MT_TXD3_NO_ACK);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	val = FIELD_PREP(MT_TXD7_TYPE, fc_type) |
676*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD7_SUB_TYPE, fc_stype) |
677*4882a593Smuzhiyun 	      FIELD_PREP(MT_TXD7_SPE_IDX, 0x18);
678*4882a593Smuzhiyun 	txwi[7] = cpu_to_le32(val);
679*4882a593Smuzhiyun 	if (!is_mmio) {
680*4882a593Smuzhiyun 		val = FIELD_PREP(MT_TXD8_L_TYPE, fc_type) |
681*4882a593Smuzhiyun 		      FIELD_PREP(MT_TXD8_L_SUB_TYPE, fc_stype);
682*4882a593Smuzhiyun 		txwi[8] = cpu_to_le32(val);
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_mac_write_txwi);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static void
mt7615_txp_skb_unmap_fw(struct mt76_dev * dev,struct mt7615_fw_txp * txp)690*4882a593Smuzhiyun mt7615_txp_skb_unmap_fw(struct mt76_dev *dev, struct mt7615_fw_txp *txp)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	int i;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	for (i = 0; i < txp->nbuf; i++)
695*4882a593Smuzhiyun 		dma_unmap_single(dev->dev, le32_to_cpu(txp->buf[i]),
696*4882a593Smuzhiyun 				 le16_to_cpu(txp->len[i]), DMA_TO_DEVICE);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun static void
mt7615_txp_skb_unmap_hw(struct mt76_dev * dev,struct mt7615_hw_txp * txp)700*4882a593Smuzhiyun mt7615_txp_skb_unmap_hw(struct mt76_dev *dev, struct mt7615_hw_txp *txp)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	u32 last_mask;
703*4882a593Smuzhiyun 	int i;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	last_mask = is_mt7663(dev) ? MT_TXD_LEN_LAST : MT_TXD_LEN_MSDU_LAST;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(txp->ptr); i++) {
708*4882a593Smuzhiyun 		struct mt7615_txp_ptr *ptr = &txp->ptr[i];
709*4882a593Smuzhiyun 		bool last;
710*4882a593Smuzhiyun 		u16 len;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 		len = le16_to_cpu(ptr->len0);
713*4882a593Smuzhiyun 		last = len & last_mask;
714*4882a593Smuzhiyun 		len &= MT_TXD_LEN_MASK;
715*4882a593Smuzhiyun 		dma_unmap_single(dev->dev, le32_to_cpu(ptr->buf0), len,
716*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
717*4882a593Smuzhiyun 		if (last)
718*4882a593Smuzhiyun 			break;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		len = le16_to_cpu(ptr->len1);
721*4882a593Smuzhiyun 		last = len & last_mask;
722*4882a593Smuzhiyun 		len &= MT_TXD_LEN_MASK;
723*4882a593Smuzhiyun 		dma_unmap_single(dev->dev, le32_to_cpu(ptr->buf1), len,
724*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
725*4882a593Smuzhiyun 		if (last)
726*4882a593Smuzhiyun 			break;
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
mt7615_txp_skb_unmap(struct mt76_dev * dev,struct mt76_txwi_cache * t)730*4882a593Smuzhiyun void mt7615_txp_skb_unmap(struct mt76_dev *dev,
731*4882a593Smuzhiyun 			  struct mt76_txwi_cache *t)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	struct mt7615_txp_common *txp;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	txp = mt7615_txwi_to_txp(dev, t);
736*4882a593Smuzhiyun 	if (is_mt7615(dev))
737*4882a593Smuzhiyun 		mt7615_txp_skb_unmap_fw(dev, &txp->fw);
738*4882a593Smuzhiyun 	else
739*4882a593Smuzhiyun 		mt7615_txp_skb_unmap_hw(dev, &txp->hw);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_txp_skb_unmap);
742*4882a593Smuzhiyun 
mt7615_mac_wtbl_update(struct mt7615_dev * dev,int idx,u32 mask)743*4882a593Smuzhiyun bool mt7615_mac_wtbl_update(struct mt7615_dev *dev, int idx, u32 mask)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	mt76_rmw(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_WLAN_IDX,
746*4882a593Smuzhiyun 		 FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, idx) | mask);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY,
749*4882a593Smuzhiyun 			 0, 5000);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
mt7615_mac_sta_poll(struct mt7615_dev * dev)752*4882a593Smuzhiyun void mt7615_mac_sta_poll(struct mt7615_dev *dev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	static const u8 ac_to_tid[4] = {
755*4882a593Smuzhiyun 		[IEEE80211_AC_BE] = 0,
756*4882a593Smuzhiyun 		[IEEE80211_AC_BK] = 1,
757*4882a593Smuzhiyun 		[IEEE80211_AC_VI] = 4,
758*4882a593Smuzhiyun 		[IEEE80211_AC_VO] = 6
759*4882a593Smuzhiyun 	};
760*4882a593Smuzhiyun 	static const u8 hw_queue_map[] = {
761*4882a593Smuzhiyun 		[IEEE80211_AC_BK] = 0,
762*4882a593Smuzhiyun 		[IEEE80211_AC_BE] = 1,
763*4882a593Smuzhiyun 		[IEEE80211_AC_VI] = 2,
764*4882a593Smuzhiyun 		[IEEE80211_AC_VO] = 3,
765*4882a593Smuzhiyun 	};
766*4882a593Smuzhiyun 	struct ieee80211_sta *sta;
767*4882a593Smuzhiyun 	struct mt7615_sta *msta;
768*4882a593Smuzhiyun 	u32 addr, tx_time[4], rx_time[4];
769*4882a593Smuzhiyun 	struct list_head sta_poll_list;
770*4882a593Smuzhiyun 	int i;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sta_poll_list);
773*4882a593Smuzhiyun 	spin_lock_bh(&dev->sta_poll_lock);
774*4882a593Smuzhiyun 	list_splice_init(&dev->sta_poll_list, &sta_poll_list);
775*4882a593Smuzhiyun 	spin_unlock_bh(&dev->sta_poll_lock);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	while (!list_empty(&sta_poll_list)) {
778*4882a593Smuzhiyun 		bool clear = false;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		msta = list_first_entry(&sta_poll_list, struct mt7615_sta,
781*4882a593Smuzhiyun 					poll_list);
782*4882a593Smuzhiyun 		list_del_init(&msta->poll_list);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		addr = mt7615_mac_wtbl_addr(dev, msta->wcid.idx) + 19 * 4;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 		for (i = 0; i < 4; i++, addr += 8) {
787*4882a593Smuzhiyun 			u32 tx_last = msta->airtime_ac[i];
788*4882a593Smuzhiyun 			u32 rx_last = msta->airtime_ac[i + 4];
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 			msta->airtime_ac[i] = mt76_rr(dev, addr);
791*4882a593Smuzhiyun 			msta->airtime_ac[i + 4] = mt76_rr(dev, addr + 4);
792*4882a593Smuzhiyun 			tx_time[i] = msta->airtime_ac[i] - tx_last;
793*4882a593Smuzhiyun 			rx_time[i] = msta->airtime_ac[i + 4] - rx_last;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 			if ((tx_last | rx_last) & BIT(30))
796*4882a593Smuzhiyun 				clear = true;
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		if (clear) {
800*4882a593Smuzhiyun 			mt7615_mac_wtbl_update(dev, msta->wcid.idx,
801*4882a593Smuzhiyun 					       MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
802*4882a593Smuzhiyun 			memset(msta->airtime_ac, 0, sizeof(msta->airtime_ac));
803*4882a593Smuzhiyun 		}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 		if (!msta->wcid.sta)
806*4882a593Smuzhiyun 			continue;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 		sta = container_of((void *)msta, struct ieee80211_sta,
809*4882a593Smuzhiyun 				   drv_priv);
810*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
811*4882a593Smuzhiyun 			u32 tx_cur = tx_time[i];
812*4882a593Smuzhiyun 			u32 rx_cur = rx_time[hw_queue_map[i]];
813*4882a593Smuzhiyun 			u8 tid = ac_to_tid[i];
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 			if (!tx_cur && !rx_cur)
816*4882a593Smuzhiyun 				continue;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 			ieee80211_sta_register_airtime(sta, tid, tx_cur,
819*4882a593Smuzhiyun 						       rx_cur);
820*4882a593Smuzhiyun 		}
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_mac_sta_poll);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun static void
mt7615_mac_update_rate_desc(struct mt7615_phy * phy,struct mt7615_sta * sta,struct ieee80211_tx_rate * probe_rate,struct ieee80211_tx_rate * rates,struct mt7615_rate_desc * rd)826*4882a593Smuzhiyun mt7615_mac_update_rate_desc(struct mt7615_phy *phy, struct mt7615_sta *sta,
827*4882a593Smuzhiyun 			    struct ieee80211_tx_rate *probe_rate,
828*4882a593Smuzhiyun 			    struct ieee80211_tx_rate *rates,
829*4882a593Smuzhiyun 			    struct mt7615_rate_desc *rd)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
832*4882a593Smuzhiyun 	struct mt76_phy *mphy = phy->mt76;
833*4882a593Smuzhiyun 	struct ieee80211_tx_rate *ref;
834*4882a593Smuzhiyun 	bool rateset, stbc = false;
835*4882a593Smuzhiyun 	int n_rates = sta->n_rates;
836*4882a593Smuzhiyun 	u8 bw, bw_prev;
837*4882a593Smuzhiyun 	int i, j;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	for (i = n_rates; i < 4; i++)
840*4882a593Smuzhiyun 		rates[i] = rates[n_rates - 1];
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	rateset = !(sta->rate_set_tsf & BIT(0));
843*4882a593Smuzhiyun 	memcpy(sta->rateset[rateset].rates, rates,
844*4882a593Smuzhiyun 	       sizeof(sta->rateset[rateset].rates));
845*4882a593Smuzhiyun 	if (probe_rate) {
846*4882a593Smuzhiyun 		sta->rateset[rateset].probe_rate = *probe_rate;
847*4882a593Smuzhiyun 		ref = &sta->rateset[rateset].probe_rate;
848*4882a593Smuzhiyun 	} else {
849*4882a593Smuzhiyun 		sta->rateset[rateset].probe_rate.idx = -1;
850*4882a593Smuzhiyun 		ref = &sta->rateset[rateset].rates[0];
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	rates = sta->rateset[rateset].rates;
854*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sta->rateset[rateset].rates); i++) {
855*4882a593Smuzhiyun 		/*
856*4882a593Smuzhiyun 		 * We don't support switching between short and long GI
857*4882a593Smuzhiyun 		 * within the rate set. For accurate tx status reporting, we
858*4882a593Smuzhiyun 		 * need to make sure that flags match.
859*4882a593Smuzhiyun 		 * For improved performance, avoid duplicate entries by
860*4882a593Smuzhiyun 		 * decrementing the MCS index if necessary
861*4882a593Smuzhiyun 		 */
862*4882a593Smuzhiyun 		if ((ref->flags ^ rates[i].flags) & IEEE80211_TX_RC_SHORT_GI)
863*4882a593Smuzhiyun 			rates[i].flags ^= IEEE80211_TX_RC_SHORT_GI;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		for (j = 0; j < i; j++) {
866*4882a593Smuzhiyun 			if (rates[i].idx != rates[j].idx)
867*4882a593Smuzhiyun 				continue;
868*4882a593Smuzhiyun 			if ((rates[i].flags ^ rates[j].flags) &
869*4882a593Smuzhiyun 			    (IEEE80211_TX_RC_40_MHZ_WIDTH |
870*4882a593Smuzhiyun 			     IEEE80211_TX_RC_80_MHZ_WIDTH |
871*4882a593Smuzhiyun 			     IEEE80211_TX_RC_160_MHZ_WIDTH))
872*4882a593Smuzhiyun 				continue;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 			if (!rates[i].idx)
875*4882a593Smuzhiyun 				continue;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 			rates[i].idx--;
878*4882a593Smuzhiyun 		}
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	rd->val[0] = mt7615_mac_tx_rate_val(dev, mphy, &rates[0], stbc, &bw);
882*4882a593Smuzhiyun 	bw_prev = bw;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (probe_rate) {
885*4882a593Smuzhiyun 		rd->probe_val = mt7615_mac_tx_rate_val(dev, mphy, probe_rate,
886*4882a593Smuzhiyun 						       stbc, &bw);
887*4882a593Smuzhiyun 		if (bw)
888*4882a593Smuzhiyun 			rd->bw_idx = 1;
889*4882a593Smuzhiyun 		else
890*4882a593Smuzhiyun 			bw_prev = 0;
891*4882a593Smuzhiyun 	} else {
892*4882a593Smuzhiyun 		rd->probe_val = rd->val[0];
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	rd->val[1] = mt7615_mac_tx_rate_val(dev, mphy, &rates[1], stbc, &bw);
896*4882a593Smuzhiyun 	if (bw_prev) {
897*4882a593Smuzhiyun 		rd->bw_idx = 3;
898*4882a593Smuzhiyun 		bw_prev = bw;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	rd->val[2] = mt7615_mac_tx_rate_val(dev, mphy, &rates[2], stbc, &bw);
902*4882a593Smuzhiyun 	if (bw_prev) {
903*4882a593Smuzhiyun 		rd->bw_idx = 5;
904*4882a593Smuzhiyun 		bw_prev = bw;
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	rd->val[3] = mt7615_mac_tx_rate_val(dev, mphy, &rates[3], stbc, &bw);
908*4882a593Smuzhiyun 	if (bw_prev)
909*4882a593Smuzhiyun 		rd->bw_idx = 7;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	rd->rateset = rateset;
912*4882a593Smuzhiyun 	rd->bw = bw;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun static int
mt7615_mac_queue_rate_update(struct mt7615_phy * phy,struct mt7615_sta * sta,struct ieee80211_tx_rate * probe_rate,struct ieee80211_tx_rate * rates)916*4882a593Smuzhiyun mt7615_mac_queue_rate_update(struct mt7615_phy *phy, struct mt7615_sta *sta,
917*4882a593Smuzhiyun 			     struct ieee80211_tx_rate *probe_rate,
918*4882a593Smuzhiyun 			     struct ieee80211_tx_rate *rates)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
921*4882a593Smuzhiyun 	struct mt7615_wtbl_desc *wd;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (work_pending(&dev->wtbl_work))
924*4882a593Smuzhiyun 		return -EBUSY;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	wd = kzalloc(sizeof(*wd), GFP_ATOMIC);
927*4882a593Smuzhiyun 	if (!wd)
928*4882a593Smuzhiyun 		return -ENOMEM;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	wd->type = MT7615_WTBL_RATE_DESC;
931*4882a593Smuzhiyun 	wd->sta = sta;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	mt7615_mac_update_rate_desc(phy, sta, probe_rate, rates,
934*4882a593Smuzhiyun 				    &wd->rate);
935*4882a593Smuzhiyun 	list_add_tail(&wd->node, &dev->wd_head);
936*4882a593Smuzhiyun 	queue_work(dev->mt76.wq, &dev->wtbl_work);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	return 0;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
mt7615_mac_get_sta_tid_sn(struct mt7615_dev * dev,int wcid,u8 tid)941*4882a593Smuzhiyun u32 mt7615_mac_get_sta_tid_sn(struct mt7615_dev *dev, int wcid, u8 tid)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	u32 addr, val, val2;
944*4882a593Smuzhiyun 	u8 offset;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	addr = mt7615_mac_wtbl_addr(dev, wcid) + 11 * 4;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	offset = tid * 12;
949*4882a593Smuzhiyun 	addr += 4 * (offset / 32);
950*4882a593Smuzhiyun 	offset %= 32;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	val = mt76_rr(dev, addr);
953*4882a593Smuzhiyun 	val >>= offset;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	if (offset > 20) {
956*4882a593Smuzhiyun 		addr += 4;
957*4882a593Smuzhiyun 		val2 = mt76_rr(dev, addr);
958*4882a593Smuzhiyun 		val |= val2 << (32 - offset);
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	return val & GENMASK(11, 0);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
mt7615_mac_set_rates(struct mt7615_phy * phy,struct mt7615_sta * sta,struct ieee80211_tx_rate * probe_rate,struct ieee80211_tx_rate * rates)964*4882a593Smuzhiyun void mt7615_mac_set_rates(struct mt7615_phy *phy, struct mt7615_sta *sta,
965*4882a593Smuzhiyun 			  struct ieee80211_tx_rate *probe_rate,
966*4882a593Smuzhiyun 			  struct ieee80211_tx_rate *rates)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	int wcid = sta->wcid.idx, n_rates = sta->n_rates;
969*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
970*4882a593Smuzhiyun 	struct mt7615_rate_desc rd;
971*4882a593Smuzhiyun 	u32 w5, w27, addr;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (!mt76_is_mmio(&dev->mt76)) {
974*4882a593Smuzhiyun 		mt7615_mac_queue_rate_update(phy, sta, probe_rate, rates);
975*4882a593Smuzhiyun 		return;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000))
979*4882a593Smuzhiyun 		return;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	memset(&rd, 0, sizeof(struct mt7615_rate_desc));
982*4882a593Smuzhiyun 	mt7615_mac_update_rate_desc(phy, sta, probe_rate, rates, &rd);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	addr = mt7615_mac_wtbl_addr(dev, wcid);
985*4882a593Smuzhiyun 	w27 = mt76_rr(dev, addr + 27 * 4);
986*4882a593Smuzhiyun 	w27 &= ~MT_WTBL_W27_CC_BW_SEL;
987*4882a593Smuzhiyun 	w27 |= FIELD_PREP(MT_WTBL_W27_CC_BW_SEL, rd.bw);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	w5 = mt76_rr(dev, addr + 5 * 4);
990*4882a593Smuzhiyun 	w5 &= ~(MT_WTBL_W5_BW_CAP | MT_WTBL_W5_CHANGE_BW_RATE |
991*4882a593Smuzhiyun 		MT_WTBL_W5_MPDU_OK_COUNT |
992*4882a593Smuzhiyun 		MT_WTBL_W5_MPDU_FAIL_COUNT |
993*4882a593Smuzhiyun 		MT_WTBL_W5_RATE_IDX);
994*4882a593Smuzhiyun 	w5 |= FIELD_PREP(MT_WTBL_W5_BW_CAP, rd.bw) |
995*4882a593Smuzhiyun 	      FIELD_PREP(MT_WTBL_W5_CHANGE_BW_RATE,
996*4882a593Smuzhiyun 			 rd.bw_idx ? rd.bw_idx - 1 : 7);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	mt76_wr(dev, MT_WTBL_RIUCR0, w5);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	mt76_wr(dev, MT_WTBL_RIUCR1,
1001*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR1_RATE0, rd.probe_val) |
1002*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR1_RATE1, rd.val[0]) |
1003*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR1_RATE2_LO, rd.val[1]));
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	mt76_wr(dev, MT_WTBL_RIUCR2,
1006*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR2_RATE2_HI, rd.val[1] >> 8) |
1007*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR2_RATE3, rd.val[1]) |
1008*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR2_RATE4, rd.val[2]) |
1009*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR2_RATE5_LO, rd.val[2]));
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	mt76_wr(dev, MT_WTBL_RIUCR3,
1012*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR3_RATE5_HI, rd.val[2] >> 4) |
1013*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR3_RATE6, rd.val[3]) |
1014*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_RIUCR3_RATE7, rd.val[3]));
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	mt76_wr(dev, MT_WTBL_UPDATE,
1017*4882a593Smuzhiyun 		FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, wcid) |
1018*4882a593Smuzhiyun 		MT_WTBL_UPDATE_RATE_UPDATE |
1019*4882a593Smuzhiyun 		MT_WTBL_UPDATE_TX_COUNT_CLEAR);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	mt76_wr(dev, addr + 27 * 4, w27);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	mt76_set(dev, MT_LPON_T0CR, MT_LPON_T0CR_MODE); /* TSF read */
1024*4882a593Smuzhiyun 	sta->rate_set_tsf = mt76_rr(dev, MT_LPON_UTTR0) & ~BIT(0);
1025*4882a593Smuzhiyun 	sta->rate_set_tsf |= rd.rateset;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	if (!(sta->wcid.tx_info & MT_WCID_TX_INFO_SET))
1028*4882a593Smuzhiyun 		mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	sta->rate_count = 2 * MT7615_RATE_RETRY * n_rates;
1031*4882a593Smuzhiyun 	sta->wcid.tx_info |= MT_WCID_TX_INFO_SET;
1032*4882a593Smuzhiyun 	sta->rate_probe = !!probe_rate;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_mac_set_rates);
1035*4882a593Smuzhiyun 
mt7615_mac_wtbl_update_key(struct mt7615_dev * dev,struct mt76_wcid * wcid,u8 * key,u8 keylen,enum mt7615_cipher_type cipher,enum set_key_cmd cmd)1036*4882a593Smuzhiyun int mt7615_mac_wtbl_update_key(struct mt7615_dev *dev,
1037*4882a593Smuzhiyun 			       struct mt76_wcid *wcid,
1038*4882a593Smuzhiyun 			       u8 *key, u8 keylen,
1039*4882a593Smuzhiyun 			       enum mt7615_cipher_type cipher,
1040*4882a593Smuzhiyun 			       enum set_key_cmd cmd)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	u32 addr = mt7615_mac_wtbl_addr(dev, wcid->idx) + 30 * 4;
1043*4882a593Smuzhiyun 	u8 data[32] = {};
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	if (keylen > sizeof(data))
1046*4882a593Smuzhiyun 		return -EINVAL;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	mt76_rr_copy(dev, addr, data, sizeof(data));
1049*4882a593Smuzhiyun 	if (cmd == SET_KEY) {
1050*4882a593Smuzhiyun 		if (cipher == MT_CIPHER_TKIP) {
1051*4882a593Smuzhiyun 			/* Rx/Tx MIC keys are swapped */
1052*4882a593Smuzhiyun 			memcpy(data, key, 16);
1053*4882a593Smuzhiyun 			memcpy(data + 16, key + 24, 8);
1054*4882a593Smuzhiyun 			memcpy(data + 24, key + 16, 8);
1055*4882a593Smuzhiyun 		} else {
1056*4882a593Smuzhiyun 			if (cipher != MT_CIPHER_BIP_CMAC_128 && wcid->cipher)
1057*4882a593Smuzhiyun 				memmove(data + 16, data, 16);
1058*4882a593Smuzhiyun 			if (cipher != MT_CIPHER_BIP_CMAC_128 || !wcid->cipher)
1059*4882a593Smuzhiyun 				memcpy(data, key, keylen);
1060*4882a593Smuzhiyun 			else if (cipher == MT_CIPHER_BIP_CMAC_128)
1061*4882a593Smuzhiyun 				memcpy(data + 16, key, 16);
1062*4882a593Smuzhiyun 		}
1063*4882a593Smuzhiyun 	} else {
1064*4882a593Smuzhiyun 		if (wcid->cipher & ~BIT(cipher)) {
1065*4882a593Smuzhiyun 			if (cipher != MT_CIPHER_BIP_CMAC_128)
1066*4882a593Smuzhiyun 				memmove(data, data + 16, 16);
1067*4882a593Smuzhiyun 			memset(data + 16, 0, 16);
1068*4882a593Smuzhiyun 		} else {
1069*4882a593Smuzhiyun 			memset(data, 0, sizeof(data));
1070*4882a593Smuzhiyun 		}
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 	mt76_wr_copy(dev, addr, data, sizeof(data));
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	return 0;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_mac_wtbl_update_key);
1077*4882a593Smuzhiyun 
mt7615_mac_wtbl_update_pk(struct mt7615_dev * dev,struct mt76_wcid * wcid,enum mt7615_cipher_type cipher,int keyidx,enum set_key_cmd cmd)1078*4882a593Smuzhiyun int mt7615_mac_wtbl_update_pk(struct mt7615_dev *dev,
1079*4882a593Smuzhiyun 			      struct mt76_wcid *wcid,
1080*4882a593Smuzhiyun 			      enum mt7615_cipher_type cipher,
1081*4882a593Smuzhiyun 			      int keyidx, enum set_key_cmd cmd)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	u32 addr = mt7615_mac_wtbl_addr(dev, wcid->idx), w0, w1;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000))
1086*4882a593Smuzhiyun 		return -ETIMEDOUT;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	w0 = mt76_rr(dev, addr);
1089*4882a593Smuzhiyun 	w1 = mt76_rr(dev, addr + 4);
1090*4882a593Smuzhiyun 	if (cmd == SET_KEY) {
1091*4882a593Smuzhiyun 		w0 |= MT_WTBL_W0_RX_KEY_VALID |
1092*4882a593Smuzhiyun 		      FIELD_PREP(MT_WTBL_W0_RX_IK_VALID,
1093*4882a593Smuzhiyun 				 cipher == MT_CIPHER_BIP_CMAC_128);
1094*4882a593Smuzhiyun 		if (cipher != MT_CIPHER_BIP_CMAC_128 ||
1095*4882a593Smuzhiyun 		    !wcid->cipher)
1096*4882a593Smuzhiyun 			w0 |= FIELD_PREP(MT_WTBL_W0_KEY_IDX, keyidx);
1097*4882a593Smuzhiyun 	}  else {
1098*4882a593Smuzhiyun 		if (!(wcid->cipher & ~BIT(cipher)))
1099*4882a593Smuzhiyun 			w0 &= ~(MT_WTBL_W0_RX_KEY_VALID |
1100*4882a593Smuzhiyun 				MT_WTBL_W0_KEY_IDX);
1101*4882a593Smuzhiyun 		if (cipher == MT_CIPHER_BIP_CMAC_128)
1102*4882a593Smuzhiyun 			w0 &= ~MT_WTBL_W0_RX_IK_VALID;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 	mt76_wr(dev, MT_WTBL_RICR0, w0);
1105*4882a593Smuzhiyun 	mt76_wr(dev, MT_WTBL_RICR1, w1);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	if (!mt7615_mac_wtbl_update(dev, wcid->idx,
1108*4882a593Smuzhiyun 				    MT_WTBL_UPDATE_RXINFO_UPDATE))
1109*4882a593Smuzhiyun 		return -ETIMEDOUT;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	return 0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_mac_wtbl_update_pk);
1114*4882a593Smuzhiyun 
mt7615_mac_wtbl_update_cipher(struct mt7615_dev * dev,struct mt76_wcid * wcid,enum mt7615_cipher_type cipher,enum set_key_cmd cmd)1115*4882a593Smuzhiyun void mt7615_mac_wtbl_update_cipher(struct mt7615_dev *dev,
1116*4882a593Smuzhiyun 				   struct mt76_wcid *wcid,
1117*4882a593Smuzhiyun 				   enum mt7615_cipher_type cipher,
1118*4882a593Smuzhiyun 				   enum set_key_cmd cmd)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	u32 addr = mt7615_mac_wtbl_addr(dev, wcid->idx);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	if (cmd == SET_KEY) {
1123*4882a593Smuzhiyun 		if (cipher != MT_CIPHER_BIP_CMAC_128 || !wcid->cipher)
1124*4882a593Smuzhiyun 			mt76_rmw(dev, addr + 2 * 4, MT_WTBL_W2_KEY_TYPE,
1125*4882a593Smuzhiyun 				 FIELD_PREP(MT_WTBL_W2_KEY_TYPE, cipher));
1126*4882a593Smuzhiyun 	} else {
1127*4882a593Smuzhiyun 		if (cipher != MT_CIPHER_BIP_CMAC_128 &&
1128*4882a593Smuzhiyun 		    wcid->cipher & BIT(MT_CIPHER_BIP_CMAC_128))
1129*4882a593Smuzhiyun 			mt76_rmw(dev, addr + 2 * 4, MT_WTBL_W2_KEY_TYPE,
1130*4882a593Smuzhiyun 				 FIELD_PREP(MT_WTBL_W2_KEY_TYPE,
1131*4882a593Smuzhiyun 					    MT_CIPHER_BIP_CMAC_128));
1132*4882a593Smuzhiyun 		else if (!(wcid->cipher & ~BIT(cipher)))
1133*4882a593Smuzhiyun 			mt76_clear(dev, addr + 2 * 4, MT_WTBL_W2_KEY_TYPE);
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_mac_wtbl_update_cipher);
1137*4882a593Smuzhiyun 
mt7615_mac_wtbl_set_key(struct mt7615_dev * dev,struct mt76_wcid * wcid,struct ieee80211_key_conf * key,enum set_key_cmd cmd)1138*4882a593Smuzhiyun int mt7615_mac_wtbl_set_key(struct mt7615_dev *dev,
1139*4882a593Smuzhiyun 			    struct mt76_wcid *wcid,
1140*4882a593Smuzhiyun 			    struct ieee80211_key_conf *key,
1141*4882a593Smuzhiyun 			    enum set_key_cmd cmd)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	enum mt7615_cipher_type cipher;
1144*4882a593Smuzhiyun 	int err;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	cipher = mt7615_mac_get_cipher(key->cipher);
1147*4882a593Smuzhiyun 	if (cipher == MT_CIPHER_NONE)
1148*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	spin_lock_bh(&dev->mt76.lock);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	mt7615_mac_wtbl_update_cipher(dev, wcid, cipher, cmd);
1153*4882a593Smuzhiyun 	err = mt7615_mac_wtbl_update_key(dev, wcid, key->key, key->keylen,
1154*4882a593Smuzhiyun 					 cipher, cmd);
1155*4882a593Smuzhiyun 	if (err < 0)
1156*4882a593Smuzhiyun 		goto out;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	err = mt7615_mac_wtbl_update_pk(dev, wcid, cipher, key->keyidx,
1159*4882a593Smuzhiyun 					cmd);
1160*4882a593Smuzhiyun 	if (err < 0)
1161*4882a593Smuzhiyun 		goto out;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if (cmd == SET_KEY)
1164*4882a593Smuzhiyun 		wcid->cipher |= BIT(cipher);
1165*4882a593Smuzhiyun 	else
1166*4882a593Smuzhiyun 		wcid->cipher &= ~BIT(cipher);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun out:
1169*4882a593Smuzhiyun 	spin_unlock_bh(&dev->mt76.lock);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	return err;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
mt7615_fill_txs(struct mt7615_dev * dev,struct mt7615_sta * sta,struct ieee80211_tx_info * info,__le32 * txs_data)1174*4882a593Smuzhiyun static bool mt7615_fill_txs(struct mt7615_dev *dev, struct mt7615_sta *sta,
1175*4882a593Smuzhiyun 			    struct ieee80211_tx_info *info, __le32 *txs_data)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct ieee80211_supported_band *sband;
1178*4882a593Smuzhiyun 	struct mt7615_rate_set *rs;
1179*4882a593Smuzhiyun 	struct mt76_phy *mphy;
1180*4882a593Smuzhiyun 	int first_idx = 0, last_idx;
1181*4882a593Smuzhiyun 	int i, idx, count;
1182*4882a593Smuzhiyun 	bool fixed_rate, ack_timeout;
1183*4882a593Smuzhiyun 	bool ampdu, cck = false;
1184*4882a593Smuzhiyun 	bool rs_idx;
1185*4882a593Smuzhiyun 	u32 rate_set_tsf;
1186*4882a593Smuzhiyun 	u32 final_rate, final_rate_flags, final_nss, txs;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	txs = le32_to_cpu(txs_data[1]);
1189*4882a593Smuzhiyun 	ampdu = txs & MT_TXS1_AMPDU;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	txs = le32_to_cpu(txs_data[3]);
1192*4882a593Smuzhiyun 	count = FIELD_GET(MT_TXS3_TX_COUNT, txs);
1193*4882a593Smuzhiyun 	last_idx = FIELD_GET(MT_TXS3_LAST_TX_RATE, txs);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	txs = le32_to_cpu(txs_data[0]);
1196*4882a593Smuzhiyun 	fixed_rate = txs & MT_TXS0_FIXED_RATE;
1197*4882a593Smuzhiyun 	final_rate = FIELD_GET(MT_TXS0_TX_RATE, txs);
1198*4882a593Smuzhiyun 	ack_timeout = txs & MT_TXS0_ACK_TIMEOUT;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	if (!ampdu && (txs & MT_TXS0_RTS_TIMEOUT))
1201*4882a593Smuzhiyun 		return false;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (txs & MT_TXS0_QUEUE_TIMEOUT)
1204*4882a593Smuzhiyun 		return false;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (!ack_timeout)
1207*4882a593Smuzhiyun 		info->flags |= IEEE80211_TX_STAT_ACK;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	info->status.ampdu_len = 1;
1210*4882a593Smuzhiyun 	info->status.ampdu_ack_len = !!(info->flags &
1211*4882a593Smuzhiyun 					IEEE80211_TX_STAT_ACK);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	if (ampdu || (info->flags & IEEE80211_TX_CTL_AMPDU))
1214*4882a593Smuzhiyun 		info->flags |= IEEE80211_TX_STAT_AMPDU | IEEE80211_TX_CTL_AMPDU;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	first_idx = max_t(int, 0, last_idx - (count - 1) / MT7615_RATE_RETRY);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (fixed_rate) {
1219*4882a593Smuzhiyun 		info->status.rates[0].count = count;
1220*4882a593Smuzhiyun 		i = 0;
1221*4882a593Smuzhiyun 		goto out;
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	rate_set_tsf = READ_ONCE(sta->rate_set_tsf);
1225*4882a593Smuzhiyun 	rs_idx = !((u32)(FIELD_GET(MT_TXS4_F0_TIMESTAMP, le32_to_cpu(txs_data[4])) -
1226*4882a593Smuzhiyun 			 rate_set_tsf) < 1000000);
1227*4882a593Smuzhiyun 	rs_idx ^= rate_set_tsf & BIT(0);
1228*4882a593Smuzhiyun 	rs = &sta->rateset[rs_idx];
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	if (!first_idx && rs->probe_rate.idx >= 0) {
1231*4882a593Smuzhiyun 		info->status.rates[0] = rs->probe_rate;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 		spin_lock_bh(&dev->mt76.lock);
1234*4882a593Smuzhiyun 		if (sta->rate_probe) {
1235*4882a593Smuzhiyun 			struct mt7615_phy *phy = &dev->phy;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 			if (sta->wcid.ext_phy && dev->mt76.phy2)
1238*4882a593Smuzhiyun 				phy = dev->mt76.phy2->priv;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 			mt7615_mac_set_rates(phy, sta, NULL, sta->rates);
1241*4882a593Smuzhiyun 		}
1242*4882a593Smuzhiyun 		spin_unlock_bh(&dev->mt76.lock);
1243*4882a593Smuzhiyun 	} else {
1244*4882a593Smuzhiyun 		info->status.rates[0] = rs->rates[first_idx / 2];
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 	info->status.rates[0].count = 0;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	for (i = 0, idx = first_idx; count && idx <= last_idx; idx++) {
1249*4882a593Smuzhiyun 		struct ieee80211_tx_rate *cur_rate;
1250*4882a593Smuzhiyun 		int cur_count;
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 		cur_rate = &rs->rates[idx / 2];
1253*4882a593Smuzhiyun 		cur_count = min_t(int, MT7615_RATE_RETRY, count);
1254*4882a593Smuzhiyun 		count -= cur_count;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 		if (idx && (cur_rate->idx != info->status.rates[i].idx ||
1257*4882a593Smuzhiyun 			    cur_rate->flags != info->status.rates[i].flags)) {
1258*4882a593Smuzhiyun 			i++;
1259*4882a593Smuzhiyun 			if (i == ARRAY_SIZE(info->status.rates)) {
1260*4882a593Smuzhiyun 				i--;
1261*4882a593Smuzhiyun 				break;
1262*4882a593Smuzhiyun 			}
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 			info->status.rates[i] = *cur_rate;
1265*4882a593Smuzhiyun 			info->status.rates[i].count = 0;
1266*4882a593Smuzhiyun 		}
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 		info->status.rates[i].count += cur_count;
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun out:
1272*4882a593Smuzhiyun 	final_rate_flags = info->status.rates[i].flags;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	switch (FIELD_GET(MT_TX_RATE_MODE, final_rate)) {
1275*4882a593Smuzhiyun 	case MT_PHY_TYPE_CCK:
1276*4882a593Smuzhiyun 		cck = true;
1277*4882a593Smuzhiyun 		fallthrough;
1278*4882a593Smuzhiyun 	case MT_PHY_TYPE_OFDM:
1279*4882a593Smuzhiyun 		mphy = &dev->mphy;
1280*4882a593Smuzhiyun 		if (sta->wcid.ext_phy && dev->mt76.phy2)
1281*4882a593Smuzhiyun 			mphy = dev->mt76.phy2;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		if (mphy->chandef.chan->band == NL80211_BAND_5GHZ)
1284*4882a593Smuzhiyun 			sband = &mphy->sband_5g.sband;
1285*4882a593Smuzhiyun 		else
1286*4882a593Smuzhiyun 			sband = &mphy->sband_2g.sband;
1287*4882a593Smuzhiyun 		final_rate &= MT_TX_RATE_IDX;
1288*4882a593Smuzhiyun 		final_rate = mt76_get_rate(&dev->mt76, sband, final_rate,
1289*4882a593Smuzhiyun 					   cck);
1290*4882a593Smuzhiyun 		final_rate_flags = 0;
1291*4882a593Smuzhiyun 		break;
1292*4882a593Smuzhiyun 	case MT_PHY_TYPE_HT_GF:
1293*4882a593Smuzhiyun 	case MT_PHY_TYPE_HT:
1294*4882a593Smuzhiyun 		final_rate_flags |= IEEE80211_TX_RC_MCS;
1295*4882a593Smuzhiyun 		final_rate &= MT_TX_RATE_IDX;
1296*4882a593Smuzhiyun 		if (final_rate > 31)
1297*4882a593Smuzhiyun 			return false;
1298*4882a593Smuzhiyun 		break;
1299*4882a593Smuzhiyun 	case MT_PHY_TYPE_VHT:
1300*4882a593Smuzhiyun 		final_nss = FIELD_GET(MT_TX_RATE_NSS, final_rate);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 		if ((final_rate & MT_TX_RATE_STBC) && final_nss)
1303*4882a593Smuzhiyun 			final_nss--;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 		final_rate_flags |= IEEE80211_TX_RC_VHT_MCS;
1306*4882a593Smuzhiyun 		final_rate = (final_rate & MT_TX_RATE_IDX) | (final_nss << 4);
1307*4882a593Smuzhiyun 		break;
1308*4882a593Smuzhiyun 	default:
1309*4882a593Smuzhiyun 		return false;
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	info->status.rates[i].idx = final_rate;
1313*4882a593Smuzhiyun 	info->status.rates[i].flags = final_rate_flags;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	return true;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun 
mt7615_mac_add_txs_skb(struct mt7615_dev * dev,struct mt7615_sta * sta,int pid,__le32 * txs_data)1318*4882a593Smuzhiyun static bool mt7615_mac_add_txs_skb(struct mt7615_dev *dev,
1319*4882a593Smuzhiyun 				   struct mt7615_sta *sta, int pid,
1320*4882a593Smuzhiyun 				   __le32 *txs_data)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun 	struct mt76_dev *mdev = &dev->mt76;
1323*4882a593Smuzhiyun 	struct sk_buff_head list;
1324*4882a593Smuzhiyun 	struct sk_buff *skb;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (pid < MT_PACKET_ID_FIRST)
1327*4882a593Smuzhiyun 		return false;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	trace_mac_txdone(mdev, sta->wcid.idx, pid);
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	mt76_tx_status_lock(mdev, &list);
1332*4882a593Smuzhiyun 	skb = mt76_tx_status_skb_get(mdev, &sta->wcid, pid, &list);
1333*4882a593Smuzhiyun 	if (skb) {
1334*4882a593Smuzhiyun 		struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 		if (!mt7615_fill_txs(dev, sta, info, txs_data)) {
1337*4882a593Smuzhiyun 			ieee80211_tx_info_clear_status(info);
1338*4882a593Smuzhiyun 			info->status.rates[0].idx = -1;
1339*4882a593Smuzhiyun 		}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 		mt76_tx_status_skb_done(mdev, skb, &list);
1342*4882a593Smuzhiyun 	}
1343*4882a593Smuzhiyun 	mt76_tx_status_unlock(mdev, &list);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	return !!skb;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
mt7615_mac_add_txs(struct mt7615_dev * dev,void * data)1348*4882a593Smuzhiyun static void mt7615_mac_add_txs(struct mt7615_dev *dev, void *data)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct ieee80211_tx_info info = {};
1351*4882a593Smuzhiyun 	struct ieee80211_sta *sta = NULL;
1352*4882a593Smuzhiyun 	struct mt7615_sta *msta = NULL;
1353*4882a593Smuzhiyun 	struct mt76_wcid *wcid;
1354*4882a593Smuzhiyun 	struct mt76_phy *mphy = &dev->mt76.phy;
1355*4882a593Smuzhiyun 	__le32 *txs_data = data;
1356*4882a593Smuzhiyun 	u32 txs;
1357*4882a593Smuzhiyun 	u8 wcidx;
1358*4882a593Smuzhiyun 	u8 pid;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	txs = le32_to_cpu(txs_data[0]);
1361*4882a593Smuzhiyun 	pid = FIELD_GET(MT_TXS0_PID, txs);
1362*4882a593Smuzhiyun 	txs = le32_to_cpu(txs_data[2]);
1363*4882a593Smuzhiyun 	wcidx = FIELD_GET(MT_TXS2_WCID, txs);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (pid == MT_PACKET_ID_NO_ACK)
1366*4882a593Smuzhiyun 		return;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	if (wcidx >= MT7615_WTBL_SIZE)
1369*4882a593Smuzhiyun 		return;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	rcu_read_lock();
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	wcid = rcu_dereference(dev->mt76.wcid[wcidx]);
1374*4882a593Smuzhiyun 	if (!wcid)
1375*4882a593Smuzhiyun 		goto out;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	msta = container_of(wcid, struct mt7615_sta, wcid);
1378*4882a593Smuzhiyun 	sta = wcid_to_sta(wcid);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	spin_lock_bh(&dev->sta_poll_lock);
1381*4882a593Smuzhiyun 	if (list_empty(&msta->poll_list))
1382*4882a593Smuzhiyun 		list_add_tail(&msta->poll_list, &dev->sta_poll_list);
1383*4882a593Smuzhiyun 	spin_unlock_bh(&dev->sta_poll_lock);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	if (mt7615_mac_add_txs_skb(dev, msta, pid, txs_data))
1386*4882a593Smuzhiyun 		goto out;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	if (wcidx >= MT7615_WTBL_STA || !sta)
1389*4882a593Smuzhiyun 		goto out;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	if (wcid->ext_phy && dev->mt76.phy2)
1392*4882a593Smuzhiyun 		mphy = dev->mt76.phy2;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	if (mt7615_fill_txs(dev, msta, &info, txs_data))
1395*4882a593Smuzhiyun 		ieee80211_tx_status_noskb(mphy->hw, sta, &info);
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun out:
1398*4882a593Smuzhiyun 	rcu_read_unlock();
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun static void
mt7615_mac_tx_free_token(struct mt7615_dev * dev,u16 token)1402*4882a593Smuzhiyun mt7615_mac_tx_free_token(struct mt7615_dev *dev, u16 token)
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun 	struct mt76_dev *mdev = &dev->mt76;
1405*4882a593Smuzhiyun 	struct mt76_txwi_cache *txwi;
1406*4882a593Smuzhiyun 	__le32 *txwi_data;
1407*4882a593Smuzhiyun 	u32 val;
1408*4882a593Smuzhiyun 	u8 wcid;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	trace_mac_tx_free(dev, token);
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	spin_lock_bh(&dev->token_lock);
1413*4882a593Smuzhiyun 	txwi = idr_remove(&dev->token, token);
1414*4882a593Smuzhiyun 	spin_unlock_bh(&dev->token_lock);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (!txwi)
1417*4882a593Smuzhiyun 		return;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	txwi_data = (__le32 *)mt76_get_txwi_ptr(mdev, txwi);
1420*4882a593Smuzhiyun 	val = le32_to_cpu(txwi_data[1]);
1421*4882a593Smuzhiyun 	wcid = FIELD_GET(MT_TXD1_WLAN_IDX, val);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	mt7615_txp_skb_unmap(mdev, txwi);
1424*4882a593Smuzhiyun 	if (txwi->skb) {
1425*4882a593Smuzhiyun 		mt76_tx_complete_skb(mdev, wcid, txwi->skb);
1426*4882a593Smuzhiyun 		txwi->skb = NULL;
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	mt76_put_txwi(mdev, txwi);
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
mt7615_mac_tx_free(struct mt7615_dev * dev,struct sk_buff * skb)1432*4882a593Smuzhiyun static void mt7615_mac_tx_free(struct mt7615_dev *dev, struct sk_buff *skb)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct mt7615_tx_free *free = (struct mt7615_tx_free *)skb->data;
1435*4882a593Smuzhiyun 	u8 i, count;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	mt76_queue_tx_cleanup(dev, MT_TXQ_PSD, false);
1438*4882a593Smuzhiyun 	if (is_mt7615(&dev->mt76)) {
1439*4882a593Smuzhiyun 		mt76_queue_tx_cleanup(dev, MT_TXQ_BE, false);
1440*4882a593Smuzhiyun 	} else {
1441*4882a593Smuzhiyun 		for (i = 0; i < IEEE80211_NUM_ACS; i++)
1442*4882a593Smuzhiyun 			mt76_queue_tx_cleanup(dev, i, false);
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	count = FIELD_GET(MT_TX_FREE_MSDU_ID_CNT, le16_to_cpu(free->ctrl));
1446*4882a593Smuzhiyun 	if (is_mt7615(&dev->mt76)) {
1447*4882a593Smuzhiyun 		__le16 *token = &free->token[0];
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		for (i = 0; i < count; i++)
1450*4882a593Smuzhiyun 			mt7615_mac_tx_free_token(dev, le16_to_cpu(token[i]));
1451*4882a593Smuzhiyun 	} else {
1452*4882a593Smuzhiyun 		__le32 *token = (__le32 *)&free->token[0];
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		for (i = 0; i < count; i++)
1455*4882a593Smuzhiyun 			mt7615_mac_tx_free_token(dev, le32_to_cpu(token[i]));
1456*4882a593Smuzhiyun 	}
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	dev_kfree_skb(skb);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	if (test_bit(MT76_STATE_PM, &dev->phy.mt76->state))
1461*4882a593Smuzhiyun 		return;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	rcu_read_lock();
1464*4882a593Smuzhiyun 	mt7615_mac_sta_poll(dev);
1465*4882a593Smuzhiyun 	rcu_read_unlock();
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	mt7615_pm_power_save_sched(dev);
1468*4882a593Smuzhiyun 	mt76_worker_schedule(&dev->mt76.tx_worker);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
mt7615_queue_rx_skb(struct mt76_dev * mdev,enum mt76_rxq_id q,struct sk_buff * skb)1471*4882a593Smuzhiyun void mt7615_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,
1472*4882a593Smuzhiyun 			 struct sk_buff *skb)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun 	struct mt7615_dev *dev = container_of(mdev, struct mt7615_dev, mt76);
1475*4882a593Smuzhiyun 	__le32 *rxd = (__le32 *)skb->data;
1476*4882a593Smuzhiyun 	__le32 *end = (__le32 *)&skb->data[skb->len];
1477*4882a593Smuzhiyun 	enum rx_pkt_type type;
1478*4882a593Smuzhiyun 	u16 flag;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	type = FIELD_GET(MT_RXD0_PKT_TYPE, le32_to_cpu(rxd[0]));
1481*4882a593Smuzhiyun 	flag = FIELD_GET(MT_RXD0_PKT_FLAG, le32_to_cpu(rxd[0]));
1482*4882a593Smuzhiyun 	if (type == PKT_TYPE_RX_EVENT && flag == 0x1)
1483*4882a593Smuzhiyun 		type = PKT_TYPE_NORMAL_MCU;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	switch (type) {
1486*4882a593Smuzhiyun 	case PKT_TYPE_TXS:
1487*4882a593Smuzhiyun 		for (rxd++; rxd + 7 <= end; rxd += 7)
1488*4882a593Smuzhiyun 			mt7615_mac_add_txs(dev, rxd);
1489*4882a593Smuzhiyun 		dev_kfree_skb(skb);
1490*4882a593Smuzhiyun 		break;
1491*4882a593Smuzhiyun 	case PKT_TYPE_TXRX_NOTIFY:
1492*4882a593Smuzhiyun 		mt7615_mac_tx_free(dev, skb);
1493*4882a593Smuzhiyun 		break;
1494*4882a593Smuzhiyun 	case PKT_TYPE_RX_EVENT:
1495*4882a593Smuzhiyun 		mt7615_mcu_rx_event(dev, skb);
1496*4882a593Smuzhiyun 		break;
1497*4882a593Smuzhiyun 	case PKT_TYPE_NORMAL_MCU:
1498*4882a593Smuzhiyun 	case PKT_TYPE_NORMAL:
1499*4882a593Smuzhiyun 		if (!mt7615_mac_fill_rx(dev, skb)) {
1500*4882a593Smuzhiyun 			mt76_rx(&dev->mt76, q, skb);
1501*4882a593Smuzhiyun 			return;
1502*4882a593Smuzhiyun 		}
1503*4882a593Smuzhiyun 		fallthrough;
1504*4882a593Smuzhiyun 	default:
1505*4882a593Smuzhiyun 		dev_kfree_skb(skb);
1506*4882a593Smuzhiyun 		break;
1507*4882a593Smuzhiyun 	}
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_queue_rx_skb);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun static void
mt7615_mac_set_sensitivity(struct mt7615_phy * phy,int val,bool ofdm)1512*4882a593Smuzhiyun mt7615_mac_set_sensitivity(struct mt7615_phy *phy, int val, bool ofdm)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
1515*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76)) {
1518*4882a593Smuzhiyun 		if (ofdm)
1519*4882a593Smuzhiyun 			mt76_rmw(dev, MT7663_WF_PHY_MIN_PRI_PWR(ext_phy),
1520*4882a593Smuzhiyun 				 MT_WF_PHY_PD_OFDM_MASK(0),
1521*4882a593Smuzhiyun 				 MT_WF_PHY_PD_OFDM(0, val));
1522*4882a593Smuzhiyun 		else
1523*4882a593Smuzhiyun 			mt76_rmw(dev, MT7663_WF_PHY_RXTD_CCK_PD(ext_phy),
1524*4882a593Smuzhiyun 				 MT_WF_PHY_PD_CCK_MASK(ext_phy),
1525*4882a593Smuzhiyun 				 MT_WF_PHY_PD_CCK(ext_phy, val));
1526*4882a593Smuzhiyun 		return;
1527*4882a593Smuzhiyun 	}
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	if (ofdm)
1530*4882a593Smuzhiyun 		mt76_rmw(dev, MT_WF_PHY_MIN_PRI_PWR(ext_phy),
1531*4882a593Smuzhiyun 			 MT_WF_PHY_PD_OFDM_MASK(ext_phy),
1532*4882a593Smuzhiyun 			 MT_WF_PHY_PD_OFDM(ext_phy, val));
1533*4882a593Smuzhiyun 	else
1534*4882a593Smuzhiyun 		mt76_rmw(dev, MT_WF_PHY_RXTD_CCK_PD(ext_phy),
1535*4882a593Smuzhiyun 			 MT_WF_PHY_PD_CCK_MASK(ext_phy),
1536*4882a593Smuzhiyun 			 MT_WF_PHY_PD_CCK(ext_phy, val));
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun static void
mt7615_mac_set_default_sensitivity(struct mt7615_phy * phy)1540*4882a593Smuzhiyun mt7615_mac_set_default_sensitivity(struct mt7615_phy *phy)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	/* ofdm */
1543*4882a593Smuzhiyun 	mt7615_mac_set_sensitivity(phy, 0x13c, true);
1544*4882a593Smuzhiyun 	/* cck */
1545*4882a593Smuzhiyun 	mt7615_mac_set_sensitivity(phy, 0x92, false);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	phy->ofdm_sensitivity = -98;
1548*4882a593Smuzhiyun 	phy->cck_sensitivity = -110;
1549*4882a593Smuzhiyun 	phy->last_cca_adj = jiffies;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
mt7615_mac_set_scs(struct mt7615_phy * phy,bool enable)1552*4882a593Smuzhiyun void mt7615_mac_set_scs(struct mt7615_phy *phy, bool enable)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
1555*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
1556*4882a593Smuzhiyun 	u32 reg, mask;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	mt7615_mutex_acquire(dev);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (phy->scs_en == enable)
1561*4882a593Smuzhiyun 		goto out;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76)) {
1564*4882a593Smuzhiyun 		reg = MT7663_WF_PHY_MIN_PRI_PWR(ext_phy);
1565*4882a593Smuzhiyun 		mask = MT_WF_PHY_PD_BLK(0);
1566*4882a593Smuzhiyun 	} else {
1567*4882a593Smuzhiyun 		reg = MT_WF_PHY_MIN_PRI_PWR(ext_phy);
1568*4882a593Smuzhiyun 		mask = MT_WF_PHY_PD_BLK(ext_phy);
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	if (enable) {
1572*4882a593Smuzhiyun 		mt76_set(dev, reg, mask);
1573*4882a593Smuzhiyun 		if (is_mt7622(&dev->mt76)) {
1574*4882a593Smuzhiyun 			mt76_set(dev, MT_MIB_M0_MISC_CR(0), 0x7 << 8);
1575*4882a593Smuzhiyun 			mt76_set(dev, MT_MIB_M0_MISC_CR(0), 0x7);
1576*4882a593Smuzhiyun 		}
1577*4882a593Smuzhiyun 	} else {
1578*4882a593Smuzhiyun 		mt76_clear(dev, reg, mask);
1579*4882a593Smuzhiyun 	}
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	mt7615_mac_set_default_sensitivity(phy);
1582*4882a593Smuzhiyun 	phy->scs_en = enable;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun out:
1585*4882a593Smuzhiyun 	mt7615_mutex_release(dev);
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun 
mt7615_mac_enable_nf(struct mt7615_dev * dev,bool ext_phy)1588*4882a593Smuzhiyun void mt7615_mac_enable_nf(struct mt7615_dev *dev, bool ext_phy)
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun 	u32 rxtd, reg;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76))
1593*4882a593Smuzhiyun 		reg = MT7663_WF_PHY_R0_PHYMUX_5;
1594*4882a593Smuzhiyun 	else
1595*4882a593Smuzhiyun 		reg = MT_WF_PHY_R0_PHYMUX_5(ext_phy);
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	if (ext_phy)
1598*4882a593Smuzhiyun 		rxtd = MT_WF_PHY_RXTD2(10);
1599*4882a593Smuzhiyun 	else
1600*4882a593Smuzhiyun 		rxtd = MT_WF_PHY_RXTD(12);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	mt76_set(dev, rxtd, BIT(18) | BIT(29));
1603*4882a593Smuzhiyun 	mt76_set(dev, reg, 0x5 << 12);
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
mt7615_mac_cca_stats_reset(struct mt7615_phy * phy)1606*4882a593Smuzhiyun void mt7615_mac_cca_stats_reset(struct mt7615_phy *phy)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
1609*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
1610*4882a593Smuzhiyun 	u32 reg;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76))
1613*4882a593Smuzhiyun 		reg = MT7663_WF_PHY_R0_PHYMUX_5;
1614*4882a593Smuzhiyun 	else
1615*4882a593Smuzhiyun 		reg = MT_WF_PHY_R0_PHYMUX_5(ext_phy);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/* reset PD and MDRDY counters */
1618*4882a593Smuzhiyun 	mt76_clear(dev, reg, GENMASK(22, 20));
1619*4882a593Smuzhiyun 	mt76_set(dev, reg, BIT(22) | BIT(20));
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun static void
mt7615_mac_adjust_sensitivity(struct mt7615_phy * phy,u32 rts_err_rate,bool ofdm)1623*4882a593Smuzhiyun mt7615_mac_adjust_sensitivity(struct mt7615_phy *phy,
1624*4882a593Smuzhiyun 			      u32 rts_err_rate, bool ofdm)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
1627*4882a593Smuzhiyun 	int false_cca = ofdm ? phy->false_cca_ofdm : phy->false_cca_cck;
1628*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
1629*4882a593Smuzhiyun 	s16 def_th = ofdm ? -98 : -110;
1630*4882a593Smuzhiyun 	bool update = false;
1631*4882a593Smuzhiyun 	s8 *sensitivity;
1632*4882a593Smuzhiyun 	int signal;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	sensitivity = ofdm ? &phy->ofdm_sensitivity : &phy->cck_sensitivity;
1635*4882a593Smuzhiyun 	signal = mt76_get_min_avg_rssi(&dev->mt76, ext_phy);
1636*4882a593Smuzhiyun 	if (!signal) {
1637*4882a593Smuzhiyun 		mt7615_mac_set_default_sensitivity(phy);
1638*4882a593Smuzhiyun 		return;
1639*4882a593Smuzhiyun 	}
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	signal = min(signal, -72);
1642*4882a593Smuzhiyun 	if (false_cca > 500) {
1643*4882a593Smuzhiyun 		if (rts_err_rate > MT_FRAC(40, 100))
1644*4882a593Smuzhiyun 			return;
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 		/* decrease coverage */
1647*4882a593Smuzhiyun 		if (*sensitivity == def_th && signal > -90) {
1648*4882a593Smuzhiyun 			*sensitivity = -90;
1649*4882a593Smuzhiyun 			update = true;
1650*4882a593Smuzhiyun 		} else if (*sensitivity + 2 < signal) {
1651*4882a593Smuzhiyun 			*sensitivity += 2;
1652*4882a593Smuzhiyun 			update = true;
1653*4882a593Smuzhiyun 		}
1654*4882a593Smuzhiyun 	} else if ((false_cca > 0 && false_cca < 50) ||
1655*4882a593Smuzhiyun 		   rts_err_rate > MT_FRAC(60, 100)) {
1656*4882a593Smuzhiyun 		/* increase coverage */
1657*4882a593Smuzhiyun 		if (*sensitivity - 2 >= def_th) {
1658*4882a593Smuzhiyun 			*sensitivity -= 2;
1659*4882a593Smuzhiyun 			update = true;
1660*4882a593Smuzhiyun 		}
1661*4882a593Smuzhiyun 	}
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	if (*sensitivity > signal) {
1664*4882a593Smuzhiyun 		*sensitivity = signal;
1665*4882a593Smuzhiyun 		update = true;
1666*4882a593Smuzhiyun 	}
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	if (update) {
1669*4882a593Smuzhiyun 		u16 val = ofdm ? *sensitivity * 2 + 512 : *sensitivity + 256;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 		mt7615_mac_set_sensitivity(phy, val, ofdm);
1672*4882a593Smuzhiyun 		phy->last_cca_adj = jiffies;
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun static void
mt7615_mac_scs_check(struct mt7615_phy * phy)1677*4882a593Smuzhiyun mt7615_mac_scs_check(struct mt7615_phy *phy)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
1680*4882a593Smuzhiyun 	struct mib_stats *mib = &phy->mib;
1681*4882a593Smuzhiyun 	u32 val, rts_err_rate = 0;
1682*4882a593Smuzhiyun 	u32 mdrdy_cck, mdrdy_ofdm, pd_cck, pd_ofdm;
1683*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (!phy->scs_en)
1686*4882a593Smuzhiyun 		return;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76))
1689*4882a593Smuzhiyun 		val = mt76_rr(dev, MT7663_WF_PHY_R0_PHYCTRL_STS0(ext_phy));
1690*4882a593Smuzhiyun 	else
1691*4882a593Smuzhiyun 		val = mt76_rr(dev, MT_WF_PHY_R0_PHYCTRL_STS0(ext_phy));
1692*4882a593Smuzhiyun 	pd_cck = FIELD_GET(MT_WF_PHYCTRL_STAT_PD_CCK, val);
1693*4882a593Smuzhiyun 	pd_ofdm = FIELD_GET(MT_WF_PHYCTRL_STAT_PD_OFDM, val);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76))
1696*4882a593Smuzhiyun 		val = mt76_rr(dev, MT7663_WF_PHY_R0_PHYCTRL_STS5(ext_phy));
1697*4882a593Smuzhiyun 	else
1698*4882a593Smuzhiyun 		val = mt76_rr(dev, MT_WF_PHY_R0_PHYCTRL_STS5(ext_phy));
1699*4882a593Smuzhiyun 	mdrdy_cck = FIELD_GET(MT_WF_PHYCTRL_STAT_MDRDY_CCK, val);
1700*4882a593Smuzhiyun 	mdrdy_ofdm = FIELD_GET(MT_WF_PHYCTRL_STAT_MDRDY_OFDM, val);
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	phy->false_cca_ofdm = pd_ofdm - mdrdy_ofdm;
1703*4882a593Smuzhiyun 	phy->false_cca_cck = pd_cck - mdrdy_cck;
1704*4882a593Smuzhiyun 	mt7615_mac_cca_stats_reset(phy);
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	if (mib->rts_cnt + mib->rts_retries_cnt)
1707*4882a593Smuzhiyun 		rts_err_rate = MT_FRAC(mib->rts_retries_cnt,
1708*4882a593Smuzhiyun 				       mib->rts_cnt + mib->rts_retries_cnt);
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	/* cck */
1711*4882a593Smuzhiyun 	mt7615_mac_adjust_sensitivity(phy, rts_err_rate, false);
1712*4882a593Smuzhiyun 	/* ofdm */
1713*4882a593Smuzhiyun 	mt7615_mac_adjust_sensitivity(phy, rts_err_rate, true);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	if (time_after(jiffies, phy->last_cca_adj + 10 * HZ))
1716*4882a593Smuzhiyun 		mt7615_mac_set_default_sensitivity(phy);
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun static u8
mt7615_phy_get_nf(struct mt7615_dev * dev,int idx)1720*4882a593Smuzhiyun mt7615_phy_get_nf(struct mt7615_dev *dev, int idx)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun 	static const u8 nf_power[] = { 92, 89, 86, 83, 80, 75, 70, 65, 60, 55, 52 };
1723*4882a593Smuzhiyun 	u32 reg, val, sum = 0, n = 0;
1724*4882a593Smuzhiyun 	int i;
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76))
1727*4882a593Smuzhiyun 		reg = MT7663_WF_PHY_RXTD(20);
1728*4882a593Smuzhiyun 	else
1729*4882a593Smuzhiyun 		reg = idx ? MT_WF_PHY_RXTD2(17) : MT_WF_PHY_RXTD(20);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(nf_power); i++, reg += 4) {
1732*4882a593Smuzhiyun 		val = mt76_rr(dev, reg);
1733*4882a593Smuzhiyun 		sum += val * nf_power[i];
1734*4882a593Smuzhiyun 		n += val;
1735*4882a593Smuzhiyun 	}
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	if (!n)
1738*4882a593Smuzhiyun 		return 0;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	return sum / n;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun static void
mt7615_phy_update_channel(struct mt76_phy * mphy,int idx)1744*4882a593Smuzhiyun mt7615_phy_update_channel(struct mt76_phy *mphy, int idx)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun 	struct mt7615_dev *dev = container_of(mphy->dev, struct mt7615_dev, mt76);
1747*4882a593Smuzhiyun 	struct mt7615_phy *phy = mphy->priv;
1748*4882a593Smuzhiyun 	struct mt76_channel_state *state;
1749*4882a593Smuzhiyun 	u64 busy_time, tx_time, rx_time, obss_time;
1750*4882a593Smuzhiyun 	u32 obss_reg = idx ? MT_WF_RMAC_MIB_TIME6 : MT_WF_RMAC_MIB_TIME5;
1751*4882a593Smuzhiyun 	int nf;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	busy_time = mt76_get_field(dev, MT_MIB_SDR9(idx),
1754*4882a593Smuzhiyun 				   MT_MIB_SDR9_BUSY_MASK);
1755*4882a593Smuzhiyun 	tx_time = mt76_get_field(dev, MT_MIB_SDR36(idx),
1756*4882a593Smuzhiyun 				 MT_MIB_SDR36_TXTIME_MASK);
1757*4882a593Smuzhiyun 	rx_time = mt76_get_field(dev, MT_MIB_SDR37(idx),
1758*4882a593Smuzhiyun 				 MT_MIB_SDR37_RXTIME_MASK);
1759*4882a593Smuzhiyun 	obss_time = mt76_get_field(dev, obss_reg, MT_MIB_OBSSTIME_MASK);
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	nf = mt7615_phy_get_nf(dev, idx);
1762*4882a593Smuzhiyun 	if (!phy->noise)
1763*4882a593Smuzhiyun 		phy->noise = nf << 4;
1764*4882a593Smuzhiyun 	else if (nf)
1765*4882a593Smuzhiyun 		phy->noise += nf - (phy->noise >> 4);
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	state = mphy->chan_state;
1768*4882a593Smuzhiyun 	state->cc_busy += busy_time;
1769*4882a593Smuzhiyun 	state->cc_tx += tx_time;
1770*4882a593Smuzhiyun 	state->cc_rx += rx_time + obss_time;
1771*4882a593Smuzhiyun 	state->cc_bss_rx += rx_time;
1772*4882a593Smuzhiyun 	state->noise = -(phy->noise >> 4);
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun 
__mt7615_update_channel(struct mt7615_dev * dev)1775*4882a593Smuzhiyun static void __mt7615_update_channel(struct mt7615_dev *dev)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun 	struct mt76_dev *mdev = &dev->mt76;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	mt7615_phy_update_channel(&mdev->phy, 0);
1780*4882a593Smuzhiyun 	if (mdev->phy2)
1781*4882a593Smuzhiyun 		mt7615_phy_update_channel(mdev->phy2, 1);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	/* reset obss airtime */
1784*4882a593Smuzhiyun 	mt76_set(dev, MT_WF_RMAC_MIB_TIME0, MT_WF_RMAC_MIB_RXTIME_CLR);
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun 
mt7615_update_channel(struct mt76_dev * mdev)1787*4882a593Smuzhiyun void mt7615_update_channel(struct mt76_dev *mdev)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun 	struct mt7615_dev *dev = container_of(mdev, struct mt7615_dev, mt76);
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	if (mt7615_pm_wake(dev))
1792*4882a593Smuzhiyun 		return;
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	__mt7615_update_channel(dev);
1795*4882a593Smuzhiyun 	mt7615_pm_power_save_sched(dev);
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_update_channel);
1798*4882a593Smuzhiyun 
mt7615_update_survey(struct mt7615_dev * dev)1799*4882a593Smuzhiyun static void mt7615_update_survey(struct mt7615_dev *dev)
1800*4882a593Smuzhiyun {
1801*4882a593Smuzhiyun 	struct mt76_dev *mdev = &dev->mt76;
1802*4882a593Smuzhiyun 	ktime_t cur_time;
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	__mt7615_update_channel(dev);
1805*4882a593Smuzhiyun 	cur_time = ktime_get_boottime();
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	mt76_update_survey_active_time(&mdev->phy, cur_time);
1808*4882a593Smuzhiyun 	if (mdev->phy2)
1809*4882a593Smuzhiyun 		mt76_update_survey_active_time(mdev->phy2, cur_time);
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun static void
mt7615_mac_update_mib_stats(struct mt7615_phy * phy)1813*4882a593Smuzhiyun mt7615_mac_update_mib_stats(struct mt7615_phy *phy)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
1816*4882a593Smuzhiyun 	struct mib_stats *mib = &phy->mib;
1817*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
1818*4882a593Smuzhiyun 	int i, aggr;
1819*4882a593Smuzhiyun 	u32 val, val2;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	mib->fcs_err_cnt += mt76_get_field(dev, MT_MIB_SDR3(ext_phy),
1822*4882a593Smuzhiyun 					   MT_MIB_SDR3_FCS_ERR_MASK);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	val = mt76_get_field(dev, MT_MIB_SDR14(ext_phy),
1825*4882a593Smuzhiyun 			     MT_MIB_AMPDU_MPDU_COUNT);
1826*4882a593Smuzhiyun 	if (val) {
1827*4882a593Smuzhiyun 		val2 = mt76_get_field(dev, MT_MIB_SDR15(ext_phy),
1828*4882a593Smuzhiyun 				      MT_MIB_AMPDU_ACK_COUNT);
1829*4882a593Smuzhiyun 		mib->aggr_per = 1000 * (val - val2) / val;
1830*4882a593Smuzhiyun 	}
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	aggr = ext_phy ? ARRAY_SIZE(dev->mt76.aggr_stats) / 2 : 0;
1833*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1834*4882a593Smuzhiyun 		val = mt76_rr(dev, MT_MIB_MB_SDR1(ext_phy, i));
1835*4882a593Smuzhiyun 		mib->ba_miss_cnt += FIELD_GET(MT_MIB_BA_MISS_COUNT_MASK, val);
1836*4882a593Smuzhiyun 		mib->ack_fail_cnt += FIELD_GET(MT_MIB_ACK_FAIL_COUNT_MASK,
1837*4882a593Smuzhiyun 					       val);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 		val = mt76_rr(dev, MT_MIB_MB_SDR0(ext_phy, i));
1840*4882a593Smuzhiyun 		mib->rts_cnt += FIELD_GET(MT_MIB_RTS_COUNT_MASK, val);
1841*4882a593Smuzhiyun 		mib->rts_retries_cnt += FIELD_GET(MT_MIB_RTS_RETRIES_COUNT_MASK,
1842*4882a593Smuzhiyun 						  val);
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 		val = mt76_rr(dev, MT_TX_AGG_CNT(ext_phy, i));
1845*4882a593Smuzhiyun 		dev->mt76.aggr_stats[aggr++] += val & 0xffff;
1846*4882a593Smuzhiyun 		dev->mt76.aggr_stats[aggr++] += val >> 16;
1847*4882a593Smuzhiyun 	}
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun 
mt7615_pm_wake_work(struct work_struct * work)1850*4882a593Smuzhiyun void mt7615_pm_wake_work(struct work_struct *work)
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun 	struct mt7615_dev *dev;
1853*4882a593Smuzhiyun 	struct mt76_phy *mphy;
1854*4882a593Smuzhiyun 	int i;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	dev = (struct mt7615_dev *)container_of(work, struct mt7615_dev,
1857*4882a593Smuzhiyun 						pm.wake_work);
1858*4882a593Smuzhiyun 	mphy = dev->phy.mt76;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	if (mt7615_mcu_set_drv_ctrl(dev)) {
1861*4882a593Smuzhiyun 		dev_err(mphy->dev->dev, "failed to wake device\n");
1862*4882a593Smuzhiyun 		goto out;
1863*4882a593Smuzhiyun 	}
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	spin_lock_bh(&dev->pm.txq_lock);
1866*4882a593Smuzhiyun 	for (i = 0; i < IEEE80211_NUM_ACS; i++) {
1867*4882a593Smuzhiyun 		struct mt7615_sta *msta = dev->pm.tx_q[i].msta;
1868*4882a593Smuzhiyun 		struct ieee80211_sta *sta = NULL;
1869*4882a593Smuzhiyun 		struct mt76_wcid *wcid;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 		if (!dev->pm.tx_q[i].skb)
1872*4882a593Smuzhiyun 			continue;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 		wcid = msta ? &msta->wcid : &dev->mt76.global_wcid;
1875*4882a593Smuzhiyun 		if (msta && wcid->sta)
1876*4882a593Smuzhiyun 			sta = container_of((void *)msta, struct ieee80211_sta,
1877*4882a593Smuzhiyun 					   drv_priv);
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 		mt76_tx(mphy, sta, wcid, dev->pm.tx_q[i].skb);
1880*4882a593Smuzhiyun 		dev->pm.tx_q[i].skb = NULL;
1881*4882a593Smuzhiyun 	}
1882*4882a593Smuzhiyun 	spin_unlock_bh(&dev->pm.txq_lock);
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	mt76_worker_schedule(&dev->mt76.tx_worker);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun out:
1887*4882a593Smuzhiyun 	ieee80211_wake_queues(mphy->hw);
1888*4882a593Smuzhiyun 	complete_all(&dev->pm.wake_cmpl);
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun 
mt7615_pm_wake(struct mt7615_dev * dev)1891*4882a593Smuzhiyun int mt7615_pm_wake(struct mt7615_dev *dev)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	struct mt76_phy *mphy = dev->phy.mt76;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	if (!mt7615_firmware_offload(dev))
1896*4882a593Smuzhiyun 		return 0;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	if (!mt76_is_mmio(mphy->dev))
1899*4882a593Smuzhiyun 		return 0;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	if (!test_bit(MT76_STATE_PM, &mphy->state))
1902*4882a593Smuzhiyun 		return 0;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	if (test_bit(MT76_HW_SCANNING, &mphy->state) ||
1905*4882a593Smuzhiyun 	    test_bit(MT76_HW_SCHED_SCANNING, &mphy->state))
1906*4882a593Smuzhiyun 		return 0;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	if (queue_work(dev->mt76.wq, &dev->pm.wake_work))
1909*4882a593Smuzhiyun 		reinit_completion(&dev->pm.wake_cmpl);
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&dev->pm.wake_cmpl, 3 * HZ)) {
1912*4882a593Smuzhiyun 		ieee80211_wake_queues(mphy->hw);
1913*4882a593Smuzhiyun 		return -ETIMEDOUT;
1914*4882a593Smuzhiyun 	}
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	return 0;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_pm_wake);
1919*4882a593Smuzhiyun 
mt7615_pm_power_save_sched(struct mt7615_dev * dev)1920*4882a593Smuzhiyun void mt7615_pm_power_save_sched(struct mt7615_dev *dev)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun 	struct mt76_phy *mphy = dev->phy.mt76;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	if (!mt7615_firmware_offload(dev))
1925*4882a593Smuzhiyun 		return;
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	if (!mt76_is_mmio(mphy->dev))
1928*4882a593Smuzhiyun 		return;
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	if (!dev->pm.enable || !test_bit(MT76_STATE_RUNNING, &mphy->state))
1931*4882a593Smuzhiyun 		return;
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	dev->pm.last_activity = jiffies;
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	if (test_bit(MT76_HW_SCANNING, &mphy->state) ||
1936*4882a593Smuzhiyun 	    test_bit(MT76_HW_SCHED_SCANNING, &mphy->state))
1937*4882a593Smuzhiyun 		return;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	if (!test_bit(MT76_STATE_PM, &mphy->state))
1940*4882a593Smuzhiyun 		queue_delayed_work(dev->mt76.wq, &dev->pm.ps_work,
1941*4882a593Smuzhiyun 				   dev->pm.idle_timeout);
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_pm_power_save_sched);
1944*4882a593Smuzhiyun 
mt7615_pm_power_save_work(struct work_struct * work)1945*4882a593Smuzhiyun void mt7615_pm_power_save_work(struct work_struct *work)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	struct mt7615_dev *dev;
1948*4882a593Smuzhiyun 	unsigned long delta;
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	dev = (struct mt7615_dev *)container_of(work, struct mt7615_dev,
1951*4882a593Smuzhiyun 						pm.ps_work.work);
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	delta = dev->pm.idle_timeout;
1954*4882a593Smuzhiyun 	if (time_is_after_jiffies(dev->pm.last_activity + delta)) {
1955*4882a593Smuzhiyun 		delta = dev->pm.last_activity + delta - jiffies;
1956*4882a593Smuzhiyun 		goto out;
1957*4882a593Smuzhiyun 	}
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	if (!mt7615_mcu_set_fw_ctrl(dev))
1960*4882a593Smuzhiyun 		return;
1961*4882a593Smuzhiyun out:
1962*4882a593Smuzhiyun 	queue_delayed_work(dev->mt76.wq, &dev->pm.ps_work, delta);
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun static void
mt7615_pm_interface_iter(void * priv,u8 * mac,struct ieee80211_vif * vif)1966*4882a593Smuzhiyun mt7615_pm_interface_iter(void *priv, u8 *mac, struct ieee80211_vif *vif)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	struct mt7615_phy *phy = priv;
1969*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
1970*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	if (mt7615_mcu_set_bss_pm(dev, vif, dev->pm.enable))
1973*4882a593Smuzhiyun 		return;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	if (dev->pm.enable) {
1976*4882a593Smuzhiyun 		vif->driver_flags |= IEEE80211_VIF_BEACON_FILTER;
1977*4882a593Smuzhiyun 		mt76_set(dev, MT_WF_RFCR(ext_phy),
1978*4882a593Smuzhiyun 			 MT_WF_RFCR_DROP_OTHER_BEACON);
1979*4882a593Smuzhiyun 	} else {
1980*4882a593Smuzhiyun 		vif->driver_flags &= ~IEEE80211_VIF_BEACON_FILTER;
1981*4882a593Smuzhiyun 		mt76_clear(dev, MT_WF_RFCR(ext_phy),
1982*4882a593Smuzhiyun 			   MT_WF_RFCR_DROP_OTHER_BEACON);
1983*4882a593Smuzhiyun 	}
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun 
mt7615_pm_set_enable(struct mt7615_dev * dev,bool enable)1986*4882a593Smuzhiyun int mt7615_pm_set_enable(struct mt7615_dev *dev, bool enable)
1987*4882a593Smuzhiyun {
1988*4882a593Smuzhiyun 	struct mt76_phy *mphy = dev->phy.mt76;
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	if (!mt7615_firmware_offload(dev) || !mt76_is_mmio(&dev->mt76))
1991*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	mt7615_mutex_acquire(dev);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	if (dev->pm.enable == enable)
1996*4882a593Smuzhiyun 		goto out;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	dev->pm.enable = enable;
1999*4882a593Smuzhiyun 	ieee80211_iterate_active_interfaces(mphy->hw,
2000*4882a593Smuzhiyun 					    IEEE80211_IFACE_ITER_RESUME_ALL,
2001*4882a593Smuzhiyun 					    mt7615_pm_interface_iter, mphy->priv);
2002*4882a593Smuzhiyun out:
2003*4882a593Smuzhiyun 	mt7615_mutex_release(dev);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	return 0;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun 
mt7615_mac_work(struct work_struct * work)2008*4882a593Smuzhiyun void mt7615_mac_work(struct work_struct *work)
2009*4882a593Smuzhiyun {
2010*4882a593Smuzhiyun 	struct mt7615_phy *phy;
2011*4882a593Smuzhiyun 	struct mt76_dev *mdev;
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	phy = (struct mt7615_phy *)container_of(work, struct mt7615_phy,
2014*4882a593Smuzhiyun 						mac_work.work);
2015*4882a593Smuzhiyun 	mdev = &phy->dev->mt76;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	mt7615_mutex_acquire(phy->dev);
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	mt7615_update_survey(phy->dev);
2020*4882a593Smuzhiyun 	if (++phy->mac_work_count == 5) {
2021*4882a593Smuzhiyun 		phy->mac_work_count = 0;
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 		mt7615_mac_update_mib_stats(phy);
2024*4882a593Smuzhiyun 		mt7615_mac_scs_check(phy);
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	mt7615_mutex_release(phy->dev);
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	mt76_tx_status_check(mdev, NULL, false);
2030*4882a593Smuzhiyun 	ieee80211_queue_delayed_work(phy->mt76->hw, &phy->mac_work,
2031*4882a593Smuzhiyun 				     MT7615_WATCHDOG_TIME);
2032*4882a593Smuzhiyun }
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun static bool
mt7615_wait_reset_state(struct mt7615_dev * dev,u32 state)2035*4882a593Smuzhiyun mt7615_wait_reset_state(struct mt7615_dev *dev, u32 state)
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun 	bool ret;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	ret = wait_event_timeout(dev->reset_wait,
2040*4882a593Smuzhiyun 				 (READ_ONCE(dev->reset_state) & state),
2041*4882a593Smuzhiyun 				 MT7615_RESET_TIMEOUT);
2042*4882a593Smuzhiyun 	WARN(!ret, "Timeout waiting for MCU reset state %x\n", state);
2043*4882a593Smuzhiyun 	return ret;
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun static void
mt7615_update_vif_beacon(void * priv,u8 * mac,struct ieee80211_vif * vif)2047*4882a593Smuzhiyun mt7615_update_vif_beacon(void *priv, u8 *mac, struct ieee80211_vif *vif)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun 	struct ieee80211_hw *hw = priv;
2050*4882a593Smuzhiyun 	struct mt7615_dev *dev = mt7615_hw_dev(hw);
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	mt7615_mcu_add_beacon(dev, hw, vif, vif->bss_conf.enable_beacon);
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun static void
mt7615_update_beacons(struct mt7615_dev * dev)2056*4882a593Smuzhiyun mt7615_update_beacons(struct mt7615_dev *dev)
2057*4882a593Smuzhiyun {
2058*4882a593Smuzhiyun 	ieee80211_iterate_active_interfaces(dev->mt76.hw,
2059*4882a593Smuzhiyun 		IEEE80211_IFACE_ITER_RESUME_ALL,
2060*4882a593Smuzhiyun 		mt7615_update_vif_beacon, dev->mt76.hw);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	if (!dev->mt76.phy2)
2063*4882a593Smuzhiyun 		return;
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	ieee80211_iterate_active_interfaces(dev->mt76.phy2->hw,
2066*4882a593Smuzhiyun 		IEEE80211_IFACE_ITER_RESUME_ALL,
2067*4882a593Smuzhiyun 		mt7615_update_vif_beacon, dev->mt76.phy2->hw);
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun 
mt7615_dma_reset(struct mt7615_dev * dev)2070*4882a593Smuzhiyun void mt7615_dma_reset(struct mt7615_dev *dev)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun 	int i;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	mt76_clear(dev, MT_WPDMA_GLO_CFG,
2075*4882a593Smuzhiyun 		   MT_WPDMA_GLO_CFG_RX_DMA_EN | MT_WPDMA_GLO_CFG_TX_DMA_EN |
2076*4882a593Smuzhiyun 		   MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
2077*4882a593Smuzhiyun 	usleep_range(1000, 2000);
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	for (i = 0; i < __MT_TXQ_MAX; i++)
2080*4882a593Smuzhiyun 		mt76_queue_tx_cleanup(dev, i, true);
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	mt76_for_each_q_rx(&dev->mt76, i) {
2083*4882a593Smuzhiyun 		mt76_queue_rx_reset(dev, i);
2084*4882a593Smuzhiyun 	}
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	mt76_set(dev, MT_WPDMA_GLO_CFG,
2087*4882a593Smuzhiyun 		 MT_WPDMA_GLO_CFG_RX_DMA_EN | MT_WPDMA_GLO_CFG_TX_DMA_EN |
2088*4882a593Smuzhiyun 		 MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_dma_reset);
2091*4882a593Smuzhiyun 
mt7615_tx_token_put(struct mt7615_dev * dev)2092*4882a593Smuzhiyun void mt7615_tx_token_put(struct mt7615_dev *dev)
2093*4882a593Smuzhiyun {
2094*4882a593Smuzhiyun 	struct mt76_txwi_cache *txwi;
2095*4882a593Smuzhiyun 	int id;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	spin_lock_bh(&dev->token_lock);
2098*4882a593Smuzhiyun 	idr_for_each_entry(&dev->token, txwi, id) {
2099*4882a593Smuzhiyun 		mt7615_txp_skb_unmap(&dev->mt76, txwi);
2100*4882a593Smuzhiyun 		if (txwi->skb) {
2101*4882a593Smuzhiyun 			struct ieee80211_hw *hw;
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 			hw = mt76_tx_status_get_hw(&dev->mt76, txwi->skb);
2104*4882a593Smuzhiyun 			ieee80211_free_txskb(hw, txwi->skb);
2105*4882a593Smuzhiyun 		}
2106*4882a593Smuzhiyun 		mt76_put_txwi(&dev->mt76, txwi);
2107*4882a593Smuzhiyun 	}
2108*4882a593Smuzhiyun 	spin_unlock_bh(&dev->token_lock);
2109*4882a593Smuzhiyun 	idr_destroy(&dev->token);
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt7615_tx_token_put);
2112*4882a593Smuzhiyun 
mt7615_mac_reset_work(struct work_struct * work)2113*4882a593Smuzhiyun void mt7615_mac_reset_work(struct work_struct *work)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun 	struct mt7615_phy *phy2;
2116*4882a593Smuzhiyun 	struct mt76_phy *ext_phy;
2117*4882a593Smuzhiyun 	struct mt7615_dev *dev;
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 	dev = container_of(work, struct mt7615_dev, reset_work);
2120*4882a593Smuzhiyun 	ext_phy = dev->mt76.phy2;
2121*4882a593Smuzhiyun 	phy2 = ext_phy ? ext_phy->priv : NULL;
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	if (!(READ_ONCE(dev->reset_state) & MT_MCU_CMD_STOP_PDMA))
2124*4882a593Smuzhiyun 		return;
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	ieee80211_stop_queues(mt76_hw(dev));
2127*4882a593Smuzhiyun 	if (ext_phy)
2128*4882a593Smuzhiyun 		ieee80211_stop_queues(ext_phy->hw);
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	set_bit(MT76_RESET, &dev->mphy.state);
2131*4882a593Smuzhiyun 	set_bit(MT76_MCU_RESET, &dev->mphy.state);
2132*4882a593Smuzhiyun 	wake_up(&dev->mt76.mcu.wait);
2133*4882a593Smuzhiyun 	cancel_delayed_work_sync(&dev->phy.mac_work);
2134*4882a593Smuzhiyun 	del_timer_sync(&dev->phy.roc_timer);
2135*4882a593Smuzhiyun 	cancel_work_sync(&dev->phy.roc_work);
2136*4882a593Smuzhiyun 	if (phy2) {
2137*4882a593Smuzhiyun 		cancel_delayed_work_sync(&phy2->mac_work);
2138*4882a593Smuzhiyun 		del_timer_sync(&phy2->roc_timer);
2139*4882a593Smuzhiyun 		cancel_work_sync(&phy2->roc_work);
2140*4882a593Smuzhiyun 	}
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	/* lock/unlock all queues to ensure that no tx is pending */
2143*4882a593Smuzhiyun 	mt76_txq_schedule_all(&dev->mphy);
2144*4882a593Smuzhiyun 	if (ext_phy)
2145*4882a593Smuzhiyun 		mt76_txq_schedule_all(ext_phy);
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 	mt76_worker_disable(&dev->mt76.tx_worker);
2148*4882a593Smuzhiyun 	napi_disable(&dev->mt76.napi[0]);
2149*4882a593Smuzhiyun 	napi_disable(&dev->mt76.napi[1]);
2150*4882a593Smuzhiyun 	napi_disable(&dev->mt76.tx_napi);
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 	mt7615_mutex_acquire(dev);
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_PDMA_STOPPED);
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	mt7615_tx_token_put(dev);
2157*4882a593Smuzhiyun 	idr_init(&dev->token);
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	if (mt7615_wait_reset_state(dev, MT_MCU_CMD_RESET_DONE)) {
2160*4882a593Smuzhiyun 		mt7615_dma_reset(dev);
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 		mt76_wr(dev, MT_WPDMA_MEM_RNG_ERR, 0);
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 		mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_PDMA_INIT);
2165*4882a593Smuzhiyun 		mt7615_wait_reset_state(dev, MT_MCU_CMD_RECOVERY_DONE);
2166*4882a593Smuzhiyun 	}
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	clear_bit(MT76_MCU_RESET, &dev->mphy.state);
2169*4882a593Smuzhiyun 	clear_bit(MT76_RESET, &dev->mphy.state);
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	mt76_worker_enable(&dev->mt76.tx_worker);
2172*4882a593Smuzhiyun 	napi_enable(&dev->mt76.tx_napi);
2173*4882a593Smuzhiyun 	napi_schedule(&dev->mt76.tx_napi);
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	napi_enable(&dev->mt76.napi[0]);
2176*4882a593Smuzhiyun 	napi_schedule(&dev->mt76.napi[0]);
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	napi_enable(&dev->mt76.napi[1]);
2179*4882a593Smuzhiyun 	napi_schedule(&dev->mt76.napi[1]);
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	ieee80211_wake_queues(mt76_hw(dev));
2182*4882a593Smuzhiyun 	if (ext_phy)
2183*4882a593Smuzhiyun 		ieee80211_wake_queues(ext_phy->hw);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_RESET_DONE);
2186*4882a593Smuzhiyun 	mt7615_wait_reset_state(dev, MT_MCU_CMD_NORMAL_STATE);
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	mt7615_update_beacons(dev);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	mt7615_mutex_release(dev);
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	ieee80211_queue_delayed_work(mt76_hw(dev), &dev->phy.mac_work,
2193*4882a593Smuzhiyun 				     MT7615_WATCHDOG_TIME);
2194*4882a593Smuzhiyun 	if (phy2)
2195*4882a593Smuzhiyun 		ieee80211_queue_delayed_work(ext_phy->hw, &phy2->mac_work,
2196*4882a593Smuzhiyun 					     MT7615_WATCHDOG_TIME);
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun 
mt7615_dfs_stop_radar_detector(struct mt7615_phy * phy)2200*4882a593Smuzhiyun static void mt7615_dfs_stop_radar_detector(struct mt7615_phy *phy)
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	if (phy->rdd_state & BIT(0))
2205*4882a593Smuzhiyun 		mt7615_mcu_rdd_cmd(dev, RDD_STOP, 0, MT_RX_SEL0, 0);
2206*4882a593Smuzhiyun 	if (phy->rdd_state & BIT(1))
2207*4882a593Smuzhiyun 		mt7615_mcu_rdd_cmd(dev, RDD_STOP, 1, MT_RX_SEL0, 0);
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun 
mt7615_dfs_start_rdd(struct mt7615_dev * dev,int chain)2210*4882a593Smuzhiyun static int mt7615_dfs_start_rdd(struct mt7615_dev *dev, int chain)
2211*4882a593Smuzhiyun {
2212*4882a593Smuzhiyun 	int err;
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	err = mt7615_mcu_rdd_cmd(dev, RDD_START, chain, MT_RX_SEL0, 0);
2215*4882a593Smuzhiyun 	if (err < 0)
2216*4882a593Smuzhiyun 		return err;
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun 	return mt7615_mcu_rdd_cmd(dev, RDD_DET_MODE, chain,
2219*4882a593Smuzhiyun 				  MT_RX_SEL0, 1);
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun 
mt7615_dfs_start_radar_detector(struct mt7615_phy * phy)2222*4882a593Smuzhiyun static int mt7615_dfs_start_radar_detector(struct mt7615_phy *phy)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun 	struct cfg80211_chan_def *chandef = &phy->mt76->chandef;
2225*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
2226*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
2227*4882a593Smuzhiyun 	int err;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	/* start CAC */
2230*4882a593Smuzhiyun 	err = mt7615_mcu_rdd_cmd(dev, RDD_CAC_START, ext_phy, MT_RX_SEL0, 0);
2231*4882a593Smuzhiyun 	if (err < 0)
2232*4882a593Smuzhiyun 		return err;
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	err = mt7615_dfs_start_rdd(dev, ext_phy);
2235*4882a593Smuzhiyun 	if (err < 0)
2236*4882a593Smuzhiyun 		return err;
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	phy->rdd_state |= BIT(ext_phy);
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	if (chandef->width == NL80211_CHAN_WIDTH_160 ||
2241*4882a593Smuzhiyun 	    chandef->width == NL80211_CHAN_WIDTH_80P80) {
2242*4882a593Smuzhiyun 		err = mt7615_dfs_start_rdd(dev, 1);
2243*4882a593Smuzhiyun 		if (err < 0)
2244*4882a593Smuzhiyun 			return err;
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 		phy->rdd_state |= BIT(1);
2247*4882a593Smuzhiyun 	}
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	return 0;
2250*4882a593Smuzhiyun }
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun static int
mt7615_dfs_init_radar_specs(struct mt7615_phy * phy)2253*4882a593Smuzhiyun mt7615_dfs_init_radar_specs(struct mt7615_phy *phy)
2254*4882a593Smuzhiyun {
2255*4882a593Smuzhiyun 	const struct mt7615_dfs_radar_spec *radar_specs;
2256*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
2257*4882a593Smuzhiyun 	int err, i;
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	switch (dev->mt76.region) {
2260*4882a593Smuzhiyun 	case NL80211_DFS_FCC:
2261*4882a593Smuzhiyun 		radar_specs = &fcc_radar_specs;
2262*4882a593Smuzhiyun 		err = mt7615_mcu_set_fcc5_lpn(dev, 8);
2263*4882a593Smuzhiyun 		if (err < 0)
2264*4882a593Smuzhiyun 			return err;
2265*4882a593Smuzhiyun 		break;
2266*4882a593Smuzhiyun 	case NL80211_DFS_ETSI:
2267*4882a593Smuzhiyun 		radar_specs = &etsi_radar_specs;
2268*4882a593Smuzhiyun 		break;
2269*4882a593Smuzhiyun 	case NL80211_DFS_JP:
2270*4882a593Smuzhiyun 		radar_specs = &jp_radar_specs;
2271*4882a593Smuzhiyun 		break;
2272*4882a593Smuzhiyun 	default:
2273*4882a593Smuzhiyun 		return -EINVAL;
2274*4882a593Smuzhiyun 	}
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(radar_specs->radar_pattern); i++) {
2277*4882a593Smuzhiyun 		err = mt7615_mcu_set_radar_th(dev, i,
2278*4882a593Smuzhiyun 					      &radar_specs->radar_pattern[i]);
2279*4882a593Smuzhiyun 		if (err < 0)
2280*4882a593Smuzhiyun 			return err;
2281*4882a593Smuzhiyun 	}
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	return mt7615_mcu_set_pulse_th(dev, &radar_specs->pulse_th);
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun 
mt7615_dfs_init_radar_detector(struct mt7615_phy * phy)2286*4882a593Smuzhiyun int mt7615_dfs_init_radar_detector(struct mt7615_phy *phy)
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun 	struct cfg80211_chan_def *chandef = &phy->mt76->chandef;
2289*4882a593Smuzhiyun 	struct mt7615_dev *dev = phy->dev;
2290*4882a593Smuzhiyun 	bool ext_phy = phy != &dev->phy;
2291*4882a593Smuzhiyun 	int err;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	if (is_mt7663(&dev->mt76))
2294*4882a593Smuzhiyun 		return 0;
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	if (dev->mt76.region == NL80211_DFS_UNSET) {
2297*4882a593Smuzhiyun 		phy->dfs_state = -1;
2298*4882a593Smuzhiyun 		if (phy->rdd_state)
2299*4882a593Smuzhiyun 			goto stop;
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 		return 0;
2302*4882a593Smuzhiyun 	}
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	if (test_bit(MT76_SCANNING, &phy->mt76->state))
2305*4882a593Smuzhiyun 		return 0;
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	if (phy->dfs_state == chandef->chan->dfs_state)
2308*4882a593Smuzhiyun 		return 0;
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	err = mt7615_dfs_init_radar_specs(phy);
2311*4882a593Smuzhiyun 	if (err < 0) {
2312*4882a593Smuzhiyun 		phy->dfs_state = -1;
2313*4882a593Smuzhiyun 		goto stop;
2314*4882a593Smuzhiyun 	}
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 	phy->dfs_state = chandef->chan->dfs_state;
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 	if (chandef->chan->flags & IEEE80211_CHAN_RADAR) {
2319*4882a593Smuzhiyun 		if (chandef->chan->dfs_state != NL80211_DFS_AVAILABLE)
2320*4882a593Smuzhiyun 			return mt7615_dfs_start_radar_detector(phy);
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 		return mt7615_mcu_rdd_cmd(dev, RDD_CAC_END, ext_phy,
2323*4882a593Smuzhiyun 					  MT_RX_SEL0, 0);
2324*4882a593Smuzhiyun 	}
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun stop:
2327*4882a593Smuzhiyun 	err = mt7615_mcu_rdd_cmd(dev, RDD_NORMAL_START, ext_phy, MT_RX_SEL0, 0);
2328*4882a593Smuzhiyun 	if (err < 0)
2329*4882a593Smuzhiyun 		return err;
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	mt7615_dfs_stop_radar_detector(phy);
2332*4882a593Smuzhiyun 	return 0;
2333*4882a593Smuzhiyun }
2334