1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun #ifndef __MT7603_H
4*4882a593Smuzhiyun #define __MT7603_H
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/interrupt.h>
7*4882a593Smuzhiyun #include <linux/ktime.h>
8*4882a593Smuzhiyun #include "../mt76.h"
9*4882a593Smuzhiyun #include "regs.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define MT7603_MAX_INTERFACES 4
12*4882a593Smuzhiyun #define MT7603_WTBL_SIZE 128
13*4882a593Smuzhiyun #define MT7603_WTBL_RESERVED (MT7603_WTBL_SIZE - 1)
14*4882a593Smuzhiyun #define MT7603_WTBL_STA (MT7603_WTBL_RESERVED - MT7603_MAX_INTERFACES)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define MT7603_RATE_RETRY 2
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define MT7603_MCU_RX_RING_SIZE 64
19*4882a593Smuzhiyun #define MT7603_RX_RING_SIZE 128
20*4882a593Smuzhiyun #define MT7603_TX_RING_SIZE 256
21*4882a593Smuzhiyun #define MT7603_PSD_RING_SIZE 128
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define MT7603_FIRMWARE_E1 "mt7603_e1.bin"
24*4882a593Smuzhiyun #define MT7603_FIRMWARE_E2 "mt7603_e2.bin"
25*4882a593Smuzhiyun #define MT7628_FIRMWARE_E1 "mt7628_e1.bin"
26*4882a593Smuzhiyun #define MT7628_FIRMWARE_E2 "mt7628_e2.bin"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MT7603_EEPROM_SIZE 1024
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define MT_AGG_SIZE_LIMIT(_n) (((_n) + 1) * 4)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define MT7603_PRE_TBTT_TIME 5000 /* ms */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define MT7603_WATCHDOG_TIME 100 /* ms */
35*4882a593Smuzhiyun #define MT7603_WATCHDOG_TIMEOUT 10 /* number of checks */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define MT7603_EDCCA_BLOCK_TH 10
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define MT7603_CFEND_RATE_DEFAULT 0x69 /* chip default (24M) */
40*4882a593Smuzhiyun #define MT7603_CFEND_RATE_11B 0x03 /* 11B LP, 11M */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct mt7603_vif;
43*4882a593Smuzhiyun struct mt7603_sta;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun enum {
46*4882a593Smuzhiyun MT7603_REV_E1 = 0x00,
47*4882a593Smuzhiyun MT7603_REV_E2 = 0x10,
48*4882a593Smuzhiyun MT7628_REV_E1 = 0x8a00,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun enum mt7603_bw {
52*4882a593Smuzhiyun MT_BW_20,
53*4882a593Smuzhiyun MT_BW_40,
54*4882a593Smuzhiyun MT_BW_80,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct mt7603_rate_set {
58*4882a593Smuzhiyun struct ieee80211_tx_rate probe_rate;
59*4882a593Smuzhiyun struct ieee80211_tx_rate rates[4];
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct mt7603_sta {
63*4882a593Smuzhiyun struct mt76_wcid wcid; /* must be first */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun struct mt7603_vif *vif;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct list_head poll_list;
68*4882a593Smuzhiyun u32 tx_airtime_ac[4];
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun struct sk_buff_head psq;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct ieee80211_tx_rate rates[4];
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct mt7603_rate_set rateset[2];
75*4882a593Smuzhiyun u32 rate_set_tsf;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun u8 rate_count;
78*4882a593Smuzhiyun u8 n_rates;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun u8 rate_probe;
81*4882a593Smuzhiyun u8 smps;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun u8 ps;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct mt7603_vif {
87*4882a593Smuzhiyun struct mt7603_sta sta; /* must be first */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun u8 idx;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun enum mt7603_reset_cause {
93*4882a593Smuzhiyun RESET_CAUSE_TX_HANG,
94*4882a593Smuzhiyun RESET_CAUSE_TX_BUSY,
95*4882a593Smuzhiyun RESET_CAUSE_RX_BUSY,
96*4882a593Smuzhiyun RESET_CAUSE_BEACON_STUCK,
97*4882a593Smuzhiyun RESET_CAUSE_RX_PSE_BUSY,
98*4882a593Smuzhiyun RESET_CAUSE_MCU_HANG,
99*4882a593Smuzhiyun RESET_CAUSE_RESET_FAILED,
100*4882a593Smuzhiyun __RESET_CAUSE_MAX
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct mt7603_dev {
104*4882a593Smuzhiyun union { /* must be first */
105*4882a593Smuzhiyun struct mt76_dev mt76;
106*4882a593Smuzhiyun struct mt76_phy mphy;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun const struct mt76_bus_ops *bus_ops;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun u32 rxfilter;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct list_head sta_poll_list;
114*4882a593Smuzhiyun spinlock_t sta_poll_lock;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun struct mt7603_sta global_sta;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun u32 agc0, agc3;
119*4882a593Smuzhiyun u32 false_cca_ofdm, false_cca_cck;
120*4882a593Smuzhiyun unsigned long last_cca_adj;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun u32 ampdu_ref;
123*4882a593Smuzhiyun __le32 rx_ampdu_ts;
124*4882a593Smuzhiyun u8 rssi_offset[3];
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun u8 slottime;
127*4882a593Smuzhiyun s16 coverage_class;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun s8 tx_power_limit;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ktime_t ed_time;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun spinlock_t ps_lock;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun u8 mac_work_count;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun u8 mcu_running;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun u8 ed_monitor_enabled;
140*4882a593Smuzhiyun u8 ed_monitor;
141*4882a593Smuzhiyun s8 ed_trigger;
142*4882a593Smuzhiyun u8 ed_strict_mode;
143*4882a593Smuzhiyun u8 ed_strong_signal;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun bool dynamic_sensitivity;
146*4882a593Smuzhiyun s8 sensitivity;
147*4882a593Smuzhiyun u8 sensitivity_limit;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun u8 beacon_check;
150*4882a593Smuzhiyun u8 tx_hang_check;
151*4882a593Smuzhiyun u8 tx_dma_check;
152*4882a593Smuzhiyun u8 rx_dma_check;
153*4882a593Smuzhiyun u8 rx_pse_check;
154*4882a593Smuzhiyun u8 mcu_hang;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun enum mt7603_reset_cause cur_reset_cause;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun u16 tx_dma_idx[4];
159*4882a593Smuzhiyun u16 rx_dma_idx;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun u32 reset_test;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun unsigned int reset_cause[__RESET_CAUSE_MAX];
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun extern const struct mt76_driver_ops mt7603_drv_ops;
167*4882a593Smuzhiyun extern const struct ieee80211_ops mt7603_ops;
168*4882a593Smuzhiyun extern struct pci_driver mt7603_pci_driver;
169*4882a593Smuzhiyun extern struct platform_driver mt76_wmac_driver;
170*4882a593Smuzhiyun
is_mt7603(struct mt7603_dev * dev)171*4882a593Smuzhiyun static inline bool is_mt7603(struct mt7603_dev *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun return mt76xx_chip(dev) == 0x7603;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
is_mt7628(struct mt7603_dev * dev)176*4882a593Smuzhiyun static inline bool is_mt7628(struct mt7603_dev *dev)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun return mt76xx_chip(dev) == 0x7628;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* need offset to prevent conflict with ampdu_ack_len */
182*4882a593Smuzhiyun #define MT_RATE_DRIVER_DATA_OFFSET 4
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun u32 mt7603_reg_map(struct mt7603_dev *dev, u32 addr);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun irqreturn_t mt7603_irq_handler(int irq, void *dev_instance);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun int mt7603_register_device(struct mt7603_dev *dev);
189*4882a593Smuzhiyun void mt7603_unregister_device(struct mt7603_dev *dev);
190*4882a593Smuzhiyun int mt7603_eeprom_init(struct mt7603_dev *dev);
191*4882a593Smuzhiyun int mt7603_dma_init(struct mt7603_dev *dev);
192*4882a593Smuzhiyun void mt7603_dma_cleanup(struct mt7603_dev *dev);
193*4882a593Smuzhiyun int mt7603_mcu_init(struct mt7603_dev *dev);
194*4882a593Smuzhiyun void mt7603_init_debugfs(struct mt7603_dev *dev);
195*4882a593Smuzhiyun
mt7603_irq_enable(struct mt7603_dev * dev,u32 mask)196*4882a593Smuzhiyun static inline void mt7603_irq_enable(struct mt7603_dev *dev, u32 mask)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun mt76_set_irq_mask(&dev->mt76, MT_INT_MASK_CSR, 0, mask);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
mt7603_irq_disable(struct mt7603_dev * dev,u32 mask)201*4882a593Smuzhiyun static inline void mt7603_irq_disable(struct mt7603_dev *dev, u32 mask)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun mt76_set_irq_mask(&dev->mt76, MT_INT_MASK_CSR, mask, 0);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun void mt7603_mac_reset_counters(struct mt7603_dev *dev);
207*4882a593Smuzhiyun void mt7603_mac_dma_start(struct mt7603_dev *dev);
208*4882a593Smuzhiyun void mt7603_mac_start(struct mt7603_dev *dev);
209*4882a593Smuzhiyun void mt7603_mac_stop(struct mt7603_dev *dev);
210*4882a593Smuzhiyun void mt7603_mac_work(struct work_struct *work);
211*4882a593Smuzhiyun void mt7603_mac_set_timing(struct mt7603_dev *dev);
212*4882a593Smuzhiyun void mt7603_beacon_set_timer(struct mt7603_dev *dev, int idx, int intval);
213*4882a593Smuzhiyun int mt7603_mac_fill_rx(struct mt7603_dev *dev, struct sk_buff *skb);
214*4882a593Smuzhiyun void mt7603_mac_add_txs(struct mt7603_dev *dev, void *data);
215*4882a593Smuzhiyun void mt7603_mac_rx_ba_reset(struct mt7603_dev *dev, void *addr, u8 tid);
216*4882a593Smuzhiyun void mt7603_mac_tx_ba_reset(struct mt7603_dev *dev, int wcid, int tid,
217*4882a593Smuzhiyun int ba_size);
218*4882a593Smuzhiyun void mt7603_mac_sta_poll(struct mt7603_dev *dev);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun void mt7603_pse_client_reset(struct mt7603_dev *dev);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun int mt7603_mcu_set_channel(struct mt7603_dev *dev);
223*4882a593Smuzhiyun int mt7603_mcu_set_eeprom(struct mt7603_dev *dev);
224*4882a593Smuzhiyun void mt7603_mcu_exit(struct mt7603_dev *dev);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun void mt7603_wtbl_init(struct mt7603_dev *dev, int idx, int vif,
227*4882a593Smuzhiyun const u8 *mac_addr);
228*4882a593Smuzhiyun void mt7603_wtbl_clear(struct mt7603_dev *dev, int idx);
229*4882a593Smuzhiyun void mt7603_wtbl_update_cap(struct mt7603_dev *dev, struct ieee80211_sta *sta);
230*4882a593Smuzhiyun void mt7603_wtbl_set_rates(struct mt7603_dev *dev, struct mt7603_sta *sta,
231*4882a593Smuzhiyun struct ieee80211_tx_rate *probe_rate,
232*4882a593Smuzhiyun struct ieee80211_tx_rate *rates);
233*4882a593Smuzhiyun int mt7603_wtbl_set_key(struct mt7603_dev *dev, int wcid,
234*4882a593Smuzhiyun struct ieee80211_key_conf *key);
235*4882a593Smuzhiyun void mt7603_wtbl_set_ps(struct mt7603_dev *dev, struct mt7603_sta *sta,
236*4882a593Smuzhiyun bool enabled);
237*4882a593Smuzhiyun void mt7603_wtbl_set_smps(struct mt7603_dev *dev, struct mt7603_sta *sta,
238*4882a593Smuzhiyun bool enabled);
239*4882a593Smuzhiyun void mt7603_filter_tx(struct mt7603_dev *dev, int idx, bool abort);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun int mt7603_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
242*4882a593Smuzhiyun enum mt76_txq_id qid, struct mt76_wcid *wcid,
243*4882a593Smuzhiyun struct ieee80211_sta *sta,
244*4882a593Smuzhiyun struct mt76_tx_info *tx_info);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun void mt7603_tx_complete_skb(struct mt76_dev *mdev, struct mt76_queue_entry *e);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun void mt7603_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,
249*4882a593Smuzhiyun struct sk_buff *skb);
250*4882a593Smuzhiyun void mt7603_rx_poll_complete(struct mt76_dev *mdev, enum mt76_rxq_id q);
251*4882a593Smuzhiyun void mt7603_sta_ps(struct mt76_dev *mdev, struct ieee80211_sta *sta, bool ps);
252*4882a593Smuzhiyun int mt7603_sta_add(struct mt76_dev *mdev, struct ieee80211_vif *vif,
253*4882a593Smuzhiyun struct ieee80211_sta *sta);
254*4882a593Smuzhiyun void mt7603_sta_assoc(struct mt76_dev *mdev, struct ieee80211_vif *vif,
255*4882a593Smuzhiyun struct ieee80211_sta *sta);
256*4882a593Smuzhiyun void mt7603_sta_remove(struct mt76_dev *mdev, struct ieee80211_vif *vif,
257*4882a593Smuzhiyun struct ieee80211_sta *sta);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun void mt7603_pre_tbtt_tasklet(unsigned long arg);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun void mt7603_update_channel(struct mt76_dev *mdev);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun void mt7603_edcca_set_strict(struct mt7603_dev *dev, bool val);
264*4882a593Smuzhiyun void mt7603_cca_stats_reset(struct mt7603_dev *dev);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun void mt7603_init_edcca(struct mt7603_dev *dev);
267*4882a593Smuzhiyun #endif
268