1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun #include <linux/etherdevice.h>
4*4882a593Smuzhiyun #include "mt7603.h"
5*4882a593Smuzhiyun #include "mac.h"
6*4882a593Smuzhiyun #include "eeprom.h"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun const struct mt76_driver_ops mt7603_drv_ops = {
9*4882a593Smuzhiyun .txwi_size = MT_TXD_SIZE,
10*4882a593Smuzhiyun .drv_flags = MT_DRV_SW_RX_AIRTIME,
11*4882a593Smuzhiyun .survey_flags = SURVEY_INFO_TIME_TX,
12*4882a593Smuzhiyun .tx_prepare_skb = mt7603_tx_prepare_skb,
13*4882a593Smuzhiyun .tx_complete_skb = mt7603_tx_complete_skb,
14*4882a593Smuzhiyun .rx_skb = mt7603_queue_rx_skb,
15*4882a593Smuzhiyun .rx_poll_complete = mt7603_rx_poll_complete,
16*4882a593Smuzhiyun .sta_ps = mt7603_sta_ps,
17*4882a593Smuzhiyun .sta_add = mt7603_sta_add,
18*4882a593Smuzhiyun .sta_assoc = mt7603_sta_assoc,
19*4882a593Smuzhiyun .sta_remove = mt7603_sta_remove,
20*4882a593Smuzhiyun .update_survey = mt7603_update_channel,
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static void
mt7603_set_tmac_template(struct mt7603_dev * dev)24*4882a593Smuzhiyun mt7603_set_tmac_template(struct mt7603_dev *dev)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun u32 desc[5] = {
27*4882a593Smuzhiyun [1] = FIELD_PREP(MT_TXD3_REM_TX_COUNT, 0xf),
28*4882a593Smuzhiyun [3] = MT_TXD5_SW_POWER_MGMT
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun u32 addr;
31*4882a593Smuzhiyun int i;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR);
34*4882a593Smuzhiyun addr += MT_CLIENT_TMAC_INFO_TEMPLATE;
35*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(desc); i++)
36*4882a593Smuzhiyun mt76_wr(dev, addr + 4 * i, desc[i]);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static void
mt7603_dma_sched_init(struct mt7603_dev * dev)40*4882a593Smuzhiyun mt7603_dma_sched_init(struct mt7603_dev *dev)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun int page_size = 128;
43*4882a593Smuzhiyun int page_count;
44*4882a593Smuzhiyun int max_len = 1792;
45*4882a593Smuzhiyun int max_amsdu_pages = 4096 / page_size;
46*4882a593Smuzhiyun int max_mcu_len = 4096;
47*4882a593Smuzhiyun int max_beacon_len = 512 * 4 + max_len;
48*4882a593Smuzhiyun int max_mcast_pages = 4 * max_len / page_size;
49*4882a593Smuzhiyun int reserved_count = 0;
50*4882a593Smuzhiyun int beacon_pages;
51*4882a593Smuzhiyun int mcu_pages;
52*4882a593Smuzhiyun int i;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun page_count = mt76_get_field(dev, MT_PSE_FC_P0,
55*4882a593Smuzhiyun MT_PSE_FC_P0_MAX_QUOTA);
56*4882a593Smuzhiyun beacon_pages = 4 * (max_beacon_len / page_size);
57*4882a593Smuzhiyun mcu_pages = max_mcu_len / page_size;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun mt76_wr(dev, MT_PSE_FRP,
60*4882a593Smuzhiyun FIELD_PREP(MT_PSE_FRP_P0, 7) |
61*4882a593Smuzhiyun FIELD_PREP(MT_PSE_FRP_P1, 6) |
62*4882a593Smuzhiyun FIELD_PREP(MT_PSE_FRP_P2_RQ2, 4));
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun mt76_wr(dev, MT_HIGH_PRIORITY_1, 0x55555553);
65*4882a593Smuzhiyun mt76_wr(dev, MT_HIGH_PRIORITY_2, 0x78555555);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun mt76_wr(dev, MT_QUEUE_PRIORITY_1, 0x2b1a096e);
68*4882a593Smuzhiyun mt76_wr(dev, MT_QUEUE_PRIORITY_2, 0x785f4d3c);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun mt76_wr(dev, MT_PRIORITY_MASK, 0xffffffff);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun mt76_wr(dev, MT_SCH_1, page_count | (2 << 28));
73*4882a593Smuzhiyun mt76_wr(dev, MT_SCH_2, max_amsdu_pages);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun for (i = 0; i <= 4; i++)
76*4882a593Smuzhiyun mt76_wr(dev, MT_PAGE_COUNT(i), max_amsdu_pages);
77*4882a593Smuzhiyun reserved_count += 5 * max_amsdu_pages;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun mt76_wr(dev, MT_PAGE_COUNT(5), mcu_pages);
80*4882a593Smuzhiyun reserved_count += mcu_pages;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun mt76_wr(dev, MT_PAGE_COUNT(7), beacon_pages);
83*4882a593Smuzhiyun reserved_count += beacon_pages;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun mt76_wr(dev, MT_PAGE_COUNT(8), max_mcast_pages);
86*4882a593Smuzhiyun reserved_count += max_mcast_pages;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (is_mt7603(dev))
89*4882a593Smuzhiyun reserved_count = 0;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun mt76_wr(dev, MT_RSV_MAX_THRESH, page_count - reserved_count);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (is_mt7603(dev) && mt76xx_rev(dev) >= MT7603_REV_E2) {
94*4882a593Smuzhiyun mt76_wr(dev, MT_GROUP_THRESH(0),
95*4882a593Smuzhiyun page_count - beacon_pages - mcu_pages);
96*4882a593Smuzhiyun mt76_wr(dev, MT_GROUP_THRESH(1), beacon_pages);
97*4882a593Smuzhiyun mt76_wr(dev, MT_BMAP_0, 0x0080ff5f);
98*4882a593Smuzhiyun mt76_wr(dev, MT_GROUP_THRESH(2), mcu_pages);
99*4882a593Smuzhiyun mt76_wr(dev, MT_BMAP_1, 0x00000020);
100*4882a593Smuzhiyun } else {
101*4882a593Smuzhiyun mt76_wr(dev, MT_GROUP_THRESH(0), page_count);
102*4882a593Smuzhiyun mt76_wr(dev, MT_BMAP_0, 0xffff);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun mt76_wr(dev, MT_SCH_4, 0);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun for (i = 0; i <= 15; i++)
108*4882a593Smuzhiyun mt76_wr(dev, MT_TXTIME_THRESH(i), 0xfffff);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun mt76_set(dev, MT_SCH_4, BIT(6));
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static void
mt7603_phy_init(struct mt7603_dev * dev)114*4882a593Smuzhiyun mt7603_phy_init(struct mt7603_dev *dev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun int rx_chains = dev->mphy.antenna_mask;
117*4882a593Smuzhiyun int tx_chains = hweight8(rx_chains) - 1;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun mt76_rmw(dev, MT_WF_RMAC_RMCR,
120*4882a593Smuzhiyun (MT_WF_RMAC_RMCR_SMPS_MODE |
121*4882a593Smuzhiyun MT_WF_RMAC_RMCR_RX_STREAMS),
122*4882a593Smuzhiyun (FIELD_PREP(MT_WF_RMAC_RMCR_SMPS_MODE, 3) |
123*4882a593Smuzhiyun FIELD_PREP(MT_WF_RMAC_RMCR_RX_STREAMS, rx_chains)));
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun mt76_rmw_field(dev, MT_TMAC_TCR, MT_TMAC_TCR_TX_STREAMS,
126*4882a593Smuzhiyun tx_chains);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun dev->agc0 = mt76_rr(dev, MT_AGC(0));
129*4882a593Smuzhiyun dev->agc3 = mt76_rr(dev, MT_AGC(3));
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static void
mt7603_mac_init(struct mt7603_dev * dev)133*4882a593Smuzhiyun mt7603_mac_init(struct mt7603_dev *dev)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun u8 bc_addr[ETH_ALEN];
136*4882a593Smuzhiyun u32 addr;
137*4882a593Smuzhiyun int i;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_BA_SIZE_LIMIT_0,
140*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(0) << 0 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
141*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(1) << 1 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
142*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(2) << 2 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
143*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(3) << 3 * MT_AGG_BA_SIZE_LIMIT_SHIFT));
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_BA_SIZE_LIMIT_1,
146*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(4) << 0 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
147*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(5) << 1 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
148*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(6) << 2 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
149*4882a593Smuzhiyun (MT_AGG_SIZE_LIMIT(7) << 3 * MT_AGG_BA_SIZE_LIMIT_SHIFT));
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_LIMIT,
152*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(0), 24) |
153*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(1), 24) |
154*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(2), 24) |
155*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(3), 24));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_LIMIT_1,
158*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(0), 24) |
159*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(1), 24) |
160*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(2), 24) |
161*4882a593Smuzhiyun FIELD_PREP(MT_AGG_LIMIT_AC(3), 24));
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_CONTROL,
164*4882a593Smuzhiyun FIELD_PREP(MT_AGG_CONTROL_BAR_RATE, 0x4b) |
165*4882a593Smuzhiyun FIELD_PREP(MT_AGG_CONTROL_CFEND_RATE, 0x69) |
166*4882a593Smuzhiyun MT_AGG_CONTROL_NO_BA_AR_RULE);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_RETRY_CONTROL,
169*4882a593Smuzhiyun FIELD_PREP(MT_AGG_RETRY_CONTROL_BAR_LIMIT, 1) |
170*4882a593Smuzhiyun FIELD_PREP(MT_AGG_RETRY_CONTROL_RTS_LIMIT, 15));
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun mt76_wr(dev, MT_DMA_DCR0, MT_DMA_DCR0_RX_VEC_DROP |
173*4882a593Smuzhiyun FIELD_PREP(MT_DMA_DCR0_MAX_RX_LEN, 4096));
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun mt76_rmw(dev, MT_DMA_VCFR0, BIT(0), BIT(13));
176*4882a593Smuzhiyun mt76_rmw(dev, MT_DMA_TMCFR0, BIT(0) | BIT(1), BIT(13));
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun mt76_clear(dev, MT_WF_RMAC_TMR_PA, BIT(31));
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun mt76_set(dev, MT_WF_RMACDR, MT_WF_RMACDR_MAXLEN_20BIT);
181*4882a593Smuzhiyun mt76_rmw(dev, MT_WF_RMAC_MAXMINLEN, 0xffffff, 0x19000);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun mt76_wr(dev, MT_WF_RFCR1, 0);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun mt76_set(dev, MT_TMAC_TCR, MT_TMAC_TCR_RX_RIFS_MODE);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun mt7603_set_tmac_template(dev);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Enable RX group to HIF */
190*4882a593Smuzhiyun addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR);
191*4882a593Smuzhiyun mt76_set(dev, addr + MT_CLIENT_RXINF, MT_CLIENT_RXINF_RXSH_GROUPS);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Enable RX group to MCU */
194*4882a593Smuzhiyun mt76_set(dev, MT_DMA_DCR1, GENMASK(13, 11));
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun mt76_rmw_field(dev, MT_AGG_PCR_RTS, MT_AGG_PCR_RTS_PKT_THR, 3);
197*4882a593Smuzhiyun mt76_set(dev, MT_TMAC_PCR, MT_TMAC_PCR_SPE_EN);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* include preamble detection in CCA trigger signal */
200*4882a593Smuzhiyun mt76_rmw_field(dev, MT_TXREQ, MT_TXREQ_CCA_SRC_SEL, 2);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun mt76_wr(dev, MT_RXREQ, 4);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Configure all rx packets to HIF */
205*4882a593Smuzhiyun mt76_wr(dev, MT_DMA_RCFR0, 0xc0000000);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Configure MCU txs selection with aggregation */
208*4882a593Smuzhiyun mt76_wr(dev, MT_DMA_TCFR0,
209*4882a593Smuzhiyun FIELD_PREP(MT_DMA_TCFR_TXS_AGGR_TIMEOUT, 1) | /* 32 us */
210*4882a593Smuzhiyun MT_DMA_TCFR_TXS_AGGR_COUNT);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Configure HIF txs selection with aggregation */
213*4882a593Smuzhiyun mt76_wr(dev, MT_DMA_TCFR1,
214*4882a593Smuzhiyun FIELD_PREP(MT_DMA_TCFR_TXS_AGGR_TIMEOUT, 1) | /* 32 us */
215*4882a593Smuzhiyun MT_DMA_TCFR_TXS_AGGR_COUNT | /* Maximum count */
216*4882a593Smuzhiyun MT_DMA_TCFR_TXS_BIT_MAP);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun mt76_wr(dev, MT_MCU_PCIE_REMAP_1, MT_PSE_WTBL_2_PHYS_ADDR);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun for (i = 0; i < MT7603_WTBL_SIZE; i++)
221*4882a593Smuzhiyun mt7603_wtbl_clear(dev, i);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun eth_broadcast_addr(bc_addr);
224*4882a593Smuzhiyun mt7603_wtbl_init(dev, MT7603_WTBL_RESERVED, -1, bc_addr);
225*4882a593Smuzhiyun dev->global_sta.wcid.idx = MT7603_WTBL_RESERVED;
226*4882a593Smuzhiyun rcu_assign_pointer(dev->mt76.wcid[MT7603_WTBL_RESERVED],
227*4882a593Smuzhiyun &dev->global_sta.wcid);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun mt76_rmw_field(dev, MT_LPON_BTEIR, MT_LPON_BTEIR_MBSS_MODE, 2);
230*4882a593Smuzhiyun mt76_rmw_field(dev, MT_WF_RMACDR, MT_WF_RMACDR_MBSSID_MASK, 2);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_ARUCR,
233*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(0), 7) |
234*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(1), 2) |
235*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(2), 2) |
236*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(3), 2) |
237*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(4), 1) |
238*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(5), 1) |
239*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(6), 1) |
240*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(7), 1));
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_ARDCR,
243*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(0), MT7603_RATE_RETRY - 1) |
244*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(1), MT7603_RATE_RETRY - 1) |
245*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(2), MT7603_RATE_RETRY - 1) |
246*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(3), MT7603_RATE_RETRY - 1) |
247*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(4), MT7603_RATE_RETRY - 1) |
248*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(5), MT7603_RATE_RETRY - 1) |
249*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(6), MT7603_RATE_RETRY - 1) |
250*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARxCR_LIMIT(7), MT7603_RATE_RETRY - 1));
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun mt76_wr(dev, MT_AGG_ARCR,
253*4882a593Smuzhiyun (FIELD_PREP(MT_AGG_ARCR_RTS_RATE_THR, 2) |
254*4882a593Smuzhiyun MT_AGG_ARCR_RATE_DOWN_RATIO_EN |
255*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARCR_RATE_DOWN_RATIO, 1) |
256*4882a593Smuzhiyun FIELD_PREP(MT_AGG_ARCR_RATE_UP_EXTRA_TH, 4)));
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun mt76_set(dev, MT_WTBL_RMVTCR, MT_WTBL_RMVTCR_RX_MV_MODE);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun mt76_clear(dev, MT_SEC_SCR, MT_SEC_SCR_MASK_ORDER);
261*4882a593Smuzhiyun mt76_clear(dev, MT_SEC_SCR, BIT(18));
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Set secondary beacon time offsets */
264*4882a593Smuzhiyun for (i = 0; i <= 4; i++)
265*4882a593Smuzhiyun mt76_rmw_field(dev, MT_LPON_SBTOR(i), MT_LPON_SBTOR_TIME_OFFSET,
266*4882a593Smuzhiyun (i + 1) * (20 + 4096));
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static int
mt7603_init_hardware(struct mt7603_dev * dev)270*4882a593Smuzhiyun mt7603_init_hardware(struct mt7603_dev *dev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun int i, ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun mt76_wr(dev, MT_INT_SOURCE_CSR, ~0);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ret = mt7603_eeprom_init(dev);
277*4882a593Smuzhiyun if (ret < 0)
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun ret = mt7603_dma_init(dev);
281*4882a593Smuzhiyun if (ret)
282*4882a593Smuzhiyun return ret;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun mt76_wr(dev, MT_WPDMA_GLO_CFG, 0x52000850);
285*4882a593Smuzhiyun mt7603_mac_dma_start(dev);
286*4882a593Smuzhiyun dev->rxfilter = mt76_rr(dev, MT_WF_RFCR);
287*4882a593Smuzhiyun set_bit(MT76_STATE_INITIALIZED, &dev->mphy.state);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun for (i = 0; i < MT7603_WTBL_SIZE; i++) {
290*4882a593Smuzhiyun mt76_wr(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY | MT_PSE_RTA_WRITE |
291*4882a593Smuzhiyun FIELD_PREP(MT_PSE_RTA_TAG_ID, i));
292*4882a593Smuzhiyun mt76_poll(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY, 0, 5000);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = mt7603_mcu_init(dev);
296*4882a593Smuzhiyun if (ret)
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun mt7603_dma_sched_init(dev);
300*4882a593Smuzhiyun mt7603_mcu_set_eeprom(dev);
301*4882a593Smuzhiyun mt7603_phy_init(dev);
302*4882a593Smuzhiyun mt7603_mac_init(dev);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define CCK_RATE(_idx, _rate) { \
308*4882a593Smuzhiyun .bitrate = _rate, \
309*4882a593Smuzhiyun .flags = IEEE80211_RATE_SHORT_PREAMBLE, \
310*4882a593Smuzhiyun .hw_value = (MT_PHY_TYPE_CCK << 8) | (_idx), \
311*4882a593Smuzhiyun .hw_value_short = (MT_PHY_TYPE_CCK << 8) | (4 + _idx), \
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #define OFDM_RATE(_idx, _rate) { \
315*4882a593Smuzhiyun .bitrate = _rate, \
316*4882a593Smuzhiyun .hw_value = (MT_PHY_TYPE_OFDM << 8) | (_idx), \
317*4882a593Smuzhiyun .hw_value_short = (MT_PHY_TYPE_OFDM << 8) | (_idx), \
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static struct ieee80211_rate mt7603_rates[] = {
321*4882a593Smuzhiyun CCK_RATE(0, 10),
322*4882a593Smuzhiyun CCK_RATE(1, 20),
323*4882a593Smuzhiyun CCK_RATE(2, 55),
324*4882a593Smuzhiyun CCK_RATE(3, 110),
325*4882a593Smuzhiyun OFDM_RATE(11, 60),
326*4882a593Smuzhiyun OFDM_RATE(15, 90),
327*4882a593Smuzhiyun OFDM_RATE(10, 120),
328*4882a593Smuzhiyun OFDM_RATE(14, 180),
329*4882a593Smuzhiyun OFDM_RATE(9, 240),
330*4882a593Smuzhiyun OFDM_RATE(13, 360),
331*4882a593Smuzhiyun OFDM_RATE(8, 480),
332*4882a593Smuzhiyun OFDM_RATE(12, 540),
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const struct ieee80211_iface_limit if_limits[] = {
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun .max = 1,
338*4882a593Smuzhiyun .types = BIT(NL80211_IFTYPE_ADHOC)
339*4882a593Smuzhiyun }, {
340*4882a593Smuzhiyun .max = MT7603_MAX_INTERFACES,
341*4882a593Smuzhiyun .types = BIT(NL80211_IFTYPE_STATION) |
342*4882a593Smuzhiyun #ifdef CONFIG_MAC80211_MESH
343*4882a593Smuzhiyun BIT(NL80211_IFTYPE_MESH_POINT) |
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun BIT(NL80211_IFTYPE_P2P_CLIENT) |
346*4882a593Smuzhiyun BIT(NL80211_IFTYPE_P2P_GO) |
347*4882a593Smuzhiyun BIT(NL80211_IFTYPE_AP)
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const struct ieee80211_iface_combination if_comb[] = {
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun .limits = if_limits,
354*4882a593Smuzhiyun .n_limits = ARRAY_SIZE(if_limits),
355*4882a593Smuzhiyun .max_interfaces = 4,
356*4882a593Smuzhiyun .num_different_channels = 1,
357*4882a593Smuzhiyun .beacon_int_infra_match = true,
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
mt7603_led_set_config(struct mt76_dev * mt76,u8 delay_on,u8 delay_off)361*4882a593Smuzhiyun static void mt7603_led_set_config(struct mt76_dev *mt76, u8 delay_on,
362*4882a593Smuzhiyun u8 delay_off)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct mt7603_dev *dev = container_of(mt76, struct mt7603_dev,
365*4882a593Smuzhiyun mt76);
366*4882a593Smuzhiyun u32 val, addr;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun val = FIELD_PREP(MT_LED_STATUS_DURATION, 0xffff) |
369*4882a593Smuzhiyun FIELD_PREP(MT_LED_STATUS_OFF, delay_off) |
370*4882a593Smuzhiyun FIELD_PREP(MT_LED_STATUS_ON, delay_on);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun addr = mt7603_reg_map(dev, MT_LED_STATUS_0(mt76->led_pin));
373*4882a593Smuzhiyun mt76_wr(dev, addr, val);
374*4882a593Smuzhiyun addr = mt7603_reg_map(dev, MT_LED_STATUS_1(mt76->led_pin));
375*4882a593Smuzhiyun mt76_wr(dev, addr, val);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun val = MT_LED_CTRL_REPLAY(mt76->led_pin) |
378*4882a593Smuzhiyun MT_LED_CTRL_KICK(mt76->led_pin);
379*4882a593Smuzhiyun if (mt76->led_al)
380*4882a593Smuzhiyun val |= MT_LED_CTRL_POLARITY(mt76->led_pin);
381*4882a593Smuzhiyun addr = mt7603_reg_map(dev, MT_LED_CTRL);
382*4882a593Smuzhiyun mt76_wr(dev, addr, val);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
mt7603_led_set_blink(struct led_classdev * led_cdev,unsigned long * delay_on,unsigned long * delay_off)385*4882a593Smuzhiyun static int mt7603_led_set_blink(struct led_classdev *led_cdev,
386*4882a593Smuzhiyun unsigned long *delay_on,
387*4882a593Smuzhiyun unsigned long *delay_off)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct mt76_dev *mt76 = container_of(led_cdev, struct mt76_dev,
390*4882a593Smuzhiyun led_cdev);
391*4882a593Smuzhiyun u8 delta_on, delta_off;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun delta_off = max_t(u8, *delay_off / 10, 1);
394*4882a593Smuzhiyun delta_on = max_t(u8, *delay_on / 10, 1);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun mt7603_led_set_config(mt76, delta_on, delta_off);
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
mt7603_led_set_brightness(struct led_classdev * led_cdev,enum led_brightness brightness)400*4882a593Smuzhiyun static void mt7603_led_set_brightness(struct led_classdev *led_cdev,
401*4882a593Smuzhiyun enum led_brightness brightness)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct mt76_dev *mt76 = container_of(led_cdev, struct mt76_dev,
404*4882a593Smuzhiyun led_cdev);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (!brightness)
407*4882a593Smuzhiyun mt7603_led_set_config(mt76, 0, 0xff);
408*4882a593Smuzhiyun else
409*4882a593Smuzhiyun mt7603_led_set_config(mt76, 0xff, 0);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
__mt7603_reg_addr(struct mt7603_dev * dev,u32 addr)412*4882a593Smuzhiyun static u32 __mt7603_reg_addr(struct mt7603_dev *dev, u32 addr)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun if (addr < 0x100000)
415*4882a593Smuzhiyun return addr;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return mt7603_reg_map(dev, addr);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
mt7603_rr(struct mt76_dev * mdev,u32 offset)420*4882a593Smuzhiyun static u32 mt7603_rr(struct mt76_dev *mdev, u32 offset)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
423*4882a593Smuzhiyun u32 addr = __mt7603_reg_addr(dev, offset);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return dev->bus_ops->rr(mdev, addr);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
mt7603_wr(struct mt76_dev * mdev,u32 offset,u32 val)428*4882a593Smuzhiyun static void mt7603_wr(struct mt76_dev *mdev, u32 offset, u32 val)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
431*4882a593Smuzhiyun u32 addr = __mt7603_reg_addr(dev, offset);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun dev->bus_ops->wr(mdev, addr, val);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
mt7603_rmw(struct mt76_dev * mdev,u32 offset,u32 mask,u32 val)436*4882a593Smuzhiyun static u32 mt7603_rmw(struct mt76_dev *mdev, u32 offset, u32 mask, u32 val)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
439*4882a593Smuzhiyun u32 addr = __mt7603_reg_addr(dev, offset);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return dev->bus_ops->rmw(mdev, addr, mask, val);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static void
mt7603_regd_notifier(struct wiphy * wiphy,struct regulatory_request * request)445*4882a593Smuzhiyun mt7603_regd_notifier(struct wiphy *wiphy,
446*4882a593Smuzhiyun struct regulatory_request *request)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
449*4882a593Smuzhiyun struct mt7603_dev *dev = hw->priv;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun dev->mt76.region = request->dfs_region;
452*4882a593Smuzhiyun dev->ed_monitor = dev->ed_monitor_enabled &&
453*4882a593Smuzhiyun dev->mt76.region == NL80211_DFS_ETSI;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun static int
mt7603_txpower_signed(int val)457*4882a593Smuzhiyun mt7603_txpower_signed(int val)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun bool sign = val & BIT(6);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (!(val & BIT(7)))
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun val &= GENMASK(5, 0);
465*4882a593Smuzhiyun if (!sign)
466*4882a593Smuzhiyun val = -val;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return val;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static void
mt7603_init_txpower(struct mt7603_dev * dev,struct ieee80211_supported_band * sband)472*4882a593Smuzhiyun mt7603_init_txpower(struct mt7603_dev *dev,
473*4882a593Smuzhiyun struct ieee80211_supported_band *sband)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct ieee80211_channel *chan;
476*4882a593Smuzhiyun u8 *eeprom = (u8 *)dev->mt76.eeprom.data;
477*4882a593Smuzhiyun int target_power = eeprom[MT_EE_TX_POWER_0_START_2G + 2] & ~BIT(7);
478*4882a593Smuzhiyun u8 *rate_power = &eeprom[MT_EE_TX_POWER_CCK];
479*4882a593Smuzhiyun bool ext_pa = eeprom[MT_EE_NIC_CONF_0 + 1] & BIT(1);
480*4882a593Smuzhiyun int max_offset, cur_offset;
481*4882a593Smuzhiyun int i;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (ext_pa && is_mt7603(dev))
484*4882a593Smuzhiyun target_power = eeprom[MT_EE_TX_POWER_TSSI_OFF] & ~BIT(7);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (target_power & BIT(6))
487*4882a593Smuzhiyun target_power = -(target_power & GENMASK(5, 0));
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun max_offset = 0;
490*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
491*4882a593Smuzhiyun cur_offset = mt7603_txpower_signed(rate_power[i]);
492*4882a593Smuzhiyun max_offset = max(max_offset, cur_offset);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun target_power += max_offset;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun dev->tx_power_limit = target_power;
498*4882a593Smuzhiyun dev->mphy.txpower_cur = target_power;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun target_power = DIV_ROUND_UP(target_power, 2);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* add 3 dBm for 2SS devices (combined output) */
503*4882a593Smuzhiyun if (dev->mphy.antenna_mask & BIT(1))
504*4882a593Smuzhiyun target_power += 3;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun for (i = 0; i < sband->n_channels; i++) {
507*4882a593Smuzhiyun chan = &sband->channels[i];
508*4882a593Smuzhiyun chan->max_power = min_t(int, chan->max_reg_power, target_power);
509*4882a593Smuzhiyun chan->orig_mpwr = target_power;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
mt7603_register_device(struct mt7603_dev * dev)513*4882a593Smuzhiyun int mt7603_register_device(struct mt7603_dev *dev)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun struct mt76_bus_ops *bus_ops;
516*4882a593Smuzhiyun struct ieee80211_hw *hw = mt76_hw(dev);
517*4882a593Smuzhiyun struct wiphy *wiphy = hw->wiphy;
518*4882a593Smuzhiyun int ret;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun dev->bus_ops = dev->mt76.bus;
521*4882a593Smuzhiyun bus_ops = devm_kmemdup(dev->mt76.dev, dev->bus_ops, sizeof(*bus_ops),
522*4882a593Smuzhiyun GFP_KERNEL);
523*4882a593Smuzhiyun if (!bus_ops)
524*4882a593Smuzhiyun return -ENOMEM;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun bus_ops->rr = mt7603_rr;
527*4882a593Smuzhiyun bus_ops->wr = mt7603_wr;
528*4882a593Smuzhiyun bus_ops->rmw = mt7603_rmw;
529*4882a593Smuzhiyun dev->mt76.bus = bus_ops;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun INIT_LIST_HEAD(&dev->sta_poll_list);
532*4882a593Smuzhiyun spin_lock_init(&dev->sta_poll_lock);
533*4882a593Smuzhiyun spin_lock_init(&dev->ps_lock);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun INIT_DELAYED_WORK(&dev->mt76.mac_work, mt7603_mac_work);
536*4882a593Smuzhiyun tasklet_init(&dev->mt76.pre_tbtt_tasklet, mt7603_pre_tbtt_tasklet,
537*4882a593Smuzhiyun (unsigned long)dev);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun dev->slottime = 9;
540*4882a593Smuzhiyun dev->sensitivity_limit = 28;
541*4882a593Smuzhiyun dev->dynamic_sensitivity = true;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun ret = mt7603_init_hardware(dev);
544*4882a593Smuzhiyun if (ret)
545*4882a593Smuzhiyun return ret;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun hw->queues = 4;
548*4882a593Smuzhiyun hw->max_rates = 3;
549*4882a593Smuzhiyun hw->max_report_rates = 7;
550*4882a593Smuzhiyun hw->max_rate_tries = 11;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun hw->sta_data_size = sizeof(struct mt7603_sta);
553*4882a593Smuzhiyun hw->vif_data_size = sizeof(struct mt7603_vif);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun wiphy->iface_combinations = if_comb;
556*4882a593Smuzhiyun wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun ieee80211_hw_set(hw, TX_STATUS_NO_AMPDU_LEN);
559*4882a593Smuzhiyun ieee80211_hw_set(hw, HOST_BROADCAST_PS_BUFFERING);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* init led callbacks */
562*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_MT76_LEDS)) {
563*4882a593Smuzhiyun dev->mt76.led_cdev.brightness_set = mt7603_led_set_brightness;
564*4882a593Smuzhiyun dev->mt76.led_cdev.blink_set = mt7603_led_set_blink;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun wiphy->reg_notifier = mt7603_regd_notifier;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun ret = mt76_register_device(&dev->mt76, true, mt7603_rates,
570*4882a593Smuzhiyun ARRAY_SIZE(mt7603_rates));
571*4882a593Smuzhiyun if (ret)
572*4882a593Smuzhiyun return ret;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun mt7603_init_debugfs(dev);
575*4882a593Smuzhiyun mt7603_init_txpower(dev, &dev->mphy.sband_2g.sband);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun return 0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
mt7603_unregister_device(struct mt7603_dev * dev)580*4882a593Smuzhiyun void mt7603_unregister_device(struct mt7603_dev *dev)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun tasklet_disable(&dev->mt76.pre_tbtt_tasklet);
583*4882a593Smuzhiyun mt76_unregister_device(&dev->mt76);
584*4882a593Smuzhiyun mt7603_mcu_exit(dev);
585*4882a593Smuzhiyun mt7603_dma_cleanup(dev);
586*4882a593Smuzhiyun mt76_free_device(&dev->mt76);
587*4882a593Smuzhiyun }
588