1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun #include "mt7603.h"
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun struct beacon_bc_data {
6*4882a593Smuzhiyun struct mt7603_dev *dev;
7*4882a593Smuzhiyun struct sk_buff_head q;
8*4882a593Smuzhiyun struct sk_buff *tail[MT7603_MAX_INTERFACES];
9*4882a593Smuzhiyun int count[MT7603_MAX_INTERFACES];
10*4882a593Smuzhiyun };
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun static void
mt7603_update_beacon_iter(void * priv,u8 * mac,struct ieee80211_vif * vif)13*4882a593Smuzhiyun mt7603_update_beacon_iter(void *priv, u8 *mac, struct ieee80211_vif *vif)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun struct mt7603_dev *dev = (struct mt7603_dev *)priv;
16*4882a593Smuzhiyun struct mt7603_vif *mvif = (struct mt7603_vif *)vif->drv_priv;
17*4882a593Smuzhiyun struct sk_buff *skb = NULL;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun if (!(dev->mt76.beacon_mask & BIT(mvif->idx)))
20*4882a593Smuzhiyun return;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun skb = ieee80211_beacon_get(mt76_hw(dev), vif);
23*4882a593Smuzhiyun if (!skb)
24*4882a593Smuzhiyun return;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun mt76_tx_queue_skb(dev, MT_TXQ_BEACON, skb, &mvif->sta.wcid, NULL);
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun spin_lock_bh(&dev->ps_lock);
29*4882a593Smuzhiyun mt76_wr(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY |
30*4882a593Smuzhiyun FIELD_PREP(MT_DMA_FQCR0_TARGET_WCID, mvif->sta.wcid.idx) |
31*4882a593Smuzhiyun FIELD_PREP(MT_DMA_FQCR0_TARGET_QID,
32*4882a593Smuzhiyun dev->mt76.q_tx[MT_TXQ_CAB]->hw_idx) |
33*4882a593Smuzhiyun FIELD_PREP(MT_DMA_FQCR0_DEST_PORT_ID, 3) |
34*4882a593Smuzhiyun FIELD_PREP(MT_DMA_FQCR0_DEST_QUEUE_ID, 8));
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun if (!mt76_poll(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY, 0, 5000))
37*4882a593Smuzhiyun dev->beacon_check = MT7603_WATCHDOG_TIMEOUT;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun spin_unlock_bh(&dev->ps_lock);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static void
mt7603_add_buffered_bc(void * priv,u8 * mac,struct ieee80211_vif * vif)43*4882a593Smuzhiyun mt7603_add_buffered_bc(void *priv, u8 *mac, struct ieee80211_vif *vif)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct beacon_bc_data *data = priv;
46*4882a593Smuzhiyun struct mt7603_dev *dev = data->dev;
47*4882a593Smuzhiyun struct mt7603_vif *mvif = (struct mt7603_vif *)vif->drv_priv;
48*4882a593Smuzhiyun struct ieee80211_tx_info *info;
49*4882a593Smuzhiyun struct sk_buff *skb;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (!(dev->mt76.beacon_mask & BIT(mvif->idx)))
52*4882a593Smuzhiyun return;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun skb = ieee80211_get_buffered_bc(mt76_hw(dev), vif);
55*4882a593Smuzhiyun if (!skb)
56*4882a593Smuzhiyun return;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun info = IEEE80211_SKB_CB(skb);
59*4882a593Smuzhiyun info->control.vif = vif;
60*4882a593Smuzhiyun info->flags |= IEEE80211_TX_CTL_ASSIGN_SEQ;
61*4882a593Smuzhiyun mt76_skb_set_moredata(skb, true);
62*4882a593Smuzhiyun __skb_queue_tail(&data->q, skb);
63*4882a593Smuzhiyun data->tail[mvif->idx] = skb;
64*4882a593Smuzhiyun data->count[mvif->idx]++;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
mt7603_pre_tbtt_tasklet(unsigned long arg)67*4882a593Smuzhiyun void mt7603_pre_tbtt_tasklet(unsigned long arg)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct mt7603_dev *dev = (struct mt7603_dev *)arg;
70*4882a593Smuzhiyun struct mt76_queue *q;
71*4882a593Smuzhiyun struct beacon_bc_data data = {};
72*4882a593Smuzhiyun struct sk_buff *skb;
73*4882a593Smuzhiyun int i, nframes;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (mt76_hw(dev)->conf.flags & IEEE80211_CONF_OFFCHANNEL)
76*4882a593Smuzhiyun return;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun data.dev = dev;
79*4882a593Smuzhiyun __skb_queue_head_init(&data.q);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun q = dev->mt76.q_tx[MT_TXQ_BEACON];
82*4882a593Smuzhiyun spin_lock_bh(&q->lock);
83*4882a593Smuzhiyun ieee80211_iterate_active_interfaces_atomic(mt76_hw(dev),
84*4882a593Smuzhiyun IEEE80211_IFACE_ITER_RESUME_ALL,
85*4882a593Smuzhiyun mt7603_update_beacon_iter, dev);
86*4882a593Smuzhiyun mt76_queue_kick(dev, q);
87*4882a593Smuzhiyun spin_unlock_bh(&q->lock);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Flush all previous CAB queue packets */
90*4882a593Smuzhiyun mt76_wr(dev, MT_WF_ARB_CAB_FLUSH, GENMASK(30, 16) | BIT(0));
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun mt76_queue_tx_cleanup(dev, MT_TXQ_CAB, false);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun mt76_csa_check(&dev->mt76);
95*4882a593Smuzhiyun if (dev->mt76.csa_complete)
96*4882a593Smuzhiyun goto out;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun q = dev->mt76.q_tx[MT_TXQ_CAB];
99*4882a593Smuzhiyun do {
100*4882a593Smuzhiyun nframes = skb_queue_len(&data.q);
101*4882a593Smuzhiyun ieee80211_iterate_active_interfaces_atomic(mt76_hw(dev),
102*4882a593Smuzhiyun IEEE80211_IFACE_ITER_RESUME_ALL,
103*4882a593Smuzhiyun mt7603_add_buffered_bc, &data);
104*4882a593Smuzhiyun } while (nframes != skb_queue_len(&data.q) &&
105*4882a593Smuzhiyun skb_queue_len(&data.q) < 8);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (skb_queue_empty(&data.q))
108*4882a593Smuzhiyun goto out;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(data.tail); i++) {
111*4882a593Smuzhiyun if (!data.tail[i])
112*4882a593Smuzhiyun continue;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun mt76_skb_set_moredata(data.tail[i], false);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun spin_lock_bh(&q->lock);
118*4882a593Smuzhiyun while ((skb = __skb_dequeue(&data.q)) != NULL) {
119*4882a593Smuzhiyun struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
120*4882a593Smuzhiyun struct ieee80211_vif *vif = info->control.vif;
121*4882a593Smuzhiyun struct mt7603_vif *mvif = (struct mt7603_vif *)vif->drv_priv;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun mt76_tx_queue_skb(dev, MT_TXQ_CAB, skb, &mvif->sta.wcid, NULL);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun mt76_queue_kick(dev, q);
126*4882a593Smuzhiyun spin_unlock_bh(&q->lock);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(data.count); i++)
129*4882a593Smuzhiyun mt76_wr(dev, MT_WF_ARB_CAB_COUNT_B0_REG(i),
130*4882a593Smuzhiyun data.count[i] << MT_WF_ARB_CAB_COUNT_B0_SHIFT(i));
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun mt76_wr(dev, MT_WF_ARB_CAB_START,
133*4882a593Smuzhiyun MT_WF_ARB_CAB_START_BSSn(0) |
134*4882a593Smuzhiyun (MT_WF_ARB_CAB_START_BSS0n(1) *
135*4882a593Smuzhiyun ((1 << (MT7603_MAX_INTERFACES - 1)) - 1)));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun out:
138*4882a593Smuzhiyun mt76_queue_tx_cleanup(dev, MT_TXQ_BEACON, false);
139*4882a593Smuzhiyun if (dev->mt76.q_tx[MT_TXQ_BEACON]->queued >
140*4882a593Smuzhiyun hweight8(dev->mt76.beacon_mask))
141*4882a593Smuzhiyun dev->beacon_check++;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
mt7603_beacon_set_timer(struct mt7603_dev * dev,int idx,int intval)144*4882a593Smuzhiyun void mt7603_beacon_set_timer(struct mt7603_dev *dev, int idx, int intval)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun u32 pre_tbtt = MT7603_PRE_TBTT_TIME / 64;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (idx >= 0) {
149*4882a593Smuzhiyun if (intval)
150*4882a593Smuzhiyun dev->mt76.beacon_mask |= BIT(idx);
151*4882a593Smuzhiyun else
152*4882a593Smuzhiyun dev->mt76.beacon_mask &= ~BIT(idx);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (!dev->mt76.beacon_mask || (!intval && idx < 0)) {
156*4882a593Smuzhiyun mt7603_irq_disable(dev, MT_INT_MAC_IRQ3);
157*4882a593Smuzhiyun mt76_clear(dev, MT_ARB_SCR, MT_ARB_SCR_BCNQ_OPMODE_MASK);
158*4882a593Smuzhiyun mt76_wr(dev, MT_HW_INT_MASK(3), 0);
159*4882a593Smuzhiyun return;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun dev->mt76.beacon_int = intval;
163*4882a593Smuzhiyun mt76_wr(dev, MT_TBTT,
164*4882a593Smuzhiyun FIELD_PREP(MT_TBTT_PERIOD, intval) | MT_TBTT_CAL_ENABLE);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun mt76_wr(dev, MT_TBTT_TIMER_CFG, 0x99); /* start timer */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun mt76_rmw_field(dev, MT_ARB_SCR, MT_ARB_SCR_BCNQ_OPMODE_MASK,
169*4882a593Smuzhiyun MT_BCNQ_OPMODE_AP);
170*4882a593Smuzhiyun mt76_clear(dev, MT_ARB_SCR, MT_ARB_SCR_TBTT_BCN_PRIO);
171*4882a593Smuzhiyun mt76_set(dev, MT_ARB_SCR, MT_ARB_SCR_TBTT_BCAST_PRIO);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun mt76_wr(dev, MT_PRE_TBTT, pre_tbtt);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun mt76_set(dev, MT_HW_INT_MASK(3),
176*4882a593Smuzhiyun MT_HW_INT3_PRE_TBTT0 | MT_HW_INT3_TBTT0);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun mt76_set(dev, MT_WF_ARB_BCN_START,
179*4882a593Smuzhiyun MT_WF_ARB_BCN_START_BSSn(0) |
180*4882a593Smuzhiyun ((dev->mt76.beacon_mask >> 1) *
181*4882a593Smuzhiyun MT_WF_ARB_BCN_START_BSS0n(1)));
182*4882a593Smuzhiyun mt7603_irq_enable(dev, MT_INT_MAC_IRQ3);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (dev->mt76.beacon_mask & ~BIT(0))
185*4882a593Smuzhiyun mt76_set(dev, MT_LPON_SBTOR(0), MT_LPON_SBTOR_SUB_BSS_EN);
186*4882a593Smuzhiyun else
187*4882a593Smuzhiyun mt76_clear(dev, MT_LPON_SBTOR(0), MT_LPON_SBTOR_SUB_BSS_EN);
188*4882a593Smuzhiyun }
189