1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef __MT76_H
7*4882a593Smuzhiyun #define __MT76_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/skbuff.h>
13*4882a593Smuzhiyun #include <linux/leds.h>
14*4882a593Smuzhiyun #include <linux/usb.h>
15*4882a593Smuzhiyun #include <linux/average.h>
16*4882a593Smuzhiyun #include <net/mac80211.h>
17*4882a593Smuzhiyun #include "util.h"
18*4882a593Smuzhiyun #include "testmode.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define MT_MCU_RING_SIZE 32
21*4882a593Smuzhiyun #define MT_RX_BUF_SIZE 2048
22*4882a593Smuzhiyun #define MT_SKB_HEAD_LEN 128
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MT_MAX_NON_AQL_PKT 16
25*4882a593Smuzhiyun #define MT_TXQ_FREE_THR 32
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct mt76_dev;
28*4882a593Smuzhiyun struct mt76_phy;
29*4882a593Smuzhiyun struct mt76_wcid;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct mt76_reg_pair {
32*4882a593Smuzhiyun u32 reg;
33*4882a593Smuzhiyun u32 value;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun enum mt76_bus_type {
37*4882a593Smuzhiyun MT76_BUS_MMIO,
38*4882a593Smuzhiyun MT76_BUS_USB,
39*4882a593Smuzhiyun MT76_BUS_SDIO,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct mt76_bus_ops {
43*4882a593Smuzhiyun u32 (*rr)(struct mt76_dev *dev, u32 offset);
44*4882a593Smuzhiyun void (*wr)(struct mt76_dev *dev, u32 offset, u32 val);
45*4882a593Smuzhiyun u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val);
46*4882a593Smuzhiyun void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data,
47*4882a593Smuzhiyun int len);
48*4882a593Smuzhiyun void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data,
49*4882a593Smuzhiyun int len);
50*4882a593Smuzhiyun int (*wr_rp)(struct mt76_dev *dev, u32 base,
51*4882a593Smuzhiyun const struct mt76_reg_pair *rp, int len);
52*4882a593Smuzhiyun int (*rd_rp)(struct mt76_dev *dev, u32 base,
53*4882a593Smuzhiyun struct mt76_reg_pair *rp, int len);
54*4882a593Smuzhiyun enum mt76_bus_type type;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define mt76_is_usb(dev) ((dev)->bus->type == MT76_BUS_USB)
58*4882a593Smuzhiyun #define mt76_is_mmio(dev) ((dev)->bus->type == MT76_BUS_MMIO)
59*4882a593Smuzhiyun #define mt76_is_sdio(dev) ((dev)->bus->type == MT76_BUS_SDIO)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun enum mt76_txq_id {
62*4882a593Smuzhiyun MT_TXQ_VO = IEEE80211_AC_VO,
63*4882a593Smuzhiyun MT_TXQ_VI = IEEE80211_AC_VI,
64*4882a593Smuzhiyun MT_TXQ_BE = IEEE80211_AC_BE,
65*4882a593Smuzhiyun MT_TXQ_BK = IEEE80211_AC_BK,
66*4882a593Smuzhiyun MT_TXQ_PSD,
67*4882a593Smuzhiyun MT_TXQ_MCU,
68*4882a593Smuzhiyun MT_TXQ_MCU_WA,
69*4882a593Smuzhiyun MT_TXQ_BEACON,
70*4882a593Smuzhiyun MT_TXQ_CAB,
71*4882a593Smuzhiyun MT_TXQ_FWDL,
72*4882a593Smuzhiyun __MT_TXQ_MAX
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun enum mt76_rxq_id {
76*4882a593Smuzhiyun MT_RXQ_MAIN,
77*4882a593Smuzhiyun MT_RXQ_MCU,
78*4882a593Smuzhiyun MT_RXQ_MCU_WA,
79*4882a593Smuzhiyun __MT_RXQ_MAX
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct mt76_queue_buf {
83*4882a593Smuzhiyun dma_addr_t addr;
84*4882a593Smuzhiyun u16 len;
85*4882a593Smuzhiyun bool skip_unmap;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct mt76_tx_info {
89*4882a593Smuzhiyun struct mt76_queue_buf buf[32];
90*4882a593Smuzhiyun struct sk_buff *skb;
91*4882a593Smuzhiyun int nbuf;
92*4882a593Smuzhiyun u32 info;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct mt76_queue_entry {
96*4882a593Smuzhiyun union {
97*4882a593Smuzhiyun void *buf;
98*4882a593Smuzhiyun struct sk_buff *skb;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun union {
101*4882a593Smuzhiyun struct mt76_txwi_cache *txwi;
102*4882a593Smuzhiyun struct urb *urb;
103*4882a593Smuzhiyun int buf_sz;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun u32 dma_addr[2];
106*4882a593Smuzhiyun u16 dma_len[2];
107*4882a593Smuzhiyun u16 wcid;
108*4882a593Smuzhiyun bool skip_buf0:1;
109*4882a593Smuzhiyun bool skip_buf1:1;
110*4882a593Smuzhiyun bool done:1;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct mt76_queue_regs {
114*4882a593Smuzhiyun u32 desc_base;
115*4882a593Smuzhiyun u32 ring_size;
116*4882a593Smuzhiyun u32 cpu_idx;
117*4882a593Smuzhiyun u32 dma_idx;
118*4882a593Smuzhiyun } __packed __aligned(4);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct mt76_queue {
121*4882a593Smuzhiyun struct mt76_queue_regs __iomem *regs;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun spinlock_t lock;
124*4882a593Smuzhiyun struct mt76_queue_entry *entry;
125*4882a593Smuzhiyun struct mt76_desc *desc;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun u16 first;
128*4882a593Smuzhiyun u16 head;
129*4882a593Smuzhiyun u16 tail;
130*4882a593Smuzhiyun int ndesc;
131*4882a593Smuzhiyun int queued;
132*4882a593Smuzhiyun int buf_size;
133*4882a593Smuzhiyun bool stopped;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun u8 buf_offset;
136*4882a593Smuzhiyun u8 hw_idx;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun dma_addr_t desc_dma;
139*4882a593Smuzhiyun struct sk_buff *rx_head;
140*4882a593Smuzhiyun struct page_frag_cache rx_page;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct mt76_mcu_ops {
144*4882a593Smuzhiyun u32 headroom;
145*4882a593Smuzhiyun u32 tailroom;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data,
148*4882a593Smuzhiyun int len, bool wait_resp);
149*4882a593Smuzhiyun int (*mcu_skb_send_msg)(struct mt76_dev *dev, struct sk_buff *skb,
150*4882a593Smuzhiyun int cmd, bool wait_resp);
151*4882a593Smuzhiyun u32 (*mcu_rr)(struct mt76_dev *dev, u32 offset);
152*4882a593Smuzhiyun void (*mcu_wr)(struct mt76_dev *dev, u32 offset, u32 val);
153*4882a593Smuzhiyun int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base,
154*4882a593Smuzhiyun const struct mt76_reg_pair *rp, int len);
155*4882a593Smuzhiyun int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base,
156*4882a593Smuzhiyun struct mt76_reg_pair *rp, int len);
157*4882a593Smuzhiyun int (*mcu_restart)(struct mt76_dev *dev);
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct mt76_queue_ops {
161*4882a593Smuzhiyun int (*init)(struct mt76_dev *dev);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q,
164*4882a593Smuzhiyun int idx, int n_desc, int bufsize,
165*4882a593Smuzhiyun u32 ring_base);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
168*4882a593Smuzhiyun struct sk_buff *skb, struct mt76_wcid *wcid,
169*4882a593Smuzhiyun struct ieee80211_sta *sta);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid,
172*4882a593Smuzhiyun struct sk_buff *skb, u32 tx_info);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush,
175*4882a593Smuzhiyun int *len, u32 *info, bool *more);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid,
180*4882a593Smuzhiyun bool flush);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun void (*kick)(struct mt76_dev *dev, struct mt76_queue *q);
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum mt76_wcid_flags {
186*4882a593Smuzhiyun MT_WCID_FLAG_CHECK_PS,
187*4882a593Smuzhiyun MT_WCID_FLAG_PS,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define MT76_N_WCIDS 288
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* stored in ieee80211_tx_info::hw_queue */
193*4882a593Smuzhiyun #define MT_TX_HW_QUEUE_EXT_PHY BIT(3)
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun DECLARE_EWMA(signal, 10, 8);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define MT_WCID_TX_INFO_RATE GENMASK(15, 0)
198*4882a593Smuzhiyun #define MT_WCID_TX_INFO_NSS GENMASK(17, 16)
199*4882a593Smuzhiyun #define MT_WCID_TX_INFO_TXPWR_ADJ GENMASK(25, 18)
200*4882a593Smuzhiyun #define MT_WCID_TX_INFO_SET BIT(31)
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun struct mt76_wcid {
203*4882a593Smuzhiyun struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS];
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun atomic_t non_aql_packets;
206*4882a593Smuzhiyun unsigned long flags;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun struct ewma_signal rssi;
209*4882a593Smuzhiyun int inactive_count;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun u16 idx;
212*4882a593Smuzhiyun u8 hw_key_idx;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun u8 sta:1;
215*4882a593Smuzhiyun u8 ext_phy:1;
216*4882a593Smuzhiyun u8 amsdu:1;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun u8 rx_check_pn;
219*4882a593Smuzhiyun u8 rx_key_pn[IEEE80211_NUM_TIDS][6];
220*4882a593Smuzhiyun u16 cipher;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun u32 tx_info;
223*4882a593Smuzhiyun bool sw_iv;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun u8 packet_id;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun struct mt76_txq {
229*4882a593Smuzhiyun struct mt76_wcid *wcid;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun u16 agg_ssn;
232*4882a593Smuzhiyun bool send_bar;
233*4882a593Smuzhiyun bool aggr;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun struct mt76_txwi_cache {
237*4882a593Smuzhiyun struct list_head list;
238*4882a593Smuzhiyun dma_addr_t dma_addr;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun struct sk_buff *skb;
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun struct mt76_rx_tid {
244*4882a593Smuzhiyun struct rcu_head rcu_head;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun struct mt76_dev *dev;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun spinlock_t lock;
249*4882a593Smuzhiyun struct delayed_work reorder_work;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun u16 head;
252*4882a593Smuzhiyun u16 size;
253*4882a593Smuzhiyun u16 nframes;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun u8 num;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun u8 started:1, stopped:1, timer_pending:1;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun struct sk_buff *reorder_buf[];
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun #define MT_TX_CB_DMA_DONE BIT(0)
263*4882a593Smuzhiyun #define MT_TX_CB_TXS_DONE BIT(1)
264*4882a593Smuzhiyun #define MT_TX_CB_TXS_FAILED BIT(2)
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define MT_PACKET_ID_MASK GENMASK(6, 0)
267*4882a593Smuzhiyun #define MT_PACKET_ID_NO_ACK 0
268*4882a593Smuzhiyun #define MT_PACKET_ID_NO_SKB 1
269*4882a593Smuzhiyun #define MT_PACKET_ID_FIRST 2
270*4882a593Smuzhiyun #define MT_PACKET_ID_HAS_RATE BIT(7)
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define MT_TX_STATUS_SKB_TIMEOUT HZ
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun struct mt76_tx_cb {
275*4882a593Smuzhiyun unsigned long jiffies;
276*4882a593Smuzhiyun u16 wcid;
277*4882a593Smuzhiyun u8 pktid;
278*4882a593Smuzhiyun u8 flags;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun enum {
282*4882a593Smuzhiyun MT76_STATE_INITIALIZED,
283*4882a593Smuzhiyun MT76_STATE_RUNNING,
284*4882a593Smuzhiyun MT76_STATE_MCU_RUNNING,
285*4882a593Smuzhiyun MT76_SCANNING,
286*4882a593Smuzhiyun MT76_HW_SCANNING,
287*4882a593Smuzhiyun MT76_HW_SCHED_SCANNING,
288*4882a593Smuzhiyun MT76_RESTART,
289*4882a593Smuzhiyun MT76_RESET,
290*4882a593Smuzhiyun MT76_MCU_RESET,
291*4882a593Smuzhiyun MT76_REMOVED,
292*4882a593Smuzhiyun MT76_READING_STATS,
293*4882a593Smuzhiyun MT76_STATE_POWER_OFF,
294*4882a593Smuzhiyun MT76_STATE_SUSPEND,
295*4882a593Smuzhiyun MT76_STATE_ROC,
296*4882a593Smuzhiyun MT76_STATE_PM,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun struct mt76_hw_cap {
300*4882a593Smuzhiyun bool has_2ghz;
301*4882a593Smuzhiyun bool has_5ghz;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define MT_DRV_TXWI_NO_FREE BIT(0)
305*4882a593Smuzhiyun #define MT_DRV_TX_ALIGNED4_SKBS BIT(1)
306*4882a593Smuzhiyun #define MT_DRV_SW_RX_AIRTIME BIT(2)
307*4882a593Smuzhiyun #define MT_DRV_RX_DMA_HDR BIT(3)
308*4882a593Smuzhiyun #define MT_DRV_HW_MGMT_TXQ BIT(4)
309*4882a593Smuzhiyun #define MT_DRV_AMSDU_OFFLOAD BIT(5)
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun struct mt76_driver_ops {
312*4882a593Smuzhiyun u32 drv_flags;
313*4882a593Smuzhiyun u32 survey_flags;
314*4882a593Smuzhiyun u16 txwi_size;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun void (*update_survey)(struct mt76_dev *dev);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr,
319*4882a593Smuzhiyun enum mt76_txq_id qid, struct mt76_wcid *wcid,
320*4882a593Smuzhiyun struct ieee80211_sta *sta,
321*4882a593Smuzhiyun struct mt76_tx_info *tx_info);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun void (*tx_complete_skb)(struct mt76_dev *dev,
324*4882a593Smuzhiyun struct mt76_queue_entry *e);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun bool (*tx_status_data)(struct mt76_dev *dev, u8 *update);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q,
329*4882a593Smuzhiyun struct sk_buff *skb);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta,
334*4882a593Smuzhiyun bool ps);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif,
337*4882a593Smuzhiyun struct ieee80211_sta *sta);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif,
340*4882a593Smuzhiyun struct ieee80211_sta *sta);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif,
343*4882a593Smuzhiyun struct ieee80211_sta *sta);
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun struct mt76_channel_state {
347*4882a593Smuzhiyun u64 cc_active;
348*4882a593Smuzhiyun u64 cc_busy;
349*4882a593Smuzhiyun u64 cc_rx;
350*4882a593Smuzhiyun u64 cc_bss_rx;
351*4882a593Smuzhiyun u64 cc_tx;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun s8 noise;
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun struct mt76_sband {
357*4882a593Smuzhiyun struct ieee80211_supported_band sband;
358*4882a593Smuzhiyun struct mt76_channel_state *chan;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct mt76_rate_power {
362*4882a593Smuzhiyun union {
363*4882a593Smuzhiyun struct {
364*4882a593Smuzhiyun s8 cck[4];
365*4882a593Smuzhiyun s8 ofdm[8];
366*4882a593Smuzhiyun s8 stbc[10];
367*4882a593Smuzhiyun s8 ht[16];
368*4882a593Smuzhiyun s8 vht[10];
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun s8 all[48];
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* addr req mask */
375*4882a593Smuzhiyun #define MT_VEND_TYPE_EEPROM BIT(31)
376*4882a593Smuzhiyun #define MT_VEND_TYPE_CFG BIT(30)
377*4882a593Smuzhiyun #define MT_VEND_TYPE_MASK (MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG)
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #define MT_VEND_ADDR(type, n) (MT_VEND_TYPE_##type | (n))
380*4882a593Smuzhiyun enum mt_vendor_req {
381*4882a593Smuzhiyun MT_VEND_DEV_MODE = 0x1,
382*4882a593Smuzhiyun MT_VEND_WRITE = 0x2,
383*4882a593Smuzhiyun MT_VEND_POWER_ON = 0x4,
384*4882a593Smuzhiyun MT_VEND_MULTI_WRITE = 0x6,
385*4882a593Smuzhiyun MT_VEND_MULTI_READ = 0x7,
386*4882a593Smuzhiyun MT_VEND_READ_EEPROM = 0x9,
387*4882a593Smuzhiyun MT_VEND_WRITE_FCE = 0x42,
388*4882a593Smuzhiyun MT_VEND_WRITE_CFG = 0x46,
389*4882a593Smuzhiyun MT_VEND_READ_CFG = 0x47,
390*4882a593Smuzhiyun MT_VEND_READ_EXT = 0x63,
391*4882a593Smuzhiyun MT_VEND_WRITE_EXT = 0x66,
392*4882a593Smuzhiyun MT_VEND_FEATURE_SET = 0x91,
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun enum mt76u_in_ep {
396*4882a593Smuzhiyun MT_EP_IN_PKT_RX,
397*4882a593Smuzhiyun MT_EP_IN_CMD_RESP,
398*4882a593Smuzhiyun __MT_EP_IN_MAX,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun enum mt76u_out_ep {
402*4882a593Smuzhiyun MT_EP_OUT_INBAND_CMD,
403*4882a593Smuzhiyun MT_EP_OUT_AC_BE,
404*4882a593Smuzhiyun MT_EP_OUT_AC_BK,
405*4882a593Smuzhiyun MT_EP_OUT_AC_VI,
406*4882a593Smuzhiyun MT_EP_OUT_AC_VO,
407*4882a593Smuzhiyun MT_EP_OUT_HCCA,
408*4882a593Smuzhiyun __MT_EP_OUT_MAX,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun struct mt76_mcu {
412*4882a593Smuzhiyun struct mutex mutex;
413*4882a593Smuzhiyun u32 msg_seq;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun struct sk_buff_head res_q;
416*4882a593Smuzhiyun wait_queue_head_t wait;
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun #define MT_TX_SG_MAX_SIZE 8
420*4882a593Smuzhiyun #define MT_RX_SG_MAX_SIZE 4
421*4882a593Smuzhiyun #define MT_NUM_TX_ENTRIES 256
422*4882a593Smuzhiyun #define MT_NUM_RX_ENTRIES 128
423*4882a593Smuzhiyun #define MCU_RESP_URB_SIZE 1024
424*4882a593Smuzhiyun struct mt76_usb {
425*4882a593Smuzhiyun struct mutex usb_ctrl_mtx;
426*4882a593Smuzhiyun u8 *data;
427*4882a593Smuzhiyun u16 data_len;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun struct tasklet_struct rx_tasklet;
430*4882a593Smuzhiyun struct work_struct stat_work;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun u8 out_ep[__MT_EP_OUT_MAX];
433*4882a593Smuzhiyun u8 in_ep[__MT_EP_IN_MAX];
434*4882a593Smuzhiyun bool sg_en;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun struct mt76u_mcu {
437*4882a593Smuzhiyun u8 *data;
438*4882a593Smuzhiyun /* multiple reads */
439*4882a593Smuzhiyun struct mt76_reg_pair *rp;
440*4882a593Smuzhiyun int rp_len;
441*4882a593Smuzhiyun u32 base;
442*4882a593Smuzhiyun bool burst;
443*4882a593Smuzhiyun } mcu;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun #define MT76S_XMIT_BUF_SZ (16 * PAGE_SIZE)
447*4882a593Smuzhiyun struct mt76_sdio {
448*4882a593Smuzhiyun struct workqueue_struct *txrx_wq;
449*4882a593Smuzhiyun struct {
450*4882a593Smuzhiyun struct work_struct xmit_work;
451*4882a593Smuzhiyun struct work_struct status_work;
452*4882a593Smuzhiyun } tx;
453*4882a593Smuzhiyun struct {
454*4882a593Smuzhiyun struct work_struct recv_work;
455*4882a593Smuzhiyun struct work_struct net_work;
456*4882a593Smuzhiyun } rx;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun struct work_struct stat_work;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun u8 *xmit_buf[MT_TXQ_MCU_WA];
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun struct sdio_func *func;
463*4882a593Smuzhiyun void *intr_data;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun struct {
466*4882a593Smuzhiyun struct mutex lock;
467*4882a593Smuzhiyun int pse_data_quota;
468*4882a593Smuzhiyun int ple_data_quota;
469*4882a593Smuzhiyun int pse_mcu_quota;
470*4882a593Smuzhiyun int deficit;
471*4882a593Smuzhiyun } sched;
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun struct mt76_mmio {
475*4882a593Smuzhiyun void __iomem *regs;
476*4882a593Smuzhiyun spinlock_t irq_lock;
477*4882a593Smuzhiyun u32 irqmask;
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun struct mt76_rx_status {
481*4882a593Smuzhiyun union {
482*4882a593Smuzhiyun struct mt76_wcid *wcid;
483*4882a593Smuzhiyun u16 wcid_idx;
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun unsigned long reorder_time;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun u32 ampdu_ref;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun u8 iv[6];
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun u8 ext_phy:1;
493*4882a593Smuzhiyun u8 aggr:1;
494*4882a593Smuzhiyun u8 tid;
495*4882a593Smuzhiyun u16 seqno;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun u16 freq;
498*4882a593Smuzhiyun u32 flag;
499*4882a593Smuzhiyun u8 enc_flags;
500*4882a593Smuzhiyun u8 encoding:2, bw:3, he_ru:3;
501*4882a593Smuzhiyun u8 he_gi:2, he_dcm:1;
502*4882a593Smuzhiyun u8 rate_idx;
503*4882a593Smuzhiyun u8 nss;
504*4882a593Smuzhiyun u8 band;
505*4882a593Smuzhiyun s8 signal;
506*4882a593Smuzhiyun u8 chains;
507*4882a593Smuzhiyun s8 chain_signal[IEEE80211_MAX_CHAINS];
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun struct mt76_testmode_ops {
511*4882a593Smuzhiyun int (*set_state)(struct mt76_dev *dev, enum mt76_testmode_state state);
512*4882a593Smuzhiyun int (*set_params)(struct mt76_dev *dev, struct nlattr **tb,
513*4882a593Smuzhiyun enum mt76_testmode_state new_state);
514*4882a593Smuzhiyun int (*dump_stats)(struct mt76_dev *dev, struct sk_buff *msg);
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun struct mt76_testmode_data {
518*4882a593Smuzhiyun enum mt76_testmode_state state;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun u32 param_set[DIV_ROUND_UP(NUM_MT76_TM_ATTRS, 32)];
521*4882a593Smuzhiyun struct sk_buff *tx_skb;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun u32 tx_count;
524*4882a593Smuzhiyun u16 tx_msdu_len;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun u8 tx_rate_mode;
527*4882a593Smuzhiyun u8 tx_rate_idx;
528*4882a593Smuzhiyun u8 tx_rate_nss;
529*4882a593Smuzhiyun u8 tx_rate_sgi;
530*4882a593Smuzhiyun u8 tx_rate_ldpc;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun u8 tx_antenna_mask;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun u32 freq_offset;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun u8 tx_power[4];
537*4882a593Smuzhiyun u8 tx_power_control;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun const char *mtd_name;
540*4882a593Smuzhiyun u32 mtd_offset;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun u32 tx_pending;
543*4882a593Smuzhiyun u32 tx_queued;
544*4882a593Smuzhiyun u32 tx_done;
545*4882a593Smuzhiyun struct {
546*4882a593Smuzhiyun u64 packets[__MT_RXQ_MAX];
547*4882a593Smuzhiyun u64 fcs_error[__MT_RXQ_MAX];
548*4882a593Smuzhiyun } rx_stats;
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun struct mt76_phy {
552*4882a593Smuzhiyun struct ieee80211_hw *hw;
553*4882a593Smuzhiyun struct mt76_dev *dev;
554*4882a593Smuzhiyun void *priv;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun unsigned long state;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun struct cfg80211_chan_def chandef;
559*4882a593Smuzhiyun struct ieee80211_channel *main_chan;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun struct mt76_channel_state *chan_state;
562*4882a593Smuzhiyun ktime_t survey_time;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun struct mt76_sband sband_2g;
565*4882a593Smuzhiyun struct mt76_sband sband_5g;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun u32 vif_mask;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun int txpower_cur;
570*4882a593Smuzhiyun u8 antenna_mask;
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun struct mt76_dev {
574*4882a593Smuzhiyun struct mt76_phy phy; /* must be first */
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun struct mt76_phy *phy2;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun struct ieee80211_hw *hw;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun spinlock_t lock;
581*4882a593Smuzhiyun spinlock_t cc_lock;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun u32 cur_cc_bss_rx;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun struct mt76_rx_status rx_ampdu_status;
586*4882a593Smuzhiyun u32 rx_ampdu_len;
587*4882a593Smuzhiyun u32 rx_ampdu_ref;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun struct mutex mutex;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun const struct mt76_bus_ops *bus;
592*4882a593Smuzhiyun const struct mt76_driver_ops *drv;
593*4882a593Smuzhiyun const struct mt76_mcu_ops *mcu_ops;
594*4882a593Smuzhiyun struct device *dev;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun struct mt76_mcu mcu;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun struct net_device napi_dev;
599*4882a593Smuzhiyun spinlock_t rx_lock;
600*4882a593Smuzhiyun struct napi_struct napi[__MT_RXQ_MAX];
601*4882a593Smuzhiyun struct sk_buff_head rx_skb[__MT_RXQ_MAX];
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun struct list_head txwi_cache;
604*4882a593Smuzhiyun struct mt76_queue *q_tx[2 * __MT_TXQ_MAX];
605*4882a593Smuzhiyun struct mt76_queue q_rx[__MT_RXQ_MAX];
606*4882a593Smuzhiyun const struct mt76_queue_ops *queue_ops;
607*4882a593Smuzhiyun int tx_dma_idx[4];
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun struct mt76_worker tx_worker;
610*4882a593Smuzhiyun struct napi_struct tx_napi;
611*4882a593Smuzhiyun struct delayed_work mac_work;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun wait_queue_head_t tx_wait;
614*4882a593Smuzhiyun struct sk_buff_head status_list;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun u32 wcid_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
617*4882a593Smuzhiyun u32 wcid_phy_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun struct mt76_wcid global_wcid;
620*4882a593Smuzhiyun struct mt76_wcid __rcu *wcid[MT76_N_WCIDS];
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun u8 macaddr[ETH_ALEN];
623*4882a593Smuzhiyun u32 rev;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun u32 aggr_stats[32];
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun struct tasklet_struct pre_tbtt_tasklet;
628*4882a593Smuzhiyun int beacon_int;
629*4882a593Smuzhiyun u8 beacon_mask;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun struct debugfs_blob_wrapper eeprom;
632*4882a593Smuzhiyun struct debugfs_blob_wrapper otp;
633*4882a593Smuzhiyun struct mt76_hw_cap cap;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun struct mt76_rate_power rate_power;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun enum nl80211_dfs_regions region;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun u32 debugfs_reg;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun struct led_classdev led_cdev;
642*4882a593Smuzhiyun char led_name[32];
643*4882a593Smuzhiyun bool led_al;
644*4882a593Smuzhiyun u8 led_pin;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun u8 csa_complete;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun u32 rxfilter;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun #ifdef CONFIG_NL80211_TESTMODE
651*4882a593Smuzhiyun const struct mt76_testmode_ops *test_ops;
652*4882a593Smuzhiyun struct mt76_testmode_data test;
653*4882a593Smuzhiyun #endif
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun struct workqueue_struct *wq;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun union {
658*4882a593Smuzhiyun struct mt76_mmio mmio;
659*4882a593Smuzhiyun struct mt76_usb usb;
660*4882a593Smuzhiyun struct mt76_sdio sdio;
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun enum mt76_phy_type {
665*4882a593Smuzhiyun MT_PHY_TYPE_CCK,
666*4882a593Smuzhiyun MT_PHY_TYPE_OFDM,
667*4882a593Smuzhiyun MT_PHY_TYPE_HT,
668*4882a593Smuzhiyun MT_PHY_TYPE_HT_GF,
669*4882a593Smuzhiyun MT_PHY_TYPE_VHT,
670*4882a593Smuzhiyun MT_PHY_TYPE_HE_SU = 8,
671*4882a593Smuzhiyun MT_PHY_TYPE_HE_EXT_SU,
672*4882a593Smuzhiyun MT_PHY_TYPE_HE_TB,
673*4882a593Smuzhiyun MT_PHY_TYPE_HE_MU,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun #define __mt76_rr(dev, ...) (dev)->bus->rr((dev), __VA_ARGS__)
677*4882a593Smuzhiyun #define __mt76_wr(dev, ...) (dev)->bus->wr((dev), __VA_ARGS__)
678*4882a593Smuzhiyun #define __mt76_rmw(dev, ...) (dev)->bus->rmw((dev), __VA_ARGS__)
679*4882a593Smuzhiyun #define __mt76_wr_copy(dev, ...) (dev)->bus->write_copy((dev), __VA_ARGS__)
680*4882a593Smuzhiyun #define __mt76_rr_copy(dev, ...) (dev)->bus->read_copy((dev), __VA_ARGS__)
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun #define __mt76_set(dev, offset, val) __mt76_rmw(dev, offset, 0, val)
683*4882a593Smuzhiyun #define __mt76_clear(dev, offset, val) __mt76_rmw(dev, offset, val, 0)
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #define mt76_rr(dev, ...) (dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__)
686*4882a593Smuzhiyun #define mt76_wr(dev, ...) (dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__)
687*4882a593Smuzhiyun #define mt76_rmw(dev, ...) (dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__)
688*4882a593Smuzhiyun #define mt76_wr_copy(dev, ...) (dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__)
689*4882a593Smuzhiyun #define mt76_rr_copy(dev, ...) (dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__)
690*4882a593Smuzhiyun #define mt76_wr_rp(dev, ...) (dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__)
691*4882a593Smuzhiyun #define mt76_rd_rp(dev, ...) (dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__)
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun #define mt76_mcu_send_msg(dev, ...) (dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__)
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun #define __mt76_mcu_send_msg(dev, ...) (dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__)
696*4882a593Smuzhiyun #define __mt76_mcu_skb_send_msg(dev, ...) (dev)->mcu_ops->mcu_skb_send_msg((dev), __VA_ARGS__)
697*4882a593Smuzhiyun #define mt76_mcu_restart(dev, ...) (dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76))
698*4882a593Smuzhiyun #define __mt76_mcu_restart(dev, ...) (dev)->mcu_ops->mcu_restart((dev))
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun #define mt76_set(dev, offset, val) mt76_rmw(dev, offset, 0, val)
701*4882a593Smuzhiyun #define mt76_clear(dev, offset, val) mt76_rmw(dev, offset, val, 0)
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun #define mt76_get_field(_dev, _reg, _field) \
704*4882a593Smuzhiyun FIELD_GET(_field, mt76_rr(dev, _reg))
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun #define mt76_rmw_field(_dev, _reg, _field, _val) \
707*4882a593Smuzhiyun mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun #define __mt76_rmw_field(_dev, _reg, _field, _val) \
710*4882a593Smuzhiyun __mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun #define mt76_hw(dev) (dev)->mphy.hw
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static inline struct ieee80211_hw *
mt76_wcid_hw(struct mt76_dev * dev,u16 wcid)715*4882a593Smuzhiyun mt76_wcid_hw(struct mt76_dev *dev, u16 wcid)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun if (wcid <= MT76_N_WCIDS &&
718*4882a593Smuzhiyun mt76_wcid_mask_test(dev->wcid_phy_mask, wcid))
719*4882a593Smuzhiyun return dev->phy2->hw;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return dev->phy.hw;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
725*4882a593Smuzhiyun int timeout);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__)
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
730*4882a593Smuzhiyun int timeout);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__)
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs);
735*4882a593Smuzhiyun void mt76_pci_disable_aspm(struct pci_dev *pdev);
736*4882a593Smuzhiyun
mt76_chip(struct mt76_dev * dev)737*4882a593Smuzhiyun static inline u16 mt76_chip(struct mt76_dev *dev)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun return dev->rev >> 16;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
mt76_rev(struct mt76_dev * dev)742*4882a593Smuzhiyun static inline u16 mt76_rev(struct mt76_dev *dev)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun return dev->rev & 0xffff;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76))
748*4882a593Smuzhiyun #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76))
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun #define mt76_init_queues(dev) (dev)->mt76.queue_ops->init(&((dev)->mt76))
751*4882a593Smuzhiyun #define mt76_queue_alloc(dev, ...) (dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__)
752*4882a593Smuzhiyun #define mt76_tx_queue_skb_raw(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__)
753*4882a593Smuzhiyun #define mt76_tx_queue_skb(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__)
754*4882a593Smuzhiyun #define mt76_queue_rx_reset(dev, ...) (dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__)
755*4882a593Smuzhiyun #define mt76_queue_tx_cleanup(dev, ...) (dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__)
756*4882a593Smuzhiyun #define mt76_queue_kick(dev, ...) (dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__)
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun #define mt76_for_each_q_rx(dev, i) \
759*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE((dev)->q_rx) && \
760*4882a593Smuzhiyun (dev)->q_rx[i].ndesc; i++)
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size,
763*4882a593Smuzhiyun const struct ieee80211_ops *ops,
764*4882a593Smuzhiyun const struct mt76_driver_ops *drv_ops);
765*4882a593Smuzhiyun int mt76_register_device(struct mt76_dev *dev, bool vht,
766*4882a593Smuzhiyun struct ieee80211_rate *rates, int n_rates);
767*4882a593Smuzhiyun void mt76_unregister_device(struct mt76_dev *dev);
768*4882a593Smuzhiyun void mt76_free_device(struct mt76_dev *dev);
769*4882a593Smuzhiyun void mt76_unregister_phy(struct mt76_phy *phy);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun struct mt76_phy *mt76_alloc_phy(struct mt76_dev *dev, unsigned int size,
772*4882a593Smuzhiyun const struct ieee80211_ops *ops);
773*4882a593Smuzhiyun int mt76_register_phy(struct mt76_phy *phy);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun struct dentry *mt76_register_debugfs(struct mt76_dev *dev);
776*4882a593Smuzhiyun int mt76_queues_read(struct seq_file *s, void *data);
777*4882a593Smuzhiyun void mt76_seq_puts_array(struct seq_file *file, const char *str,
778*4882a593Smuzhiyun s8 *val, int len);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun int mt76_eeprom_init(struct mt76_dev *dev, int len);
781*4882a593Smuzhiyun void mt76_eeprom_override(struct mt76_dev *dev);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static inline struct mt76_phy *
mt76_dev_phy(struct mt76_dev * dev,bool phy_ext)784*4882a593Smuzhiyun mt76_dev_phy(struct mt76_dev *dev, bool phy_ext)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun if (phy_ext && dev->phy2)
787*4882a593Smuzhiyun return dev->phy2;
788*4882a593Smuzhiyun return &dev->phy;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun static inline struct ieee80211_hw *
mt76_phy_hw(struct mt76_dev * dev,bool phy_ext)792*4882a593Smuzhiyun mt76_phy_hw(struct mt76_dev *dev, bool phy_ext)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun return mt76_dev_phy(dev, phy_ext)->hw;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun static inline u8 *
mt76_get_txwi_ptr(struct mt76_dev * dev,struct mt76_txwi_cache * t)798*4882a593Smuzhiyun mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun return (u8 *)t - dev->drv->txwi_size;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* increment with wrap-around */
mt76_incr(int val,int size)804*4882a593Smuzhiyun static inline int mt76_incr(int val, int size)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun return (val + 1) & (size - 1);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /* decrement with wrap-around */
mt76_decr(int val,int size)810*4882a593Smuzhiyun static inline int mt76_decr(int val, int size)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun return (val - 1) & (size - 1);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun u8 mt76_ac_to_hwq(u8 ac);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun static inline struct ieee80211_txq *
mtxq_to_txq(struct mt76_txq * mtxq)818*4882a593Smuzhiyun mtxq_to_txq(struct mt76_txq *mtxq)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun void *ptr = mtxq;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun return container_of(ptr, struct ieee80211_txq, drv_priv);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun static inline struct ieee80211_sta *
wcid_to_sta(struct mt76_wcid * wcid)826*4882a593Smuzhiyun wcid_to_sta(struct mt76_wcid *wcid)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun void *ptr = wcid;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (!wcid || !wcid->sta)
831*4882a593Smuzhiyun return NULL;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun return container_of(ptr, struct ieee80211_sta, drv_priv);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
mt76_tx_skb_cb(struct sk_buff * skb)836*4882a593Smuzhiyun static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct mt76_tx_cb) >
839*4882a593Smuzhiyun sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data));
840*4882a593Smuzhiyun return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
mt76_skb_get_hdr(struct sk_buff * skb)843*4882a593Smuzhiyun static inline void *mt76_skb_get_hdr(struct sk_buff *skb)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun struct mt76_rx_status mstat;
846*4882a593Smuzhiyun u8 *data = skb->data;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* Alignment concerns */
849*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he) % 4);
850*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he_mu) % 4);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun mstat = *((struct mt76_rx_status *)skb->cb);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (mstat.flag & RX_FLAG_RADIOTAP_HE)
855*4882a593Smuzhiyun data += sizeof(struct ieee80211_radiotap_he);
856*4882a593Smuzhiyun if (mstat.flag & RX_FLAG_RADIOTAP_HE_MU)
857*4882a593Smuzhiyun data += sizeof(struct ieee80211_radiotap_he_mu);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return data;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
mt76_insert_hdr_pad(struct sk_buff * skb)862*4882a593Smuzhiyun static inline void mt76_insert_hdr_pad(struct sk_buff *skb)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun int len = ieee80211_get_hdrlen_from_skb(skb);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun if (len % 4 == 0)
867*4882a593Smuzhiyun return;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun skb_push(skb, 2);
870*4882a593Smuzhiyun memmove(skb->data, skb->data + 2, len);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun skb->data[len] = 0;
873*4882a593Smuzhiyun skb->data[len + 1] = 0;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
mt76_is_skb_pktid(u8 pktid)876*4882a593Smuzhiyun static inline bool mt76_is_skb_pktid(u8 pktid)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun if (pktid & MT_PACKET_ID_HAS_RATE)
879*4882a593Smuzhiyun return false;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return pktid >= MT_PACKET_ID_FIRST;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
mt76_tx_power_nss_delta(u8 nss)884*4882a593Smuzhiyun static inline u8 mt76_tx_power_nss_delta(u8 nss)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun static const u8 nss_delta[4] = { 0, 6, 9, 12 };
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return nss_delta[nss - 1];
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
mt76_testmode_enabled(struct mt76_dev * dev)891*4882a593Smuzhiyun static inline bool mt76_testmode_enabled(struct mt76_dev *dev)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun #ifdef CONFIG_NL80211_TESTMODE
894*4882a593Smuzhiyun return dev->test.state != MT76_TM_STATE_OFF;
895*4882a593Smuzhiyun #else
896*4882a593Smuzhiyun return false;
897*4882a593Smuzhiyun #endif
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb);
901*4882a593Smuzhiyun void mt76_tx(struct mt76_phy *dev, struct ieee80211_sta *sta,
902*4882a593Smuzhiyun struct mt76_wcid *wcid, struct sk_buff *skb);
903*4882a593Smuzhiyun void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq);
904*4882a593Smuzhiyun void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta,
905*4882a593Smuzhiyun bool send_bar);
906*4882a593Smuzhiyun void mt76_tx_check_agg_ssn(struct ieee80211_sta *sta, struct sk_buff *skb);
907*4882a593Smuzhiyun void mt76_txq_schedule(struct mt76_phy *phy, enum mt76_txq_id qid);
908*4882a593Smuzhiyun void mt76_txq_schedule_all(struct mt76_phy *phy);
909*4882a593Smuzhiyun void mt76_tx_worker(struct mt76_worker *w);
910*4882a593Smuzhiyun void mt76_release_buffered_frames(struct ieee80211_hw *hw,
911*4882a593Smuzhiyun struct ieee80211_sta *sta,
912*4882a593Smuzhiyun u16 tids, int nframes,
913*4882a593Smuzhiyun enum ieee80211_frame_release_type reason,
914*4882a593Smuzhiyun bool more_data);
915*4882a593Smuzhiyun bool mt76_has_tx_pending(struct mt76_phy *phy);
916*4882a593Smuzhiyun void mt76_set_channel(struct mt76_phy *phy);
917*4882a593Smuzhiyun void mt76_update_survey(struct mt76_dev *dev);
918*4882a593Smuzhiyun void mt76_update_survey_active_time(struct mt76_phy *phy, ktime_t time);
919*4882a593Smuzhiyun int mt76_get_survey(struct ieee80211_hw *hw, int idx,
920*4882a593Smuzhiyun struct survey_info *survey);
921*4882a593Smuzhiyun void mt76_set_stream_caps(struct mt76_phy *phy, bool vht);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid,
924*4882a593Smuzhiyun u16 ssn, u16 size);
925*4882a593Smuzhiyun void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid,
928*4882a593Smuzhiyun struct ieee80211_key_conf *key);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list)
931*4882a593Smuzhiyun __acquires(&dev->status_list.lock);
932*4882a593Smuzhiyun void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list)
933*4882a593Smuzhiyun __releases(&dev->status_list.lock);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid,
936*4882a593Smuzhiyun struct sk_buff *skb);
937*4882a593Smuzhiyun struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev,
938*4882a593Smuzhiyun struct mt76_wcid *wcid, int pktid,
939*4882a593Smuzhiyun struct sk_buff_head *list);
940*4882a593Smuzhiyun void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb,
941*4882a593Smuzhiyun struct sk_buff_head *list);
942*4882a593Smuzhiyun void mt76_tx_complete_skb(struct mt76_dev *dev, u16 wcid, struct sk_buff *skb);
943*4882a593Smuzhiyun void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid,
944*4882a593Smuzhiyun bool flush);
945*4882a593Smuzhiyun int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
946*4882a593Smuzhiyun struct ieee80211_sta *sta,
947*4882a593Smuzhiyun enum ieee80211_sta_state old_state,
948*4882a593Smuzhiyun enum ieee80211_sta_state new_state);
949*4882a593Smuzhiyun void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif,
950*4882a593Smuzhiyun struct ieee80211_sta *sta);
951*4882a593Smuzhiyun void mt76_sta_pre_rcu_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
952*4882a593Smuzhiyun struct ieee80211_sta *sta);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun int mt76_get_min_avg_rssi(struct mt76_dev *dev, bool ext_phy);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
957*4882a593Smuzhiyun int *dbm);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun void mt76_csa_check(struct mt76_dev *dev);
960*4882a593Smuzhiyun void mt76_csa_finish(struct mt76_dev *dev);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun int mt76_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant);
963*4882a593Smuzhiyun int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set);
964*4882a593Smuzhiyun void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id);
965*4882a593Smuzhiyun int mt76_get_rate(struct mt76_dev *dev,
966*4882a593Smuzhiyun struct ieee80211_supported_band *sband,
967*4882a593Smuzhiyun int idx, bool cck);
968*4882a593Smuzhiyun void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
969*4882a593Smuzhiyun const u8 *mac);
970*4882a593Smuzhiyun void mt76_sw_scan_complete(struct ieee80211_hw *hw,
971*4882a593Smuzhiyun struct ieee80211_vif *vif);
972*4882a593Smuzhiyun int mt76_testmode_cmd(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
973*4882a593Smuzhiyun void *data, int len);
974*4882a593Smuzhiyun int mt76_testmode_dump(struct ieee80211_hw *hw, struct sk_buff *skb,
975*4882a593Smuzhiyun struct netlink_callback *cb, void *data, int len);
976*4882a593Smuzhiyun int mt76_testmode_set_state(struct mt76_dev *dev, enum mt76_testmode_state state);
977*4882a593Smuzhiyun
mt76_testmode_reset(struct mt76_dev * dev,bool disable)978*4882a593Smuzhiyun static inline void mt76_testmode_reset(struct mt76_dev *dev, bool disable)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun #ifdef CONFIG_NL80211_TESTMODE
981*4882a593Smuzhiyun enum mt76_testmode_state state = MT76_TM_STATE_IDLE;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (disable || dev->test.state == MT76_TM_STATE_OFF)
984*4882a593Smuzhiyun state = MT76_TM_STATE_OFF;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun mt76_testmode_set_state(dev, state);
987*4882a593Smuzhiyun #endif
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* internal */
992*4882a593Smuzhiyun static inline struct ieee80211_hw *
mt76_tx_status_get_hw(struct mt76_dev * dev,struct sk_buff * skb)993*4882a593Smuzhiyun mt76_tx_status_get_hw(struct mt76_dev *dev, struct sk_buff *skb)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
996*4882a593Smuzhiyun struct ieee80211_hw *hw = dev->phy.hw;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if ((info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY) && dev->phy2)
999*4882a593Smuzhiyun hw = dev->phy2->hw;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun info->hw_queue &= ~MT_TX_HW_QUEUE_EXT_PHY;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun return hw;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t);
1007*4882a593Smuzhiyun void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames,
1008*4882a593Smuzhiyun struct napi_struct *napi);
1009*4882a593Smuzhiyun void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q,
1010*4882a593Smuzhiyun struct napi_struct *napi);
1011*4882a593Smuzhiyun void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames);
1012*4882a593Smuzhiyun void mt76_testmode_tx_pending(struct mt76_dev *dev);
1013*4882a593Smuzhiyun void mt76_queue_tx_complete(struct mt76_dev *dev, struct mt76_queue *q,
1014*4882a593Smuzhiyun struct mt76_queue_entry *e);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* usb */
mt76u_urb_error(struct urb * urb)1017*4882a593Smuzhiyun static inline bool mt76u_urb_error(struct urb *urb)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun return urb->status &&
1020*4882a593Smuzhiyun urb->status != -ECONNRESET &&
1021*4882a593Smuzhiyun urb->status != -ESHUTDOWN &&
1022*4882a593Smuzhiyun urb->status != -ENOENT;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /* Map hardware queues to usb endpoints */
q2ep(u8 qid)1026*4882a593Smuzhiyun static inline u8 q2ep(u8 qid)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun /* TODO: take management packets to queue 5 */
1029*4882a593Smuzhiyun return qid + 1;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun static inline int
mt76u_bulk_msg(struct mt76_dev * dev,void * data,int len,int * actual_len,int timeout,int ep)1033*4882a593Smuzhiyun mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len,
1034*4882a593Smuzhiyun int timeout, int ep)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun struct usb_interface *uintf = to_usb_interface(dev->dev);
1037*4882a593Smuzhiyun struct usb_device *udev = interface_to_usbdev(uintf);
1038*4882a593Smuzhiyun struct mt76_usb *usb = &dev->usb;
1039*4882a593Smuzhiyun unsigned int pipe;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (actual_len)
1042*4882a593Smuzhiyun pipe = usb_rcvbulkpipe(udev, usb->in_ep[ep]);
1043*4882a593Smuzhiyun else
1044*4882a593Smuzhiyun pipe = usb_sndbulkpipe(udev, usb->out_ep[ep]);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun int mt76_skb_adjust_pad(struct sk_buff *skb, int pad);
1050*4882a593Smuzhiyun int mt76u_vendor_request(struct mt76_dev *dev, u8 req,
1051*4882a593Smuzhiyun u8 req_type, u16 val, u16 offset,
1052*4882a593Smuzhiyun void *buf, size_t len);
1053*4882a593Smuzhiyun void mt76u_single_wr(struct mt76_dev *dev, const u8 req,
1054*4882a593Smuzhiyun const u16 offset, const u32 val);
1055*4882a593Smuzhiyun int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf,
1056*4882a593Smuzhiyun bool ext);
1057*4882a593Smuzhiyun int mt76u_alloc_mcu_queue(struct mt76_dev *dev);
1058*4882a593Smuzhiyun int mt76u_alloc_queues(struct mt76_dev *dev);
1059*4882a593Smuzhiyun void mt76u_stop_tx(struct mt76_dev *dev);
1060*4882a593Smuzhiyun void mt76u_stop_rx(struct mt76_dev *dev);
1061*4882a593Smuzhiyun int mt76u_resume_rx(struct mt76_dev *dev);
1062*4882a593Smuzhiyun void mt76u_queues_deinit(struct mt76_dev *dev);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun int mt76s_init(struct mt76_dev *dev, struct sdio_func *func,
1065*4882a593Smuzhiyun const struct mt76_bus_ops *bus_ops);
1066*4882a593Smuzhiyun int mt76s_alloc_queues(struct mt76_dev *dev);
1067*4882a593Smuzhiyun void mt76s_stop_txrx(struct mt76_dev *dev);
1068*4882a593Smuzhiyun void mt76s_deinit(struct mt76_dev *dev);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun struct sk_buff *
1071*4882a593Smuzhiyun mt76_mcu_msg_alloc(struct mt76_dev *dev, const void *data,
1072*4882a593Smuzhiyun int data_len);
1073*4882a593Smuzhiyun void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb);
1074*4882a593Smuzhiyun struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev,
1075*4882a593Smuzhiyun unsigned long expires);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun #endif
1080