1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * NXP Wireless LAN device driver: SDIO specific definitions
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2011-2020 NXP
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This software file (the "File") is distributed by NXP
7*4882a593Smuzhiyun * under the terms of the GNU General Public License Version 2, June 1991
8*4882a593Smuzhiyun * (the "License"). You may use, redistribute and/or modify this File in
9*4882a593Smuzhiyun * accordance with the terms and conditions of the License, a copy of which
10*4882a593Smuzhiyun * is available by writing to the Free Software Foundation, Inc.,
11*4882a593Smuzhiyun * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
12*4882a593Smuzhiyun * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
15*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
16*4882a593Smuzhiyun * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
17*4882a593Smuzhiyun * this warranty disclaimer.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #ifndef _MWIFIEX_SDIO_H
21*4882a593Smuzhiyun #define _MWIFIEX_SDIO_H
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/completion.h>
25*4882a593Smuzhiyun #include <linux/mmc/sdio.h>
26*4882a593Smuzhiyun #include <linux/mmc/sdio_ids.h>
27*4882a593Smuzhiyun #include <linux/mmc/sdio_func.h>
28*4882a593Smuzhiyun #include <linux/mmc/card.h>
29*4882a593Smuzhiyun #include <linux/mmc/host.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "main.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define SD8786_DEFAULT_FW_NAME "mrvl/sd8786_uapsta.bin"
34*4882a593Smuzhiyun #define SD8787_DEFAULT_FW_NAME "mrvl/sd8787_uapsta.bin"
35*4882a593Smuzhiyun #define SD8797_DEFAULT_FW_NAME "mrvl/sd8797_uapsta.bin"
36*4882a593Smuzhiyun #define SD8897_DEFAULT_FW_NAME "mrvl/sd8897_uapsta.bin"
37*4882a593Smuzhiyun #define SD8887_DEFAULT_FW_NAME "mrvl/sd8887_uapsta.bin"
38*4882a593Smuzhiyun #define SD8801_DEFAULT_FW_NAME "mrvl/sd8801_uapsta.bin"
39*4882a593Smuzhiyun #define SD8977_DEFAULT_FW_NAME "mrvl/sdsd8977_combo_v2.bin"
40*4882a593Smuzhiyun #define SD8987_DEFAULT_FW_NAME "mrvl/sd8987_uapsta.bin"
41*4882a593Smuzhiyun #define SD8997_DEFAULT_FW_NAME "mrvl/sdsd8997_combo_v4.bin"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define BLOCK_MODE 1
44*4882a593Smuzhiyun #define BYTE_MODE 0
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define REG_PORT 0
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define MWIFIEX_SDIO_IO_PORT_MASK 0xfffff
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define MWIFIEX_SDIO_BYTE_MODE_MASK 0x80000000
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define MWIFIEX_MAX_FUNC2_REG_NUM 13
53*4882a593Smuzhiyun #define MWIFIEX_SDIO_SCRATCH_SIZE 10
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define SDIO_MPA_ADDR_BASE 0x1000
56*4882a593Smuzhiyun #define CTRL_PORT 0
57*4882a593Smuzhiyun #define CTRL_PORT_MASK 0x0001
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define CMD_PORT_UPLD_INT_MASK (0x1U<<6)
60*4882a593Smuzhiyun #define CMD_PORT_DNLD_INT_MASK (0x1U<<7)
61*4882a593Smuzhiyun #define HOST_TERM_CMD53 (0x1U << 2)
62*4882a593Smuzhiyun #define REG_PORT 0
63*4882a593Smuzhiyun #define MEM_PORT 0x10000
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define CMD53_NEW_MODE (0x1U << 0)
66*4882a593Smuzhiyun #define CMD_PORT_RD_LEN_EN (0x1U << 2)
67*4882a593Smuzhiyun #define CMD_PORT_AUTO_EN (0x1U << 0)
68*4882a593Smuzhiyun #define CMD_PORT_SLCT 0x8000
69*4882a593Smuzhiyun #define UP_LD_CMD_PORT_HOST_INT_STATUS (0x40U)
70*4882a593Smuzhiyun #define DN_LD_CMD_PORT_HOST_INT_STATUS (0x80U)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define MWIFIEX_MP_AGGR_BUF_SIZE_16K (16384)
73*4882a593Smuzhiyun #define MWIFIEX_MP_AGGR_BUF_SIZE_32K (32768)
74*4882a593Smuzhiyun /* we leave one block of 256 bytes for DMA alignment*/
75*4882a593Smuzhiyun #define MWIFIEX_MP_AGGR_BUF_SIZE_MAX (65280)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Misc. Config Register : Auto Re-enable interrupts */
78*4882a593Smuzhiyun #define AUTO_RE_ENABLE_INT BIT(4)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Host Control Registers : Configuration */
81*4882a593Smuzhiyun #define CONFIGURATION_REG 0x00
82*4882a593Smuzhiyun /* Host Control Registers : Host power up */
83*4882a593Smuzhiyun #define HOST_POWER_UP (0x1U << 1)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* Host Control Registers : Upload host interrupt mask */
86*4882a593Smuzhiyun #define UP_LD_HOST_INT_MASK (0x1U)
87*4882a593Smuzhiyun /* Host Control Registers : Download host interrupt mask */
88*4882a593Smuzhiyun #define DN_LD_HOST_INT_MASK (0x2U)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Host Control Registers : Upload host interrupt status */
91*4882a593Smuzhiyun #define UP_LD_HOST_INT_STATUS (0x1U)
92*4882a593Smuzhiyun /* Host Control Registers : Download host interrupt status */
93*4882a593Smuzhiyun #define DN_LD_HOST_INT_STATUS (0x2U)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Host Control Registers : Host interrupt status */
96*4882a593Smuzhiyun #define CARD_INT_STATUS_REG 0x28
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Card Control Registers : Card I/O ready */
99*4882a593Smuzhiyun #define CARD_IO_READY (0x1U << 3)
100*4882a593Smuzhiyun /* Card Control Registers : Download card ready */
101*4882a593Smuzhiyun #define DN_LD_CARD_RDY (0x1U << 0)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Max retry number of CMD53 write */
104*4882a593Smuzhiyun #define MAX_WRITE_IOMEM_RETRY 2
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* SDIO Tx aggregation in progress ? */
107*4882a593Smuzhiyun #define MP_TX_AGGR_IN_PROGRESS(a) (a->mpa_tx.pkt_cnt > 0)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* SDIO Tx aggregation buffer room for next packet ? */
110*4882a593Smuzhiyun #define MP_TX_AGGR_BUF_HAS_ROOM(a, len) ((a->mpa_tx.buf_len+len) \
111*4882a593Smuzhiyun <= a->mpa_tx.buf_size)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Copy current packet (SDIO Tx aggregation buffer) to SDIO buffer */
114*4882a593Smuzhiyun #define MP_TX_AGGR_BUF_PUT(a, payload, pkt_len, port) do { \
115*4882a593Smuzhiyun memmove(&a->mpa_tx.buf[a->mpa_tx.buf_len], \
116*4882a593Smuzhiyun payload, pkt_len); \
117*4882a593Smuzhiyun a->mpa_tx.buf_len += pkt_len; \
118*4882a593Smuzhiyun if (!a->mpa_tx.pkt_cnt) \
119*4882a593Smuzhiyun a->mpa_tx.start_port = port; \
120*4882a593Smuzhiyun if (a->mpa_tx.start_port <= port) \
121*4882a593Smuzhiyun a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt)); \
122*4882a593Smuzhiyun else \
123*4882a593Smuzhiyun a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt+1+ \
124*4882a593Smuzhiyun (a->max_ports - \
125*4882a593Smuzhiyun a->mp_end_port))); \
126*4882a593Smuzhiyun a->mpa_tx.pkt_cnt++; \
127*4882a593Smuzhiyun } while (0)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* SDIO Tx aggregation limit ? */
130*4882a593Smuzhiyun #define MP_TX_AGGR_PKT_LIMIT_REACHED(a) \
131*4882a593Smuzhiyun (a->mpa_tx.pkt_cnt == a->mpa_tx.pkt_aggr_limit)
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Reset SDIO Tx aggregation buffer parameters */
134*4882a593Smuzhiyun #define MP_TX_AGGR_BUF_RESET(a) do { \
135*4882a593Smuzhiyun a->mpa_tx.pkt_cnt = 0; \
136*4882a593Smuzhiyun a->mpa_tx.buf_len = 0; \
137*4882a593Smuzhiyun a->mpa_tx.ports = 0; \
138*4882a593Smuzhiyun a->mpa_tx.start_port = 0; \
139*4882a593Smuzhiyun } while (0)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* SDIO Rx aggregation limit ? */
142*4882a593Smuzhiyun #define MP_RX_AGGR_PKT_LIMIT_REACHED(a) \
143*4882a593Smuzhiyun (a->mpa_rx.pkt_cnt == a->mpa_rx.pkt_aggr_limit)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* SDIO Rx aggregation in progress ? */
146*4882a593Smuzhiyun #define MP_RX_AGGR_IN_PROGRESS(a) (a->mpa_rx.pkt_cnt > 0)
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* SDIO Rx aggregation buffer room for next packet ? */
149*4882a593Smuzhiyun #define MP_RX_AGGR_BUF_HAS_ROOM(a, rx_len) \
150*4882a593Smuzhiyun ((a->mpa_rx.buf_len+rx_len) <= a->mpa_rx.buf_size)
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Reset SDIO Rx aggregation buffer parameters */
153*4882a593Smuzhiyun #define MP_RX_AGGR_BUF_RESET(a) do { \
154*4882a593Smuzhiyun a->mpa_rx.pkt_cnt = 0; \
155*4882a593Smuzhiyun a->mpa_rx.buf_len = 0; \
156*4882a593Smuzhiyun a->mpa_rx.ports = 0; \
157*4882a593Smuzhiyun a->mpa_rx.start_port = 0; \
158*4882a593Smuzhiyun } while (0)
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* data structure for SDIO MPA TX */
161*4882a593Smuzhiyun struct mwifiex_sdio_mpa_tx {
162*4882a593Smuzhiyun /* multiport tx aggregation buffer pointer */
163*4882a593Smuzhiyun u8 *buf;
164*4882a593Smuzhiyun u32 buf_len;
165*4882a593Smuzhiyun u32 pkt_cnt;
166*4882a593Smuzhiyun u32 ports;
167*4882a593Smuzhiyun u16 start_port;
168*4882a593Smuzhiyun u8 enabled;
169*4882a593Smuzhiyun u32 buf_size;
170*4882a593Smuzhiyun u32 pkt_aggr_limit;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun struct mwifiex_sdio_mpa_rx {
174*4882a593Smuzhiyun u8 *buf;
175*4882a593Smuzhiyun u32 buf_len;
176*4882a593Smuzhiyun u32 pkt_cnt;
177*4882a593Smuzhiyun u32 ports;
178*4882a593Smuzhiyun u16 start_port;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct sk_buff **skb_arr;
181*4882a593Smuzhiyun u32 *len_arr;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun u8 enabled;
184*4882a593Smuzhiyun u32 buf_size;
185*4882a593Smuzhiyun u32 pkt_aggr_limit;
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun int mwifiex_bus_register(void);
189*4882a593Smuzhiyun void mwifiex_bus_unregister(void);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun struct mwifiex_sdio_card_reg {
192*4882a593Smuzhiyun u8 start_rd_port;
193*4882a593Smuzhiyun u8 start_wr_port;
194*4882a593Smuzhiyun u8 base_0_reg;
195*4882a593Smuzhiyun u8 base_1_reg;
196*4882a593Smuzhiyun u8 poll_reg;
197*4882a593Smuzhiyun u8 host_int_enable;
198*4882a593Smuzhiyun u8 host_int_rsr_reg;
199*4882a593Smuzhiyun u8 host_int_status_reg;
200*4882a593Smuzhiyun u8 host_int_mask_reg;
201*4882a593Smuzhiyun u8 status_reg_0;
202*4882a593Smuzhiyun u8 status_reg_1;
203*4882a593Smuzhiyun u8 sdio_int_mask;
204*4882a593Smuzhiyun u32 data_port_mask;
205*4882a593Smuzhiyun u8 io_port_0_reg;
206*4882a593Smuzhiyun u8 io_port_1_reg;
207*4882a593Smuzhiyun u8 io_port_2_reg;
208*4882a593Smuzhiyun u8 max_mp_regs;
209*4882a593Smuzhiyun u8 rd_bitmap_l;
210*4882a593Smuzhiyun u8 rd_bitmap_u;
211*4882a593Smuzhiyun u8 rd_bitmap_1l;
212*4882a593Smuzhiyun u8 rd_bitmap_1u;
213*4882a593Smuzhiyun u8 wr_bitmap_l;
214*4882a593Smuzhiyun u8 wr_bitmap_u;
215*4882a593Smuzhiyun u8 wr_bitmap_1l;
216*4882a593Smuzhiyun u8 wr_bitmap_1u;
217*4882a593Smuzhiyun u8 rd_len_p0_l;
218*4882a593Smuzhiyun u8 rd_len_p0_u;
219*4882a593Smuzhiyun u8 card_misc_cfg_reg;
220*4882a593Smuzhiyun u8 card_cfg_2_1_reg;
221*4882a593Smuzhiyun u8 cmd_rd_len_0;
222*4882a593Smuzhiyun u8 cmd_rd_len_1;
223*4882a593Smuzhiyun u8 cmd_rd_len_2;
224*4882a593Smuzhiyun u8 cmd_rd_len_3;
225*4882a593Smuzhiyun u8 cmd_cfg_0;
226*4882a593Smuzhiyun u8 cmd_cfg_1;
227*4882a593Smuzhiyun u8 cmd_cfg_2;
228*4882a593Smuzhiyun u8 cmd_cfg_3;
229*4882a593Smuzhiyun u8 fw_dump_host_ready;
230*4882a593Smuzhiyun u8 fw_dump_ctrl;
231*4882a593Smuzhiyun u8 fw_dump_start;
232*4882a593Smuzhiyun u8 fw_dump_end;
233*4882a593Smuzhiyun u8 func1_dump_reg_start;
234*4882a593Smuzhiyun u8 func1_dump_reg_end;
235*4882a593Smuzhiyun u8 func1_scratch_reg;
236*4882a593Smuzhiyun u8 func1_spec_reg_num;
237*4882a593Smuzhiyun u8 func1_spec_reg_table[MWIFIEX_MAX_FUNC2_REG_NUM];
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun struct sdio_mmc_card {
241*4882a593Smuzhiyun struct sdio_func *func;
242*4882a593Smuzhiyun struct mwifiex_adapter *adapter;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun struct completion fw_done;
245*4882a593Smuzhiyun const char *firmware;
246*4882a593Smuzhiyun const struct mwifiex_sdio_card_reg *reg;
247*4882a593Smuzhiyun u8 max_ports;
248*4882a593Smuzhiyun u8 mp_agg_pkt_limit;
249*4882a593Smuzhiyun u16 tx_buf_size;
250*4882a593Smuzhiyun u32 mp_tx_agg_buf_size;
251*4882a593Smuzhiyun u32 mp_rx_agg_buf_size;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun u32 mp_rd_bitmap;
254*4882a593Smuzhiyun u32 mp_wr_bitmap;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun u16 mp_end_port;
257*4882a593Smuzhiyun u32 mp_data_port_mask;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun u8 curr_rd_port;
260*4882a593Smuzhiyun u8 curr_wr_port;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun u8 *mp_regs;
263*4882a593Smuzhiyun bool supports_sdio_new_mode;
264*4882a593Smuzhiyun bool has_control_mask;
265*4882a593Smuzhiyun bool can_dump_fw;
266*4882a593Smuzhiyun bool fw_dump_enh;
267*4882a593Smuzhiyun bool can_auto_tdls;
268*4882a593Smuzhiyun bool can_ext_scan;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun struct mwifiex_sdio_mpa_tx mpa_tx;
271*4882a593Smuzhiyun struct mwifiex_sdio_mpa_rx mpa_rx;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun struct work_struct work;
274*4882a593Smuzhiyun unsigned long work_flags;
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun struct mwifiex_sdio_device {
278*4882a593Smuzhiyun const char *firmware;
279*4882a593Smuzhiyun const struct mwifiex_sdio_card_reg *reg;
280*4882a593Smuzhiyun u8 max_ports;
281*4882a593Smuzhiyun u8 mp_agg_pkt_limit;
282*4882a593Smuzhiyun u16 tx_buf_size;
283*4882a593Smuzhiyun u32 mp_tx_agg_buf_size;
284*4882a593Smuzhiyun u32 mp_rx_agg_buf_size;
285*4882a593Smuzhiyun bool supports_sdio_new_mode;
286*4882a593Smuzhiyun bool has_control_mask;
287*4882a593Smuzhiyun bool can_dump_fw;
288*4882a593Smuzhiyun bool fw_dump_enh;
289*4882a593Smuzhiyun bool can_auto_tdls;
290*4882a593Smuzhiyun bool can_ext_scan;
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * .cmdrsp_complete handler
295*4882a593Smuzhiyun */
mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter * adapter,struct sk_buff * skb)296*4882a593Smuzhiyun static inline int mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter *adapter,
297*4882a593Smuzhiyun struct sk_buff *skb)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun dev_kfree_skb_any(skb);
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * .event_complete handler
305*4882a593Smuzhiyun */
mwifiex_sdio_event_complete(struct mwifiex_adapter * adapter,struct sk_buff * skb)306*4882a593Smuzhiyun static inline int mwifiex_sdio_event_complete(struct mwifiex_adapter *adapter,
307*4882a593Smuzhiyun struct sk_buff *skb)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun dev_kfree_skb_any(skb);
310*4882a593Smuzhiyun return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static inline bool
mp_rx_aggr_port_limit_reached(struct sdio_mmc_card * card)314*4882a593Smuzhiyun mp_rx_aggr_port_limit_reached(struct sdio_mmc_card *card)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun u8 tmp;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (card->curr_rd_port < card->mpa_rx.start_port) {
319*4882a593Smuzhiyun if (card->supports_sdio_new_mode)
320*4882a593Smuzhiyun tmp = card->mp_end_port >> 1;
321*4882a593Smuzhiyun else
322*4882a593Smuzhiyun tmp = card->mp_agg_pkt_limit;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (((card->max_ports - card->mpa_rx.start_port) +
325*4882a593Smuzhiyun card->curr_rd_port) >= tmp)
326*4882a593Smuzhiyun return true;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (!card->supports_sdio_new_mode)
330*4882a593Smuzhiyun return false;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if ((card->curr_rd_port - card->mpa_rx.start_port) >=
333*4882a593Smuzhiyun (card->mp_end_port >> 1))
334*4882a593Smuzhiyun return true;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return false;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static inline bool
mp_tx_aggr_port_limit_reached(struct sdio_mmc_card * card)340*4882a593Smuzhiyun mp_tx_aggr_port_limit_reached(struct sdio_mmc_card *card)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun u16 tmp;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (card->curr_wr_port < card->mpa_tx.start_port) {
345*4882a593Smuzhiyun if (card->supports_sdio_new_mode)
346*4882a593Smuzhiyun tmp = card->mp_end_port >> 1;
347*4882a593Smuzhiyun else
348*4882a593Smuzhiyun tmp = card->mp_agg_pkt_limit;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (((card->max_ports - card->mpa_tx.start_port) +
351*4882a593Smuzhiyun card->curr_wr_port) >= tmp)
352*4882a593Smuzhiyun return true;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (!card->supports_sdio_new_mode)
356*4882a593Smuzhiyun return false;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if ((card->curr_wr_port - card->mpa_tx.start_port) >=
359*4882a593Smuzhiyun (card->mp_end_port >> 1))
360*4882a593Smuzhiyun return true;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return false;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Prepare to copy current packet from card to SDIO Rx aggregation buffer */
mp_rx_aggr_setup(struct sdio_mmc_card * card,u16 rx_len,u8 port)366*4882a593Smuzhiyun static inline void mp_rx_aggr_setup(struct sdio_mmc_card *card,
367*4882a593Smuzhiyun u16 rx_len, u8 port)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun card->mpa_rx.buf_len += rx_len;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!card->mpa_rx.pkt_cnt)
372*4882a593Smuzhiyun card->mpa_rx.start_port = port;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (card->supports_sdio_new_mode) {
375*4882a593Smuzhiyun card->mpa_rx.ports |= (1 << port);
376*4882a593Smuzhiyun } else {
377*4882a593Smuzhiyun if (card->mpa_rx.start_port <= port)
378*4882a593Smuzhiyun card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt);
379*4882a593Smuzhiyun else
380*4882a593Smuzhiyun card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt + 1);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun card->mpa_rx.skb_arr[card->mpa_rx.pkt_cnt] = NULL;
383*4882a593Smuzhiyun card->mpa_rx.len_arr[card->mpa_rx.pkt_cnt] = rx_len;
384*4882a593Smuzhiyun card->mpa_rx.pkt_cnt++;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun #endif /* _MWIFIEX_SDIO_H */
387