xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/marvell/libertas/if_spi.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	linux/drivers/net/wireless/libertas/if_spi.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	Driver for Marvell SPI WLAN cards.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *	Copyright 2008 Analog Devices Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *	Authors:
10*4882a593Smuzhiyun  *	Andrey Yurovsky <andrey@cozybit.com>
11*4882a593Smuzhiyun  *	Colin McCabe <colin@cozybit.com>
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef _LBS_IF_SPI_H_
15*4882a593Smuzhiyun #define _LBS_IF_SPI_H_
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define IPFIELD_ALIGN_OFFSET 2
18*4882a593Smuzhiyun #define IF_SPI_CMD_BUF_SIZE 2400
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /***************** Firmware *****************/
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define IF_SPI_FW_NAME_MAX 30
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MAX_MAIN_FW_LOAD_CRC_ERR 10
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Chunk size when loading the helper firmware */
27*4882a593Smuzhiyun #define HELPER_FW_LOAD_CHUNK_SZ 64
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Value to write to indicate end of helper firmware dnld */
30*4882a593Smuzhiyun #define FIRMWARE_DNLD_OK 0x0000
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Value to check once the main firmware is downloaded */
33*4882a593Smuzhiyun #define SUCCESSFUL_FW_DOWNLOAD_MAGIC 0x88888888
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /***************** SPI Interface Unit *****************/
36*4882a593Smuzhiyun /* Masks used in SPI register read/write operations */
37*4882a593Smuzhiyun #define IF_SPI_READ_OPERATION_MASK 0x0
38*4882a593Smuzhiyun #define IF_SPI_WRITE_OPERATION_MASK 0x8000
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* SPI register offsets. 4-byte aligned. */
41*4882a593Smuzhiyun #define IF_SPI_DEVICEID_CTRL_REG 0x00	/* DeviceID controller reg */
42*4882a593Smuzhiyun #define IF_SPI_IO_READBASE_REG 0x04 	/* Read I/O base reg */
43*4882a593Smuzhiyun #define IF_SPI_IO_WRITEBASE_REG 0x08	/* Write I/O base reg */
44*4882a593Smuzhiyun #define IF_SPI_IO_RDWRPORT_REG 0x0C	/* Read/Write I/O port reg */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define IF_SPI_CMD_READBASE_REG 0x10	/* Read command base reg */
47*4882a593Smuzhiyun #define IF_SPI_CMD_WRITEBASE_REG 0x14	/* Write command base reg */
48*4882a593Smuzhiyun #define IF_SPI_CMD_RDWRPORT_REG 0x18	/* Read/Write command port reg */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define IF_SPI_DATA_READBASE_REG 0x1C	/* Read data base reg */
51*4882a593Smuzhiyun #define IF_SPI_DATA_WRITEBASE_REG 0x20	/* Write data base reg */
52*4882a593Smuzhiyun #define IF_SPI_DATA_RDWRPORT_REG 0x24	/* Read/Write data port reg */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define IF_SPI_SCRATCH_1_REG 0x28	/* Scratch reg 1 */
55*4882a593Smuzhiyun #define IF_SPI_SCRATCH_2_REG 0x2C	/* Scratch reg 2 */
56*4882a593Smuzhiyun #define IF_SPI_SCRATCH_3_REG 0x30	/* Scratch reg 3 */
57*4882a593Smuzhiyun #define IF_SPI_SCRATCH_4_REG 0x34	/* Scratch reg 4 */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define IF_SPI_TX_FRAME_SEQ_NUM_REG 0x38 /* Tx frame sequence number reg */
60*4882a593Smuzhiyun #define IF_SPI_TX_FRAME_STATUS_REG 0x3C	/* Tx frame status reg */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define IF_SPI_HOST_INT_CTRL_REG 0x40	/* Host interrupt controller reg */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define IF_SPI_CARD_INT_CAUSE_REG 0x44	/* Card interrupt cause reg */
65*4882a593Smuzhiyun #define IF_SPI_CARD_INT_STATUS_REG 0x48 /* Card interrupt status reg */
66*4882a593Smuzhiyun #define IF_SPI_CARD_INT_EVENT_MASK_REG 0x4C /* Card interrupt event mask */
67*4882a593Smuzhiyun #define IF_SPI_CARD_INT_STATUS_MASK_REG	0x50 /* Card interrupt status mask */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define IF_SPI_CARD_INT_RESET_SELECT_REG 0x54 /* Card interrupt reset select */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define IF_SPI_HOST_INT_CAUSE_REG 0x58	/* Host interrupt cause reg */
72*4882a593Smuzhiyun #define IF_SPI_HOST_INT_STATUS_REG 0x5C	/* Host interrupt status reg */
73*4882a593Smuzhiyun #define IF_SPI_HOST_INT_EVENT_MASK_REG 0x60 /* Host interrupt event mask */
74*4882a593Smuzhiyun #define IF_SPI_HOST_INT_STATUS_MASK_REG	0x64 /* Host interrupt status mask */
75*4882a593Smuzhiyun #define IF_SPI_HOST_INT_RESET_SELECT_REG 0x68 /* Host interrupt reset select */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define IF_SPI_DELAY_READ_REG 0x6C	/* Delay read reg */
78*4882a593Smuzhiyun #define IF_SPI_SPU_BUS_MODE_REG 0x70	/* SPU BUS mode reg */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /***************** IF_SPI_DEVICEID_CTRL_REG *****************/
81*4882a593Smuzhiyun #define IF_SPI_DEVICEID_CTRL_REG_TO_CARD_ID(dc) ((dc & 0xffff0000)>>16)
82*4882a593Smuzhiyun #define IF_SPI_DEVICEID_CTRL_REG_TO_CARD_REV(dc) (dc & 0x000000ff)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /***************** IF_SPI_HOST_INT_CTRL_REG *****************/
85*4882a593Smuzhiyun /* Host Interrupt Control bit : Wake up */
86*4882a593Smuzhiyun #define IF_SPI_HICT_WAKE_UP				(1<<0)
87*4882a593Smuzhiyun /* Host Interrupt Control bit : WLAN ready */
88*4882a593Smuzhiyun #define IF_SPI_HICT_WLAN_READY				(1<<1)
89*4882a593Smuzhiyun /*#define IF_SPI_HICT_FIFO_FIRST_HALF_EMPTY		(1<<2) */
90*4882a593Smuzhiyun /*#define IF_SPI_HICT_FIFO_SECOND_HALF_EMPTY		(1<<3) */
91*4882a593Smuzhiyun /*#define IF_SPI_HICT_IRQSRC_WLAN			(1<<4) */
92*4882a593Smuzhiyun /* Host Interrupt Control bit : Tx auto download */
93*4882a593Smuzhiyun #define IF_SPI_HICT_TX_DOWNLOAD_OVER_AUTO		(1<<5)
94*4882a593Smuzhiyun /* Host Interrupt Control bit : Rx auto upload */
95*4882a593Smuzhiyun #define IF_SPI_HICT_RX_UPLOAD_OVER_AUTO			(1<<6)
96*4882a593Smuzhiyun /* Host Interrupt Control bit : Command auto download */
97*4882a593Smuzhiyun #define IF_SPI_HICT_CMD_DOWNLOAD_OVER_AUTO		(1<<7)
98*4882a593Smuzhiyun /* Host Interrupt Control bit : Command auto upload */
99*4882a593Smuzhiyun #define IF_SPI_HICT_CMD_UPLOAD_OVER_AUTO		(1<<8)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /***************** IF_SPI_CARD_INT_CAUSE_REG *****************/
102*4882a593Smuzhiyun /* Card Interrupt Case bit : Tx download over */
103*4882a593Smuzhiyun #define IF_SPI_CIC_TX_DOWNLOAD_OVER			(1<<0)
104*4882a593Smuzhiyun /* Card Interrupt Case bit : Rx upload over */
105*4882a593Smuzhiyun #define IF_SPI_CIC_RX_UPLOAD_OVER			(1<<1)
106*4882a593Smuzhiyun /* Card Interrupt Case bit : Command download over */
107*4882a593Smuzhiyun #define IF_SPI_CIC_CMD_DOWNLOAD_OVER			(1<<2)
108*4882a593Smuzhiyun /* Card Interrupt Case bit : Host event */
109*4882a593Smuzhiyun #define IF_SPI_CIC_HOST_EVENT				(1<<3)
110*4882a593Smuzhiyun /* Card Interrupt Case bit : Command upload over */
111*4882a593Smuzhiyun #define IF_SPI_CIC_CMD_UPLOAD_OVER			(1<<4)
112*4882a593Smuzhiyun /* Card Interrupt Case bit : Power down */
113*4882a593Smuzhiyun #define IF_SPI_CIC_POWER_DOWN				(1<<5)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /***************** IF_SPI_CARD_INT_STATUS_REG *****************/
116*4882a593Smuzhiyun #define IF_SPI_CIS_TX_DOWNLOAD_OVER			(1<<0)
117*4882a593Smuzhiyun #define IF_SPI_CIS_RX_UPLOAD_OVER			(1<<1)
118*4882a593Smuzhiyun #define IF_SPI_CIS_CMD_DOWNLOAD_OVER			(1<<2)
119*4882a593Smuzhiyun #define IF_SPI_CIS_HOST_EVENT				(1<<3)
120*4882a593Smuzhiyun #define IF_SPI_CIS_CMD_UPLOAD_OVER			(1<<4)
121*4882a593Smuzhiyun #define IF_SPI_CIS_POWER_DOWN				(1<<5)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /***************** IF_SPI_HOST_INT_CAUSE_REG *****************/
124*4882a593Smuzhiyun #define IF_SPI_HICU_TX_DOWNLOAD_RDY			(1<<0)
125*4882a593Smuzhiyun #define IF_SPI_HICU_RX_UPLOAD_RDY			(1<<1)
126*4882a593Smuzhiyun #define IF_SPI_HICU_CMD_DOWNLOAD_RDY			(1<<2)
127*4882a593Smuzhiyun #define IF_SPI_HICU_CARD_EVENT				(1<<3)
128*4882a593Smuzhiyun #define IF_SPI_HICU_CMD_UPLOAD_RDY			(1<<4)
129*4882a593Smuzhiyun #define IF_SPI_HICU_IO_WR_FIFO_OVERFLOW			(1<<5)
130*4882a593Smuzhiyun #define IF_SPI_HICU_IO_RD_FIFO_UNDERFLOW		(1<<6)
131*4882a593Smuzhiyun #define IF_SPI_HICU_DATA_WR_FIFO_OVERFLOW		(1<<7)
132*4882a593Smuzhiyun #define IF_SPI_HICU_DATA_RD_FIFO_UNDERFLOW		(1<<8)
133*4882a593Smuzhiyun #define IF_SPI_HICU_CMD_WR_FIFO_OVERFLOW		(1<<9)
134*4882a593Smuzhiyun #define IF_SPI_HICU_CMD_RD_FIFO_UNDERFLOW		(1<<10)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /***************** IF_SPI_HOST_INT_STATUS_REG *****************/
137*4882a593Smuzhiyun /* Host Interrupt Status bit : Tx download ready */
138*4882a593Smuzhiyun #define IF_SPI_HIST_TX_DOWNLOAD_RDY			(1<<0)
139*4882a593Smuzhiyun /* Host Interrupt Status bit : Rx upload ready */
140*4882a593Smuzhiyun #define IF_SPI_HIST_RX_UPLOAD_RDY			(1<<1)
141*4882a593Smuzhiyun /* Host Interrupt Status bit : Command download ready */
142*4882a593Smuzhiyun #define IF_SPI_HIST_CMD_DOWNLOAD_RDY			(1<<2)
143*4882a593Smuzhiyun /* Host Interrupt Status bit : Card event */
144*4882a593Smuzhiyun #define IF_SPI_HIST_CARD_EVENT				(1<<3)
145*4882a593Smuzhiyun /* Host Interrupt Status bit : Command upload ready */
146*4882a593Smuzhiyun #define IF_SPI_HIST_CMD_UPLOAD_RDY			(1<<4)
147*4882a593Smuzhiyun /* Host Interrupt Status bit : I/O write FIFO overflow */
148*4882a593Smuzhiyun #define IF_SPI_HIST_IO_WR_FIFO_OVERFLOW			(1<<5)
149*4882a593Smuzhiyun /* Host Interrupt Status bit : I/O read FIFO underflow */
150*4882a593Smuzhiyun #define IF_SPI_HIST_IO_RD_FIFO_UNDRFLOW			(1<<6)
151*4882a593Smuzhiyun /* Host Interrupt Status bit : Data write FIFO overflow */
152*4882a593Smuzhiyun #define IF_SPI_HIST_DATA_WR_FIFO_OVERFLOW		(1<<7)
153*4882a593Smuzhiyun /* Host Interrupt Status bit : Data read FIFO underflow */
154*4882a593Smuzhiyun #define IF_SPI_HIST_DATA_RD_FIFO_UNDERFLOW		(1<<8)
155*4882a593Smuzhiyun /* Host Interrupt Status bit : Command write FIFO overflow */
156*4882a593Smuzhiyun #define IF_SPI_HIST_CMD_WR_FIFO_OVERFLOW		(1<<9)
157*4882a593Smuzhiyun /* Host Interrupt Status bit : Command read FIFO underflow */
158*4882a593Smuzhiyun #define IF_SPI_HIST_CMD_RD_FIFO_UNDERFLOW		(1<<10)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /***************** IF_SPI_HOST_INT_STATUS_MASK_REG *****************/
161*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Tx download ready */
162*4882a593Smuzhiyun #define IF_SPI_HISM_TX_DOWNLOAD_RDY			(1<<0)
163*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Rx upload ready */
164*4882a593Smuzhiyun #define IF_SPI_HISM_RX_UPLOAD_RDY			(1<<1)
165*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Command download ready */
166*4882a593Smuzhiyun #define IF_SPI_HISM_CMD_DOWNLOAD_RDY			(1<<2)
167*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Card event */
168*4882a593Smuzhiyun #define IF_SPI_HISM_CARDEVENT				(1<<3)
169*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Command upload ready */
170*4882a593Smuzhiyun #define IF_SPI_HISM_CMD_UPLOAD_RDY			(1<<4)
171*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : I/O write FIFO overflow */
172*4882a593Smuzhiyun #define IF_SPI_HISM_IO_WR_FIFO_OVERFLOW			(1<<5)
173*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : I/O read FIFO underflow */
174*4882a593Smuzhiyun #define IF_SPI_HISM_IO_RD_FIFO_UNDERFLOW		(1<<6)
175*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Data write FIFO overflow */
176*4882a593Smuzhiyun #define IF_SPI_HISM_DATA_WR_FIFO_OVERFLOW		(1<<7)
177*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Data write FIFO underflow */
178*4882a593Smuzhiyun #define IF_SPI_HISM_DATA_RD_FIFO_UNDERFLOW		(1<<8)
179*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Command write FIFO overflow */
180*4882a593Smuzhiyun #define IF_SPI_HISM_CMD_WR_FIFO_OVERFLOW		(1<<9)
181*4882a593Smuzhiyun /* Host Interrupt Status Mask bit : Command write FIFO underflow */
182*4882a593Smuzhiyun #define IF_SPI_HISM_CMD_RD_FIFO_UNDERFLOW		(1<<10)
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /***************** IF_SPI_SPU_BUS_MODE_REG *****************/
185*4882a593Smuzhiyun /* SCK edge on which the WLAN module outputs data on MISO */
186*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_SPI_CLOCK_PHASE_FALLING 0x8
187*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_SPI_CLOCK_PHASE_RISING 0x0
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* In a SPU read operation, there is a delay between writing the SPU
190*4882a593Smuzhiyun  * register name and getting back data from the WLAN module.
191*4882a593Smuzhiyun  * This can be specified in terms of nanoseconds or in terms of dummy
192*4882a593Smuzhiyun  * clock cycles which the master must output before receiving a response. */
193*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_DELAY_METHOD_DUMMY_CLOCK 0x4
194*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_DELAY_METHOD_TIMED 0x0
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* Some different modes of SPI operation */
197*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_8_BIT_ADDRESS_16_BIT_DATA 0x00
198*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_8_BIT_ADDRESS_32_BIT_DATA 0x01
199*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_16_BIT_ADDRESS_16_BIT_DATA 0x02
200*4882a593Smuzhiyun #define IF_SPI_BUS_MODE_16_BIT_ADDRESS_32_BIT_DATA 0x03
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #endif
203