1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2008 Christian Lamparter <chunkeey@web.de>
4*4882a593Smuzhiyun * Copyright 2008 Johannes Berg <johannes@sipsolutions.net>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This driver is a port from stlc45xx:
7*4882a593Smuzhiyun * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/firmware.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/spi/spi.h>
17*4882a593Smuzhiyun #include <linux/etherdevice.h>
18*4882a593Smuzhiyun #include <linux/gpio.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "p54spi.h"
22*4882a593Smuzhiyun #include "p54.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "lmac.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
27*4882a593Smuzhiyun #include "p54spi_eeprom.h"
28*4882a593Smuzhiyun #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun MODULE_FIRMWARE("3826.arm");
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* gpios should be handled in board files and provided via platform data,
33*4882a593Smuzhiyun * but because it's currently impossible for p54spi to have a header file
34*4882a593Smuzhiyun * in include/linux, let's use module paramaters for now
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static int p54spi_gpio_power = 97;
38*4882a593Smuzhiyun module_param(p54spi_gpio_power, int, 0444);
39*4882a593Smuzhiyun MODULE_PARM_DESC(p54spi_gpio_power, "gpio number for power line");
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static int p54spi_gpio_irq = 87;
42*4882a593Smuzhiyun module_param(p54spi_gpio_irq, int, 0444);
43*4882a593Smuzhiyun MODULE_PARM_DESC(p54spi_gpio_irq, "gpio number for irq line");
44*4882a593Smuzhiyun
p54spi_spi_read(struct p54s_priv * priv,u8 address,void * buf,size_t len)45*4882a593Smuzhiyun static void p54spi_spi_read(struct p54s_priv *priv, u8 address,
46*4882a593Smuzhiyun void *buf, size_t len)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct spi_transfer t[2];
49*4882a593Smuzhiyun struct spi_message m;
50*4882a593Smuzhiyun __le16 addr;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* We first push the address */
53*4882a593Smuzhiyun addr = cpu_to_le16(address << 8 | SPI_ADRS_READ_BIT_15);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun spi_message_init(&m);
56*4882a593Smuzhiyun memset(t, 0, sizeof(t));
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun t[0].tx_buf = &addr;
59*4882a593Smuzhiyun t[0].len = sizeof(addr);
60*4882a593Smuzhiyun spi_message_add_tail(&t[0], &m);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun t[1].rx_buf = buf;
63*4882a593Smuzhiyun t[1].len = len;
64*4882a593Smuzhiyun spi_message_add_tail(&t[1], &m);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun spi_sync(priv->spi, &m);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun
p54spi_spi_write(struct p54s_priv * priv,u8 address,const void * buf,size_t len)70*4882a593Smuzhiyun static void p54spi_spi_write(struct p54s_priv *priv, u8 address,
71*4882a593Smuzhiyun const void *buf, size_t len)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct spi_transfer t[3];
74*4882a593Smuzhiyun struct spi_message m;
75*4882a593Smuzhiyun __le16 addr;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* We first push the address */
78*4882a593Smuzhiyun addr = cpu_to_le16(address << 8);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun spi_message_init(&m);
81*4882a593Smuzhiyun memset(t, 0, sizeof(t));
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun t[0].tx_buf = &addr;
84*4882a593Smuzhiyun t[0].len = sizeof(addr);
85*4882a593Smuzhiyun spi_message_add_tail(&t[0], &m);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun t[1].tx_buf = buf;
88*4882a593Smuzhiyun t[1].len = len & ~1;
89*4882a593Smuzhiyun spi_message_add_tail(&t[1], &m);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (len % 2) {
92*4882a593Smuzhiyun __le16 last_word;
93*4882a593Smuzhiyun last_word = cpu_to_le16(((u8 *)buf)[len - 1]);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun t[2].tx_buf = &last_word;
96*4882a593Smuzhiyun t[2].len = sizeof(last_word);
97*4882a593Smuzhiyun spi_message_add_tail(&t[2], &m);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun spi_sync(priv->spi, &m);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
p54spi_read32(struct p54s_priv * priv,u8 addr)103*4882a593Smuzhiyun static u32 p54spi_read32(struct p54s_priv *priv, u8 addr)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun __le32 val;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun p54spi_spi_read(priv, addr, &val, sizeof(val));
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return le32_to_cpu(val);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
p54spi_write16(struct p54s_priv * priv,u8 addr,__le16 val)112*4882a593Smuzhiyun static inline void p54spi_write16(struct p54s_priv *priv, u8 addr, __le16 val)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun p54spi_spi_write(priv, addr, &val, sizeof(val));
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
p54spi_write32(struct p54s_priv * priv,u8 addr,__le32 val)117*4882a593Smuzhiyun static inline void p54spi_write32(struct p54s_priv *priv, u8 addr, __le32 val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun p54spi_spi_write(priv, addr, &val, sizeof(val));
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
p54spi_wait_bit(struct p54s_priv * priv,u16 reg,u32 bits)122*4882a593Smuzhiyun static int p54spi_wait_bit(struct p54s_priv *priv, u16 reg, u32 bits)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun int i;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun for (i = 0; i < 2000; i++) {
127*4882a593Smuzhiyun u32 buffer = p54spi_read32(priv, reg);
128*4882a593Smuzhiyun if ((buffer & bits) == bits)
129*4882a593Smuzhiyun return 1;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
p54spi_spi_write_dma(struct p54s_priv * priv,__le32 base,const void * buf,size_t len)134*4882a593Smuzhiyun static int p54spi_spi_write_dma(struct p54s_priv *priv, __le32 base,
135*4882a593Smuzhiyun const void *buf, size_t len)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun if (!p54spi_wait_bit(priv, SPI_ADRS_DMA_WRITE_CTRL, HOST_ALLOWED)) {
138*4882a593Smuzhiyun dev_err(&priv->spi->dev, "spi_write_dma not allowed "
139*4882a593Smuzhiyun "to DMA write.\n");
140*4882a593Smuzhiyun return -EAGAIN;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun p54spi_write16(priv, SPI_ADRS_DMA_WRITE_CTRL,
144*4882a593Smuzhiyun cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE));
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun p54spi_write16(priv, SPI_ADRS_DMA_WRITE_LEN, cpu_to_le16(len));
147*4882a593Smuzhiyun p54spi_write32(priv, SPI_ADRS_DMA_WRITE_BASE, base);
148*4882a593Smuzhiyun p54spi_spi_write(priv, SPI_ADRS_DMA_DATA, buf, len);
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
p54spi_request_firmware(struct ieee80211_hw * dev)152*4882a593Smuzhiyun static int p54spi_request_firmware(struct ieee80211_hw *dev)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct p54s_priv *priv = dev->priv;
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* FIXME: should driver use it's own struct device? */
158*4882a593Smuzhiyun ret = request_firmware(&priv->firmware, "3826.arm", &priv->spi->dev);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (ret < 0) {
161*4882a593Smuzhiyun dev_err(&priv->spi->dev, "request_firmware() failed: %d", ret);
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ret = p54_parse_firmware(dev, priv->firmware);
166*4882a593Smuzhiyun if (ret) {
167*4882a593Smuzhiyun /* the firmware is released by the caller */
168*4882a593Smuzhiyun return ret;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
p54spi_request_eeprom(struct ieee80211_hw * dev)174*4882a593Smuzhiyun static int p54spi_request_eeprom(struct ieee80211_hw *dev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct p54s_priv *priv = dev->priv;
177*4882a593Smuzhiyun const struct firmware *eeprom;
178*4882a593Smuzhiyun int ret;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* allow users to customize their eeprom.
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = request_firmware_direct(&eeprom, "3826.eeprom", &priv->spi->dev);
184*4882a593Smuzhiyun if (ret < 0) {
185*4882a593Smuzhiyun #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
186*4882a593Smuzhiyun dev_info(&priv->spi->dev, "loading default eeprom...\n");
187*4882a593Smuzhiyun ret = p54_parse_eeprom(dev, (void *) p54spi_eeprom,
188*4882a593Smuzhiyun sizeof(p54spi_eeprom));
189*4882a593Smuzhiyun #else
190*4882a593Smuzhiyun dev_err(&priv->spi->dev, "Failed to request user eeprom\n");
191*4882a593Smuzhiyun #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun dev_info(&priv->spi->dev, "loading user eeprom...\n");
194*4882a593Smuzhiyun ret = p54_parse_eeprom(dev, (void *) eeprom->data,
195*4882a593Smuzhiyun (int)eeprom->size);
196*4882a593Smuzhiyun release_firmware(eeprom);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
p54spi_upload_firmware(struct ieee80211_hw * dev)201*4882a593Smuzhiyun static int p54spi_upload_firmware(struct ieee80211_hw *dev)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct p54s_priv *priv = dev->priv;
204*4882a593Smuzhiyun unsigned long fw_len, _fw_len;
205*4882a593Smuzhiyun unsigned int offset = 0;
206*4882a593Smuzhiyun int err = 0;
207*4882a593Smuzhiyun u8 *fw;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun fw_len = priv->firmware->size;
210*4882a593Smuzhiyun fw = kmemdup(priv->firmware->data, fw_len, GFP_KERNEL);
211*4882a593Smuzhiyun if (!fw)
212*4882a593Smuzhiyun return -ENOMEM;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* stop the device */
215*4882a593Smuzhiyun p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
216*4882a593Smuzhiyun SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
217*4882a593Smuzhiyun SPI_CTRL_STAT_START_HALTED));
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun msleep(TARGET_BOOT_SLEEP);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
222*4882a593Smuzhiyun SPI_CTRL_STAT_HOST_OVERRIDE |
223*4882a593Smuzhiyun SPI_CTRL_STAT_START_HALTED));
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun msleep(TARGET_BOOT_SLEEP);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun while (fw_len > 0) {
228*4882a593Smuzhiyun _fw_len = min_t(long, fw_len, SPI_MAX_PACKET_SIZE);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun err = p54spi_spi_write_dma(priv, cpu_to_le32(
231*4882a593Smuzhiyun ISL38XX_DEV_FIRMWARE_ADDR + offset),
232*4882a593Smuzhiyun (fw + offset), _fw_len);
233*4882a593Smuzhiyun if (err < 0)
234*4882a593Smuzhiyun goto out;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun fw_len -= _fw_len;
237*4882a593Smuzhiyun offset += _fw_len;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun BUG_ON(fw_len != 0);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* enable host interrupts */
243*4882a593Smuzhiyun p54spi_write32(priv, SPI_ADRS_HOST_INT_EN,
244*4882a593Smuzhiyun cpu_to_le32(SPI_HOST_INTS_DEFAULT));
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* boot the device */
247*4882a593Smuzhiyun p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
248*4882a593Smuzhiyun SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
249*4882a593Smuzhiyun SPI_CTRL_STAT_RAM_BOOT));
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun msleep(TARGET_BOOT_SLEEP);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
254*4882a593Smuzhiyun SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_RAM_BOOT));
255*4882a593Smuzhiyun msleep(TARGET_BOOT_SLEEP);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun out:
258*4882a593Smuzhiyun kfree(fw);
259*4882a593Smuzhiyun return err;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
p54spi_power_off(struct p54s_priv * priv)262*4882a593Smuzhiyun static void p54spi_power_off(struct p54s_priv *priv)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun disable_irq(gpio_to_irq(p54spi_gpio_irq));
265*4882a593Smuzhiyun gpio_set_value(p54spi_gpio_power, 0);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
p54spi_power_on(struct p54s_priv * priv)268*4882a593Smuzhiyun static void p54spi_power_on(struct p54s_priv *priv)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun gpio_set_value(p54spi_gpio_power, 1);
271*4882a593Smuzhiyun enable_irq(gpio_to_irq(p54spi_gpio_irq));
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* need to wait a while before device can be accessed, the length
274*4882a593Smuzhiyun * is just a guess
275*4882a593Smuzhiyun */
276*4882a593Smuzhiyun msleep(10);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
p54spi_int_ack(struct p54s_priv * priv,u32 val)279*4882a593Smuzhiyun static inline void p54spi_int_ack(struct p54s_priv *priv, u32 val)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun p54spi_write32(priv, SPI_ADRS_HOST_INT_ACK, cpu_to_le32(val));
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
p54spi_wakeup(struct p54s_priv * priv)284*4882a593Smuzhiyun static int p54spi_wakeup(struct p54s_priv *priv)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun /* wake the chip */
287*4882a593Smuzhiyun p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
288*4882a593Smuzhiyun cpu_to_le32(SPI_TARGET_INT_WAKEUP));
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* And wait for the READY interrupt */
291*4882a593Smuzhiyun if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
292*4882a593Smuzhiyun SPI_HOST_INT_READY)) {
293*4882a593Smuzhiyun dev_err(&priv->spi->dev, "INT_READY timeout\n");
294*4882a593Smuzhiyun return -EBUSY;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun p54spi_int_ack(priv, SPI_HOST_INT_READY);
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
p54spi_sleep(struct p54s_priv * priv)301*4882a593Smuzhiyun static inline void p54spi_sleep(struct p54s_priv *priv)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
304*4882a593Smuzhiyun cpu_to_le32(SPI_TARGET_INT_SLEEP));
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
p54spi_int_ready(struct p54s_priv * priv)307*4882a593Smuzhiyun static void p54spi_int_ready(struct p54s_priv *priv)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun p54spi_write32(priv, SPI_ADRS_HOST_INT_EN, cpu_to_le32(
310*4882a593Smuzhiyun SPI_HOST_INT_UPDATE | SPI_HOST_INT_SW_UPDATE));
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun switch (priv->fw_state) {
313*4882a593Smuzhiyun case FW_STATE_BOOTING:
314*4882a593Smuzhiyun priv->fw_state = FW_STATE_READY;
315*4882a593Smuzhiyun complete(&priv->fw_comp);
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun case FW_STATE_RESETTING:
318*4882a593Smuzhiyun priv->fw_state = FW_STATE_READY;
319*4882a593Smuzhiyun /* TODO: reinitialize state */
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun default:
322*4882a593Smuzhiyun break;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
p54spi_rx(struct p54s_priv * priv)326*4882a593Smuzhiyun static int p54spi_rx(struct p54s_priv *priv)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct sk_buff *skb;
329*4882a593Smuzhiyun u16 len;
330*4882a593Smuzhiyun u16 rx_head[2];
331*4882a593Smuzhiyun #define READAHEAD_SZ (sizeof(rx_head)-sizeof(u16))
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (p54spi_wakeup(priv) < 0)
334*4882a593Smuzhiyun return -EBUSY;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Read data size and first data word in one SPI transaction
337*4882a593Smuzhiyun * This is workaround for firmware/DMA bug,
338*4882a593Smuzhiyun * when first data word gets lost under high load.
339*4882a593Smuzhiyun */
340*4882a593Smuzhiyun p54spi_spi_read(priv, SPI_ADRS_DMA_DATA, rx_head, sizeof(rx_head));
341*4882a593Smuzhiyun len = rx_head[0];
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (len == 0) {
344*4882a593Smuzhiyun p54spi_sleep(priv);
345*4882a593Smuzhiyun dev_err(&priv->spi->dev, "rx request of zero bytes\n");
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* Firmware may insert up to 4 padding bytes after the lmac header,
350*4882a593Smuzhiyun * but it does not amend the size of SPI data transfer.
351*4882a593Smuzhiyun * Such packets has correct data size in header, thus referencing
352*4882a593Smuzhiyun * past the end of allocated skb. Reserve extra 4 bytes for this case
353*4882a593Smuzhiyun */
354*4882a593Smuzhiyun skb = dev_alloc_skb(len + 4);
355*4882a593Smuzhiyun if (!skb) {
356*4882a593Smuzhiyun p54spi_sleep(priv);
357*4882a593Smuzhiyun dev_err(&priv->spi->dev, "could not alloc skb");
358*4882a593Smuzhiyun return -ENOMEM;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (len <= READAHEAD_SZ) {
362*4882a593Smuzhiyun skb_put_data(skb, rx_head + 1, len);
363*4882a593Smuzhiyun } else {
364*4882a593Smuzhiyun skb_put_data(skb, rx_head + 1, READAHEAD_SZ);
365*4882a593Smuzhiyun p54spi_spi_read(priv, SPI_ADRS_DMA_DATA,
366*4882a593Smuzhiyun skb_put(skb, len - READAHEAD_SZ),
367*4882a593Smuzhiyun len - READAHEAD_SZ);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun p54spi_sleep(priv);
370*4882a593Smuzhiyun /* Put additional bytes to compensate for the possible
371*4882a593Smuzhiyun * alignment-caused truncation
372*4882a593Smuzhiyun */
373*4882a593Smuzhiyun skb_put(skb, 4);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (p54_rx(priv->hw, skb) == 0)
376*4882a593Smuzhiyun dev_kfree_skb(skb);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun
p54spi_interrupt(int irq,void * config)382*4882a593Smuzhiyun static irqreturn_t p54spi_interrupt(int irq, void *config)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct spi_device *spi = config;
385*4882a593Smuzhiyun struct p54s_priv *priv = spi_get_drvdata(spi);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ieee80211_queue_work(priv->hw, &priv->work);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return IRQ_HANDLED;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
p54spi_tx_frame(struct p54s_priv * priv,struct sk_buff * skb)392*4882a593Smuzhiyun static int p54spi_tx_frame(struct p54s_priv *priv, struct sk_buff *skb)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun struct p54_hdr *hdr = (struct p54_hdr *) skb->data;
395*4882a593Smuzhiyun int ret = 0;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (p54spi_wakeup(priv) < 0)
398*4882a593Smuzhiyun return -EBUSY;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = p54spi_spi_write_dma(priv, hdr->req_id, skb->data, skb->len);
401*4882a593Smuzhiyun if (ret < 0)
402*4882a593Smuzhiyun goto out;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
405*4882a593Smuzhiyun SPI_HOST_INT_WR_READY)) {
406*4882a593Smuzhiyun dev_err(&priv->spi->dev, "WR_READY timeout\n");
407*4882a593Smuzhiyun ret = -EAGAIN;
408*4882a593Smuzhiyun goto out;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun p54spi_int_ack(priv, SPI_HOST_INT_WR_READY);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (FREE_AFTER_TX(skb))
414*4882a593Smuzhiyun p54_free_skb(priv->hw, skb);
415*4882a593Smuzhiyun out:
416*4882a593Smuzhiyun p54spi_sleep(priv);
417*4882a593Smuzhiyun return ret;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
p54spi_wq_tx(struct p54s_priv * priv)420*4882a593Smuzhiyun static int p54spi_wq_tx(struct p54s_priv *priv)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct p54s_tx_info *entry;
423*4882a593Smuzhiyun struct sk_buff *skb;
424*4882a593Smuzhiyun struct ieee80211_tx_info *info;
425*4882a593Smuzhiyun struct p54_tx_info *minfo;
426*4882a593Smuzhiyun struct p54s_tx_info *dinfo;
427*4882a593Smuzhiyun unsigned long flags;
428*4882a593Smuzhiyun int ret = 0;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun spin_lock_irqsave(&priv->tx_lock, flags);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun while (!list_empty(&priv->tx_pending)) {
433*4882a593Smuzhiyun entry = list_entry(priv->tx_pending.next,
434*4882a593Smuzhiyun struct p54s_tx_info, tx_list);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun list_del_init(&entry->tx_list);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->tx_lock, flags);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dinfo = container_of((void *) entry, struct p54s_tx_info,
441*4882a593Smuzhiyun tx_list);
442*4882a593Smuzhiyun minfo = container_of((void *) dinfo, struct p54_tx_info,
443*4882a593Smuzhiyun data);
444*4882a593Smuzhiyun info = container_of((void *) minfo, struct ieee80211_tx_info,
445*4882a593Smuzhiyun rate_driver_data);
446*4882a593Smuzhiyun skb = container_of((void *) info, struct sk_buff, cb);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ret = p54spi_tx_frame(priv, skb);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (ret < 0) {
451*4882a593Smuzhiyun p54_free_skb(priv->hw, skb);
452*4882a593Smuzhiyun return ret;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun spin_lock_irqsave(&priv->tx_lock, flags);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->tx_lock, flags);
458*4882a593Smuzhiyun return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
p54spi_op_tx(struct ieee80211_hw * dev,struct sk_buff * skb)461*4882a593Smuzhiyun static void p54spi_op_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct p54s_priv *priv = dev->priv;
464*4882a593Smuzhiyun struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
465*4882a593Smuzhiyun struct p54_tx_info *mi = (struct p54_tx_info *) info->rate_driver_data;
466*4882a593Smuzhiyun struct p54s_tx_info *di = (struct p54s_tx_info *) mi->data;
467*4882a593Smuzhiyun unsigned long flags;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(*di) > sizeof((mi->data)));
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun spin_lock_irqsave(&priv->tx_lock, flags);
472*4882a593Smuzhiyun list_add_tail(&di->tx_list, &priv->tx_pending);
473*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->tx_lock, flags);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ieee80211_queue_work(priv->hw, &priv->work);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
p54spi_work(struct work_struct * work)478*4882a593Smuzhiyun static void p54spi_work(struct work_struct *work)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct p54s_priv *priv = container_of(work, struct p54s_priv, work);
481*4882a593Smuzhiyun u32 ints;
482*4882a593Smuzhiyun int ret;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun mutex_lock(&priv->mutex);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (priv->fw_state == FW_STATE_OFF)
487*4882a593Smuzhiyun goto out;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (ints & SPI_HOST_INT_READY) {
492*4882a593Smuzhiyun p54spi_int_ready(priv);
493*4882a593Smuzhiyun p54spi_int_ack(priv, SPI_HOST_INT_READY);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (priv->fw_state != FW_STATE_READY)
497*4882a593Smuzhiyun goto out;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (ints & SPI_HOST_INT_UPDATE) {
500*4882a593Smuzhiyun p54spi_int_ack(priv, SPI_HOST_INT_UPDATE);
501*4882a593Smuzhiyun ret = p54spi_rx(priv);
502*4882a593Smuzhiyun if (ret < 0)
503*4882a593Smuzhiyun goto out;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun if (ints & SPI_HOST_INT_SW_UPDATE) {
506*4882a593Smuzhiyun p54spi_int_ack(priv, SPI_HOST_INT_SW_UPDATE);
507*4882a593Smuzhiyun ret = p54spi_rx(priv);
508*4882a593Smuzhiyun if (ret < 0)
509*4882a593Smuzhiyun goto out;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun ret = p54spi_wq_tx(priv);
513*4882a593Smuzhiyun out:
514*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
p54spi_op_start(struct ieee80211_hw * dev)517*4882a593Smuzhiyun static int p54spi_op_start(struct ieee80211_hw *dev)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct p54s_priv *priv = dev->priv;
520*4882a593Smuzhiyun unsigned long timeout;
521*4882a593Smuzhiyun int ret = 0;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (mutex_lock_interruptible(&priv->mutex)) {
524*4882a593Smuzhiyun ret = -EINTR;
525*4882a593Smuzhiyun goto out;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun priv->fw_state = FW_STATE_BOOTING;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun p54spi_power_on(priv);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun ret = p54spi_upload_firmware(dev);
533*4882a593Smuzhiyun if (ret < 0) {
534*4882a593Smuzhiyun p54spi_power_off(priv);
535*4882a593Smuzhiyun goto out_unlock;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun timeout = msecs_to_jiffies(2000);
541*4882a593Smuzhiyun timeout = wait_for_completion_interruptible_timeout(&priv->fw_comp,
542*4882a593Smuzhiyun timeout);
543*4882a593Smuzhiyun if (!timeout) {
544*4882a593Smuzhiyun dev_err(&priv->spi->dev, "firmware boot failed");
545*4882a593Smuzhiyun p54spi_power_off(priv);
546*4882a593Smuzhiyun ret = -1;
547*4882a593Smuzhiyun goto out;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (mutex_lock_interruptible(&priv->mutex)) {
551*4882a593Smuzhiyun ret = -EINTR;
552*4882a593Smuzhiyun p54spi_power_off(priv);
553*4882a593Smuzhiyun goto out;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun WARN_ON(priv->fw_state != FW_STATE_READY);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun out_unlock:
559*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun out:
562*4882a593Smuzhiyun return ret;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
p54spi_op_stop(struct ieee80211_hw * dev)565*4882a593Smuzhiyun static void p54spi_op_stop(struct ieee80211_hw *dev)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct p54s_priv *priv = dev->priv;
568*4882a593Smuzhiyun unsigned long flags;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun mutex_lock(&priv->mutex);
571*4882a593Smuzhiyun WARN_ON(priv->fw_state != FW_STATE_READY);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun p54spi_power_off(priv);
574*4882a593Smuzhiyun spin_lock_irqsave(&priv->tx_lock, flags);
575*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->tx_pending);
576*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->tx_lock, flags);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun priv->fw_state = FW_STATE_OFF;
579*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun cancel_work_sync(&priv->work);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
p54spi_probe(struct spi_device * spi)584*4882a593Smuzhiyun static int p54spi_probe(struct spi_device *spi)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct p54s_priv *priv = NULL;
587*4882a593Smuzhiyun struct ieee80211_hw *hw;
588*4882a593Smuzhiyun int ret = -EINVAL;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun hw = p54_init_common(sizeof(*priv));
591*4882a593Smuzhiyun if (!hw) {
592*4882a593Smuzhiyun dev_err(&spi->dev, "could not alloc ieee80211_hw");
593*4882a593Smuzhiyun return -ENOMEM;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun priv = hw->priv;
597*4882a593Smuzhiyun priv->hw = hw;
598*4882a593Smuzhiyun spi_set_drvdata(spi, priv);
599*4882a593Smuzhiyun priv->spi = spi;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun spi->bits_per_word = 16;
602*4882a593Smuzhiyun spi->max_speed_hz = 24000000;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun ret = spi_setup(spi);
605*4882a593Smuzhiyun if (ret < 0) {
606*4882a593Smuzhiyun dev_err(&priv->spi->dev, "spi_setup failed");
607*4882a593Smuzhiyun goto err_free;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun ret = gpio_request(p54spi_gpio_power, "p54spi power");
611*4882a593Smuzhiyun if (ret < 0) {
612*4882a593Smuzhiyun dev_err(&priv->spi->dev, "power GPIO request failed: %d", ret);
613*4882a593Smuzhiyun goto err_free;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun ret = gpio_request(p54spi_gpio_irq, "p54spi irq");
617*4882a593Smuzhiyun if (ret < 0) {
618*4882a593Smuzhiyun dev_err(&priv->spi->dev, "irq GPIO request failed: %d", ret);
619*4882a593Smuzhiyun goto err_free_gpio_power;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun gpio_direction_output(p54spi_gpio_power, 0);
623*4882a593Smuzhiyun gpio_direction_input(p54spi_gpio_irq);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun ret = request_irq(gpio_to_irq(p54spi_gpio_irq),
626*4882a593Smuzhiyun p54spi_interrupt, 0, "p54spi",
627*4882a593Smuzhiyun priv->spi);
628*4882a593Smuzhiyun if (ret < 0) {
629*4882a593Smuzhiyun dev_err(&priv->spi->dev, "request_irq() failed");
630*4882a593Smuzhiyun goto err_free_gpio_irq;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun irq_set_irq_type(gpio_to_irq(p54spi_gpio_irq), IRQ_TYPE_EDGE_RISING);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun disable_irq(gpio_to_irq(p54spi_gpio_irq));
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun INIT_WORK(&priv->work, p54spi_work);
638*4882a593Smuzhiyun init_completion(&priv->fw_comp);
639*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->tx_pending);
640*4882a593Smuzhiyun mutex_init(&priv->mutex);
641*4882a593Smuzhiyun spin_lock_init(&priv->tx_lock);
642*4882a593Smuzhiyun SET_IEEE80211_DEV(hw, &spi->dev);
643*4882a593Smuzhiyun priv->common.open = p54spi_op_start;
644*4882a593Smuzhiyun priv->common.stop = p54spi_op_stop;
645*4882a593Smuzhiyun priv->common.tx = p54spi_op_tx;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun ret = p54spi_request_firmware(hw);
648*4882a593Smuzhiyun if (ret < 0)
649*4882a593Smuzhiyun goto err_free_common;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun ret = p54spi_request_eeprom(hw);
652*4882a593Smuzhiyun if (ret)
653*4882a593Smuzhiyun goto err_free_common;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ret = p54_register_common(hw, &priv->spi->dev);
656*4882a593Smuzhiyun if (ret)
657*4882a593Smuzhiyun goto err_free_common;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return 0;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun err_free_common:
662*4882a593Smuzhiyun release_firmware(priv->firmware);
663*4882a593Smuzhiyun free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
664*4882a593Smuzhiyun err_free_gpio_irq:
665*4882a593Smuzhiyun gpio_free(p54spi_gpio_irq);
666*4882a593Smuzhiyun err_free_gpio_power:
667*4882a593Smuzhiyun gpio_free(p54spi_gpio_power);
668*4882a593Smuzhiyun err_free:
669*4882a593Smuzhiyun p54_free_common(priv->hw);
670*4882a593Smuzhiyun return ret;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
p54spi_remove(struct spi_device * spi)673*4882a593Smuzhiyun static int p54spi_remove(struct spi_device *spi)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct p54s_priv *priv = spi_get_drvdata(spi);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun p54_unregister_common(priv->hw);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun gpio_free(p54spi_gpio_power);
682*4882a593Smuzhiyun gpio_free(p54spi_gpio_irq);
683*4882a593Smuzhiyun release_firmware(priv->firmware);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun mutex_destroy(&priv->mutex);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun p54_free_common(priv->hw);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return 0;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun static struct spi_driver p54spi_driver = {
694*4882a593Smuzhiyun .driver = {
695*4882a593Smuzhiyun .name = "p54spi",
696*4882a593Smuzhiyun },
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun .probe = p54spi_probe,
699*4882a593Smuzhiyun .remove = p54spi_remove,
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun module_spi_driver(p54spi_driver);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun MODULE_LICENSE("GPL");
705*4882a593Smuzhiyun MODULE_AUTHOR("Christian Lamparter <chunkeey@web.de>");
706*4882a593Smuzhiyun MODULE_ALIAS("spi:cx3110x");
707*4882a593Smuzhiyun MODULE_ALIAS("spi:p54spi");
708*4882a593Smuzhiyun MODULE_ALIAS("spi:stlc45xx");
709