xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/intel/iwlwifi/pcie/trans.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * This file is provided under a dual BSD/GPLv2 license.  When using or
4*4882a593Smuzhiyun  * redistributing this file, you may do so under either license.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * GPL LICENSE SUMMARY
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
9*4882a593Smuzhiyun  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
10*4882a593Smuzhiyun  * Copyright(c) 2007 - 2015, 2018 - 2020 Intel Corporation
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
13*4882a593Smuzhiyun  * it under the terms of version 2 of the GNU General Public License as
14*4882a593Smuzhiyun  * published by the Free Software Foundation.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but
17*4882a593Smuzhiyun  * WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
19*4882a593Smuzhiyun  * General Public License for more details.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution
22*4882a593Smuzhiyun  * in the file called COPYING.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Contact Information:
25*4882a593Smuzhiyun  *  Intel Linux Wireless <linuxwifi@intel.com>
26*4882a593Smuzhiyun  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * BSD LICENSE
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
31*4882a593Smuzhiyun  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
32*4882a593Smuzhiyun  * Copyright(c) 2007 - 2015, 2018 - 2020 Intel Corporation
33*4882a593Smuzhiyun  * All rights reserved.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
36*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
37*4882a593Smuzhiyun  * are met:
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  *  * Redistributions of source code must retain the above copyright
40*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
41*4882a593Smuzhiyun  *  * Redistributions in binary form must reproduce the above copyright
42*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in
43*4882a593Smuzhiyun  *    the documentation and/or other materials provided with the
44*4882a593Smuzhiyun  *    distribution.
45*4882a593Smuzhiyun  *  * Neither the name Intel Corporation nor the names of its
46*4882a593Smuzhiyun  *    contributors may be used to endorse or promote products derived
47*4882a593Smuzhiyun  *    from this software without specific prior written permission.
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
50*4882a593Smuzhiyun  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
51*4882a593Smuzhiyun  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
52*4882a593Smuzhiyun  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
53*4882a593Smuzhiyun  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
54*4882a593Smuzhiyun  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
55*4882a593Smuzhiyun  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
56*4882a593Smuzhiyun  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
57*4882a593Smuzhiyun  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
58*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
59*4882a593Smuzhiyun  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
60*4882a593Smuzhiyun  *
61*4882a593Smuzhiyun  *****************************************************************************/
62*4882a593Smuzhiyun #include <linux/pci.h>
63*4882a593Smuzhiyun #include <linux/interrupt.h>
64*4882a593Smuzhiyun #include <linux/debugfs.h>
65*4882a593Smuzhiyun #include <linux/sched.h>
66*4882a593Smuzhiyun #include <linux/bitops.h>
67*4882a593Smuzhiyun #include <linux/gfp.h>
68*4882a593Smuzhiyun #include <linux/vmalloc.h>
69*4882a593Smuzhiyun #include <linux/module.h>
70*4882a593Smuzhiyun #include <linux/wait.h>
71*4882a593Smuzhiyun #include <linux/seq_file.h>
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #include "iwl-drv.h"
74*4882a593Smuzhiyun #include "iwl-trans.h"
75*4882a593Smuzhiyun #include "iwl-csr.h"
76*4882a593Smuzhiyun #include "iwl-prph.h"
77*4882a593Smuzhiyun #include "iwl-scd.h"
78*4882a593Smuzhiyun #include "iwl-agn-hw.h"
79*4882a593Smuzhiyun #include "fw/error-dump.h"
80*4882a593Smuzhiyun #include "fw/dbg.h"
81*4882a593Smuzhiyun #include "fw/api/tx.h"
82*4882a593Smuzhiyun #include "internal.h"
83*4882a593Smuzhiyun #include "iwl-fh.h"
84*4882a593Smuzhiyun #include "iwl-context-info-gen3.h"
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* extended range in FW SRAM */
87*4882a593Smuzhiyun #define IWL_FW_MEM_EXTENDED_START	0x40000
88*4882a593Smuzhiyun #define IWL_FW_MEM_EXTENDED_END		0x57FFF
89*4882a593Smuzhiyun 
iwl_trans_pcie_dump_regs(struct iwl_trans * trans)90*4882a593Smuzhiyun void iwl_trans_pcie_dump_regs(struct iwl_trans *trans)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun #define PCI_DUMP_SIZE		352
93*4882a593Smuzhiyun #define PCI_MEM_DUMP_SIZE	64
94*4882a593Smuzhiyun #define PCI_PARENT_DUMP_SIZE	524
95*4882a593Smuzhiyun #define PREFIX_LEN		32
96*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
97*4882a593Smuzhiyun 	struct pci_dev *pdev = trans_pcie->pci_dev;
98*4882a593Smuzhiyun 	u32 i, pos, alloc_size, *ptr, *buf;
99*4882a593Smuzhiyun 	char *prefix;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (trans_pcie->pcie_dbg_dumped_once)
102*4882a593Smuzhiyun 		return;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* Should be a multiple of 4 */
105*4882a593Smuzhiyun 	BUILD_BUG_ON(PCI_DUMP_SIZE > 4096 || PCI_DUMP_SIZE & 0x3);
106*4882a593Smuzhiyun 	BUILD_BUG_ON(PCI_MEM_DUMP_SIZE > 4096 || PCI_MEM_DUMP_SIZE & 0x3);
107*4882a593Smuzhiyun 	BUILD_BUG_ON(PCI_PARENT_DUMP_SIZE > 4096 || PCI_PARENT_DUMP_SIZE & 0x3);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* Alloc a max size buffer */
110*4882a593Smuzhiyun 	alloc_size = PCI_ERR_ROOT_ERR_SRC +  4 + PREFIX_LEN;
111*4882a593Smuzhiyun 	alloc_size = max_t(u32, alloc_size, PCI_DUMP_SIZE + PREFIX_LEN);
112*4882a593Smuzhiyun 	alloc_size = max_t(u32, alloc_size, PCI_MEM_DUMP_SIZE + PREFIX_LEN);
113*4882a593Smuzhiyun 	alloc_size = max_t(u32, alloc_size, PCI_PARENT_DUMP_SIZE + PREFIX_LEN);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	buf = kmalloc(alloc_size, GFP_ATOMIC);
116*4882a593Smuzhiyun 	if (!buf)
117*4882a593Smuzhiyun 		return;
118*4882a593Smuzhiyun 	prefix = (char *)buf + alloc_size - PREFIX_LEN;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	IWL_ERR(trans, "iwlwifi transaction failed, dumping registers\n");
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Print wifi device registers */
123*4882a593Smuzhiyun 	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
124*4882a593Smuzhiyun 	IWL_ERR(trans, "iwlwifi device config registers:\n");
125*4882a593Smuzhiyun 	for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++)
126*4882a593Smuzhiyun 		if (pci_read_config_dword(pdev, i, ptr))
127*4882a593Smuzhiyun 			goto err_read;
128*4882a593Smuzhiyun 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	IWL_ERR(trans, "iwlwifi device memory mapped registers:\n");
131*4882a593Smuzhiyun 	for (i = 0, ptr = buf; i < PCI_MEM_DUMP_SIZE; i += 4, ptr++)
132*4882a593Smuzhiyun 		*ptr = iwl_read32(trans, i);
133*4882a593Smuzhiyun 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
136*4882a593Smuzhiyun 	if (pos) {
137*4882a593Smuzhiyun 		IWL_ERR(trans, "iwlwifi device AER capability structure:\n");
138*4882a593Smuzhiyun 		for (i = 0, ptr = buf; i < PCI_ERR_ROOT_COMMAND; i += 4, ptr++)
139*4882a593Smuzhiyun 			if (pci_read_config_dword(pdev, pos + i, ptr))
140*4882a593Smuzhiyun 				goto err_read;
141*4882a593Smuzhiyun 		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET,
142*4882a593Smuzhiyun 			       32, 4, buf, i, 0);
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Print parent device registers next */
146*4882a593Smuzhiyun 	if (!pdev->bus->self)
147*4882a593Smuzhiyun 		goto out;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	pdev = pdev->bus->self;
150*4882a593Smuzhiyun 	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	IWL_ERR(trans, "iwlwifi parent port (%s) config registers:\n",
153*4882a593Smuzhiyun 		pci_name(pdev));
154*4882a593Smuzhiyun 	for (i = 0, ptr = buf; i < PCI_PARENT_DUMP_SIZE; i += 4, ptr++)
155*4882a593Smuzhiyun 		if (pci_read_config_dword(pdev, i, ptr))
156*4882a593Smuzhiyun 			goto err_read;
157*4882a593Smuzhiyun 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Print root port AER registers */
160*4882a593Smuzhiyun 	pos = 0;
161*4882a593Smuzhiyun 	pdev = pcie_find_root_port(pdev);
162*4882a593Smuzhiyun 	if (pdev)
163*4882a593Smuzhiyun 		pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
164*4882a593Smuzhiyun 	if (pos) {
165*4882a593Smuzhiyun 		IWL_ERR(trans, "iwlwifi root port (%s) AER cap structure:\n",
166*4882a593Smuzhiyun 			pci_name(pdev));
167*4882a593Smuzhiyun 		sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
168*4882a593Smuzhiyun 		for (i = 0, ptr = buf; i <= PCI_ERR_ROOT_ERR_SRC; i += 4, ptr++)
169*4882a593Smuzhiyun 			if (pci_read_config_dword(pdev, pos + i, ptr))
170*4882a593Smuzhiyun 				goto err_read;
171*4882a593Smuzhiyun 		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32,
172*4882a593Smuzhiyun 			       4, buf, i, 0);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 	goto out;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun err_read:
177*4882a593Smuzhiyun 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
178*4882a593Smuzhiyun 	IWL_ERR(trans, "Read failed at 0x%X\n", i);
179*4882a593Smuzhiyun out:
180*4882a593Smuzhiyun 	trans_pcie->pcie_dbg_dumped_once = 1;
181*4882a593Smuzhiyun 	kfree(buf);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
iwl_trans_pcie_sw_reset(struct iwl_trans * trans)184*4882a593Smuzhiyun static void iwl_trans_pcie_sw_reset(struct iwl_trans *trans)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	/* Reset entire device - do controller reset (results in SHRD_HW_RST) */
187*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
188*4882a593Smuzhiyun 	usleep_range(5000, 6000);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
iwl_pcie_free_fw_monitor(struct iwl_trans * trans)191*4882a593Smuzhiyun static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (!fw_mon->size)
196*4882a593Smuzhiyun 		return;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	dma_free_coherent(trans->dev, fw_mon->size, fw_mon->block,
199*4882a593Smuzhiyun 			  fw_mon->physical);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	fw_mon->block = NULL;
202*4882a593Smuzhiyun 	fw_mon->physical = 0;
203*4882a593Smuzhiyun 	fw_mon->size = 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
iwl_pcie_alloc_fw_monitor_block(struct iwl_trans * trans,u8 max_power,u8 min_power)206*4882a593Smuzhiyun static void iwl_pcie_alloc_fw_monitor_block(struct iwl_trans *trans,
207*4882a593Smuzhiyun 					    u8 max_power, u8 min_power)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
210*4882a593Smuzhiyun 	void *block = NULL;
211*4882a593Smuzhiyun 	dma_addr_t physical = 0;
212*4882a593Smuzhiyun 	u32 size = 0;
213*4882a593Smuzhiyun 	u8 power;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (fw_mon->size)
216*4882a593Smuzhiyun 		return;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	for (power = max_power; power >= min_power; power--) {
219*4882a593Smuzhiyun 		size = BIT(power);
220*4882a593Smuzhiyun 		block = dma_alloc_coherent(trans->dev, size, &physical,
221*4882a593Smuzhiyun 					   GFP_KERNEL | __GFP_NOWARN);
222*4882a593Smuzhiyun 		if (!block)
223*4882a593Smuzhiyun 			continue;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		IWL_INFO(trans,
226*4882a593Smuzhiyun 			 "Allocated 0x%08x bytes for firmware monitor.\n",
227*4882a593Smuzhiyun 			 size);
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (WARN_ON_ONCE(!block))
232*4882a593Smuzhiyun 		return;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (power != max_power)
235*4882a593Smuzhiyun 		IWL_ERR(trans,
236*4882a593Smuzhiyun 			"Sorry - debug buffer is only %luK while you requested %luK\n",
237*4882a593Smuzhiyun 			(unsigned long)BIT(power - 10),
238*4882a593Smuzhiyun 			(unsigned long)BIT(max_power - 10));
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	fw_mon->block = block;
241*4882a593Smuzhiyun 	fw_mon->physical = physical;
242*4882a593Smuzhiyun 	fw_mon->size = size;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
iwl_pcie_alloc_fw_monitor(struct iwl_trans * trans,u8 max_power)245*4882a593Smuzhiyun void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	if (!max_power) {
248*4882a593Smuzhiyun 		/* default max_power is maximum */
249*4882a593Smuzhiyun 		max_power = 26;
250*4882a593Smuzhiyun 	} else {
251*4882a593Smuzhiyun 		max_power += 11;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (WARN(max_power > 26,
255*4882a593Smuzhiyun 		 "External buffer size for monitor is too big %d, check the FW TLV\n",
256*4882a593Smuzhiyun 		 max_power))
257*4882a593Smuzhiyun 		return;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (trans->dbg.fw_mon.size)
260*4882a593Smuzhiyun 		return;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	iwl_pcie_alloc_fw_monitor_block(trans, max_power, 11);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
iwl_trans_pcie_read_shr(struct iwl_trans * trans,u32 reg)265*4882a593Smuzhiyun static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
268*4882a593Smuzhiyun 		    ((reg & 0x0000ffff) | (2 << 28)));
269*4882a593Smuzhiyun 	return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
iwl_trans_pcie_write_shr(struct iwl_trans * trans,u32 reg,u32 val)272*4882a593Smuzhiyun static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
275*4882a593Smuzhiyun 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
276*4882a593Smuzhiyun 		    ((reg & 0x0000ffff) | (3 << 28)));
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
iwl_pcie_set_pwr(struct iwl_trans * trans,bool vaux)279*4882a593Smuzhiyun static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	if (trans->cfg->apmg_not_supported)
282*4882a593Smuzhiyun 		return;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
285*4882a593Smuzhiyun 		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
286*4882a593Smuzhiyun 				       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
287*4882a593Smuzhiyun 				       ~APMG_PS_CTRL_MSK_PWR_SRC);
288*4882a593Smuzhiyun 	else
289*4882a593Smuzhiyun 		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
290*4882a593Smuzhiyun 				       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
291*4882a593Smuzhiyun 				       ~APMG_PS_CTRL_MSK_PWR_SRC);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /* PCI registers */
295*4882a593Smuzhiyun #define PCI_CFG_RETRY_TIMEOUT	0x041
296*4882a593Smuzhiyun 
iwl_pcie_apm_config(struct iwl_trans * trans)297*4882a593Smuzhiyun void iwl_pcie_apm_config(struct iwl_trans *trans)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
300*4882a593Smuzhiyun 	u16 lctl;
301*4882a593Smuzhiyun 	u16 cap;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/*
304*4882a593Smuzhiyun 	 * L0S states have been found to be unstable with our devices
305*4882a593Smuzhiyun 	 * and in newer hardware they are not officially supported at
306*4882a593Smuzhiyun 	 * all, so we must always set the L0S_DISABLED bit.
307*4882a593Smuzhiyun 	 */
308*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_DISABLED);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
311*4882a593Smuzhiyun 	trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
314*4882a593Smuzhiyun 	trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
315*4882a593Smuzhiyun 	IWL_DEBUG_POWER(trans, "L1 %sabled - LTR %sabled\n",
316*4882a593Smuzhiyun 			(lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
317*4882a593Smuzhiyun 			trans->ltr_enabled ? "En" : "Dis");
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun  * Start up NIC's basic functionality after it has been reset
322*4882a593Smuzhiyun  * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
323*4882a593Smuzhiyun  * NOTE:  This does not load uCode nor start the embedded processor
324*4882a593Smuzhiyun  */
iwl_pcie_apm_init(struct iwl_trans * trans)325*4882a593Smuzhiyun static int iwl_pcie_apm_init(struct iwl_trans *trans)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	int ret;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/*
332*4882a593Smuzhiyun 	 * Use "set_bit" below rather than "write", to preserve any hardware
333*4882a593Smuzhiyun 	 * bits already set by default after reset.
334*4882a593Smuzhiyun 	 */
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Disable L0S exit timer (platform NMI Work/Around) */
337*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family < IWL_DEVICE_FAMILY_8000)
338*4882a593Smuzhiyun 		iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
339*4882a593Smuzhiyun 			    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * Disable L0s without affecting L1;
343*4882a593Smuzhiyun 	 *  don't wait for ICH L0s (ICH bug W/A)
344*4882a593Smuzhiyun 	 */
345*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
346*4882a593Smuzhiyun 		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* Set FH wait threshold to maximum (HW error during stress W/A) */
349*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/*
352*4882a593Smuzhiyun 	 * Enable HAP INTA (interrupt from management bus) to
353*4882a593Smuzhiyun 	 * wake device's PCI Express link L1a -> L0s
354*4882a593Smuzhiyun 	 */
355*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
356*4882a593Smuzhiyun 		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	iwl_pcie_apm_config(trans);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* Configure analog phase-lock-loop before activating to D0A */
361*4882a593Smuzhiyun 	if (trans->trans_cfg->base_params->pll_cfg)
362*4882a593Smuzhiyun 		iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	ret = iwl_finish_nic_init(trans, trans->trans_cfg);
365*4882a593Smuzhiyun 	if (ret)
366*4882a593Smuzhiyun 		return ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (trans->cfg->host_interrupt_operation_mode) {
369*4882a593Smuzhiyun 		/*
370*4882a593Smuzhiyun 		 * This is a bit of an abuse - This is needed for 7260 / 3160
371*4882a593Smuzhiyun 		 * only check host_interrupt_operation_mode even if this is
372*4882a593Smuzhiyun 		 * not related to host_interrupt_operation_mode.
373*4882a593Smuzhiyun 		 *
374*4882a593Smuzhiyun 		 * Enable the oscillator to count wake up time for L1 exit. This
375*4882a593Smuzhiyun 		 * consumes slightly more power (100uA) - but allows to be sure
376*4882a593Smuzhiyun 		 * that we wake up from L1 on time.
377*4882a593Smuzhiyun 		 *
378*4882a593Smuzhiyun 		 * This looks weird: read twice the same register, discard the
379*4882a593Smuzhiyun 		 * value, set a bit, and yet again, read that same register
380*4882a593Smuzhiyun 		 * just to discard the value. But that's the way the hardware
381*4882a593Smuzhiyun 		 * seems to like it.
382*4882a593Smuzhiyun 		 */
383*4882a593Smuzhiyun 		iwl_read_prph(trans, OSC_CLK);
384*4882a593Smuzhiyun 		iwl_read_prph(trans, OSC_CLK);
385*4882a593Smuzhiyun 		iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
386*4882a593Smuzhiyun 		iwl_read_prph(trans, OSC_CLK);
387*4882a593Smuzhiyun 		iwl_read_prph(trans, OSC_CLK);
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/*
391*4882a593Smuzhiyun 	 * Enable DMA clock and wait for it to stabilize.
392*4882a593Smuzhiyun 	 *
393*4882a593Smuzhiyun 	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
394*4882a593Smuzhiyun 	 * bits do not disable clocks.  This preserves any hardware
395*4882a593Smuzhiyun 	 * bits already set by default in "CLK_CTRL_REG" after reset.
396*4882a593Smuzhiyun 	 */
397*4882a593Smuzhiyun 	if (!trans->cfg->apmg_not_supported) {
398*4882a593Smuzhiyun 		iwl_write_prph(trans, APMG_CLK_EN_REG,
399*4882a593Smuzhiyun 			       APMG_CLK_VAL_DMA_CLK_RQT);
400*4882a593Smuzhiyun 		udelay(20);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		/* Disable L1-Active */
403*4882a593Smuzhiyun 		iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
404*4882a593Smuzhiyun 				  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		/* Clear the interrupt in APMG if the NIC is in RFKILL */
407*4882a593Smuzhiyun 		iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
408*4882a593Smuzhiyun 			       APMG_RTC_INT_STT_RFKILL);
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	set_bit(STATUS_DEVICE_ENABLED, &trans->status);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun  * Enable LP XTAL to avoid HW bug where device may consume much power if
418*4882a593Smuzhiyun  * FW is not loaded after device reset. LP XTAL is disabled by default
419*4882a593Smuzhiyun  * after device HW reset. Do it only if XTAL is fed by internal source.
420*4882a593Smuzhiyun  * Configure device's "persistence" mode to avoid resetting XTAL again when
421*4882a593Smuzhiyun  * SHRD_HW_RST occurs in S3.
422*4882a593Smuzhiyun  */
iwl_pcie_apm_lp_xtal_enable(struct iwl_trans * trans)423*4882a593Smuzhiyun static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	int ret;
426*4882a593Smuzhiyun 	u32 apmg_gp1_reg;
427*4882a593Smuzhiyun 	u32 apmg_xtal_cfg_reg;
428*4882a593Smuzhiyun 	u32 dl_cfg_reg;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* Force XTAL ON */
431*4882a593Smuzhiyun 	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
432*4882a593Smuzhiyun 				 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	iwl_trans_pcie_sw_reset(trans);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	ret = iwl_finish_nic_init(trans, trans->trans_cfg);
437*4882a593Smuzhiyun 	if (WARN_ON(ret)) {
438*4882a593Smuzhiyun 		/* Release XTAL ON request */
439*4882a593Smuzhiyun 		__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
440*4882a593Smuzhiyun 					   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
441*4882a593Smuzhiyun 		return;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/*
445*4882a593Smuzhiyun 	 * Clear "disable persistence" to avoid LP XTAL resetting when
446*4882a593Smuzhiyun 	 * SHRD_HW_RST is applied in S3.
447*4882a593Smuzhiyun 	 */
448*4882a593Smuzhiyun 	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
449*4882a593Smuzhiyun 				    APMG_PCIDEV_STT_VAL_PERSIST_DIS);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/*
452*4882a593Smuzhiyun 	 * Force APMG XTAL to be active to prevent its disabling by HW
453*4882a593Smuzhiyun 	 * caused by APMG idle state.
454*4882a593Smuzhiyun 	 */
455*4882a593Smuzhiyun 	apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
456*4882a593Smuzhiyun 						    SHR_APMG_XTAL_CFG_REG);
457*4882a593Smuzhiyun 	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
458*4882a593Smuzhiyun 				 apmg_xtal_cfg_reg |
459*4882a593Smuzhiyun 				 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	iwl_trans_pcie_sw_reset(trans);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* Enable LP XTAL by indirect access through CSR */
464*4882a593Smuzhiyun 	apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
465*4882a593Smuzhiyun 	iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
466*4882a593Smuzhiyun 				 SHR_APMG_GP1_WF_XTAL_LP_EN |
467*4882a593Smuzhiyun 				 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* Clear delay line clock power up */
470*4882a593Smuzhiyun 	dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
471*4882a593Smuzhiyun 	iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
472*4882a593Smuzhiyun 				 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/*
475*4882a593Smuzhiyun 	 * Enable persistence mode to avoid LP XTAL resetting when
476*4882a593Smuzhiyun 	 * SHRD_HW_RST is applied in S3.
477*4882a593Smuzhiyun 	 */
478*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
479*4882a593Smuzhiyun 		    CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	/*
482*4882a593Smuzhiyun 	 * Clear "initialization complete" bit to move adapter from
483*4882a593Smuzhiyun 	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
484*4882a593Smuzhiyun 	 */
485*4882a593Smuzhiyun 	iwl_clear_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Activates XTAL resources monitor */
488*4882a593Smuzhiyun 	__iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
489*4882a593Smuzhiyun 				 CSR_MONITOR_XTAL_RESOURCES);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* Release XTAL ON request */
492*4882a593Smuzhiyun 	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
493*4882a593Smuzhiyun 				   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
494*4882a593Smuzhiyun 	udelay(10);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* Release APMG XTAL */
497*4882a593Smuzhiyun 	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
498*4882a593Smuzhiyun 				 apmg_xtal_cfg_reg &
499*4882a593Smuzhiyun 				 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
iwl_pcie_apm_stop_master(struct iwl_trans * trans)502*4882a593Smuzhiyun void iwl_pcie_apm_stop_master(struct iwl_trans *trans)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	int ret;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/* stop device's busmaster DMA activity */
507*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	ret = iwl_poll_bit(trans, CSR_RESET,
510*4882a593Smuzhiyun 			   CSR_RESET_REG_FLAG_MASTER_DISABLED,
511*4882a593Smuzhiyun 			   CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
512*4882a593Smuzhiyun 	if (ret < 0)
513*4882a593Smuzhiyun 		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans, "stop master\n");
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
iwl_pcie_apm_stop(struct iwl_trans * trans,bool op_mode_leave)518*4882a593Smuzhiyun static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (op_mode_leave) {
523*4882a593Smuzhiyun 		if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
524*4882a593Smuzhiyun 			iwl_pcie_apm_init(trans);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		/* inform ME that we are leaving */
527*4882a593Smuzhiyun 		if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000)
528*4882a593Smuzhiyun 			iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
529*4882a593Smuzhiyun 					  APMG_PCIDEV_STT_VAL_WAKE_ME);
530*4882a593Smuzhiyun 		else if (trans->trans_cfg->device_family >=
531*4882a593Smuzhiyun 			 IWL_DEVICE_FAMILY_8000) {
532*4882a593Smuzhiyun 			iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
533*4882a593Smuzhiyun 				    CSR_RESET_LINK_PWR_MGMT_DISABLED);
534*4882a593Smuzhiyun 			iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
535*4882a593Smuzhiyun 				    CSR_HW_IF_CONFIG_REG_PREPARE |
536*4882a593Smuzhiyun 				    CSR_HW_IF_CONFIG_REG_ENABLE_PME);
537*4882a593Smuzhiyun 			mdelay(1);
538*4882a593Smuzhiyun 			iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
539*4882a593Smuzhiyun 				      CSR_RESET_LINK_PWR_MGMT_DISABLED);
540*4882a593Smuzhiyun 		}
541*4882a593Smuzhiyun 		mdelay(5);
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Stop device's DMA activity */
547*4882a593Smuzhiyun 	iwl_pcie_apm_stop_master(trans);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (trans->cfg->lp_xtal_workaround) {
550*4882a593Smuzhiyun 		iwl_pcie_apm_lp_xtal_enable(trans);
551*4882a593Smuzhiyun 		return;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	iwl_trans_pcie_sw_reset(trans);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/*
557*4882a593Smuzhiyun 	 * Clear "initialization complete" bit to move adapter from
558*4882a593Smuzhiyun 	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
559*4882a593Smuzhiyun 	 */
560*4882a593Smuzhiyun 	iwl_clear_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
iwl_pcie_nic_init(struct iwl_trans * trans)563*4882a593Smuzhiyun static int iwl_pcie_nic_init(struct iwl_trans *trans)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
566*4882a593Smuzhiyun 	int ret;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* nic_init */
569*4882a593Smuzhiyun 	spin_lock(&trans_pcie->irq_lock);
570*4882a593Smuzhiyun 	ret = iwl_pcie_apm_init(trans);
571*4882a593Smuzhiyun 	spin_unlock(&trans_pcie->irq_lock);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	if (ret)
574*4882a593Smuzhiyun 		return ret;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	iwl_pcie_set_pwr(trans, false);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	iwl_op_mode_nic_config(trans->op_mode);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* Allocate the RX queue, or reset if it is already allocated */
581*4882a593Smuzhiyun 	iwl_pcie_rx_init(trans);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* Allocate or reset and init all Tx and Command queues */
584*4882a593Smuzhiyun 	if (iwl_pcie_tx_init(trans))
585*4882a593Smuzhiyun 		return -ENOMEM;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (trans->trans_cfg->base_params->shadow_reg_enable) {
588*4882a593Smuzhiyun 		/* enable shadow regs in HW */
589*4882a593Smuzhiyun 		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
590*4882a593Smuzhiyun 		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun #define HW_READY_TIMEOUT (50)
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /* Note: returns poll_bit return value, which is >= 0 if success */
iwl_pcie_set_hw_ready(struct iwl_trans * trans)599*4882a593Smuzhiyun static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	int ret;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
604*4882a593Smuzhiyun 		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* See if we got it */
607*4882a593Smuzhiyun 	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
608*4882a593Smuzhiyun 			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
609*4882a593Smuzhiyun 			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
610*4882a593Smuzhiyun 			   HW_READY_TIMEOUT);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (ret >= 0)
613*4882a593Smuzhiyun 		iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
616*4882a593Smuzhiyun 	return ret;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun /* Note: returns standard 0/-ERROR code */
iwl_pcie_prepare_card_hw(struct iwl_trans * trans)620*4882a593Smuzhiyun int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	int ret;
623*4882a593Smuzhiyun 	int t = 0;
624*4882a593Smuzhiyun 	int iter;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	ret = iwl_pcie_set_hw_ready(trans);
629*4882a593Smuzhiyun 	/* If the card is ready, exit 0 */
630*4882a593Smuzhiyun 	if (ret >= 0)
631*4882a593Smuzhiyun 		return 0;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
634*4882a593Smuzhiyun 		    CSR_RESET_LINK_PWR_MGMT_DISABLED);
635*4882a593Smuzhiyun 	usleep_range(1000, 2000);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	for (iter = 0; iter < 10; iter++) {
638*4882a593Smuzhiyun 		/* If HW is not ready, prepare the conditions to check again */
639*4882a593Smuzhiyun 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
640*4882a593Smuzhiyun 			    CSR_HW_IF_CONFIG_REG_PREPARE);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 		do {
643*4882a593Smuzhiyun 			ret = iwl_pcie_set_hw_ready(trans);
644*4882a593Smuzhiyun 			if (ret >= 0)
645*4882a593Smuzhiyun 				return 0;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 			usleep_range(200, 1000);
648*4882a593Smuzhiyun 			t += 200;
649*4882a593Smuzhiyun 		} while (t < 150000);
650*4882a593Smuzhiyun 		msleep(25);
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	IWL_ERR(trans, "Couldn't prepare the card\n");
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	return ret;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun  * ucode
660*4882a593Smuzhiyun  */
iwl_pcie_load_firmware_chunk_fh(struct iwl_trans * trans,u32 dst_addr,dma_addr_t phy_addr,u32 byte_cnt)661*4882a593Smuzhiyun static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans,
662*4882a593Smuzhiyun 					    u32 dst_addr, dma_addr_t phy_addr,
663*4882a593Smuzhiyun 					    u32 byte_cnt)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
666*4882a593Smuzhiyun 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
669*4882a593Smuzhiyun 		    dst_addr);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
672*4882a593Smuzhiyun 		    phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
675*4882a593Smuzhiyun 		    (iwl_get_dma_hi_addr(phy_addr)
676*4882a593Smuzhiyun 			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
679*4882a593Smuzhiyun 		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
680*4882a593Smuzhiyun 		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
681*4882a593Smuzhiyun 		    FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
684*4882a593Smuzhiyun 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
685*4882a593Smuzhiyun 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
686*4882a593Smuzhiyun 		    FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
iwl_pcie_load_firmware_chunk(struct iwl_trans * trans,u32 dst_addr,dma_addr_t phy_addr,u32 byte_cnt)689*4882a593Smuzhiyun static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans,
690*4882a593Smuzhiyun 					u32 dst_addr, dma_addr_t phy_addr,
691*4882a593Smuzhiyun 					u32 byte_cnt)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
694*4882a593Smuzhiyun 	unsigned long flags;
695*4882a593Smuzhiyun 	int ret;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	trans_pcie->ucode_write_complete = false;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(trans, &flags))
700*4882a593Smuzhiyun 		return -EIO;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr,
703*4882a593Smuzhiyun 					byte_cnt);
704*4882a593Smuzhiyun 	iwl_trans_release_nic_access(trans, &flags);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
707*4882a593Smuzhiyun 				 trans_pcie->ucode_write_complete, 5 * HZ);
708*4882a593Smuzhiyun 	if (!ret) {
709*4882a593Smuzhiyun 		IWL_ERR(trans, "Failed to load firmware chunk!\n");
710*4882a593Smuzhiyun 		iwl_trans_pcie_dump_regs(trans);
711*4882a593Smuzhiyun 		return -ETIMEDOUT;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
iwl_pcie_load_section(struct iwl_trans * trans,u8 section_num,const struct fw_desc * section)717*4882a593Smuzhiyun static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
718*4882a593Smuzhiyun 			    const struct fw_desc *section)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	u8 *v_addr;
721*4882a593Smuzhiyun 	dma_addr_t p_addr;
722*4882a593Smuzhiyun 	u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
723*4882a593Smuzhiyun 	int ret = 0;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
726*4882a593Smuzhiyun 		     section_num);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
729*4882a593Smuzhiyun 				    GFP_KERNEL | __GFP_NOWARN);
730*4882a593Smuzhiyun 	if (!v_addr) {
731*4882a593Smuzhiyun 		IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
732*4882a593Smuzhiyun 		chunk_sz = PAGE_SIZE;
733*4882a593Smuzhiyun 		v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
734*4882a593Smuzhiyun 					    &p_addr, GFP_KERNEL);
735*4882a593Smuzhiyun 		if (!v_addr)
736*4882a593Smuzhiyun 			return -ENOMEM;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	for (offset = 0; offset < section->len; offset += chunk_sz) {
740*4882a593Smuzhiyun 		u32 copy_size, dst_addr;
741*4882a593Smuzhiyun 		bool extended_addr = false;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		copy_size = min_t(u32, chunk_sz, section->len - offset);
744*4882a593Smuzhiyun 		dst_addr = section->offset + offset;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
747*4882a593Smuzhiyun 		    dst_addr <= IWL_FW_MEM_EXTENDED_END)
748*4882a593Smuzhiyun 			extended_addr = true;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		if (extended_addr)
751*4882a593Smuzhiyun 			iwl_set_bits_prph(trans, LMPM_CHICK,
752*4882a593Smuzhiyun 					  LMPM_CHICK_EXTENDED_ADDR_SPACE);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 		memcpy(v_addr, (u8 *)section->data + offset, copy_size);
755*4882a593Smuzhiyun 		ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
756*4882a593Smuzhiyun 						   copy_size);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		if (extended_addr)
759*4882a593Smuzhiyun 			iwl_clear_bits_prph(trans, LMPM_CHICK,
760*4882a593Smuzhiyun 					    LMPM_CHICK_EXTENDED_ADDR_SPACE);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 		if (ret) {
763*4882a593Smuzhiyun 			IWL_ERR(trans,
764*4882a593Smuzhiyun 				"Could not load the [%d] uCode section\n",
765*4882a593Smuzhiyun 				section_num);
766*4882a593Smuzhiyun 			break;
767*4882a593Smuzhiyun 		}
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
771*4882a593Smuzhiyun 	return ret;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
iwl_pcie_load_cpu_sections_8000(struct iwl_trans * trans,const struct fw_img * image,int cpu,int * first_ucode_section)774*4882a593Smuzhiyun static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
775*4882a593Smuzhiyun 					   const struct fw_img *image,
776*4882a593Smuzhiyun 					   int cpu,
777*4882a593Smuzhiyun 					   int *first_ucode_section)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	int shift_param;
780*4882a593Smuzhiyun 	int i, ret = 0, sec_num = 0x1;
781*4882a593Smuzhiyun 	u32 val, last_read_idx = 0;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (cpu == 1) {
784*4882a593Smuzhiyun 		shift_param = 0;
785*4882a593Smuzhiyun 		*first_ucode_section = 0;
786*4882a593Smuzhiyun 	} else {
787*4882a593Smuzhiyun 		shift_param = 16;
788*4882a593Smuzhiyun 		(*first_ucode_section)++;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	for (i = *first_ucode_section; i < image->num_sec; i++) {
792*4882a593Smuzhiyun 		last_read_idx = i;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 		/*
795*4882a593Smuzhiyun 		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
796*4882a593Smuzhiyun 		 * CPU1 to CPU2.
797*4882a593Smuzhiyun 		 * PAGING_SEPARATOR_SECTION delimiter - separate between
798*4882a593Smuzhiyun 		 * CPU2 non paged to CPU2 paging sec.
799*4882a593Smuzhiyun 		 */
800*4882a593Smuzhiyun 		if (!image->sec[i].data ||
801*4882a593Smuzhiyun 		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
802*4882a593Smuzhiyun 		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
803*4882a593Smuzhiyun 			IWL_DEBUG_FW(trans,
804*4882a593Smuzhiyun 				     "Break since Data not valid or Empty section, sec = %d\n",
805*4882a593Smuzhiyun 				     i);
806*4882a593Smuzhiyun 			break;
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
810*4882a593Smuzhiyun 		if (ret)
811*4882a593Smuzhiyun 			return ret;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 		/* Notify ucode of loaded section number and status */
814*4882a593Smuzhiyun 		val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
815*4882a593Smuzhiyun 		val = val | (sec_num << shift_param);
816*4882a593Smuzhiyun 		iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		sec_num = (sec_num << 1) | 0x1;
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	*first_ucode_section = last_read_idx;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	iwl_enable_interrupts(trans);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	if (trans->trans_cfg->use_tfh) {
826*4882a593Smuzhiyun 		if (cpu == 1)
827*4882a593Smuzhiyun 			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
828*4882a593Smuzhiyun 				       0xFFFF);
829*4882a593Smuzhiyun 		else
830*4882a593Smuzhiyun 			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
831*4882a593Smuzhiyun 				       0xFFFFFFFF);
832*4882a593Smuzhiyun 	} else {
833*4882a593Smuzhiyun 		if (cpu == 1)
834*4882a593Smuzhiyun 			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
835*4882a593Smuzhiyun 					   0xFFFF);
836*4882a593Smuzhiyun 		else
837*4882a593Smuzhiyun 			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
838*4882a593Smuzhiyun 					   0xFFFFFFFF);
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
iwl_pcie_load_cpu_sections(struct iwl_trans * trans,const struct fw_img * image,int cpu,int * first_ucode_section)844*4882a593Smuzhiyun static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
845*4882a593Smuzhiyun 				      const struct fw_img *image,
846*4882a593Smuzhiyun 				      int cpu,
847*4882a593Smuzhiyun 				      int *first_ucode_section)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	int i, ret = 0;
850*4882a593Smuzhiyun 	u32 last_read_idx = 0;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (cpu == 1)
853*4882a593Smuzhiyun 		*first_ucode_section = 0;
854*4882a593Smuzhiyun 	else
855*4882a593Smuzhiyun 		(*first_ucode_section)++;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	for (i = *first_ucode_section; i < image->num_sec; i++) {
858*4882a593Smuzhiyun 		last_read_idx = i;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		/*
861*4882a593Smuzhiyun 		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
862*4882a593Smuzhiyun 		 * CPU1 to CPU2.
863*4882a593Smuzhiyun 		 * PAGING_SEPARATOR_SECTION delimiter - separate between
864*4882a593Smuzhiyun 		 * CPU2 non paged to CPU2 paging sec.
865*4882a593Smuzhiyun 		 */
866*4882a593Smuzhiyun 		if (!image->sec[i].data ||
867*4882a593Smuzhiyun 		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
868*4882a593Smuzhiyun 		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
869*4882a593Smuzhiyun 			IWL_DEBUG_FW(trans,
870*4882a593Smuzhiyun 				     "Break since Data not valid or Empty section, sec = %d\n",
871*4882a593Smuzhiyun 				     i);
872*4882a593Smuzhiyun 			break;
873*4882a593Smuzhiyun 		}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
876*4882a593Smuzhiyun 		if (ret)
877*4882a593Smuzhiyun 			return ret;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	*first_ucode_section = last_read_idx;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	return 0;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
iwl_pcie_apply_destination_ini(struct iwl_trans * trans)885*4882a593Smuzhiyun static void iwl_pcie_apply_destination_ini(struct iwl_trans *trans)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	enum iwl_fw_ini_allocation_id alloc_id = IWL_FW_INI_ALLOCATION_ID_DBGC1;
888*4882a593Smuzhiyun 	struct iwl_fw_ini_allocation_tlv *fw_mon_cfg =
889*4882a593Smuzhiyun 		&trans->dbg.fw_mon_cfg[alloc_id];
890*4882a593Smuzhiyun 	struct iwl_dram_data *frag;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (!iwl_trans_dbg_ini_valid(trans))
893*4882a593Smuzhiyun 		return;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (le32_to_cpu(fw_mon_cfg->buf_location) ==
896*4882a593Smuzhiyun 	    IWL_FW_INI_LOCATION_SRAM_PATH) {
897*4882a593Smuzhiyun 		IWL_DEBUG_FW(trans, "WRT: Applying SMEM buffer destination\n");
898*4882a593Smuzhiyun 		/* set sram monitor by enabling bit 7 */
899*4882a593Smuzhiyun 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
900*4882a593Smuzhiyun 			    CSR_HW_IF_CONFIG_REG_BIT_MONITOR_SRAM);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 		return;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	if (le32_to_cpu(fw_mon_cfg->buf_location) !=
906*4882a593Smuzhiyun 	    IWL_FW_INI_LOCATION_DRAM_PATH ||
907*4882a593Smuzhiyun 	    !trans->dbg.fw_mon_ini[alloc_id].num_frags)
908*4882a593Smuzhiyun 		return;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	frag = &trans->dbg.fw_mon_ini[alloc_id].frags[0];
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	IWL_DEBUG_FW(trans, "WRT: Applying DRAM destination (alloc_id=%u)\n",
913*4882a593Smuzhiyun 		     alloc_id);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	iwl_write_umac_prph(trans, MON_BUFF_BASE_ADDR_VER2,
916*4882a593Smuzhiyun 			    frag->physical >> MON_BUFF_SHIFT_VER2);
917*4882a593Smuzhiyun 	iwl_write_umac_prph(trans, MON_BUFF_END_ADDR_VER2,
918*4882a593Smuzhiyun 			    (frag->physical + frag->size - 256) >>
919*4882a593Smuzhiyun 			    MON_BUFF_SHIFT_VER2);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
iwl_pcie_apply_destination(struct iwl_trans * trans)922*4882a593Smuzhiyun void iwl_pcie_apply_destination(struct iwl_trans *trans)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	const struct iwl_fw_dbg_dest_tlv_v1 *dest = trans->dbg.dest_tlv;
925*4882a593Smuzhiyun 	const struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
926*4882a593Smuzhiyun 	int i;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (iwl_trans_dbg_ini_valid(trans)) {
929*4882a593Smuzhiyun 		iwl_pcie_apply_destination_ini(trans);
930*4882a593Smuzhiyun 		return;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	IWL_INFO(trans, "Applying debug destination %s\n",
934*4882a593Smuzhiyun 		 get_fw_dbg_mode_string(dest->monitor_mode));
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (dest->monitor_mode == EXTERNAL_MODE)
937*4882a593Smuzhiyun 		iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
938*4882a593Smuzhiyun 	else
939*4882a593Smuzhiyun 		IWL_WARN(trans, "PCI should have external buffer debug\n");
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	for (i = 0; i < trans->dbg.n_dest_reg; i++) {
942*4882a593Smuzhiyun 		u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
943*4882a593Smuzhiyun 		u32 val = le32_to_cpu(dest->reg_ops[i].val);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 		switch (dest->reg_ops[i].op) {
946*4882a593Smuzhiyun 		case CSR_ASSIGN:
947*4882a593Smuzhiyun 			iwl_write32(trans, addr, val);
948*4882a593Smuzhiyun 			break;
949*4882a593Smuzhiyun 		case CSR_SETBIT:
950*4882a593Smuzhiyun 			iwl_set_bit(trans, addr, BIT(val));
951*4882a593Smuzhiyun 			break;
952*4882a593Smuzhiyun 		case CSR_CLEARBIT:
953*4882a593Smuzhiyun 			iwl_clear_bit(trans, addr, BIT(val));
954*4882a593Smuzhiyun 			break;
955*4882a593Smuzhiyun 		case PRPH_ASSIGN:
956*4882a593Smuzhiyun 			iwl_write_prph(trans, addr, val);
957*4882a593Smuzhiyun 			break;
958*4882a593Smuzhiyun 		case PRPH_SETBIT:
959*4882a593Smuzhiyun 			iwl_set_bits_prph(trans, addr, BIT(val));
960*4882a593Smuzhiyun 			break;
961*4882a593Smuzhiyun 		case PRPH_CLEARBIT:
962*4882a593Smuzhiyun 			iwl_clear_bits_prph(trans, addr, BIT(val));
963*4882a593Smuzhiyun 			break;
964*4882a593Smuzhiyun 		case PRPH_BLOCKBIT:
965*4882a593Smuzhiyun 			if (iwl_read_prph(trans, addr) & BIT(val)) {
966*4882a593Smuzhiyun 				IWL_ERR(trans,
967*4882a593Smuzhiyun 					"BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
968*4882a593Smuzhiyun 					val, addr);
969*4882a593Smuzhiyun 				goto monitor;
970*4882a593Smuzhiyun 			}
971*4882a593Smuzhiyun 			break;
972*4882a593Smuzhiyun 		default:
973*4882a593Smuzhiyun 			IWL_ERR(trans, "FW debug - unknown OP %d\n",
974*4882a593Smuzhiyun 				dest->reg_ops[i].op);
975*4882a593Smuzhiyun 			break;
976*4882a593Smuzhiyun 		}
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun monitor:
980*4882a593Smuzhiyun 	if (dest->monitor_mode == EXTERNAL_MODE && fw_mon->size) {
981*4882a593Smuzhiyun 		iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
982*4882a593Smuzhiyun 			       fw_mon->physical >> dest->base_shift);
983*4882a593Smuzhiyun 		if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_8000)
984*4882a593Smuzhiyun 			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
985*4882a593Smuzhiyun 				       (fw_mon->physical + fw_mon->size -
986*4882a593Smuzhiyun 					256) >> dest->end_shift);
987*4882a593Smuzhiyun 		else
988*4882a593Smuzhiyun 			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
989*4882a593Smuzhiyun 				       (fw_mon->physical + fw_mon->size) >>
990*4882a593Smuzhiyun 				       dest->end_shift);
991*4882a593Smuzhiyun 	}
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
iwl_pcie_load_given_ucode(struct iwl_trans * trans,const struct fw_img * image)994*4882a593Smuzhiyun static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
995*4882a593Smuzhiyun 				const struct fw_img *image)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	int ret = 0;
998*4882a593Smuzhiyun 	int first_ucode_section;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	IWL_DEBUG_FW(trans, "working with %s CPU\n",
1001*4882a593Smuzhiyun 		     image->is_dual_cpus ? "Dual" : "Single");
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	/* load to FW the binary non secured sections of CPU1 */
1004*4882a593Smuzhiyun 	ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
1005*4882a593Smuzhiyun 	if (ret)
1006*4882a593Smuzhiyun 		return ret;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (image->is_dual_cpus) {
1009*4882a593Smuzhiyun 		/* set CPU2 header address */
1010*4882a593Smuzhiyun 		iwl_write_prph(trans,
1011*4882a593Smuzhiyun 			       LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
1012*4882a593Smuzhiyun 			       LMPM_SECURE_CPU2_HDR_MEM_SPACE);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 		/* load to FW the binary sections of CPU2 */
1015*4882a593Smuzhiyun 		ret = iwl_pcie_load_cpu_sections(trans, image, 2,
1016*4882a593Smuzhiyun 						 &first_ucode_section);
1017*4882a593Smuzhiyun 		if (ret)
1018*4882a593Smuzhiyun 			return ret;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (iwl_pcie_dbg_on(trans))
1022*4882a593Smuzhiyun 		iwl_pcie_apply_destination(trans);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	iwl_enable_interrupts(trans);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/* release CPU reset */
1027*4882a593Smuzhiyun 	iwl_write32(trans, CSR_RESET, 0);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
iwl_pcie_load_given_ucode_8000(struct iwl_trans * trans,const struct fw_img * image)1032*4882a593Smuzhiyun static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
1033*4882a593Smuzhiyun 					  const struct fw_img *image)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	int ret = 0;
1036*4882a593Smuzhiyun 	int first_ucode_section;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	IWL_DEBUG_FW(trans, "working with %s CPU\n",
1039*4882a593Smuzhiyun 		     image->is_dual_cpus ? "Dual" : "Single");
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	if (iwl_pcie_dbg_on(trans))
1042*4882a593Smuzhiyun 		iwl_pcie_apply_destination(trans);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	IWL_DEBUG_POWER(trans, "Original WFPM value = 0x%08X\n",
1045*4882a593Smuzhiyun 			iwl_read_prph(trans, WFPM_GP2));
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/*
1048*4882a593Smuzhiyun 	 * Set default value. On resume reading the values that were
1049*4882a593Smuzhiyun 	 * zeored can provide debug data on the resume flow.
1050*4882a593Smuzhiyun 	 * This is for debugging only and has no functional impact.
1051*4882a593Smuzhiyun 	 */
1052*4882a593Smuzhiyun 	iwl_write_prph(trans, WFPM_GP2, 0x01010101);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* configure the ucode to be ready to get the secured image */
1055*4882a593Smuzhiyun 	/* release CPU reset */
1056*4882a593Smuzhiyun 	iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	/* load to FW the binary Secured sections of CPU1 */
1059*4882a593Smuzhiyun 	ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1060*4882a593Smuzhiyun 					      &first_ucode_section);
1061*4882a593Smuzhiyun 	if (ret)
1062*4882a593Smuzhiyun 		return ret;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/* load to FW the binary sections of CPU2 */
1065*4882a593Smuzhiyun 	return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1066*4882a593Smuzhiyun 					       &first_ucode_section);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
iwl_pcie_check_hw_rf_kill(struct iwl_trans * trans)1069*4882a593Smuzhiyun bool iwl_pcie_check_hw_rf_kill(struct iwl_trans *trans)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1072*4882a593Smuzhiyun 	bool hw_rfkill = iwl_is_rfkill_set(trans);
1073*4882a593Smuzhiyun 	bool prev = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1074*4882a593Smuzhiyun 	bool report;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	if (hw_rfkill) {
1077*4882a593Smuzhiyun 		set_bit(STATUS_RFKILL_HW, &trans->status);
1078*4882a593Smuzhiyun 		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
1079*4882a593Smuzhiyun 	} else {
1080*4882a593Smuzhiyun 		clear_bit(STATUS_RFKILL_HW, &trans->status);
1081*4882a593Smuzhiyun 		if (trans_pcie->opmode_down)
1082*4882a593Smuzhiyun 			clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	report = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	if (prev != report)
1088*4882a593Smuzhiyun 		iwl_trans_pcie_rf_kill(trans, report);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return hw_rfkill;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun struct iwl_causes_list {
1094*4882a593Smuzhiyun 	u32 cause_num;
1095*4882a593Smuzhiyun 	u32 mask_reg;
1096*4882a593Smuzhiyun 	u8 addr;
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static struct iwl_causes_list causes_list[] = {
1100*4882a593Smuzhiyun 	{MSIX_FH_INT_CAUSES_D2S_CH0_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0},
1101*4882a593Smuzhiyun 	{MSIX_FH_INT_CAUSES_D2S_CH1_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0x1},
1102*4882a593Smuzhiyun 	{MSIX_FH_INT_CAUSES_S2D,		CSR_MSIX_FH_INT_MASK_AD, 0x3},
1103*4882a593Smuzhiyun 	{MSIX_FH_INT_CAUSES_FH_ERR,		CSR_MSIX_FH_INT_MASK_AD, 0x5},
1104*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_ALIVE,		CSR_MSIX_HW_INT_MASK_AD, 0x10},
1105*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_WAKEUP,		CSR_MSIX_HW_INT_MASK_AD, 0x11},
1106*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_IML,            CSR_MSIX_HW_INT_MASK_AD, 0x12},
1107*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_CT_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x16},
1108*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_RF_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x17},
1109*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_PERIODIC,	CSR_MSIX_HW_INT_MASK_AD, 0x18},
1110*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_SW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x29},
1111*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_SCD,		CSR_MSIX_HW_INT_MASK_AD, 0x2A},
1112*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_FH_TX,		CSR_MSIX_HW_INT_MASK_AD, 0x2B},
1113*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_HW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x2D},
1114*4882a593Smuzhiyun 	{MSIX_HW_INT_CAUSES_REG_HAP,		CSR_MSIX_HW_INT_MASK_AD, 0x2E},
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun 
iwl_pcie_map_non_rx_causes(struct iwl_trans * trans)1117*4882a593Smuzhiyun static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1120*4882a593Smuzhiyun 	int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE;
1121*4882a593Smuzhiyun 	int i, arr_size = ARRAY_SIZE(causes_list);
1122*4882a593Smuzhiyun 	struct iwl_causes_list *causes = causes_list;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/*
1125*4882a593Smuzhiyun 	 * Access all non RX causes and map them to the default irq.
1126*4882a593Smuzhiyun 	 * In case we are missing at least one interrupt vector,
1127*4882a593Smuzhiyun 	 * the first interrupt vector will serve non-RX and FBQ causes.
1128*4882a593Smuzhiyun 	 */
1129*4882a593Smuzhiyun 	for (i = 0; i < arr_size; i++) {
1130*4882a593Smuzhiyun 		iwl_write8(trans, CSR_MSIX_IVAR(causes[i].addr), val);
1131*4882a593Smuzhiyun 		iwl_clear_bit(trans, causes[i].mask_reg,
1132*4882a593Smuzhiyun 			      causes[i].cause_num);
1133*4882a593Smuzhiyun 	}
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
iwl_pcie_map_rx_causes(struct iwl_trans * trans)1136*4882a593Smuzhiyun static void iwl_pcie_map_rx_causes(struct iwl_trans *trans)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1139*4882a593Smuzhiyun 	u32 offset =
1140*4882a593Smuzhiyun 		trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1141*4882a593Smuzhiyun 	u32 val, idx;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/*
1144*4882a593Smuzhiyun 	 * The first RX queue - fallback queue, which is designated for
1145*4882a593Smuzhiyun 	 * management frame, command responses etc, is always mapped to the
1146*4882a593Smuzhiyun 	 * first interrupt vector. The other RX queues are mapped to
1147*4882a593Smuzhiyun 	 * the other (N - 2) interrupt vectors.
1148*4882a593Smuzhiyun 	 */
1149*4882a593Smuzhiyun 	val = BIT(MSIX_FH_INT_CAUSES_Q(0));
1150*4882a593Smuzhiyun 	for (idx = 1; idx < trans->num_rx_queues; idx++) {
1151*4882a593Smuzhiyun 		iwl_write8(trans, CSR_MSIX_RX_IVAR(idx),
1152*4882a593Smuzhiyun 			   MSIX_FH_INT_CAUSES_Q(idx - offset));
1153*4882a593Smuzhiyun 		val |= BIT(MSIX_FH_INT_CAUSES_Q(idx));
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 	iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	val = MSIX_FH_INT_CAUSES_Q(0);
1158*4882a593Smuzhiyun 	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX)
1159*4882a593Smuzhiyun 		val |= MSIX_NON_AUTO_CLEAR_CAUSE;
1160*4882a593Smuzhiyun 	iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS)
1163*4882a593Smuzhiyun 		iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
iwl_pcie_conf_msix_hw(struct iwl_trans_pcie * trans_pcie)1166*4882a593Smuzhiyun void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun 	struct iwl_trans *trans = trans_pcie->trans;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	if (!trans_pcie->msix_enabled) {
1171*4882a593Smuzhiyun 		if (trans->trans_cfg->mq_rx_supported &&
1172*4882a593Smuzhiyun 		    test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1173*4882a593Smuzhiyun 			iwl_write_umac_prph(trans, UREG_CHICK,
1174*4882a593Smuzhiyun 					    UREG_CHICK_MSI_ENABLE);
1175*4882a593Smuzhiyun 		return;
1176*4882a593Smuzhiyun 	}
1177*4882a593Smuzhiyun 	/*
1178*4882a593Smuzhiyun 	 * The IVAR table needs to be configured again after reset,
1179*4882a593Smuzhiyun 	 * but if the device is disabled, we can't write to
1180*4882a593Smuzhiyun 	 * prph.
1181*4882a593Smuzhiyun 	 */
1182*4882a593Smuzhiyun 	if (test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1183*4882a593Smuzhiyun 		iwl_write_umac_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/*
1186*4882a593Smuzhiyun 	 * Each cause from the causes list above and the RX causes is
1187*4882a593Smuzhiyun 	 * represented as a byte in the IVAR table. The first nibble
1188*4882a593Smuzhiyun 	 * represents the bound interrupt vector of the cause, the second
1189*4882a593Smuzhiyun 	 * represents no auto clear for this cause. This will be set if its
1190*4882a593Smuzhiyun 	 * interrupt vector is bound to serve other causes.
1191*4882a593Smuzhiyun 	 */
1192*4882a593Smuzhiyun 	iwl_pcie_map_rx_causes(trans);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	iwl_pcie_map_non_rx_causes(trans);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
iwl_pcie_init_msix(struct iwl_trans_pcie * trans_pcie)1197*4882a593Smuzhiyun static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	struct iwl_trans *trans = trans_pcie->trans;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	iwl_pcie_conf_msix_hw(trans_pcie);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (!trans_pcie->msix_enabled)
1204*4882a593Smuzhiyun 		return;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
1207*4882a593Smuzhiyun 	trans_pcie->fh_mask = trans_pcie->fh_init_mask;
1208*4882a593Smuzhiyun 	trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
1209*4882a593Smuzhiyun 	trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun 
_iwl_trans_pcie_stop_device(struct iwl_trans * trans)1212*4882a593Smuzhiyun static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	lockdep_assert_held(&trans_pcie->mutex);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (trans_pcie->is_down)
1219*4882a593Smuzhiyun 		return;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	trans_pcie->is_down = true;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	/* tell the device to stop sending interrupts */
1224*4882a593Smuzhiyun 	iwl_disable_interrupts(trans);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* device going down, Stop using ICT table */
1227*4882a593Smuzhiyun 	iwl_pcie_disable_ict(trans);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/*
1230*4882a593Smuzhiyun 	 * If a HW restart happens during firmware loading,
1231*4882a593Smuzhiyun 	 * then the firmware loading might call this function
1232*4882a593Smuzhiyun 	 * and later it might be called again due to the
1233*4882a593Smuzhiyun 	 * restart. So don't process again if the device is
1234*4882a593Smuzhiyun 	 * already dead.
1235*4882a593Smuzhiyun 	 */
1236*4882a593Smuzhiyun 	if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1237*4882a593Smuzhiyun 		IWL_DEBUG_INFO(trans,
1238*4882a593Smuzhiyun 			       "DEVICE_ENABLED bit was set and is now cleared\n");
1239*4882a593Smuzhiyun 		iwl_pcie_tx_stop(trans);
1240*4882a593Smuzhiyun 		iwl_pcie_rx_stop(trans);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 		/* Power-down device's busmaster DMA clocks */
1243*4882a593Smuzhiyun 		if (!trans->cfg->apmg_not_supported) {
1244*4882a593Smuzhiyun 			iwl_write_prph(trans, APMG_CLK_DIS_REG,
1245*4882a593Smuzhiyun 				       APMG_CLK_VAL_DMA_CLK_RQT);
1246*4882a593Smuzhiyun 			udelay(5);
1247*4882a593Smuzhiyun 		}
1248*4882a593Smuzhiyun 	}
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	/* Make sure (redundant) we've released our request to stay awake */
1251*4882a593Smuzhiyun 	iwl_clear_bit(trans, CSR_GP_CNTRL,
1252*4882a593Smuzhiyun 		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	/* Stop the device, and put it in low power state */
1255*4882a593Smuzhiyun 	iwl_pcie_apm_stop(trans, false);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	iwl_trans_pcie_sw_reset(trans);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/*
1260*4882a593Smuzhiyun 	 * Upon stop, the IVAR table gets erased, so msi-x won't
1261*4882a593Smuzhiyun 	 * work. This causes a bug in RF-KILL flows, since the interrupt
1262*4882a593Smuzhiyun 	 * that enables radio won't fire on the correct irq, and the
1263*4882a593Smuzhiyun 	 * driver won't be able to handle the interrupt.
1264*4882a593Smuzhiyun 	 * Configure the IVAR table again after reset.
1265*4882a593Smuzhiyun 	 */
1266*4882a593Smuzhiyun 	iwl_pcie_conf_msix_hw(trans_pcie);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	/*
1269*4882a593Smuzhiyun 	 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1270*4882a593Smuzhiyun 	 * This is a bug in certain verions of the hardware.
1271*4882a593Smuzhiyun 	 * Certain devices also keep sending HW RF kill interrupt all
1272*4882a593Smuzhiyun 	 * the time, unless the interrupt is ACKed even if the interrupt
1273*4882a593Smuzhiyun 	 * should be masked. Re-ACK all the interrupts here.
1274*4882a593Smuzhiyun 	 */
1275*4882a593Smuzhiyun 	iwl_disable_interrupts(trans);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	/* clear all status bits */
1278*4882a593Smuzhiyun 	clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1279*4882a593Smuzhiyun 	clear_bit(STATUS_INT_ENABLED, &trans->status);
1280*4882a593Smuzhiyun 	clear_bit(STATUS_TPOWER_PMI, &trans->status);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	/*
1283*4882a593Smuzhiyun 	 * Even if we stop the HW, we still want the RF kill
1284*4882a593Smuzhiyun 	 * interrupt
1285*4882a593Smuzhiyun 	 */
1286*4882a593Smuzhiyun 	iwl_enable_rfkill_int(trans);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	/* re-take ownership to prevent other users from stealing the device */
1289*4882a593Smuzhiyun 	iwl_pcie_prepare_card_hw(trans);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun 
iwl_pcie_synchronize_irqs(struct iwl_trans * trans)1292*4882a593Smuzhiyun void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	if (trans_pcie->msix_enabled) {
1297*4882a593Smuzhiyun 		int i;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 		for (i = 0; i < trans_pcie->alloc_vecs; i++)
1300*4882a593Smuzhiyun 			synchronize_irq(trans_pcie->msix_entries[i].vector);
1301*4882a593Smuzhiyun 	} else {
1302*4882a593Smuzhiyun 		synchronize_irq(trans_pcie->pci_dev->irq);
1303*4882a593Smuzhiyun 	}
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
iwl_trans_pcie_start_fw(struct iwl_trans * trans,const struct fw_img * fw,bool run_in_rfkill)1306*4882a593Smuzhiyun static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1307*4882a593Smuzhiyun 				   const struct fw_img *fw, bool run_in_rfkill)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1310*4882a593Smuzhiyun 	bool hw_rfkill;
1311*4882a593Smuzhiyun 	int ret;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	/* This may fail if AMT took ownership of the device */
1314*4882a593Smuzhiyun 	if (iwl_pcie_prepare_card_hw(trans)) {
1315*4882a593Smuzhiyun 		IWL_WARN(trans, "Exit HW not ready\n");
1316*4882a593Smuzhiyun 		return -EIO;
1317*4882a593Smuzhiyun 	}
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	iwl_enable_rfkill_int(trans);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/*
1324*4882a593Smuzhiyun 	 * We enabled the RF-Kill interrupt and the handler may very
1325*4882a593Smuzhiyun 	 * well be running. Disable the interrupts to make sure no other
1326*4882a593Smuzhiyun 	 * interrupt can be fired.
1327*4882a593Smuzhiyun 	 */
1328*4882a593Smuzhiyun 	iwl_disable_interrupts(trans);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* Make sure it finished running */
1331*4882a593Smuzhiyun 	iwl_pcie_synchronize_irqs(trans);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	mutex_lock(&trans_pcie->mutex);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	/* If platform's RF_KILL switch is NOT set to KILL */
1336*4882a593Smuzhiyun 	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1337*4882a593Smuzhiyun 	if (hw_rfkill && !run_in_rfkill) {
1338*4882a593Smuzhiyun 		ret = -ERFKILL;
1339*4882a593Smuzhiyun 		goto out;
1340*4882a593Smuzhiyun 	}
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	/* Someone called stop_device, don't try to start_fw */
1343*4882a593Smuzhiyun 	if (trans_pcie->is_down) {
1344*4882a593Smuzhiyun 		IWL_WARN(trans,
1345*4882a593Smuzhiyun 			 "Can't start_fw since the HW hasn't been started\n");
1346*4882a593Smuzhiyun 		ret = -EIO;
1347*4882a593Smuzhiyun 		goto out;
1348*4882a593Smuzhiyun 	}
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	/* make sure rfkill handshake bits are cleared */
1351*4882a593Smuzhiyun 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1352*4882a593Smuzhiyun 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1353*4882a593Smuzhiyun 		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	/* clear (again), then enable host interrupts */
1356*4882a593Smuzhiyun 	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	ret = iwl_pcie_nic_init(trans);
1359*4882a593Smuzhiyun 	if (ret) {
1360*4882a593Smuzhiyun 		IWL_ERR(trans, "Unable to init nic\n");
1361*4882a593Smuzhiyun 		goto out;
1362*4882a593Smuzhiyun 	}
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	/*
1365*4882a593Smuzhiyun 	 * Now, we load the firmware and don't want to be interrupted, even
1366*4882a593Smuzhiyun 	 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1367*4882a593Smuzhiyun 	 * FH_TX interrupt which is needed to load the firmware). If the
1368*4882a593Smuzhiyun 	 * RF-Kill switch is toggled, we will find out after having loaded
1369*4882a593Smuzhiyun 	 * the firmware and return the proper value to the caller.
1370*4882a593Smuzhiyun 	 */
1371*4882a593Smuzhiyun 	iwl_enable_fw_load_int(trans);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/* really make sure rfkill handshake bits are cleared */
1374*4882a593Smuzhiyun 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1375*4882a593Smuzhiyun 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	/* Load the given image to the HW */
1378*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1379*4882a593Smuzhiyun 		ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1380*4882a593Smuzhiyun 	else
1381*4882a593Smuzhiyun 		ret = iwl_pcie_load_given_ucode(trans, fw);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	/* re-check RF-Kill state since we may have missed the interrupt */
1384*4882a593Smuzhiyun 	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1385*4882a593Smuzhiyun 	if (hw_rfkill && !run_in_rfkill)
1386*4882a593Smuzhiyun 		ret = -ERFKILL;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun out:
1389*4882a593Smuzhiyun 	mutex_unlock(&trans_pcie->mutex);
1390*4882a593Smuzhiyun 	return ret;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun 
iwl_trans_pcie_fw_alive(struct iwl_trans * trans,u32 scd_addr)1393*4882a593Smuzhiyun static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	iwl_pcie_reset_ict(trans);
1396*4882a593Smuzhiyun 	iwl_pcie_tx_start(trans, scd_addr);
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans * trans,bool was_in_rfkill)1399*4882a593Smuzhiyun void iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans *trans,
1400*4882a593Smuzhiyun 				       bool was_in_rfkill)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun 	bool hw_rfkill;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	/*
1405*4882a593Smuzhiyun 	 * Check again since the RF kill state may have changed while
1406*4882a593Smuzhiyun 	 * all the interrupts were disabled, in this case we couldn't
1407*4882a593Smuzhiyun 	 * receive the RF kill interrupt and update the state in the
1408*4882a593Smuzhiyun 	 * op_mode.
1409*4882a593Smuzhiyun 	 * Don't call the op_mode if the rkfill state hasn't changed.
1410*4882a593Smuzhiyun 	 * This allows the op_mode to call stop_device from the rfkill
1411*4882a593Smuzhiyun 	 * notification without endless recursion. Under very rare
1412*4882a593Smuzhiyun 	 * circumstances, we might have a small recursion if the rfkill
1413*4882a593Smuzhiyun 	 * state changed exactly now while we were called from stop_device.
1414*4882a593Smuzhiyun 	 * This is very unlikely but can happen and is supported.
1415*4882a593Smuzhiyun 	 */
1416*4882a593Smuzhiyun 	hw_rfkill = iwl_is_rfkill_set(trans);
1417*4882a593Smuzhiyun 	if (hw_rfkill) {
1418*4882a593Smuzhiyun 		set_bit(STATUS_RFKILL_HW, &trans->status);
1419*4882a593Smuzhiyun 		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
1420*4882a593Smuzhiyun 	} else {
1421*4882a593Smuzhiyun 		clear_bit(STATUS_RFKILL_HW, &trans->status);
1422*4882a593Smuzhiyun 		clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 	if (hw_rfkill != was_in_rfkill)
1425*4882a593Smuzhiyun 		iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun 
iwl_trans_pcie_stop_device(struct iwl_trans * trans)1428*4882a593Smuzhiyun static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1431*4882a593Smuzhiyun 	bool was_in_rfkill;
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	mutex_lock(&trans_pcie->mutex);
1434*4882a593Smuzhiyun 	trans_pcie->opmode_down = true;
1435*4882a593Smuzhiyun 	was_in_rfkill = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1436*4882a593Smuzhiyun 	_iwl_trans_pcie_stop_device(trans);
1437*4882a593Smuzhiyun 	iwl_trans_pcie_handle_stop_rfkill(trans, was_in_rfkill);
1438*4882a593Smuzhiyun 	mutex_unlock(&trans_pcie->mutex);
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
iwl_trans_pcie_rf_kill(struct iwl_trans * trans,bool state)1441*4882a593Smuzhiyun void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	struct iwl_trans_pcie __maybe_unused *trans_pcie =
1444*4882a593Smuzhiyun 		IWL_TRANS_GET_PCIE_TRANS(trans);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	lockdep_assert_held(&trans_pcie->mutex);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	IWL_WARN(trans, "reporting RF_KILL (radio %s)\n",
1449*4882a593Smuzhiyun 		 state ? "disabled" : "enabled");
1450*4882a593Smuzhiyun 	if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) {
1451*4882a593Smuzhiyun 		if (trans->trans_cfg->gen2)
1452*4882a593Smuzhiyun 			_iwl_trans_pcie_gen2_stop_device(trans);
1453*4882a593Smuzhiyun 		else
1454*4882a593Smuzhiyun 			_iwl_trans_pcie_stop_device(trans);
1455*4882a593Smuzhiyun 	}
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
iwl_pcie_d3_complete_suspend(struct iwl_trans * trans,bool test,bool reset)1458*4882a593Smuzhiyun void iwl_pcie_d3_complete_suspend(struct iwl_trans *trans,
1459*4882a593Smuzhiyun 				  bool test, bool reset)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun 	iwl_disable_interrupts(trans);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/*
1464*4882a593Smuzhiyun 	 * in testing mode, the host stays awake and the
1465*4882a593Smuzhiyun 	 * hardware won't be reset (not even partially)
1466*4882a593Smuzhiyun 	 */
1467*4882a593Smuzhiyun 	if (test)
1468*4882a593Smuzhiyun 		return;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	iwl_pcie_disable_ict(trans);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	iwl_pcie_synchronize_irqs(trans);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	iwl_clear_bit(trans, CSR_GP_CNTRL,
1475*4882a593Smuzhiyun 		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1476*4882a593Smuzhiyun 	iwl_clear_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	if (reset) {
1479*4882a593Smuzhiyun 		/*
1480*4882a593Smuzhiyun 		 * reset TX queues -- some of their registers reset during S3
1481*4882a593Smuzhiyun 		 * so if we don't reset everything here the D3 image would try
1482*4882a593Smuzhiyun 		 * to execute some invalid memory upon resume
1483*4882a593Smuzhiyun 		 */
1484*4882a593Smuzhiyun 		iwl_trans_pcie_tx_reset(trans);
1485*4882a593Smuzhiyun 	}
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	iwl_pcie_set_pwr(trans, true);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun 
iwl_trans_pcie_d3_suspend(struct iwl_trans * trans,bool test,bool reset)1490*4882a593Smuzhiyun static int iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1491*4882a593Smuzhiyun 				     bool reset)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	int ret;
1494*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	if (!reset)
1497*4882a593Smuzhiyun 		/* Enable persistence mode to avoid reset */
1498*4882a593Smuzhiyun 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1499*4882a593Smuzhiyun 			    CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
1502*4882a593Smuzhiyun 		iwl_write_umac_prph(trans, UREG_DOORBELL_TO_ISR6,
1503*4882a593Smuzhiyun 				    UREG_DOORBELL_TO_ISR6_SUSPEND);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 		ret = wait_event_timeout(trans_pcie->sx_waitq,
1506*4882a593Smuzhiyun 					 trans_pcie->sx_complete, 2 * HZ);
1507*4882a593Smuzhiyun 		/*
1508*4882a593Smuzhiyun 		 * Invalidate it toward resume.
1509*4882a593Smuzhiyun 		 */
1510*4882a593Smuzhiyun 		trans_pcie->sx_complete = false;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 		if (!ret) {
1513*4882a593Smuzhiyun 			IWL_ERR(trans, "Timeout entering D3\n");
1514*4882a593Smuzhiyun 			return -ETIMEDOUT;
1515*4882a593Smuzhiyun 		}
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 	iwl_pcie_d3_complete_suspend(trans, test, reset);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	return 0;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
iwl_trans_pcie_d3_resume(struct iwl_trans * trans,enum iwl_d3_status * status,bool test,bool reset)1522*4882a593Smuzhiyun static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
1523*4882a593Smuzhiyun 				    enum iwl_d3_status *status,
1524*4882a593Smuzhiyun 				    bool test,  bool reset)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1527*4882a593Smuzhiyun 	u32 val;
1528*4882a593Smuzhiyun 	int ret;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	if (test) {
1531*4882a593Smuzhiyun 		iwl_enable_interrupts(trans);
1532*4882a593Smuzhiyun 		*status = IWL_D3_STATUS_ALIVE;
1533*4882a593Smuzhiyun 		goto out;
1534*4882a593Smuzhiyun 	}
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	iwl_set_bit(trans, CSR_GP_CNTRL,
1537*4882a593Smuzhiyun 		    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	ret = iwl_finish_nic_init(trans, trans->trans_cfg);
1540*4882a593Smuzhiyun 	if (ret)
1541*4882a593Smuzhiyun 		return ret;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	/*
1544*4882a593Smuzhiyun 	 * Reconfigure IVAR table in case of MSIX or reset ict table in
1545*4882a593Smuzhiyun 	 * MSI mode since HW reset erased it.
1546*4882a593Smuzhiyun 	 * Also enables interrupts - none will happen as
1547*4882a593Smuzhiyun 	 * the device doesn't know we're waking it up, only when
1548*4882a593Smuzhiyun 	 * the opmode actually tells it after this call.
1549*4882a593Smuzhiyun 	 */
1550*4882a593Smuzhiyun 	iwl_pcie_conf_msix_hw(trans_pcie);
1551*4882a593Smuzhiyun 	if (!trans_pcie->msix_enabled)
1552*4882a593Smuzhiyun 		iwl_pcie_reset_ict(trans);
1553*4882a593Smuzhiyun 	iwl_enable_interrupts(trans);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	iwl_pcie_set_pwr(trans, false);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	if (!reset) {
1558*4882a593Smuzhiyun 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1559*4882a593Smuzhiyun 			      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1560*4882a593Smuzhiyun 	} else {
1561*4882a593Smuzhiyun 		iwl_trans_pcie_tx_reset(trans);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 		ret = iwl_pcie_rx_init(trans);
1564*4882a593Smuzhiyun 		if (ret) {
1565*4882a593Smuzhiyun 			IWL_ERR(trans,
1566*4882a593Smuzhiyun 				"Failed to resume the device (RX reset)\n");
1567*4882a593Smuzhiyun 			return ret;
1568*4882a593Smuzhiyun 		}
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	IWL_DEBUG_POWER(trans, "WFPM value upon resume = 0x%08X\n",
1572*4882a593Smuzhiyun 			iwl_read_umac_prph(trans, WFPM_GP2));
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	val = iwl_read32(trans, CSR_RESET);
1575*4882a593Smuzhiyun 	if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1576*4882a593Smuzhiyun 		*status = IWL_D3_STATUS_RESET;
1577*4882a593Smuzhiyun 	else
1578*4882a593Smuzhiyun 		*status = IWL_D3_STATUS_ALIVE;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun out:
1581*4882a593Smuzhiyun 	if (*status == IWL_D3_STATUS_ALIVE &&
1582*4882a593Smuzhiyun 	    trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
1583*4882a593Smuzhiyun 		trans_pcie->sx_complete = false;
1584*4882a593Smuzhiyun 		iwl_write_umac_prph(trans, UREG_DOORBELL_TO_ISR6,
1585*4882a593Smuzhiyun 				    UREG_DOORBELL_TO_ISR6_RESUME);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 		ret = wait_event_timeout(trans_pcie->sx_waitq,
1588*4882a593Smuzhiyun 					 trans_pcie->sx_complete, 2 * HZ);
1589*4882a593Smuzhiyun 		/*
1590*4882a593Smuzhiyun 		 * Invalidate it toward next suspend.
1591*4882a593Smuzhiyun 		 */
1592*4882a593Smuzhiyun 		trans_pcie->sx_complete = false;
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 		if (!ret) {
1595*4882a593Smuzhiyun 			IWL_ERR(trans, "Timeout exiting D3\n");
1596*4882a593Smuzhiyun 			return -ETIMEDOUT;
1597*4882a593Smuzhiyun 		}
1598*4882a593Smuzhiyun 	}
1599*4882a593Smuzhiyun 	return 0;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun static void
iwl_pcie_set_interrupt_capa(struct pci_dev * pdev,struct iwl_trans * trans,const struct iwl_cfg_trans_params * cfg_trans)1603*4882a593Smuzhiyun iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1604*4882a593Smuzhiyun 			    struct iwl_trans *trans,
1605*4882a593Smuzhiyun 			    const struct iwl_cfg_trans_params *cfg_trans)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1608*4882a593Smuzhiyun 	int max_irqs, num_irqs, i, ret;
1609*4882a593Smuzhiyun 	u16 pci_cmd;
1610*4882a593Smuzhiyun 	u32 max_rx_queues = IWL_MAX_RX_HW_QUEUES;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	if (!cfg_trans->mq_rx_supported)
1613*4882a593Smuzhiyun 		goto enable_msi;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	if (cfg_trans->device_family <= IWL_DEVICE_FAMILY_9000)
1616*4882a593Smuzhiyun 		max_rx_queues = IWL_9000_MAX_RX_HW_QUEUES;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	max_irqs = min_t(u32, num_online_cpus() + 2, max_rx_queues);
1619*4882a593Smuzhiyun 	for (i = 0; i < max_irqs; i++)
1620*4882a593Smuzhiyun 		trans_pcie->msix_entries[i].entry = i;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1623*4882a593Smuzhiyun 					 MSIX_MIN_INTERRUPT_VECTORS,
1624*4882a593Smuzhiyun 					 max_irqs);
1625*4882a593Smuzhiyun 	if (num_irqs < 0) {
1626*4882a593Smuzhiyun 		IWL_DEBUG_INFO(trans,
1627*4882a593Smuzhiyun 			       "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n",
1628*4882a593Smuzhiyun 			       num_irqs);
1629*4882a593Smuzhiyun 		goto enable_msi;
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun 	trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans,
1634*4882a593Smuzhiyun 		       "MSI-X enabled. %d interrupt vectors were allocated\n",
1635*4882a593Smuzhiyun 		       num_irqs);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	/*
1638*4882a593Smuzhiyun 	 * In case the OS provides fewer interrupts than requested, different
1639*4882a593Smuzhiyun 	 * causes will share the same interrupt vector as follows:
1640*4882a593Smuzhiyun 	 * One interrupt less: non rx causes shared with FBQ.
1641*4882a593Smuzhiyun 	 * Two interrupts less: non rx causes shared with FBQ and RSS.
1642*4882a593Smuzhiyun 	 * More than two interrupts: we will use fewer RSS queues.
1643*4882a593Smuzhiyun 	 */
1644*4882a593Smuzhiyun 	if (num_irqs <= max_irqs - 2) {
1645*4882a593Smuzhiyun 		trans_pcie->trans->num_rx_queues = num_irqs + 1;
1646*4882a593Smuzhiyun 		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX |
1647*4882a593Smuzhiyun 			IWL_SHARED_IRQ_FIRST_RSS;
1648*4882a593Smuzhiyun 	} else if (num_irqs == max_irqs - 1) {
1649*4882a593Smuzhiyun 		trans_pcie->trans->num_rx_queues = num_irqs;
1650*4882a593Smuzhiyun 		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX;
1651*4882a593Smuzhiyun 	} else {
1652*4882a593Smuzhiyun 		trans_pcie->trans->num_rx_queues = num_irqs - 1;
1653*4882a593Smuzhiyun 	}
1654*4882a593Smuzhiyun 	WARN_ON(trans_pcie->trans->num_rx_queues > IWL_MAX_RX_HW_QUEUES);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	trans_pcie->alloc_vecs = num_irqs;
1657*4882a593Smuzhiyun 	trans_pcie->msix_enabled = true;
1658*4882a593Smuzhiyun 	return;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun enable_msi:
1661*4882a593Smuzhiyun 	ret = pci_enable_msi(pdev);
1662*4882a593Smuzhiyun 	if (ret) {
1663*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
1664*4882a593Smuzhiyun 		/* enable rfkill interrupt: hw bug w/a */
1665*4882a593Smuzhiyun 		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1666*4882a593Smuzhiyun 		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1667*4882a593Smuzhiyun 			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1668*4882a593Smuzhiyun 			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1669*4882a593Smuzhiyun 		}
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun 
iwl_pcie_irq_set_affinity(struct iwl_trans * trans)1673*4882a593Smuzhiyun static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun 	int iter_rx_q, i, ret, cpu, offset;
1676*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1;
1679*4882a593Smuzhiyun 	iter_rx_q = trans_pcie->trans->num_rx_queues - 1 + i;
1680*4882a593Smuzhiyun 	offset = 1 + i;
1681*4882a593Smuzhiyun 	for (; i < iter_rx_q ; i++) {
1682*4882a593Smuzhiyun 		/*
1683*4882a593Smuzhiyun 		 * Get the cpu prior to the place to search
1684*4882a593Smuzhiyun 		 * (i.e. return will be > i - 1).
1685*4882a593Smuzhiyun 		 */
1686*4882a593Smuzhiyun 		cpu = cpumask_next(i - offset, cpu_online_mask);
1687*4882a593Smuzhiyun 		cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]);
1688*4882a593Smuzhiyun 		ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector,
1689*4882a593Smuzhiyun 					    &trans_pcie->affinity_mask[i]);
1690*4882a593Smuzhiyun 		if (ret)
1691*4882a593Smuzhiyun 			IWL_ERR(trans_pcie->trans,
1692*4882a593Smuzhiyun 				"Failed to set affinity mask for IRQ %d\n",
1693*4882a593Smuzhiyun 				i);
1694*4882a593Smuzhiyun 	}
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
iwl_pcie_init_msix_handler(struct pci_dev * pdev,struct iwl_trans_pcie * trans_pcie)1697*4882a593Smuzhiyun static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1698*4882a593Smuzhiyun 				      struct iwl_trans_pcie *trans_pcie)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun 	int i;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1703*4882a593Smuzhiyun 		int ret;
1704*4882a593Smuzhiyun 		struct msix_entry *msix_entry;
1705*4882a593Smuzhiyun 		const char *qname = queue_name(&pdev->dev, trans_pcie, i);
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 		if (!qname)
1708*4882a593Smuzhiyun 			return -ENOMEM;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 		msix_entry = &trans_pcie->msix_entries[i];
1711*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&pdev->dev,
1712*4882a593Smuzhiyun 						msix_entry->vector,
1713*4882a593Smuzhiyun 						iwl_pcie_msix_isr,
1714*4882a593Smuzhiyun 						(i == trans_pcie->def_irq) ?
1715*4882a593Smuzhiyun 						iwl_pcie_irq_msix_handler :
1716*4882a593Smuzhiyun 						iwl_pcie_irq_rx_msix_handler,
1717*4882a593Smuzhiyun 						IRQF_SHARED,
1718*4882a593Smuzhiyun 						qname,
1719*4882a593Smuzhiyun 						msix_entry);
1720*4882a593Smuzhiyun 		if (ret) {
1721*4882a593Smuzhiyun 			IWL_ERR(trans_pcie->trans,
1722*4882a593Smuzhiyun 				"Error allocating IRQ %d\n", i);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 			return ret;
1725*4882a593Smuzhiyun 		}
1726*4882a593Smuzhiyun 	}
1727*4882a593Smuzhiyun 	iwl_pcie_irq_set_affinity(trans_pcie->trans);
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	return 0;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
iwl_trans_pcie_clear_persistence_bit(struct iwl_trans * trans)1732*4882a593Smuzhiyun static int iwl_trans_pcie_clear_persistence_bit(struct iwl_trans *trans)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	u32 hpm, wprot;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	switch (trans->trans_cfg->device_family) {
1737*4882a593Smuzhiyun 	case IWL_DEVICE_FAMILY_9000:
1738*4882a593Smuzhiyun 		wprot = PREG_PRPH_WPROT_9000;
1739*4882a593Smuzhiyun 		break;
1740*4882a593Smuzhiyun 	case IWL_DEVICE_FAMILY_22000:
1741*4882a593Smuzhiyun 		wprot = PREG_PRPH_WPROT_22000;
1742*4882a593Smuzhiyun 		break;
1743*4882a593Smuzhiyun 	default:
1744*4882a593Smuzhiyun 		return 0;
1745*4882a593Smuzhiyun 	}
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	hpm = iwl_read_umac_prph_no_grab(trans, HPM_DEBUG);
1748*4882a593Smuzhiyun 	if (hpm != 0xa5a5a5a0 && (hpm & PERSISTENCE_BIT)) {
1749*4882a593Smuzhiyun 		u32 wprot_val = iwl_read_umac_prph_no_grab(trans, wprot);
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 		if (wprot_val & PREG_WFPM_ACCESS) {
1752*4882a593Smuzhiyun 			IWL_ERR(trans,
1753*4882a593Smuzhiyun 				"Error, can not clear persistence bit\n");
1754*4882a593Smuzhiyun 			return -EPERM;
1755*4882a593Smuzhiyun 		}
1756*4882a593Smuzhiyun 		iwl_write_umac_prph_no_grab(trans, HPM_DEBUG,
1757*4882a593Smuzhiyun 					    hpm & ~PERSISTENCE_BIT);
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	return 0;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun 
iwl_pcie_gen2_force_power_gating(struct iwl_trans * trans)1763*4882a593Smuzhiyun static int iwl_pcie_gen2_force_power_gating(struct iwl_trans *trans)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun 	int ret;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	ret = iwl_finish_nic_init(trans, trans->trans_cfg);
1768*4882a593Smuzhiyun 	if (ret < 0)
1769*4882a593Smuzhiyun 		return ret;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	iwl_set_bits_prph(trans, HPM_HIPM_GEN_CFG,
1772*4882a593Smuzhiyun 			  HPM_HIPM_GEN_CFG_CR_FORCE_ACTIVE);
1773*4882a593Smuzhiyun 	udelay(20);
1774*4882a593Smuzhiyun 	iwl_set_bits_prph(trans, HPM_HIPM_GEN_CFG,
1775*4882a593Smuzhiyun 			  HPM_HIPM_GEN_CFG_CR_PG_EN |
1776*4882a593Smuzhiyun 			  HPM_HIPM_GEN_CFG_CR_SLP_EN);
1777*4882a593Smuzhiyun 	udelay(20);
1778*4882a593Smuzhiyun 	iwl_clear_bits_prph(trans, HPM_HIPM_GEN_CFG,
1779*4882a593Smuzhiyun 			    HPM_HIPM_GEN_CFG_CR_FORCE_ACTIVE);
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	iwl_trans_pcie_sw_reset(trans);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	return 0;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
_iwl_trans_pcie_start_hw(struct iwl_trans * trans)1786*4882a593Smuzhiyun static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1789*4882a593Smuzhiyun 	int err;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	lockdep_assert_held(&trans_pcie->mutex);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	err = iwl_pcie_prepare_card_hw(trans);
1794*4882a593Smuzhiyun 	if (err) {
1795*4882a593Smuzhiyun 		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
1796*4882a593Smuzhiyun 		return err;
1797*4882a593Smuzhiyun 	}
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	err = iwl_trans_pcie_clear_persistence_bit(trans);
1800*4882a593Smuzhiyun 	if (err)
1801*4882a593Smuzhiyun 		return err;
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	iwl_trans_pcie_sw_reset(trans);
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_22000 &&
1806*4882a593Smuzhiyun 	    trans->trans_cfg->integrated) {
1807*4882a593Smuzhiyun 		err = iwl_pcie_gen2_force_power_gating(trans);
1808*4882a593Smuzhiyun 		if (err)
1809*4882a593Smuzhiyun 			return err;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	err = iwl_pcie_apm_init(trans);
1813*4882a593Smuzhiyun 	if (err)
1814*4882a593Smuzhiyun 		return err;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	iwl_pcie_init_msix(trans_pcie);
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	/* From now on, the op_mode will be kept updated about RF kill state */
1819*4882a593Smuzhiyun 	iwl_enable_rfkill_int(trans);
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	trans_pcie->opmode_down = false;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	/* Set is_down to false here so that...*/
1824*4882a593Smuzhiyun 	trans_pcie->is_down = false;
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	/* ...rfkill can call stop_device and set it false if needed */
1827*4882a593Smuzhiyun 	iwl_pcie_check_hw_rf_kill(trans);
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	return 0;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun 
iwl_trans_pcie_start_hw(struct iwl_trans * trans)1832*4882a593Smuzhiyun static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1833*4882a593Smuzhiyun {
1834*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1835*4882a593Smuzhiyun 	int ret;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	mutex_lock(&trans_pcie->mutex);
1838*4882a593Smuzhiyun 	ret = _iwl_trans_pcie_start_hw(trans);
1839*4882a593Smuzhiyun 	mutex_unlock(&trans_pcie->mutex);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	return ret;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun 
iwl_trans_pcie_op_mode_leave(struct iwl_trans * trans)1844*4882a593Smuzhiyun static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	mutex_lock(&trans_pcie->mutex);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	/* disable interrupts - don't enable HW RF kill interrupt */
1851*4882a593Smuzhiyun 	iwl_disable_interrupts(trans);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	iwl_pcie_apm_stop(trans, true);
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	iwl_disable_interrupts(trans);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	iwl_pcie_disable_ict(trans);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	mutex_unlock(&trans_pcie->mutex);
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	iwl_pcie_synchronize_irqs(trans);
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun 
iwl_trans_pcie_write8(struct iwl_trans * trans,u32 ofs,u8 val)1864*4882a593Smuzhiyun static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun 	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun 
iwl_trans_pcie_write32(struct iwl_trans * trans,u32 ofs,u32 val)1869*4882a593Smuzhiyun static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun 	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun 
iwl_trans_pcie_read32(struct iwl_trans * trans,u32 ofs)1874*4882a593Smuzhiyun static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun 	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun 
iwl_trans_pcie_prph_msk(struct iwl_trans * trans)1879*4882a593Smuzhiyun static u32 iwl_trans_pcie_prph_msk(struct iwl_trans *trans)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210)
1882*4882a593Smuzhiyun 		return 0x00FFFFFF;
1883*4882a593Smuzhiyun 	else
1884*4882a593Smuzhiyun 		return 0x000FFFFF;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun 
iwl_trans_pcie_read_prph(struct iwl_trans * trans,u32 reg)1887*4882a593Smuzhiyun static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun 	u32 mask = iwl_trans_pcie_prph_msk(trans);
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1892*4882a593Smuzhiyun 			       ((reg & mask) | (3 << 24)));
1893*4882a593Smuzhiyun 	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun 
iwl_trans_pcie_write_prph(struct iwl_trans * trans,u32 addr,u32 val)1896*4882a593Smuzhiyun static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1897*4882a593Smuzhiyun 				      u32 val)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun 	u32 mask = iwl_trans_pcie_prph_msk(trans);
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
1902*4882a593Smuzhiyun 			       ((addr & mask) | (3 << 24)));
1903*4882a593Smuzhiyun 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun 
iwl_trans_pcie_configure(struct iwl_trans * trans,const struct iwl_trans_config * trans_cfg)1906*4882a593Smuzhiyun static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1907*4882a593Smuzhiyun 				     const struct iwl_trans_config *trans_cfg)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	/* free all first - we might be reconfigured for a different size */
1912*4882a593Smuzhiyun 	iwl_pcie_free_rbs_pool(trans);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	trans->txqs.cmd.q_id = trans_cfg->cmd_queue;
1915*4882a593Smuzhiyun 	trans->txqs.cmd.fifo = trans_cfg->cmd_fifo;
1916*4882a593Smuzhiyun 	trans->txqs.cmd.wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
1917*4882a593Smuzhiyun 	trans->txqs.page_offs = trans_cfg->cb_data_offs;
1918*4882a593Smuzhiyun 	trans->txqs.dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1921*4882a593Smuzhiyun 		trans_pcie->n_no_reclaim_cmds = 0;
1922*4882a593Smuzhiyun 	else
1923*4882a593Smuzhiyun 		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1924*4882a593Smuzhiyun 	if (trans_pcie->n_no_reclaim_cmds)
1925*4882a593Smuzhiyun 		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1926*4882a593Smuzhiyun 		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1929*4882a593Smuzhiyun 	trans_pcie->rx_page_order =
1930*4882a593Smuzhiyun 		iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
1931*4882a593Smuzhiyun 	trans_pcie->rx_buf_bytes =
1932*4882a593Smuzhiyun 		iwl_trans_get_rb_size(trans_pcie->rx_buf_size);
1933*4882a593Smuzhiyun 	trans_pcie->supported_dma_mask = DMA_BIT_MASK(12);
1934*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210)
1935*4882a593Smuzhiyun 		trans_pcie->supported_dma_mask = DMA_BIT_MASK(11);
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	trans->txqs.bc_table_dword = trans_cfg->bc_table_dword;
1938*4882a593Smuzhiyun 	trans_pcie->scd_set_active = trans_cfg->scd_set_active;
1939*4882a593Smuzhiyun 	trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	trans->command_groups = trans_cfg->command_groups;
1942*4882a593Smuzhiyun 	trans->command_groups_size = trans_cfg->command_groups_size;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	/* Initialize NAPI here - it should be before registering to mac80211
1945*4882a593Smuzhiyun 	 * in the opmode but after the HW struct is allocated.
1946*4882a593Smuzhiyun 	 * As this function may be called again in some corner cases don't
1947*4882a593Smuzhiyun 	 * do anything if NAPI was already initialized.
1948*4882a593Smuzhiyun 	 */
1949*4882a593Smuzhiyun 	if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
1950*4882a593Smuzhiyun 		init_dummy_netdev(&trans_pcie->napi_dev);
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun 
iwl_trans_pcie_free(struct iwl_trans * trans)1953*4882a593Smuzhiyun void iwl_trans_pcie_free(struct iwl_trans *trans)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1956*4882a593Smuzhiyun 	int i;
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	iwl_pcie_synchronize_irqs(trans);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	if (trans->trans_cfg->gen2)
1961*4882a593Smuzhiyun 		iwl_txq_gen2_tx_free(trans);
1962*4882a593Smuzhiyun 	else
1963*4882a593Smuzhiyun 		iwl_pcie_tx_free(trans);
1964*4882a593Smuzhiyun 	iwl_pcie_rx_free(trans);
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	if (trans_pcie->rba.alloc_wq) {
1967*4882a593Smuzhiyun 		destroy_workqueue(trans_pcie->rba.alloc_wq);
1968*4882a593Smuzhiyun 		trans_pcie->rba.alloc_wq = NULL;
1969*4882a593Smuzhiyun 	}
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	if (trans_pcie->msix_enabled) {
1972*4882a593Smuzhiyun 		for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1973*4882a593Smuzhiyun 			irq_set_affinity_hint(
1974*4882a593Smuzhiyun 				trans_pcie->msix_entries[i].vector,
1975*4882a593Smuzhiyun 				NULL);
1976*4882a593Smuzhiyun 		}
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		trans_pcie->msix_enabled = false;
1979*4882a593Smuzhiyun 	} else {
1980*4882a593Smuzhiyun 		iwl_pcie_free_ict(trans);
1981*4882a593Smuzhiyun 	}
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	iwl_pcie_free_fw_monitor(trans);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	if (trans_pcie->pnvm_dram.size)
1986*4882a593Smuzhiyun 		dma_free_coherent(trans->dev, trans_pcie->pnvm_dram.size,
1987*4882a593Smuzhiyun 				  trans_pcie->pnvm_dram.block,
1988*4882a593Smuzhiyun 				  trans_pcie->pnvm_dram.physical);
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	mutex_destroy(&trans_pcie->mutex);
1991*4882a593Smuzhiyun 	iwl_trans_free(trans);
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun 
iwl_trans_pcie_set_pmi(struct iwl_trans * trans,bool state)1994*4882a593Smuzhiyun static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun 	if (state)
1997*4882a593Smuzhiyun 		set_bit(STATUS_TPOWER_PMI, &trans->status);
1998*4882a593Smuzhiyun 	else
1999*4882a593Smuzhiyun 		clear_bit(STATUS_TPOWER_PMI, &trans->status);
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun struct iwl_trans_pcie_removal {
2003*4882a593Smuzhiyun 	struct pci_dev *pdev;
2004*4882a593Smuzhiyun 	struct work_struct work;
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun 
iwl_trans_pcie_removal_wk(struct work_struct * wk)2007*4882a593Smuzhiyun static void iwl_trans_pcie_removal_wk(struct work_struct *wk)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun 	struct iwl_trans_pcie_removal *removal =
2010*4882a593Smuzhiyun 		container_of(wk, struct iwl_trans_pcie_removal, work);
2011*4882a593Smuzhiyun 	struct pci_dev *pdev = removal->pdev;
2012*4882a593Smuzhiyun 	static char *prop[] = {"EVENT=INACCESSIBLE", NULL};
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	dev_err(&pdev->dev, "Device gone - attempting removal\n");
2015*4882a593Smuzhiyun 	kobject_uevent_env(&pdev->dev.kobj, KOBJ_CHANGE, prop);
2016*4882a593Smuzhiyun 	pci_lock_rescan_remove();
2017*4882a593Smuzhiyun 	pci_dev_put(pdev);
2018*4882a593Smuzhiyun 	pci_stop_and_remove_bus_device(pdev);
2019*4882a593Smuzhiyun 	pci_unlock_rescan_remove();
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	kfree(removal);
2022*4882a593Smuzhiyun 	module_put(THIS_MODULE);
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun 
iwl_trans_pcie_grab_nic_access(struct iwl_trans * trans,unsigned long * flags)2025*4882a593Smuzhiyun static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
2026*4882a593Smuzhiyun 					   unsigned long *flags)
2027*4882a593Smuzhiyun {
2028*4882a593Smuzhiyun 	int ret;
2029*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	spin_lock_bh(&trans_pcie->reg_lock);
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	if (trans_pcie->cmd_hold_nic_awake)
2034*4882a593Smuzhiyun 		goto out;
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	/* this bit wakes up the NIC */
2037*4882a593Smuzhiyun 	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
2038*4882a593Smuzhiyun 				 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2039*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_8000)
2040*4882a593Smuzhiyun 		udelay(2);
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	/*
2043*4882a593Smuzhiyun 	 * These bits say the device is running, and should keep running for
2044*4882a593Smuzhiyun 	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
2045*4882a593Smuzhiyun 	 * but they do not indicate that embedded SRAM is restored yet;
2046*4882a593Smuzhiyun 	 * HW with volatile SRAM must save/restore contents to/from
2047*4882a593Smuzhiyun 	 * host DRAM when sleeping/waking for power-saving.
2048*4882a593Smuzhiyun 	 * Each direction takes approximately 1/4 millisecond; with this
2049*4882a593Smuzhiyun 	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
2050*4882a593Smuzhiyun 	 * series of register accesses are expected (e.g. reading Event Log),
2051*4882a593Smuzhiyun 	 * to keep device from sleeping.
2052*4882a593Smuzhiyun 	 *
2053*4882a593Smuzhiyun 	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
2054*4882a593Smuzhiyun 	 * SRAM is okay/restored.  We don't check that here because this call
2055*4882a593Smuzhiyun 	 * is just for hardware register access; but GP1 MAC_SLEEP
2056*4882a593Smuzhiyun 	 * check is a good idea before accessing the SRAM of HW with
2057*4882a593Smuzhiyun 	 * volatile SRAM (e.g. reading Event Log).
2058*4882a593Smuzhiyun 	 *
2059*4882a593Smuzhiyun 	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
2060*4882a593Smuzhiyun 	 * and do not save/restore SRAM when power cycling.
2061*4882a593Smuzhiyun 	 */
2062*4882a593Smuzhiyun 	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2063*4882a593Smuzhiyun 			   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
2064*4882a593Smuzhiyun 			   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
2065*4882a593Smuzhiyun 			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
2066*4882a593Smuzhiyun 	if (unlikely(ret < 0)) {
2067*4882a593Smuzhiyun 		u32 cntrl = iwl_read32(trans, CSR_GP_CNTRL);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 		WARN_ONCE(1,
2070*4882a593Smuzhiyun 			  "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
2071*4882a593Smuzhiyun 			  cntrl);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 		iwl_trans_pcie_dump_regs(trans);
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 		if (iwlwifi_mod_params.remove_when_gone && cntrl == ~0U) {
2076*4882a593Smuzhiyun 			struct iwl_trans_pcie_removal *removal;
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 			if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2079*4882a593Smuzhiyun 				goto err;
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 			IWL_ERR(trans, "Device gone - scheduling removal!\n");
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 			/*
2084*4882a593Smuzhiyun 			 * get a module reference to avoid doing this
2085*4882a593Smuzhiyun 			 * while unloading anyway and to avoid
2086*4882a593Smuzhiyun 			 * scheduling a work with code that's being
2087*4882a593Smuzhiyun 			 * removed.
2088*4882a593Smuzhiyun 			 */
2089*4882a593Smuzhiyun 			if (!try_module_get(THIS_MODULE)) {
2090*4882a593Smuzhiyun 				IWL_ERR(trans,
2091*4882a593Smuzhiyun 					"Module is being unloaded - abort\n");
2092*4882a593Smuzhiyun 				goto err;
2093*4882a593Smuzhiyun 			}
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 			removal = kzalloc(sizeof(*removal), GFP_ATOMIC);
2096*4882a593Smuzhiyun 			if (!removal) {
2097*4882a593Smuzhiyun 				module_put(THIS_MODULE);
2098*4882a593Smuzhiyun 				goto err;
2099*4882a593Smuzhiyun 			}
2100*4882a593Smuzhiyun 			/*
2101*4882a593Smuzhiyun 			 * we don't need to clear this flag, because
2102*4882a593Smuzhiyun 			 * the trans will be freed and reallocated.
2103*4882a593Smuzhiyun 			*/
2104*4882a593Smuzhiyun 			set_bit(STATUS_TRANS_DEAD, &trans->status);
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 			removal->pdev = to_pci_dev(trans->dev);
2107*4882a593Smuzhiyun 			INIT_WORK(&removal->work, iwl_trans_pcie_removal_wk);
2108*4882a593Smuzhiyun 			pci_dev_get(removal->pdev);
2109*4882a593Smuzhiyun 			schedule_work(&removal->work);
2110*4882a593Smuzhiyun 		} else {
2111*4882a593Smuzhiyun 			iwl_write32(trans, CSR_RESET,
2112*4882a593Smuzhiyun 				    CSR_RESET_REG_FLAG_FORCE_NMI);
2113*4882a593Smuzhiyun 		}
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun err:
2116*4882a593Smuzhiyun 		spin_unlock_bh(&trans_pcie->reg_lock);
2117*4882a593Smuzhiyun 		return false;
2118*4882a593Smuzhiyun 	}
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun out:
2121*4882a593Smuzhiyun 	/*
2122*4882a593Smuzhiyun 	 * Fool sparse by faking we release the lock - sparse will
2123*4882a593Smuzhiyun 	 * track nic_access anyway.
2124*4882a593Smuzhiyun 	 */
2125*4882a593Smuzhiyun 	__release(&trans_pcie->reg_lock);
2126*4882a593Smuzhiyun 	return true;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun 
iwl_trans_pcie_release_nic_access(struct iwl_trans * trans,unsigned long * flags)2129*4882a593Smuzhiyun static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
2130*4882a593Smuzhiyun 					      unsigned long *flags)
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	lockdep_assert_held(&trans_pcie->reg_lock);
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	/*
2137*4882a593Smuzhiyun 	 * Fool sparse by faking we acquiring the lock - sparse will
2138*4882a593Smuzhiyun 	 * track nic_access anyway.
2139*4882a593Smuzhiyun 	 */
2140*4882a593Smuzhiyun 	__acquire(&trans_pcie->reg_lock);
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	if (trans_pcie->cmd_hold_nic_awake)
2143*4882a593Smuzhiyun 		goto out;
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
2146*4882a593Smuzhiyun 				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2147*4882a593Smuzhiyun 	/*
2148*4882a593Smuzhiyun 	 * Above we read the CSR_GP_CNTRL register, which will flush
2149*4882a593Smuzhiyun 	 * any previous writes, but we need the write that clears the
2150*4882a593Smuzhiyun 	 * MAC_ACCESS_REQ bit to be performed before any other writes
2151*4882a593Smuzhiyun 	 * scheduled on different CPUs (after we drop reg_lock).
2152*4882a593Smuzhiyun 	 */
2153*4882a593Smuzhiyun out:
2154*4882a593Smuzhiyun 	spin_unlock_bh(&trans_pcie->reg_lock);
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun 
iwl_trans_pcie_read_mem(struct iwl_trans * trans,u32 addr,void * buf,int dwords)2157*4882a593Smuzhiyun static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
2158*4882a593Smuzhiyun 				   void *buf, int dwords)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun 	unsigned long flags;
2161*4882a593Smuzhiyun 	int offs = 0;
2162*4882a593Smuzhiyun 	u32 *vals = buf;
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	while (offs < dwords) {
2165*4882a593Smuzhiyun 		/* limit the time we spin here under lock to 1/2s */
2166*4882a593Smuzhiyun 		unsigned long end = jiffies + HZ / 2;
2167*4882a593Smuzhiyun 		bool resched = false;
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 		if (iwl_trans_grab_nic_access(trans, &flags)) {
2170*4882a593Smuzhiyun 			iwl_write32(trans, HBUS_TARG_MEM_RADDR,
2171*4882a593Smuzhiyun 				    addr + 4 * offs);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 			while (offs < dwords) {
2174*4882a593Smuzhiyun 				vals[offs] = iwl_read32(trans,
2175*4882a593Smuzhiyun 							HBUS_TARG_MEM_RDAT);
2176*4882a593Smuzhiyun 				offs++;
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 				if (time_after(jiffies, end)) {
2179*4882a593Smuzhiyun 					resched = true;
2180*4882a593Smuzhiyun 					break;
2181*4882a593Smuzhiyun 				}
2182*4882a593Smuzhiyun 			}
2183*4882a593Smuzhiyun 			iwl_trans_release_nic_access(trans, &flags);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 			if (resched)
2186*4882a593Smuzhiyun 				cond_resched();
2187*4882a593Smuzhiyun 		} else {
2188*4882a593Smuzhiyun 			return -EBUSY;
2189*4882a593Smuzhiyun 		}
2190*4882a593Smuzhiyun 	}
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	return 0;
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun 
iwl_trans_pcie_write_mem(struct iwl_trans * trans,u32 addr,const void * buf,int dwords)2195*4882a593Smuzhiyun static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
2196*4882a593Smuzhiyun 				    const void *buf, int dwords)
2197*4882a593Smuzhiyun {
2198*4882a593Smuzhiyun 	unsigned long flags;
2199*4882a593Smuzhiyun 	int offs, ret = 0;
2200*4882a593Smuzhiyun 	const u32 *vals = buf;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	if (iwl_trans_grab_nic_access(trans, &flags)) {
2203*4882a593Smuzhiyun 		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
2204*4882a593Smuzhiyun 		for (offs = 0; offs < dwords; offs++)
2205*4882a593Smuzhiyun 			iwl_write32(trans, HBUS_TARG_MEM_WDAT,
2206*4882a593Smuzhiyun 				    vals ? vals[offs] : 0);
2207*4882a593Smuzhiyun 		iwl_trans_release_nic_access(trans, &flags);
2208*4882a593Smuzhiyun 	} else {
2209*4882a593Smuzhiyun 		ret = -EBUSY;
2210*4882a593Smuzhiyun 	}
2211*4882a593Smuzhiyun 	return ret;
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun 
iwl_trans_pcie_read_config32(struct iwl_trans * trans,u32 ofs,u32 * val)2214*4882a593Smuzhiyun static int iwl_trans_pcie_read_config32(struct iwl_trans *trans, u32 ofs,
2215*4882a593Smuzhiyun 					u32 *val)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun 	return pci_read_config_dword(IWL_TRANS_GET_PCIE_TRANS(trans)->pci_dev,
2218*4882a593Smuzhiyun 				     ofs, val);
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun 
iwl_trans_pcie_freeze_txq_timer(struct iwl_trans * trans,unsigned long txqs,bool freeze)2221*4882a593Smuzhiyun static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
2222*4882a593Smuzhiyun 					    unsigned long txqs,
2223*4882a593Smuzhiyun 					    bool freeze)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun 	int queue;
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
2228*4882a593Smuzhiyun 		struct iwl_txq *txq = trans->txqs.txq[queue];
2229*4882a593Smuzhiyun 		unsigned long now;
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 		spin_lock_bh(&txq->lock);
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 		now = jiffies;
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 		if (txq->frozen == freeze)
2236*4882a593Smuzhiyun 			goto next_queue;
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 		IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
2239*4882a593Smuzhiyun 				    freeze ? "Freezing" : "Waking", queue);
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 		txq->frozen = freeze;
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 		if (txq->read_ptr == txq->write_ptr)
2244*4882a593Smuzhiyun 			goto next_queue;
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 		if (freeze) {
2247*4882a593Smuzhiyun 			if (unlikely(time_after(now,
2248*4882a593Smuzhiyun 						txq->stuck_timer.expires))) {
2249*4882a593Smuzhiyun 				/*
2250*4882a593Smuzhiyun 				 * The timer should have fired, maybe it is
2251*4882a593Smuzhiyun 				 * spinning right now on the lock.
2252*4882a593Smuzhiyun 				 */
2253*4882a593Smuzhiyun 				goto next_queue;
2254*4882a593Smuzhiyun 			}
2255*4882a593Smuzhiyun 			/* remember how long until the timer fires */
2256*4882a593Smuzhiyun 			txq->frozen_expiry_remainder =
2257*4882a593Smuzhiyun 				txq->stuck_timer.expires - now;
2258*4882a593Smuzhiyun 			del_timer(&txq->stuck_timer);
2259*4882a593Smuzhiyun 			goto next_queue;
2260*4882a593Smuzhiyun 		}
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 		/*
2263*4882a593Smuzhiyun 		 * Wake a non-empty queue -> arm timer with the
2264*4882a593Smuzhiyun 		 * remainder before it froze
2265*4882a593Smuzhiyun 		 */
2266*4882a593Smuzhiyun 		mod_timer(&txq->stuck_timer,
2267*4882a593Smuzhiyun 			  now + txq->frozen_expiry_remainder);
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun next_queue:
2270*4882a593Smuzhiyun 		spin_unlock_bh(&txq->lock);
2271*4882a593Smuzhiyun 	}
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun 
iwl_trans_pcie_block_txq_ptrs(struct iwl_trans * trans,bool block)2274*4882a593Smuzhiyun static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun 	int i;
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	for (i = 0; i < trans->trans_cfg->base_params->num_of_queues; i++) {
2279*4882a593Smuzhiyun 		struct iwl_txq *txq = trans->txqs.txq[i];
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 		if (i == trans->txqs.cmd.q_id)
2282*4882a593Smuzhiyun 			continue;
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 		spin_lock_bh(&txq->lock);
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 		if (!block && !(WARN_ON_ONCE(!txq->block))) {
2287*4882a593Smuzhiyun 			txq->block--;
2288*4882a593Smuzhiyun 			if (!txq->block) {
2289*4882a593Smuzhiyun 				iwl_write32(trans, HBUS_TARG_WRPTR,
2290*4882a593Smuzhiyun 					    txq->write_ptr | (i << 8));
2291*4882a593Smuzhiyun 			}
2292*4882a593Smuzhiyun 		} else if (block) {
2293*4882a593Smuzhiyun 			txq->block++;
2294*4882a593Smuzhiyun 		}
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 		spin_unlock_bh(&txq->lock);
2297*4882a593Smuzhiyun 	}
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun #define IWL_FLUSH_WAIT_MS	2000
2301*4882a593Smuzhiyun 
iwl_trans_pcie_rxq_dma_data(struct iwl_trans * trans,int queue,struct iwl_trans_rxq_dma_data * data)2302*4882a593Smuzhiyun static int iwl_trans_pcie_rxq_dma_data(struct iwl_trans *trans, int queue,
2303*4882a593Smuzhiyun 				       struct iwl_trans_rxq_dma_data *data)
2304*4882a593Smuzhiyun {
2305*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	if (queue >= trans->num_rx_queues || !trans_pcie->rxq)
2308*4882a593Smuzhiyun 		return -EINVAL;
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	data->fr_bd_cb = trans_pcie->rxq[queue].bd_dma;
2311*4882a593Smuzhiyun 	data->urbd_stts_wrptr = trans_pcie->rxq[queue].rb_stts_dma;
2312*4882a593Smuzhiyun 	data->ur_bd_cb = trans_pcie->rxq[queue].used_bd_dma;
2313*4882a593Smuzhiyun 	data->fr_bd_wid = 0;
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	return 0;
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun 
iwl_trans_pcie_wait_txq_empty(struct iwl_trans * trans,int txq_idx)2318*4882a593Smuzhiyun static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, int txq_idx)
2319*4882a593Smuzhiyun {
2320*4882a593Smuzhiyun 	struct iwl_txq *txq;
2321*4882a593Smuzhiyun 	unsigned long now = jiffies;
2322*4882a593Smuzhiyun 	bool overflow_tx;
2323*4882a593Smuzhiyun 	u8 wr_ptr;
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	/* Make sure the NIC is still alive in the bus */
2326*4882a593Smuzhiyun 	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2327*4882a593Smuzhiyun 		return -ENODEV;
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	if (!test_bit(txq_idx, trans->txqs.queue_used))
2330*4882a593Smuzhiyun 		return -EINVAL;
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", txq_idx);
2333*4882a593Smuzhiyun 	txq = trans->txqs.txq[txq_idx];
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	spin_lock_bh(&txq->lock);
2336*4882a593Smuzhiyun 	overflow_tx = txq->overflow_tx ||
2337*4882a593Smuzhiyun 		      !skb_queue_empty(&txq->overflow_q);
2338*4882a593Smuzhiyun 	spin_unlock_bh(&txq->lock);
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 	wr_ptr = READ_ONCE(txq->write_ptr);
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	while ((txq->read_ptr != READ_ONCE(txq->write_ptr) ||
2343*4882a593Smuzhiyun 		overflow_tx) &&
2344*4882a593Smuzhiyun 	       !time_after(jiffies,
2345*4882a593Smuzhiyun 			   now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
2346*4882a593Smuzhiyun 		u8 write_ptr = READ_ONCE(txq->write_ptr);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 		/*
2349*4882a593Smuzhiyun 		 * If write pointer moved during the wait, warn only
2350*4882a593Smuzhiyun 		 * if the TX came from op mode. In case TX came from
2351*4882a593Smuzhiyun 		 * trans layer (overflow TX) don't warn.
2352*4882a593Smuzhiyun 		 */
2353*4882a593Smuzhiyun 		if (WARN_ONCE(wr_ptr != write_ptr && !overflow_tx,
2354*4882a593Smuzhiyun 			      "WR pointer moved while flushing %d -> %d\n",
2355*4882a593Smuzhiyun 			      wr_ptr, write_ptr))
2356*4882a593Smuzhiyun 			return -ETIMEDOUT;
2357*4882a593Smuzhiyun 		wr_ptr = write_ptr;
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 		usleep_range(1000, 2000);
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 		spin_lock_bh(&txq->lock);
2362*4882a593Smuzhiyun 		overflow_tx = txq->overflow_tx ||
2363*4882a593Smuzhiyun 			      !skb_queue_empty(&txq->overflow_q);
2364*4882a593Smuzhiyun 		spin_unlock_bh(&txq->lock);
2365*4882a593Smuzhiyun 	}
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 	if (txq->read_ptr != txq->write_ptr) {
2368*4882a593Smuzhiyun 		IWL_ERR(trans,
2369*4882a593Smuzhiyun 			"fail to flush all tx fifo queues Q %d\n", txq_idx);
2370*4882a593Smuzhiyun 		iwl_txq_log_scd_error(trans, txq);
2371*4882a593Smuzhiyun 		return -ETIMEDOUT;
2372*4882a593Smuzhiyun 	}
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", txq_idx);
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 	return 0;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun 
iwl_trans_pcie_wait_txqs_empty(struct iwl_trans * trans,u32 txq_bm)2379*4882a593Smuzhiyun static int iwl_trans_pcie_wait_txqs_empty(struct iwl_trans *trans, u32 txq_bm)
2380*4882a593Smuzhiyun {
2381*4882a593Smuzhiyun 	int cnt;
2382*4882a593Smuzhiyun 	int ret = 0;
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	/* waiting for all the tx frames complete might take a while */
2385*4882a593Smuzhiyun 	for (cnt = 0;
2386*4882a593Smuzhiyun 	     cnt < trans->trans_cfg->base_params->num_of_queues;
2387*4882a593Smuzhiyun 	     cnt++) {
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 		if (cnt == trans->txqs.cmd.q_id)
2390*4882a593Smuzhiyun 			continue;
2391*4882a593Smuzhiyun 		if (!test_bit(cnt, trans->txqs.queue_used))
2392*4882a593Smuzhiyun 			continue;
2393*4882a593Smuzhiyun 		if (!(BIT(cnt) & txq_bm))
2394*4882a593Smuzhiyun 			continue;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 		ret = iwl_trans_pcie_wait_txq_empty(trans, cnt);
2397*4882a593Smuzhiyun 		if (ret)
2398*4882a593Smuzhiyun 			break;
2399*4882a593Smuzhiyun 	}
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	return ret;
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun 
iwl_trans_pcie_set_bits_mask(struct iwl_trans * trans,u32 reg,u32 mask,u32 value)2404*4882a593Smuzhiyun static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2405*4882a593Smuzhiyun 					 u32 mask, u32 value)
2406*4882a593Smuzhiyun {
2407*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	spin_lock_bh(&trans_pcie->reg_lock);
2410*4882a593Smuzhiyun 	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
2411*4882a593Smuzhiyun 	spin_unlock_bh(&trans_pcie->reg_lock);
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun 
get_csr_string(int cmd)2414*4882a593Smuzhiyun static const char *get_csr_string(int cmd)
2415*4882a593Smuzhiyun {
2416*4882a593Smuzhiyun #define IWL_CMD(x) case x: return #x
2417*4882a593Smuzhiyun 	switch (cmd) {
2418*4882a593Smuzhiyun 	IWL_CMD(CSR_HW_IF_CONFIG_REG);
2419*4882a593Smuzhiyun 	IWL_CMD(CSR_INT_COALESCING);
2420*4882a593Smuzhiyun 	IWL_CMD(CSR_INT);
2421*4882a593Smuzhiyun 	IWL_CMD(CSR_INT_MASK);
2422*4882a593Smuzhiyun 	IWL_CMD(CSR_FH_INT_STATUS);
2423*4882a593Smuzhiyun 	IWL_CMD(CSR_GPIO_IN);
2424*4882a593Smuzhiyun 	IWL_CMD(CSR_RESET);
2425*4882a593Smuzhiyun 	IWL_CMD(CSR_GP_CNTRL);
2426*4882a593Smuzhiyun 	IWL_CMD(CSR_HW_REV);
2427*4882a593Smuzhiyun 	IWL_CMD(CSR_EEPROM_REG);
2428*4882a593Smuzhiyun 	IWL_CMD(CSR_EEPROM_GP);
2429*4882a593Smuzhiyun 	IWL_CMD(CSR_OTP_GP_REG);
2430*4882a593Smuzhiyun 	IWL_CMD(CSR_GIO_REG);
2431*4882a593Smuzhiyun 	IWL_CMD(CSR_GP_UCODE_REG);
2432*4882a593Smuzhiyun 	IWL_CMD(CSR_GP_DRIVER_REG);
2433*4882a593Smuzhiyun 	IWL_CMD(CSR_UCODE_DRV_GP1);
2434*4882a593Smuzhiyun 	IWL_CMD(CSR_UCODE_DRV_GP2);
2435*4882a593Smuzhiyun 	IWL_CMD(CSR_LED_REG);
2436*4882a593Smuzhiyun 	IWL_CMD(CSR_DRAM_INT_TBL_REG);
2437*4882a593Smuzhiyun 	IWL_CMD(CSR_GIO_CHICKEN_BITS);
2438*4882a593Smuzhiyun 	IWL_CMD(CSR_ANA_PLL_CFG);
2439*4882a593Smuzhiyun 	IWL_CMD(CSR_HW_REV_WA_REG);
2440*4882a593Smuzhiyun 	IWL_CMD(CSR_MONITOR_STATUS_REG);
2441*4882a593Smuzhiyun 	IWL_CMD(CSR_DBG_HPET_MEM_REG);
2442*4882a593Smuzhiyun 	default:
2443*4882a593Smuzhiyun 		return "UNKNOWN";
2444*4882a593Smuzhiyun 	}
2445*4882a593Smuzhiyun #undef IWL_CMD
2446*4882a593Smuzhiyun }
2447*4882a593Smuzhiyun 
iwl_pcie_dump_csr(struct iwl_trans * trans)2448*4882a593Smuzhiyun void iwl_pcie_dump_csr(struct iwl_trans *trans)
2449*4882a593Smuzhiyun {
2450*4882a593Smuzhiyun 	int i;
2451*4882a593Smuzhiyun 	static const u32 csr_tbl[] = {
2452*4882a593Smuzhiyun 		CSR_HW_IF_CONFIG_REG,
2453*4882a593Smuzhiyun 		CSR_INT_COALESCING,
2454*4882a593Smuzhiyun 		CSR_INT,
2455*4882a593Smuzhiyun 		CSR_INT_MASK,
2456*4882a593Smuzhiyun 		CSR_FH_INT_STATUS,
2457*4882a593Smuzhiyun 		CSR_GPIO_IN,
2458*4882a593Smuzhiyun 		CSR_RESET,
2459*4882a593Smuzhiyun 		CSR_GP_CNTRL,
2460*4882a593Smuzhiyun 		CSR_HW_REV,
2461*4882a593Smuzhiyun 		CSR_EEPROM_REG,
2462*4882a593Smuzhiyun 		CSR_EEPROM_GP,
2463*4882a593Smuzhiyun 		CSR_OTP_GP_REG,
2464*4882a593Smuzhiyun 		CSR_GIO_REG,
2465*4882a593Smuzhiyun 		CSR_GP_UCODE_REG,
2466*4882a593Smuzhiyun 		CSR_GP_DRIVER_REG,
2467*4882a593Smuzhiyun 		CSR_UCODE_DRV_GP1,
2468*4882a593Smuzhiyun 		CSR_UCODE_DRV_GP2,
2469*4882a593Smuzhiyun 		CSR_LED_REG,
2470*4882a593Smuzhiyun 		CSR_DRAM_INT_TBL_REG,
2471*4882a593Smuzhiyun 		CSR_GIO_CHICKEN_BITS,
2472*4882a593Smuzhiyun 		CSR_ANA_PLL_CFG,
2473*4882a593Smuzhiyun 		CSR_MONITOR_STATUS_REG,
2474*4882a593Smuzhiyun 		CSR_HW_REV_WA_REG,
2475*4882a593Smuzhiyun 		CSR_DBG_HPET_MEM_REG
2476*4882a593Smuzhiyun 	};
2477*4882a593Smuzhiyun 	IWL_ERR(trans, "CSR values:\n");
2478*4882a593Smuzhiyun 	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2479*4882a593Smuzhiyun 		"CSR_INT_PERIODIC_REG)\n");
2480*4882a593Smuzhiyun 	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
2481*4882a593Smuzhiyun 		IWL_ERR(trans, "  %25s: 0X%08x\n",
2482*4882a593Smuzhiyun 			get_csr_string(csr_tbl[i]),
2483*4882a593Smuzhiyun 			iwl_read32(trans, csr_tbl[i]));
2484*4882a593Smuzhiyun 	}
2485*4882a593Smuzhiyun }
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun #ifdef CONFIG_IWLWIFI_DEBUGFS
2488*4882a593Smuzhiyun /* create and remove of files */
2489*4882a593Smuzhiyun #define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
2490*4882a593Smuzhiyun 	debugfs_create_file(#name, mode, parent, trans,			\
2491*4882a593Smuzhiyun 			    &iwl_dbgfs_##name##_ops);			\
2492*4882a593Smuzhiyun } while (0)
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun /* file operation */
2495*4882a593Smuzhiyun #define DEBUGFS_READ_FILE_OPS(name)					\
2496*4882a593Smuzhiyun static const struct file_operations iwl_dbgfs_##name##_ops = {		\
2497*4882a593Smuzhiyun 	.read = iwl_dbgfs_##name##_read,				\
2498*4882a593Smuzhiyun 	.open = simple_open,						\
2499*4882a593Smuzhiyun 	.llseek = generic_file_llseek,					\
2500*4882a593Smuzhiyun };
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun #define DEBUGFS_WRITE_FILE_OPS(name)                                    \
2503*4882a593Smuzhiyun static const struct file_operations iwl_dbgfs_##name##_ops = {          \
2504*4882a593Smuzhiyun 	.write = iwl_dbgfs_##name##_write,                              \
2505*4882a593Smuzhiyun 	.open = simple_open,						\
2506*4882a593Smuzhiyun 	.llseek = generic_file_llseek,					\
2507*4882a593Smuzhiyun };
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun #define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
2510*4882a593Smuzhiyun static const struct file_operations iwl_dbgfs_##name##_ops = {		\
2511*4882a593Smuzhiyun 	.write = iwl_dbgfs_##name##_write,				\
2512*4882a593Smuzhiyun 	.read = iwl_dbgfs_##name##_read,				\
2513*4882a593Smuzhiyun 	.open = simple_open,						\
2514*4882a593Smuzhiyun 	.llseek = generic_file_llseek,					\
2515*4882a593Smuzhiyun };
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun struct iwl_dbgfs_tx_queue_priv {
2518*4882a593Smuzhiyun 	struct iwl_trans *trans;
2519*4882a593Smuzhiyun };
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun struct iwl_dbgfs_tx_queue_state {
2522*4882a593Smuzhiyun 	loff_t pos;
2523*4882a593Smuzhiyun };
2524*4882a593Smuzhiyun 
iwl_dbgfs_tx_queue_seq_start(struct seq_file * seq,loff_t * pos)2525*4882a593Smuzhiyun static void *iwl_dbgfs_tx_queue_seq_start(struct seq_file *seq, loff_t *pos)
2526*4882a593Smuzhiyun {
2527*4882a593Smuzhiyun 	struct iwl_dbgfs_tx_queue_priv *priv = seq->private;
2528*4882a593Smuzhiyun 	struct iwl_dbgfs_tx_queue_state *state;
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	if (*pos >= priv->trans->trans_cfg->base_params->num_of_queues)
2531*4882a593Smuzhiyun 		return NULL;
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun 	state = kmalloc(sizeof(*state), GFP_KERNEL);
2534*4882a593Smuzhiyun 	if (!state)
2535*4882a593Smuzhiyun 		return NULL;
2536*4882a593Smuzhiyun 	state->pos = *pos;
2537*4882a593Smuzhiyun 	return state;
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun 
iwl_dbgfs_tx_queue_seq_next(struct seq_file * seq,void * v,loff_t * pos)2540*4882a593Smuzhiyun static void *iwl_dbgfs_tx_queue_seq_next(struct seq_file *seq,
2541*4882a593Smuzhiyun 					 void *v, loff_t *pos)
2542*4882a593Smuzhiyun {
2543*4882a593Smuzhiyun 	struct iwl_dbgfs_tx_queue_priv *priv = seq->private;
2544*4882a593Smuzhiyun 	struct iwl_dbgfs_tx_queue_state *state = v;
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	*pos = ++state->pos;
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	if (*pos >= priv->trans->trans_cfg->base_params->num_of_queues)
2549*4882a593Smuzhiyun 		return NULL;
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	return state;
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun 
iwl_dbgfs_tx_queue_seq_stop(struct seq_file * seq,void * v)2554*4882a593Smuzhiyun static void iwl_dbgfs_tx_queue_seq_stop(struct seq_file *seq, void *v)
2555*4882a593Smuzhiyun {
2556*4882a593Smuzhiyun 	kfree(v);
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun 
iwl_dbgfs_tx_queue_seq_show(struct seq_file * seq,void * v)2559*4882a593Smuzhiyun static int iwl_dbgfs_tx_queue_seq_show(struct seq_file *seq, void *v)
2560*4882a593Smuzhiyun {
2561*4882a593Smuzhiyun 	struct iwl_dbgfs_tx_queue_priv *priv = seq->private;
2562*4882a593Smuzhiyun 	struct iwl_dbgfs_tx_queue_state *state = v;
2563*4882a593Smuzhiyun 	struct iwl_trans *trans = priv->trans;
2564*4882a593Smuzhiyun 	struct iwl_txq *txq = trans->txqs.txq[state->pos];
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	seq_printf(seq, "hwq %.3u: used=%d stopped=%d ",
2567*4882a593Smuzhiyun 		   (unsigned int)state->pos,
2568*4882a593Smuzhiyun 		   !!test_bit(state->pos, trans->txqs.queue_used),
2569*4882a593Smuzhiyun 		   !!test_bit(state->pos, trans->txqs.queue_stopped));
2570*4882a593Smuzhiyun 	if (txq)
2571*4882a593Smuzhiyun 		seq_printf(seq,
2572*4882a593Smuzhiyun 			   "read=%u write=%u need_update=%d frozen=%d n_window=%d ampdu=%d",
2573*4882a593Smuzhiyun 			   txq->read_ptr, txq->write_ptr,
2574*4882a593Smuzhiyun 			   txq->need_update, txq->frozen,
2575*4882a593Smuzhiyun 			   txq->n_window, txq->ampdu);
2576*4882a593Smuzhiyun 	else
2577*4882a593Smuzhiyun 		seq_puts(seq, "(unallocated)");
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	if (state->pos == trans->txqs.cmd.q_id)
2580*4882a593Smuzhiyun 		seq_puts(seq, " (HCMD)");
2581*4882a593Smuzhiyun 	seq_puts(seq, "\n");
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 	return 0;
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun static const struct seq_operations iwl_dbgfs_tx_queue_seq_ops = {
2587*4882a593Smuzhiyun 	.start = iwl_dbgfs_tx_queue_seq_start,
2588*4882a593Smuzhiyun 	.next = iwl_dbgfs_tx_queue_seq_next,
2589*4882a593Smuzhiyun 	.stop = iwl_dbgfs_tx_queue_seq_stop,
2590*4882a593Smuzhiyun 	.show = iwl_dbgfs_tx_queue_seq_show,
2591*4882a593Smuzhiyun };
2592*4882a593Smuzhiyun 
iwl_dbgfs_tx_queue_open(struct inode * inode,struct file * filp)2593*4882a593Smuzhiyun static int iwl_dbgfs_tx_queue_open(struct inode *inode, struct file *filp)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun 	struct iwl_dbgfs_tx_queue_priv *priv;
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	priv = __seq_open_private(filp, &iwl_dbgfs_tx_queue_seq_ops,
2598*4882a593Smuzhiyun 				  sizeof(*priv));
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	if (!priv)
2601*4882a593Smuzhiyun 		return -ENOMEM;
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	priv->trans = inode->i_private;
2604*4882a593Smuzhiyun 	return 0;
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun 
iwl_dbgfs_rx_queue_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)2607*4882a593Smuzhiyun static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
2608*4882a593Smuzhiyun 				       char __user *user_buf,
2609*4882a593Smuzhiyun 				       size_t count, loff_t *ppos)
2610*4882a593Smuzhiyun {
2611*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2612*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2613*4882a593Smuzhiyun 	char *buf;
2614*4882a593Smuzhiyun 	int pos = 0, i, ret;
2615*4882a593Smuzhiyun 	size_t bufsz;
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	if (!trans_pcie->rxq)
2620*4882a593Smuzhiyun 		return -EAGAIN;
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	buf = kzalloc(bufsz, GFP_KERNEL);
2623*4882a593Smuzhiyun 	if (!buf)
2624*4882a593Smuzhiyun 		return -ENOMEM;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2627*4882a593Smuzhiyun 		struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 		pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2630*4882a593Smuzhiyun 				 i);
2631*4882a593Smuzhiyun 		pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2632*4882a593Smuzhiyun 				 rxq->read);
2633*4882a593Smuzhiyun 		pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2634*4882a593Smuzhiyun 				 rxq->write);
2635*4882a593Smuzhiyun 		pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2636*4882a593Smuzhiyun 				 rxq->write_actual);
2637*4882a593Smuzhiyun 		pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2638*4882a593Smuzhiyun 				 rxq->need_update);
2639*4882a593Smuzhiyun 		pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2640*4882a593Smuzhiyun 				 rxq->free_count);
2641*4882a593Smuzhiyun 		if (rxq->rb_stts) {
2642*4882a593Smuzhiyun 			u32 r =	__le16_to_cpu(iwl_get_closed_rb_stts(trans,
2643*4882a593Smuzhiyun 								     rxq));
2644*4882a593Smuzhiyun 			pos += scnprintf(buf + pos, bufsz - pos,
2645*4882a593Smuzhiyun 					 "\tclosed_rb_num: %u\n",
2646*4882a593Smuzhiyun 					 r & 0x0FFF);
2647*4882a593Smuzhiyun 		} else {
2648*4882a593Smuzhiyun 			pos += scnprintf(buf + pos, bufsz - pos,
2649*4882a593Smuzhiyun 					 "\tclosed_rb_num: Not Allocated\n");
2650*4882a593Smuzhiyun 		}
2651*4882a593Smuzhiyun 	}
2652*4882a593Smuzhiyun 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2653*4882a593Smuzhiyun 	kfree(buf);
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun 	return ret;
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun 
iwl_dbgfs_interrupt_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)2658*4882a593Smuzhiyun static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2659*4882a593Smuzhiyun 					char __user *user_buf,
2660*4882a593Smuzhiyun 					size_t count, loff_t *ppos)
2661*4882a593Smuzhiyun {
2662*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2663*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2664*4882a593Smuzhiyun 	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	int pos = 0;
2667*4882a593Smuzhiyun 	char *buf;
2668*4882a593Smuzhiyun 	int bufsz = 24 * 64; /* 24 items * 64 char per item */
2669*4882a593Smuzhiyun 	ssize_t ret;
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 	buf = kzalloc(bufsz, GFP_KERNEL);
2672*4882a593Smuzhiyun 	if (!buf)
2673*4882a593Smuzhiyun 		return -ENOMEM;
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos,
2676*4882a593Smuzhiyun 			"Interrupt Statistics Report:\n");
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2679*4882a593Smuzhiyun 		isr_stats->hw);
2680*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2681*4882a593Smuzhiyun 		isr_stats->sw);
2682*4882a593Smuzhiyun 	if (isr_stats->sw || isr_stats->hw) {
2683*4882a593Smuzhiyun 		pos += scnprintf(buf + pos, bufsz - pos,
2684*4882a593Smuzhiyun 			"\tLast Restarting Code:  0x%X\n",
2685*4882a593Smuzhiyun 			isr_stats->err_code);
2686*4882a593Smuzhiyun 	}
2687*4882a593Smuzhiyun #ifdef CONFIG_IWLWIFI_DEBUG
2688*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2689*4882a593Smuzhiyun 		isr_stats->sch);
2690*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2691*4882a593Smuzhiyun 		isr_stats->alive);
2692*4882a593Smuzhiyun #endif
2693*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos,
2694*4882a593Smuzhiyun 		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2697*4882a593Smuzhiyun 		isr_stats->ctkill);
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2700*4882a593Smuzhiyun 		isr_stats->wakeup);
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos,
2703*4882a593Smuzhiyun 		"Rx command responses:\t\t %u\n", isr_stats->rx);
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2706*4882a593Smuzhiyun 		isr_stats->tx);
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2709*4882a593Smuzhiyun 		isr_stats->unhandled);
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2712*4882a593Smuzhiyun 	kfree(buf);
2713*4882a593Smuzhiyun 	return ret;
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun 
iwl_dbgfs_interrupt_write(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)2716*4882a593Smuzhiyun static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2717*4882a593Smuzhiyun 					 const char __user *user_buf,
2718*4882a593Smuzhiyun 					 size_t count, loff_t *ppos)
2719*4882a593Smuzhiyun {
2720*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2721*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2722*4882a593Smuzhiyun 	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2723*4882a593Smuzhiyun 	u32 reset_flag;
2724*4882a593Smuzhiyun 	int ret;
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	ret = kstrtou32_from_user(user_buf, count, 16, &reset_flag);
2727*4882a593Smuzhiyun 	if (ret)
2728*4882a593Smuzhiyun 		return ret;
2729*4882a593Smuzhiyun 	if (reset_flag == 0)
2730*4882a593Smuzhiyun 		memset(isr_stats, 0, sizeof(*isr_stats));
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun 	return count;
2733*4882a593Smuzhiyun }
2734*4882a593Smuzhiyun 
iwl_dbgfs_csr_write(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)2735*4882a593Smuzhiyun static ssize_t iwl_dbgfs_csr_write(struct file *file,
2736*4882a593Smuzhiyun 				   const char __user *user_buf,
2737*4882a593Smuzhiyun 				   size_t count, loff_t *ppos)
2738*4882a593Smuzhiyun {
2739*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	iwl_pcie_dump_csr(trans);
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	return count;
2744*4882a593Smuzhiyun }
2745*4882a593Smuzhiyun 
iwl_dbgfs_fh_reg_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)2746*4882a593Smuzhiyun static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2747*4882a593Smuzhiyun 				     char __user *user_buf,
2748*4882a593Smuzhiyun 				     size_t count, loff_t *ppos)
2749*4882a593Smuzhiyun {
2750*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2751*4882a593Smuzhiyun 	char *buf = NULL;
2752*4882a593Smuzhiyun 	ssize_t ret;
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun 	ret = iwl_dump_fh(trans, &buf);
2755*4882a593Smuzhiyun 	if (ret < 0)
2756*4882a593Smuzhiyun 		return ret;
2757*4882a593Smuzhiyun 	if (!buf)
2758*4882a593Smuzhiyun 		return -EINVAL;
2759*4882a593Smuzhiyun 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2760*4882a593Smuzhiyun 	kfree(buf);
2761*4882a593Smuzhiyun 	return ret;
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun 
iwl_dbgfs_rfkill_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)2764*4882a593Smuzhiyun static ssize_t iwl_dbgfs_rfkill_read(struct file *file,
2765*4882a593Smuzhiyun 				     char __user *user_buf,
2766*4882a593Smuzhiyun 				     size_t count, loff_t *ppos)
2767*4882a593Smuzhiyun {
2768*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2769*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2770*4882a593Smuzhiyun 	char buf[100];
2771*4882a593Smuzhiyun 	int pos;
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	pos = scnprintf(buf, sizeof(buf), "debug: %d\nhw: %d\n",
2774*4882a593Smuzhiyun 			trans_pcie->debug_rfkill,
2775*4882a593Smuzhiyun 			!(iwl_read32(trans, CSR_GP_CNTRL) &
2776*4882a593Smuzhiyun 				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW));
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2779*4882a593Smuzhiyun }
2780*4882a593Smuzhiyun 
iwl_dbgfs_rfkill_write(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)2781*4882a593Smuzhiyun static ssize_t iwl_dbgfs_rfkill_write(struct file *file,
2782*4882a593Smuzhiyun 				      const char __user *user_buf,
2783*4882a593Smuzhiyun 				      size_t count, loff_t *ppos)
2784*4882a593Smuzhiyun {
2785*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2786*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2787*4882a593Smuzhiyun 	bool new_value;
2788*4882a593Smuzhiyun 	int ret;
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 	ret = kstrtobool_from_user(user_buf, count, &new_value);
2791*4882a593Smuzhiyun 	if (ret)
2792*4882a593Smuzhiyun 		return ret;
2793*4882a593Smuzhiyun 	if (new_value == trans_pcie->debug_rfkill)
2794*4882a593Smuzhiyun 		return count;
2795*4882a593Smuzhiyun 	IWL_WARN(trans, "changing debug rfkill %d->%d\n",
2796*4882a593Smuzhiyun 		 trans_pcie->debug_rfkill, new_value);
2797*4882a593Smuzhiyun 	trans_pcie->debug_rfkill = new_value;
2798*4882a593Smuzhiyun 	iwl_pcie_handle_rfkill_irq(trans);
2799*4882a593Smuzhiyun 
2800*4882a593Smuzhiyun 	return count;
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun 
iwl_dbgfs_monitor_data_open(struct inode * inode,struct file * file)2803*4882a593Smuzhiyun static int iwl_dbgfs_monitor_data_open(struct inode *inode,
2804*4882a593Smuzhiyun 				       struct file *file)
2805*4882a593Smuzhiyun {
2806*4882a593Smuzhiyun 	struct iwl_trans *trans = inode->i_private;
2807*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2808*4882a593Smuzhiyun 
2809*4882a593Smuzhiyun 	if (!trans->dbg.dest_tlv ||
2810*4882a593Smuzhiyun 	    trans->dbg.dest_tlv->monitor_mode != EXTERNAL_MODE) {
2811*4882a593Smuzhiyun 		IWL_ERR(trans, "Debug destination is not set to DRAM\n");
2812*4882a593Smuzhiyun 		return -ENOENT;
2813*4882a593Smuzhiyun 	}
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 	if (trans_pcie->fw_mon_data.state != IWL_FW_MON_DBGFS_STATE_CLOSED)
2816*4882a593Smuzhiyun 		return -EBUSY;
2817*4882a593Smuzhiyun 
2818*4882a593Smuzhiyun 	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_OPEN;
2819*4882a593Smuzhiyun 	return simple_open(inode, file);
2820*4882a593Smuzhiyun }
2821*4882a593Smuzhiyun 
iwl_dbgfs_monitor_data_release(struct inode * inode,struct file * file)2822*4882a593Smuzhiyun static int iwl_dbgfs_monitor_data_release(struct inode *inode,
2823*4882a593Smuzhiyun 					  struct file *file)
2824*4882a593Smuzhiyun {
2825*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie =
2826*4882a593Smuzhiyun 		IWL_TRANS_GET_PCIE_TRANS(inode->i_private);
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun 	if (trans_pcie->fw_mon_data.state == IWL_FW_MON_DBGFS_STATE_OPEN)
2829*4882a593Smuzhiyun 		trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
2830*4882a593Smuzhiyun 	return 0;
2831*4882a593Smuzhiyun }
2832*4882a593Smuzhiyun 
iwl_write_to_user_buf(char __user * user_buf,ssize_t count,void * buf,ssize_t * size,ssize_t * bytes_copied)2833*4882a593Smuzhiyun static bool iwl_write_to_user_buf(char __user *user_buf, ssize_t count,
2834*4882a593Smuzhiyun 				  void *buf, ssize_t *size,
2835*4882a593Smuzhiyun 				  ssize_t *bytes_copied)
2836*4882a593Smuzhiyun {
2837*4882a593Smuzhiyun 	int buf_size_left = count - *bytes_copied;
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	buf_size_left = buf_size_left - (buf_size_left % sizeof(u32));
2840*4882a593Smuzhiyun 	if (*size > buf_size_left)
2841*4882a593Smuzhiyun 		*size = buf_size_left;
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 	*size -= copy_to_user(user_buf, buf, *size);
2844*4882a593Smuzhiyun 	*bytes_copied += *size;
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	if (buf_size_left == *size)
2847*4882a593Smuzhiyun 		return true;
2848*4882a593Smuzhiyun 	return false;
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun 
iwl_dbgfs_monitor_data_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)2851*4882a593Smuzhiyun static ssize_t iwl_dbgfs_monitor_data_read(struct file *file,
2852*4882a593Smuzhiyun 					   char __user *user_buf,
2853*4882a593Smuzhiyun 					   size_t count, loff_t *ppos)
2854*4882a593Smuzhiyun {
2855*4882a593Smuzhiyun 	struct iwl_trans *trans = file->private_data;
2856*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2857*4882a593Smuzhiyun 	void *cpu_addr = (void *)trans->dbg.fw_mon.block, *curr_buf;
2858*4882a593Smuzhiyun 	struct cont_rec *data = &trans_pcie->fw_mon_data;
2859*4882a593Smuzhiyun 	u32 write_ptr_addr, wrap_cnt_addr, write_ptr, wrap_cnt;
2860*4882a593Smuzhiyun 	ssize_t size, bytes_copied = 0;
2861*4882a593Smuzhiyun 	bool b_full;
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun 	if (trans->dbg.dest_tlv) {
2864*4882a593Smuzhiyun 		write_ptr_addr =
2865*4882a593Smuzhiyun 			le32_to_cpu(trans->dbg.dest_tlv->write_ptr_reg);
2866*4882a593Smuzhiyun 		wrap_cnt_addr = le32_to_cpu(trans->dbg.dest_tlv->wrap_count);
2867*4882a593Smuzhiyun 	} else {
2868*4882a593Smuzhiyun 		write_ptr_addr = MON_BUFF_WRPTR;
2869*4882a593Smuzhiyun 		wrap_cnt_addr = MON_BUFF_CYCLE_CNT;
2870*4882a593Smuzhiyun 	}
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun 	if (unlikely(!trans->dbg.rec_on))
2873*4882a593Smuzhiyun 		return 0;
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 	mutex_lock(&data->mutex);
2876*4882a593Smuzhiyun 	if (data->state ==
2877*4882a593Smuzhiyun 	    IWL_FW_MON_DBGFS_STATE_DISABLED) {
2878*4882a593Smuzhiyun 		mutex_unlock(&data->mutex);
2879*4882a593Smuzhiyun 		return 0;
2880*4882a593Smuzhiyun 	}
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	/* write_ptr position in bytes rather then DW */
2883*4882a593Smuzhiyun 	write_ptr = iwl_read_prph(trans, write_ptr_addr) * sizeof(u32);
2884*4882a593Smuzhiyun 	wrap_cnt = iwl_read_prph(trans, wrap_cnt_addr);
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	if (data->prev_wrap_cnt == wrap_cnt) {
2887*4882a593Smuzhiyun 		size = write_ptr - data->prev_wr_ptr;
2888*4882a593Smuzhiyun 		curr_buf = cpu_addr + data->prev_wr_ptr;
2889*4882a593Smuzhiyun 		b_full = iwl_write_to_user_buf(user_buf, count,
2890*4882a593Smuzhiyun 					       curr_buf, &size,
2891*4882a593Smuzhiyun 					       &bytes_copied);
2892*4882a593Smuzhiyun 		data->prev_wr_ptr += size;
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun 	} else if (data->prev_wrap_cnt == wrap_cnt - 1 &&
2895*4882a593Smuzhiyun 		   write_ptr < data->prev_wr_ptr) {
2896*4882a593Smuzhiyun 		size = trans->dbg.fw_mon.size - data->prev_wr_ptr;
2897*4882a593Smuzhiyun 		curr_buf = cpu_addr + data->prev_wr_ptr;
2898*4882a593Smuzhiyun 		b_full = iwl_write_to_user_buf(user_buf, count,
2899*4882a593Smuzhiyun 					       curr_buf, &size,
2900*4882a593Smuzhiyun 					       &bytes_copied);
2901*4882a593Smuzhiyun 		data->prev_wr_ptr += size;
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 		if (!b_full) {
2904*4882a593Smuzhiyun 			size = write_ptr;
2905*4882a593Smuzhiyun 			b_full = iwl_write_to_user_buf(user_buf, count,
2906*4882a593Smuzhiyun 						       cpu_addr, &size,
2907*4882a593Smuzhiyun 						       &bytes_copied);
2908*4882a593Smuzhiyun 			data->prev_wr_ptr = size;
2909*4882a593Smuzhiyun 			data->prev_wrap_cnt++;
2910*4882a593Smuzhiyun 		}
2911*4882a593Smuzhiyun 	} else {
2912*4882a593Smuzhiyun 		if (data->prev_wrap_cnt == wrap_cnt - 1 &&
2913*4882a593Smuzhiyun 		    write_ptr > data->prev_wr_ptr)
2914*4882a593Smuzhiyun 			IWL_WARN(trans,
2915*4882a593Smuzhiyun 				 "write pointer passed previous write pointer, start copying from the beginning\n");
2916*4882a593Smuzhiyun 		else if (!unlikely(data->prev_wrap_cnt == 0 &&
2917*4882a593Smuzhiyun 				   data->prev_wr_ptr == 0))
2918*4882a593Smuzhiyun 			IWL_WARN(trans,
2919*4882a593Smuzhiyun 				 "monitor data is out of sync, start copying from the beginning\n");
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 		size = write_ptr;
2922*4882a593Smuzhiyun 		b_full = iwl_write_to_user_buf(user_buf, count,
2923*4882a593Smuzhiyun 					       cpu_addr, &size,
2924*4882a593Smuzhiyun 					       &bytes_copied);
2925*4882a593Smuzhiyun 		data->prev_wr_ptr = size;
2926*4882a593Smuzhiyun 		data->prev_wrap_cnt = wrap_cnt;
2927*4882a593Smuzhiyun 	}
2928*4882a593Smuzhiyun 
2929*4882a593Smuzhiyun 	mutex_unlock(&data->mutex);
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun 	return bytes_copied;
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2935*4882a593Smuzhiyun DEBUGFS_READ_FILE_OPS(fh_reg);
2936*4882a593Smuzhiyun DEBUGFS_READ_FILE_OPS(rx_queue);
2937*4882a593Smuzhiyun DEBUGFS_WRITE_FILE_OPS(csr);
2938*4882a593Smuzhiyun DEBUGFS_READ_WRITE_FILE_OPS(rfkill);
2939*4882a593Smuzhiyun static const struct file_operations iwl_dbgfs_tx_queue_ops = {
2940*4882a593Smuzhiyun 	.owner = THIS_MODULE,
2941*4882a593Smuzhiyun 	.open = iwl_dbgfs_tx_queue_open,
2942*4882a593Smuzhiyun 	.read = seq_read,
2943*4882a593Smuzhiyun 	.llseek = seq_lseek,
2944*4882a593Smuzhiyun 	.release = seq_release_private,
2945*4882a593Smuzhiyun };
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun static const struct file_operations iwl_dbgfs_monitor_data_ops = {
2948*4882a593Smuzhiyun 	.read = iwl_dbgfs_monitor_data_read,
2949*4882a593Smuzhiyun 	.open = iwl_dbgfs_monitor_data_open,
2950*4882a593Smuzhiyun 	.release = iwl_dbgfs_monitor_data_release,
2951*4882a593Smuzhiyun };
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun /* Create the debugfs files and directories */
iwl_trans_pcie_dbgfs_register(struct iwl_trans * trans)2954*4882a593Smuzhiyun void iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
2955*4882a593Smuzhiyun {
2956*4882a593Smuzhiyun 	struct dentry *dir = trans->dbgfs_dir;
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	DEBUGFS_ADD_FILE(rx_queue, dir, 0400);
2959*4882a593Smuzhiyun 	DEBUGFS_ADD_FILE(tx_queue, dir, 0400);
2960*4882a593Smuzhiyun 	DEBUGFS_ADD_FILE(interrupt, dir, 0600);
2961*4882a593Smuzhiyun 	DEBUGFS_ADD_FILE(csr, dir, 0200);
2962*4882a593Smuzhiyun 	DEBUGFS_ADD_FILE(fh_reg, dir, 0400);
2963*4882a593Smuzhiyun 	DEBUGFS_ADD_FILE(rfkill, dir, 0600);
2964*4882a593Smuzhiyun 	DEBUGFS_ADD_FILE(monitor_data, dir, 0400);
2965*4882a593Smuzhiyun }
2966*4882a593Smuzhiyun 
iwl_trans_pcie_debugfs_cleanup(struct iwl_trans * trans)2967*4882a593Smuzhiyun static void iwl_trans_pcie_debugfs_cleanup(struct iwl_trans *trans)
2968*4882a593Smuzhiyun {
2969*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2970*4882a593Smuzhiyun 	struct cont_rec *data = &trans_pcie->fw_mon_data;
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun 	mutex_lock(&data->mutex);
2973*4882a593Smuzhiyun 	data->state = IWL_FW_MON_DBGFS_STATE_DISABLED;
2974*4882a593Smuzhiyun 	mutex_unlock(&data->mutex);
2975*4882a593Smuzhiyun }
2976*4882a593Smuzhiyun #endif /*CONFIG_IWLWIFI_DEBUGFS */
2977*4882a593Smuzhiyun 
iwl_trans_pcie_get_cmdlen(struct iwl_trans * trans,void * tfd)2978*4882a593Smuzhiyun static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd)
2979*4882a593Smuzhiyun {
2980*4882a593Smuzhiyun 	u32 cmdlen = 0;
2981*4882a593Smuzhiyun 	int i;
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	for (i = 0; i < trans->txqs.tfd.max_tbs; i++)
2984*4882a593Smuzhiyun 		cmdlen += iwl_txq_gen1_tfd_tb_get_len(trans, tfd, i);
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun 	return cmdlen;
2987*4882a593Smuzhiyun }
2988*4882a593Smuzhiyun 
iwl_trans_pcie_dump_rbs(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data,int allocated_rb_nums)2989*4882a593Smuzhiyun static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2990*4882a593Smuzhiyun 				   struct iwl_fw_error_dump_data **data,
2991*4882a593Smuzhiyun 				   int allocated_rb_nums)
2992*4882a593Smuzhiyun {
2993*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2994*4882a593Smuzhiyun 	int max_len = trans_pcie->rx_buf_bytes;
2995*4882a593Smuzhiyun 	/* Dump RBs is supported only for pre-9000 devices (1 queue) */
2996*4882a593Smuzhiyun 	struct iwl_rxq *rxq = &trans_pcie->rxq[0];
2997*4882a593Smuzhiyun 	u32 i, r, j, rb_len = 0;
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun 	spin_lock(&rxq->lock);
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun 	r = le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq)) & 0x0FFF;
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	for (i = rxq->read, j = 0;
3004*4882a593Smuzhiyun 	     i != r && j < allocated_rb_nums;
3005*4882a593Smuzhiyun 	     i = (i + 1) & RX_QUEUE_MASK, j++) {
3006*4882a593Smuzhiyun 		struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
3007*4882a593Smuzhiyun 		struct iwl_fw_error_dump_rb *rb;
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 		dma_unmap_page(trans->dev, rxb->page_dma, max_len,
3010*4882a593Smuzhiyun 			       DMA_FROM_DEVICE);
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun 		rb_len += sizeof(**data) + sizeof(*rb) + max_len;
3013*4882a593Smuzhiyun 
3014*4882a593Smuzhiyun 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
3015*4882a593Smuzhiyun 		(*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
3016*4882a593Smuzhiyun 		rb = (void *)(*data)->data;
3017*4882a593Smuzhiyun 		rb->index = cpu_to_le32(i);
3018*4882a593Smuzhiyun 		memcpy(rb->data, page_address(rxb->page), max_len);
3019*4882a593Smuzhiyun 		/* remap the page for the free benefit */
3020*4882a593Smuzhiyun 		rxb->page_dma = dma_map_page(trans->dev, rxb->page,
3021*4882a593Smuzhiyun 					     rxb->offset, max_len,
3022*4882a593Smuzhiyun 					     DMA_FROM_DEVICE);
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 		*data = iwl_fw_error_next_data(*data);
3025*4882a593Smuzhiyun 	}
3026*4882a593Smuzhiyun 
3027*4882a593Smuzhiyun 	spin_unlock(&rxq->lock);
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun 	return rb_len;
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun #define IWL_CSR_TO_DUMP (0x250)
3032*4882a593Smuzhiyun 
iwl_trans_pcie_dump_csr(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data)3033*4882a593Smuzhiyun static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
3034*4882a593Smuzhiyun 				   struct iwl_fw_error_dump_data **data)
3035*4882a593Smuzhiyun {
3036*4882a593Smuzhiyun 	u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
3037*4882a593Smuzhiyun 	__le32 *val;
3038*4882a593Smuzhiyun 	int i;
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
3041*4882a593Smuzhiyun 	(*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
3042*4882a593Smuzhiyun 	val = (void *)(*data)->data;
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun 	for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
3045*4882a593Smuzhiyun 		*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun 	*data = iwl_fw_error_next_data(*data);
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	return csr_len;
3050*4882a593Smuzhiyun }
3051*4882a593Smuzhiyun 
iwl_trans_pcie_fh_regs_dump(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data)3052*4882a593Smuzhiyun static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
3053*4882a593Smuzhiyun 				       struct iwl_fw_error_dump_data **data)
3054*4882a593Smuzhiyun {
3055*4882a593Smuzhiyun 	u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
3056*4882a593Smuzhiyun 	unsigned long flags;
3057*4882a593Smuzhiyun 	__le32 *val;
3058*4882a593Smuzhiyun 	int i;
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(trans, &flags))
3061*4882a593Smuzhiyun 		return 0;
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
3064*4882a593Smuzhiyun 	(*data)->len = cpu_to_le32(fh_regs_len);
3065*4882a593Smuzhiyun 	val = (void *)(*data)->data;
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	if (!trans->trans_cfg->gen2)
3068*4882a593Smuzhiyun 		for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND;
3069*4882a593Smuzhiyun 		     i += sizeof(u32))
3070*4882a593Smuzhiyun 			*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
3071*4882a593Smuzhiyun 	else
3072*4882a593Smuzhiyun 		for (i = iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2);
3073*4882a593Smuzhiyun 		     i < iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2);
3074*4882a593Smuzhiyun 		     i += sizeof(u32))
3075*4882a593Smuzhiyun 			*val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
3076*4882a593Smuzhiyun 								      i));
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	iwl_trans_release_nic_access(trans, &flags);
3079*4882a593Smuzhiyun 
3080*4882a593Smuzhiyun 	*data = iwl_fw_error_next_data(*data);
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	return sizeof(**data) + fh_regs_len;
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun static u32
iwl_trans_pci_dump_marbh_monitor(struct iwl_trans * trans,struct iwl_fw_error_dump_fw_mon * fw_mon_data,u32 monitor_len)3086*4882a593Smuzhiyun iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
3087*4882a593Smuzhiyun 				 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
3088*4882a593Smuzhiyun 				 u32 monitor_len)
3089*4882a593Smuzhiyun {
3090*4882a593Smuzhiyun 	u32 buf_size_in_dwords = (monitor_len >> 2);
3091*4882a593Smuzhiyun 	u32 *buffer = (u32 *)fw_mon_data->data;
3092*4882a593Smuzhiyun 	unsigned long flags;
3093*4882a593Smuzhiyun 	u32 i;
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(trans, &flags))
3096*4882a593Smuzhiyun 		return 0;
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
3099*4882a593Smuzhiyun 	for (i = 0; i < buf_size_in_dwords; i++)
3100*4882a593Smuzhiyun 		buffer[i] = iwl_read_umac_prph_no_grab(trans,
3101*4882a593Smuzhiyun 						       MON_DMARB_RD_DATA_ADDR);
3102*4882a593Smuzhiyun 	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun 	iwl_trans_release_nic_access(trans, &flags);
3105*4882a593Smuzhiyun 
3106*4882a593Smuzhiyun 	return monitor_len;
3107*4882a593Smuzhiyun }
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun static void
iwl_trans_pcie_dump_pointers(struct iwl_trans * trans,struct iwl_fw_error_dump_fw_mon * fw_mon_data)3110*4882a593Smuzhiyun iwl_trans_pcie_dump_pointers(struct iwl_trans *trans,
3111*4882a593Smuzhiyun 			     struct iwl_fw_error_dump_fw_mon *fw_mon_data)
3112*4882a593Smuzhiyun {
3113*4882a593Smuzhiyun 	u32 base, base_high, write_ptr, write_ptr_val, wrap_cnt;
3114*4882a593Smuzhiyun 
3115*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
3116*4882a593Smuzhiyun 		base = DBGC_CUR_DBGBUF_BASE_ADDR_LSB;
3117*4882a593Smuzhiyun 		base_high = DBGC_CUR_DBGBUF_BASE_ADDR_MSB;
3118*4882a593Smuzhiyun 		write_ptr = DBGC_CUR_DBGBUF_STATUS;
3119*4882a593Smuzhiyun 		wrap_cnt = DBGC_DBGBUF_WRAP_AROUND;
3120*4882a593Smuzhiyun 	} else if (trans->dbg.dest_tlv) {
3121*4882a593Smuzhiyun 		write_ptr = le32_to_cpu(trans->dbg.dest_tlv->write_ptr_reg);
3122*4882a593Smuzhiyun 		wrap_cnt = le32_to_cpu(trans->dbg.dest_tlv->wrap_count);
3123*4882a593Smuzhiyun 		base = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
3124*4882a593Smuzhiyun 	} else {
3125*4882a593Smuzhiyun 		base = MON_BUFF_BASE_ADDR;
3126*4882a593Smuzhiyun 		write_ptr = MON_BUFF_WRPTR;
3127*4882a593Smuzhiyun 		wrap_cnt = MON_BUFF_CYCLE_CNT;
3128*4882a593Smuzhiyun 	}
3129*4882a593Smuzhiyun 
3130*4882a593Smuzhiyun 	write_ptr_val = iwl_read_prph(trans, write_ptr);
3131*4882a593Smuzhiyun 	fw_mon_data->fw_mon_cycle_cnt =
3132*4882a593Smuzhiyun 		cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
3133*4882a593Smuzhiyun 	fw_mon_data->fw_mon_base_ptr =
3134*4882a593Smuzhiyun 		cpu_to_le32(iwl_read_prph(trans, base));
3135*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
3136*4882a593Smuzhiyun 		fw_mon_data->fw_mon_base_high_ptr =
3137*4882a593Smuzhiyun 			cpu_to_le32(iwl_read_prph(trans, base_high));
3138*4882a593Smuzhiyun 		write_ptr_val &= DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK;
3139*4882a593Smuzhiyun 	}
3140*4882a593Smuzhiyun 	fw_mon_data->fw_mon_wr_ptr = cpu_to_le32(write_ptr_val);
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun static u32
iwl_trans_pcie_dump_monitor(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data,u32 monitor_len)3144*4882a593Smuzhiyun iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
3145*4882a593Smuzhiyun 			    struct iwl_fw_error_dump_data **data,
3146*4882a593Smuzhiyun 			    u32 monitor_len)
3147*4882a593Smuzhiyun {
3148*4882a593Smuzhiyun 	struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
3149*4882a593Smuzhiyun 	u32 len = 0;
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun 	if (trans->dbg.dest_tlv ||
3152*4882a593Smuzhiyun 	    (fw_mon->size &&
3153*4882a593Smuzhiyun 	     (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000 ||
3154*4882a593Smuzhiyun 	      trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210))) {
3155*4882a593Smuzhiyun 		struct iwl_fw_error_dump_fw_mon *fw_mon_data;
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
3158*4882a593Smuzhiyun 		fw_mon_data = (void *)(*data)->data;
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 		iwl_trans_pcie_dump_pointers(trans, fw_mon_data);
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun 		len += sizeof(**data) + sizeof(*fw_mon_data);
3163*4882a593Smuzhiyun 		if (fw_mon->size) {
3164*4882a593Smuzhiyun 			memcpy(fw_mon_data->data, fw_mon->block, fw_mon->size);
3165*4882a593Smuzhiyun 			monitor_len = fw_mon->size;
3166*4882a593Smuzhiyun 		} else if (trans->dbg.dest_tlv->monitor_mode == SMEM_MODE) {
3167*4882a593Smuzhiyun 			u32 base = le32_to_cpu(fw_mon_data->fw_mon_base_ptr);
3168*4882a593Smuzhiyun 			/*
3169*4882a593Smuzhiyun 			 * Update pointers to reflect actual values after
3170*4882a593Smuzhiyun 			 * shifting
3171*4882a593Smuzhiyun 			 */
3172*4882a593Smuzhiyun 			if (trans->dbg.dest_tlv->version) {
3173*4882a593Smuzhiyun 				base = (iwl_read_prph(trans, base) &
3174*4882a593Smuzhiyun 					IWL_LDBG_M2S_BUF_BA_MSK) <<
3175*4882a593Smuzhiyun 				       trans->dbg.dest_tlv->base_shift;
3176*4882a593Smuzhiyun 				base *= IWL_M2S_UNIT_SIZE;
3177*4882a593Smuzhiyun 				base += trans->cfg->smem_offset;
3178*4882a593Smuzhiyun 			} else {
3179*4882a593Smuzhiyun 				base = iwl_read_prph(trans, base) <<
3180*4882a593Smuzhiyun 				       trans->dbg.dest_tlv->base_shift;
3181*4882a593Smuzhiyun 			}
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 			iwl_trans_read_mem(trans, base, fw_mon_data->data,
3184*4882a593Smuzhiyun 					   monitor_len / sizeof(u32));
3185*4882a593Smuzhiyun 		} else if (trans->dbg.dest_tlv->monitor_mode == MARBH_MODE) {
3186*4882a593Smuzhiyun 			monitor_len =
3187*4882a593Smuzhiyun 				iwl_trans_pci_dump_marbh_monitor(trans,
3188*4882a593Smuzhiyun 								 fw_mon_data,
3189*4882a593Smuzhiyun 								 monitor_len);
3190*4882a593Smuzhiyun 		} else {
3191*4882a593Smuzhiyun 			/* Didn't match anything - output no monitor data */
3192*4882a593Smuzhiyun 			monitor_len = 0;
3193*4882a593Smuzhiyun 		}
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 		len += monitor_len;
3196*4882a593Smuzhiyun 		(*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
3197*4882a593Smuzhiyun 	}
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	return len;
3200*4882a593Smuzhiyun }
3201*4882a593Smuzhiyun 
iwl_trans_get_fw_monitor_len(struct iwl_trans * trans,u32 * len)3202*4882a593Smuzhiyun static int iwl_trans_get_fw_monitor_len(struct iwl_trans *trans, u32 *len)
3203*4882a593Smuzhiyun {
3204*4882a593Smuzhiyun 	if (trans->dbg.fw_mon.size) {
3205*4882a593Smuzhiyun 		*len += sizeof(struct iwl_fw_error_dump_data) +
3206*4882a593Smuzhiyun 			sizeof(struct iwl_fw_error_dump_fw_mon) +
3207*4882a593Smuzhiyun 			trans->dbg.fw_mon.size;
3208*4882a593Smuzhiyun 		return trans->dbg.fw_mon.size;
3209*4882a593Smuzhiyun 	} else if (trans->dbg.dest_tlv) {
3210*4882a593Smuzhiyun 		u32 base, end, cfg_reg, monitor_len;
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 		if (trans->dbg.dest_tlv->version == 1) {
3213*4882a593Smuzhiyun 			cfg_reg = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
3214*4882a593Smuzhiyun 			cfg_reg = iwl_read_prph(trans, cfg_reg);
3215*4882a593Smuzhiyun 			base = (cfg_reg & IWL_LDBG_M2S_BUF_BA_MSK) <<
3216*4882a593Smuzhiyun 				trans->dbg.dest_tlv->base_shift;
3217*4882a593Smuzhiyun 			base *= IWL_M2S_UNIT_SIZE;
3218*4882a593Smuzhiyun 			base += trans->cfg->smem_offset;
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 			monitor_len =
3221*4882a593Smuzhiyun 				(cfg_reg & IWL_LDBG_M2S_BUF_SIZE_MSK) >>
3222*4882a593Smuzhiyun 				trans->dbg.dest_tlv->end_shift;
3223*4882a593Smuzhiyun 			monitor_len *= IWL_M2S_UNIT_SIZE;
3224*4882a593Smuzhiyun 		} else {
3225*4882a593Smuzhiyun 			base = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
3226*4882a593Smuzhiyun 			end = le32_to_cpu(trans->dbg.dest_tlv->end_reg);
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 			base = iwl_read_prph(trans, base) <<
3229*4882a593Smuzhiyun 			       trans->dbg.dest_tlv->base_shift;
3230*4882a593Smuzhiyun 			end = iwl_read_prph(trans, end) <<
3231*4882a593Smuzhiyun 			      trans->dbg.dest_tlv->end_shift;
3232*4882a593Smuzhiyun 
3233*4882a593Smuzhiyun 			/* Make "end" point to the actual end */
3234*4882a593Smuzhiyun 			if (trans->trans_cfg->device_family >=
3235*4882a593Smuzhiyun 			    IWL_DEVICE_FAMILY_8000 ||
3236*4882a593Smuzhiyun 			    trans->dbg.dest_tlv->monitor_mode == MARBH_MODE)
3237*4882a593Smuzhiyun 				end += (1 << trans->dbg.dest_tlv->end_shift);
3238*4882a593Smuzhiyun 			monitor_len = end - base;
3239*4882a593Smuzhiyun 		}
3240*4882a593Smuzhiyun 		*len += sizeof(struct iwl_fw_error_dump_data) +
3241*4882a593Smuzhiyun 			sizeof(struct iwl_fw_error_dump_fw_mon) +
3242*4882a593Smuzhiyun 			monitor_len;
3243*4882a593Smuzhiyun 		return monitor_len;
3244*4882a593Smuzhiyun 	}
3245*4882a593Smuzhiyun 	return 0;
3246*4882a593Smuzhiyun }
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun static struct iwl_trans_dump_data
iwl_trans_pcie_dump_data(struct iwl_trans * trans,u32 dump_mask)3249*4882a593Smuzhiyun *iwl_trans_pcie_dump_data(struct iwl_trans *trans,
3250*4882a593Smuzhiyun 			  u32 dump_mask)
3251*4882a593Smuzhiyun {
3252*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3253*4882a593Smuzhiyun 	struct iwl_fw_error_dump_data *data;
3254*4882a593Smuzhiyun 	struct iwl_txq *cmdq = trans->txqs.txq[trans->txqs.cmd.q_id];
3255*4882a593Smuzhiyun 	struct iwl_fw_error_dump_txcmd *txcmd;
3256*4882a593Smuzhiyun 	struct iwl_trans_dump_data *dump_data;
3257*4882a593Smuzhiyun 	u32 len, num_rbs = 0, monitor_len = 0;
3258*4882a593Smuzhiyun 	int i, ptr;
3259*4882a593Smuzhiyun 	bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
3260*4882a593Smuzhiyun 			!trans->trans_cfg->mq_rx_supported &&
3261*4882a593Smuzhiyun 			dump_mask & BIT(IWL_FW_ERROR_DUMP_RB);
3262*4882a593Smuzhiyun 
3263*4882a593Smuzhiyun 	if (!dump_mask)
3264*4882a593Smuzhiyun 		return NULL;
3265*4882a593Smuzhiyun 
3266*4882a593Smuzhiyun 	/* transport dump header */
3267*4882a593Smuzhiyun 	len = sizeof(*dump_data);
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun 	/* host commands */
3270*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD) && cmdq)
3271*4882a593Smuzhiyun 		len += sizeof(*data) +
3272*4882a593Smuzhiyun 			cmdq->n_window * (sizeof(*txcmd) +
3273*4882a593Smuzhiyun 					  TFD_MAX_PAYLOAD_SIZE);
3274*4882a593Smuzhiyun 
3275*4882a593Smuzhiyun 	/* FW monitor */
3276*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
3277*4882a593Smuzhiyun 		monitor_len = iwl_trans_get_fw_monitor_len(trans, &len);
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 	/* CSR registers */
3280*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3281*4882a593Smuzhiyun 		len += sizeof(*data) + IWL_CSR_TO_DUMP;
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun 	/* FH registers */
3284*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS)) {
3285*4882a593Smuzhiyun 		if (trans->trans_cfg->gen2)
3286*4882a593Smuzhiyun 			len += sizeof(*data) +
3287*4882a593Smuzhiyun 			       (iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2) -
3288*4882a593Smuzhiyun 				iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2));
3289*4882a593Smuzhiyun 		else
3290*4882a593Smuzhiyun 			len += sizeof(*data) +
3291*4882a593Smuzhiyun 			       (FH_MEM_UPPER_BOUND -
3292*4882a593Smuzhiyun 				FH_MEM_LOWER_BOUND);
3293*4882a593Smuzhiyun 	}
3294*4882a593Smuzhiyun 
3295*4882a593Smuzhiyun 	if (dump_rbs) {
3296*4882a593Smuzhiyun 		/* Dump RBs is supported only for pre-9000 devices (1 queue) */
3297*4882a593Smuzhiyun 		struct iwl_rxq *rxq = &trans_pcie->rxq[0];
3298*4882a593Smuzhiyun 		/* RBs */
3299*4882a593Smuzhiyun 		num_rbs =
3300*4882a593Smuzhiyun 			le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq))
3301*4882a593Smuzhiyun 			& 0x0FFF;
3302*4882a593Smuzhiyun 		num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
3303*4882a593Smuzhiyun 		len += num_rbs * (sizeof(*data) +
3304*4882a593Smuzhiyun 				  sizeof(struct iwl_fw_error_dump_rb) +
3305*4882a593Smuzhiyun 				  (PAGE_SIZE << trans_pcie->rx_page_order));
3306*4882a593Smuzhiyun 	}
3307*4882a593Smuzhiyun 
3308*4882a593Smuzhiyun 	/* Paged memory for gen2 HW */
3309*4882a593Smuzhiyun 	if (trans->trans_cfg->gen2 && dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING))
3310*4882a593Smuzhiyun 		for (i = 0; i < trans->init_dram.paging_cnt; i++)
3311*4882a593Smuzhiyun 			len += sizeof(*data) +
3312*4882a593Smuzhiyun 			       sizeof(struct iwl_fw_error_dump_paging) +
3313*4882a593Smuzhiyun 			       trans->init_dram.paging[i].size;
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun 	dump_data = vzalloc(len);
3316*4882a593Smuzhiyun 	if (!dump_data)
3317*4882a593Smuzhiyun 		return NULL;
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun 	len = 0;
3320*4882a593Smuzhiyun 	data = (void *)dump_data->data;
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD) && cmdq) {
3323*4882a593Smuzhiyun 		u16 tfd_size = trans->txqs.tfd.size;
3324*4882a593Smuzhiyun 
3325*4882a593Smuzhiyun 		data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
3326*4882a593Smuzhiyun 		txcmd = (void *)data->data;
3327*4882a593Smuzhiyun 		spin_lock_bh(&cmdq->lock);
3328*4882a593Smuzhiyun 		ptr = cmdq->write_ptr;
3329*4882a593Smuzhiyun 		for (i = 0; i < cmdq->n_window; i++) {
3330*4882a593Smuzhiyun 			u8 idx = iwl_txq_get_cmd_index(cmdq, ptr);
3331*4882a593Smuzhiyun 			u8 tfdidx;
3332*4882a593Smuzhiyun 			u32 caplen, cmdlen;
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 			if (trans->trans_cfg->use_tfh)
3335*4882a593Smuzhiyun 				tfdidx = idx;
3336*4882a593Smuzhiyun 			else
3337*4882a593Smuzhiyun 				tfdidx = ptr;
3338*4882a593Smuzhiyun 
3339*4882a593Smuzhiyun 			cmdlen = iwl_trans_pcie_get_cmdlen(trans,
3340*4882a593Smuzhiyun 							   (u8 *)cmdq->tfds +
3341*4882a593Smuzhiyun 							   tfd_size * tfdidx);
3342*4882a593Smuzhiyun 			caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
3343*4882a593Smuzhiyun 
3344*4882a593Smuzhiyun 			if (cmdlen) {
3345*4882a593Smuzhiyun 				len += sizeof(*txcmd) + caplen;
3346*4882a593Smuzhiyun 				txcmd->cmdlen = cpu_to_le32(cmdlen);
3347*4882a593Smuzhiyun 				txcmd->caplen = cpu_to_le32(caplen);
3348*4882a593Smuzhiyun 				memcpy(txcmd->data, cmdq->entries[idx].cmd,
3349*4882a593Smuzhiyun 				       caplen);
3350*4882a593Smuzhiyun 				txcmd = (void *)((u8 *)txcmd->data + caplen);
3351*4882a593Smuzhiyun 			}
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 			ptr = iwl_txq_dec_wrap(trans, ptr);
3354*4882a593Smuzhiyun 		}
3355*4882a593Smuzhiyun 		spin_unlock_bh(&cmdq->lock);
3356*4882a593Smuzhiyun 
3357*4882a593Smuzhiyun 		data->len = cpu_to_le32(len);
3358*4882a593Smuzhiyun 		len += sizeof(*data);
3359*4882a593Smuzhiyun 		data = iwl_fw_error_next_data(data);
3360*4882a593Smuzhiyun 	}
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3363*4882a593Smuzhiyun 		len += iwl_trans_pcie_dump_csr(trans, &data);
3364*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS))
3365*4882a593Smuzhiyun 		len += iwl_trans_pcie_fh_regs_dump(trans, &data);
3366*4882a593Smuzhiyun 	if (dump_rbs)
3367*4882a593Smuzhiyun 		len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 	/* Paged memory for gen2 HW */
3370*4882a593Smuzhiyun 	if (trans->trans_cfg->gen2 &&
3371*4882a593Smuzhiyun 	    dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING)) {
3372*4882a593Smuzhiyun 		for (i = 0; i < trans->init_dram.paging_cnt; i++) {
3373*4882a593Smuzhiyun 			struct iwl_fw_error_dump_paging *paging;
3374*4882a593Smuzhiyun 			u32 page_len = trans->init_dram.paging[i].size;
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun 			data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING);
3377*4882a593Smuzhiyun 			data->len = cpu_to_le32(sizeof(*paging) + page_len);
3378*4882a593Smuzhiyun 			paging = (void *)data->data;
3379*4882a593Smuzhiyun 			paging->index = cpu_to_le32(i);
3380*4882a593Smuzhiyun 			memcpy(paging->data,
3381*4882a593Smuzhiyun 			       trans->init_dram.paging[i].block, page_len);
3382*4882a593Smuzhiyun 			data = iwl_fw_error_next_data(data);
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 			len += sizeof(*data) + sizeof(*paging) + page_len;
3385*4882a593Smuzhiyun 		}
3386*4882a593Smuzhiyun 	}
3387*4882a593Smuzhiyun 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
3388*4882a593Smuzhiyun 		len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
3389*4882a593Smuzhiyun 
3390*4882a593Smuzhiyun 	dump_data->len = len;
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun 	return dump_data;
3393*4882a593Smuzhiyun }
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
iwl_trans_pcie_suspend(struct iwl_trans * trans)3396*4882a593Smuzhiyun static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
3397*4882a593Smuzhiyun {
3398*4882a593Smuzhiyun 	return 0;
3399*4882a593Smuzhiyun }
3400*4882a593Smuzhiyun 
iwl_trans_pcie_resume(struct iwl_trans * trans)3401*4882a593Smuzhiyun static void iwl_trans_pcie_resume(struct iwl_trans *trans)
3402*4882a593Smuzhiyun {
3403*4882a593Smuzhiyun }
3404*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun #define IWL_TRANS_COMMON_OPS						\
3407*4882a593Smuzhiyun 	.op_mode_leave = iwl_trans_pcie_op_mode_leave,			\
3408*4882a593Smuzhiyun 	.write8 = iwl_trans_pcie_write8,				\
3409*4882a593Smuzhiyun 	.write32 = iwl_trans_pcie_write32,				\
3410*4882a593Smuzhiyun 	.read32 = iwl_trans_pcie_read32,				\
3411*4882a593Smuzhiyun 	.read_prph = iwl_trans_pcie_read_prph,				\
3412*4882a593Smuzhiyun 	.write_prph = iwl_trans_pcie_write_prph,			\
3413*4882a593Smuzhiyun 	.read_mem = iwl_trans_pcie_read_mem,				\
3414*4882a593Smuzhiyun 	.write_mem = iwl_trans_pcie_write_mem,				\
3415*4882a593Smuzhiyun 	.read_config32 = iwl_trans_pcie_read_config32,			\
3416*4882a593Smuzhiyun 	.configure = iwl_trans_pcie_configure,				\
3417*4882a593Smuzhiyun 	.set_pmi = iwl_trans_pcie_set_pmi,				\
3418*4882a593Smuzhiyun 	.sw_reset = iwl_trans_pcie_sw_reset,				\
3419*4882a593Smuzhiyun 	.grab_nic_access = iwl_trans_pcie_grab_nic_access,		\
3420*4882a593Smuzhiyun 	.release_nic_access = iwl_trans_pcie_release_nic_access,	\
3421*4882a593Smuzhiyun 	.set_bits_mask = iwl_trans_pcie_set_bits_mask,			\
3422*4882a593Smuzhiyun 	.dump_data = iwl_trans_pcie_dump_data,				\
3423*4882a593Smuzhiyun 	.d3_suspend = iwl_trans_pcie_d3_suspend,			\
3424*4882a593Smuzhiyun 	.d3_resume = iwl_trans_pcie_d3_resume,				\
3425*4882a593Smuzhiyun 	.sync_nmi = iwl_trans_pcie_sync_nmi
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
3428*4882a593Smuzhiyun #define IWL_TRANS_PM_OPS						\
3429*4882a593Smuzhiyun 	.suspend = iwl_trans_pcie_suspend,				\
3430*4882a593Smuzhiyun 	.resume = iwl_trans_pcie_resume,
3431*4882a593Smuzhiyun #else
3432*4882a593Smuzhiyun #define IWL_TRANS_PM_OPS
3433*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun static const struct iwl_trans_ops trans_ops_pcie = {
3436*4882a593Smuzhiyun 	IWL_TRANS_COMMON_OPS,
3437*4882a593Smuzhiyun 	IWL_TRANS_PM_OPS
3438*4882a593Smuzhiyun 	.start_hw = iwl_trans_pcie_start_hw,
3439*4882a593Smuzhiyun 	.fw_alive = iwl_trans_pcie_fw_alive,
3440*4882a593Smuzhiyun 	.start_fw = iwl_trans_pcie_start_fw,
3441*4882a593Smuzhiyun 	.stop_device = iwl_trans_pcie_stop_device,
3442*4882a593Smuzhiyun 
3443*4882a593Smuzhiyun 	.send_cmd = iwl_trans_pcie_send_hcmd,
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	.tx = iwl_trans_pcie_tx,
3446*4882a593Smuzhiyun 	.reclaim = iwl_trans_pcie_reclaim,
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 	.txq_disable = iwl_trans_pcie_txq_disable,
3449*4882a593Smuzhiyun 	.txq_enable = iwl_trans_pcie_txq_enable,
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun 	.txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,
3452*4882a593Smuzhiyun 
3453*4882a593Smuzhiyun 	.wait_tx_queues_empty = iwl_trans_pcie_wait_txqs_empty,
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun 	.freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
3456*4882a593Smuzhiyun 	.block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
3457*4882a593Smuzhiyun #ifdef CONFIG_IWLWIFI_DEBUGFS
3458*4882a593Smuzhiyun 	.debugfs_cleanup = iwl_trans_pcie_debugfs_cleanup,
3459*4882a593Smuzhiyun #endif
3460*4882a593Smuzhiyun };
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun static const struct iwl_trans_ops trans_ops_pcie_gen2 = {
3463*4882a593Smuzhiyun 	IWL_TRANS_COMMON_OPS,
3464*4882a593Smuzhiyun 	IWL_TRANS_PM_OPS
3465*4882a593Smuzhiyun 	.start_hw = iwl_trans_pcie_start_hw,
3466*4882a593Smuzhiyun 	.fw_alive = iwl_trans_pcie_gen2_fw_alive,
3467*4882a593Smuzhiyun 	.start_fw = iwl_trans_pcie_gen2_start_fw,
3468*4882a593Smuzhiyun 	.stop_device = iwl_trans_pcie_gen2_stop_device,
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun 	.send_cmd = iwl_trans_pcie_gen2_send_hcmd,
3471*4882a593Smuzhiyun 
3472*4882a593Smuzhiyun 	.tx = iwl_txq_gen2_tx,
3473*4882a593Smuzhiyun 	.reclaim = iwl_trans_pcie_reclaim,
3474*4882a593Smuzhiyun 
3475*4882a593Smuzhiyun 	.set_q_ptrs = iwl_trans_pcie_set_q_ptrs,
3476*4882a593Smuzhiyun 
3477*4882a593Smuzhiyun 	.txq_alloc = iwl_txq_dyn_alloc,
3478*4882a593Smuzhiyun 	.txq_free = iwl_txq_dyn_free,
3479*4882a593Smuzhiyun 	.wait_txq_empty = iwl_trans_pcie_wait_txq_empty,
3480*4882a593Smuzhiyun 	.rxq_dma_data = iwl_trans_pcie_rxq_dma_data,
3481*4882a593Smuzhiyun 	.set_pnvm = iwl_trans_pcie_ctx_info_gen3_set_pnvm,
3482*4882a593Smuzhiyun #ifdef CONFIG_IWLWIFI_DEBUGFS
3483*4882a593Smuzhiyun 	.debugfs_cleanup = iwl_trans_pcie_debugfs_cleanup,
3484*4882a593Smuzhiyun #endif
3485*4882a593Smuzhiyun };
3486*4882a593Smuzhiyun 
iwl_trans_pcie_alloc(struct pci_dev * pdev,const struct pci_device_id * ent,const struct iwl_cfg_trans_params * cfg_trans)3487*4882a593Smuzhiyun struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
3488*4882a593Smuzhiyun 			       const struct pci_device_id *ent,
3489*4882a593Smuzhiyun 			       const struct iwl_cfg_trans_params *cfg_trans)
3490*4882a593Smuzhiyun {
3491*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie;
3492*4882a593Smuzhiyun 	struct iwl_trans *trans;
3493*4882a593Smuzhiyun 	int ret, addr_size;
3494*4882a593Smuzhiyun 	const struct iwl_trans_ops *ops = &trans_ops_pcie_gen2;
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun 	if (!cfg_trans->gen2)
3497*4882a593Smuzhiyun 		ops = &trans_ops_pcie;
3498*4882a593Smuzhiyun 
3499*4882a593Smuzhiyun 	ret = pcim_enable_device(pdev);
3500*4882a593Smuzhiyun 	if (ret)
3501*4882a593Smuzhiyun 		return ERR_PTR(ret);
3502*4882a593Smuzhiyun 
3503*4882a593Smuzhiyun 	trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie), &pdev->dev, ops,
3504*4882a593Smuzhiyun 				cfg_trans);
3505*4882a593Smuzhiyun 	if (!trans)
3506*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun 	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3509*4882a593Smuzhiyun 
3510*4882a593Smuzhiyun 	trans_pcie->trans = trans;
3511*4882a593Smuzhiyun 	trans_pcie->opmode_down = true;
3512*4882a593Smuzhiyun 	spin_lock_init(&trans_pcie->irq_lock);
3513*4882a593Smuzhiyun 	spin_lock_init(&trans_pcie->reg_lock);
3514*4882a593Smuzhiyun 	spin_lock_init(&trans_pcie->alloc_page_lock);
3515*4882a593Smuzhiyun 	mutex_init(&trans_pcie->mutex);
3516*4882a593Smuzhiyun 	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun 	trans_pcie->rba.alloc_wq = alloc_workqueue("rb_allocator",
3519*4882a593Smuzhiyun 						   WQ_HIGHPRI | WQ_UNBOUND, 1);
3520*4882a593Smuzhiyun 	if (!trans_pcie->rba.alloc_wq) {
3521*4882a593Smuzhiyun 		ret = -ENOMEM;
3522*4882a593Smuzhiyun 		goto out_free_trans;
3523*4882a593Smuzhiyun 	}
3524*4882a593Smuzhiyun 	INIT_WORK(&trans_pcie->rba.rx_alloc, iwl_pcie_rx_allocator_work);
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun 	trans_pcie->debug_rfkill = -1;
3527*4882a593Smuzhiyun 
3528*4882a593Smuzhiyun 	if (!cfg_trans->base_params->pcie_l1_allowed) {
3529*4882a593Smuzhiyun 		/*
3530*4882a593Smuzhiyun 		 * W/A - seems to solve weird behavior. We need to remove this
3531*4882a593Smuzhiyun 		 * if we don't want to stay in L1 all the time. This wastes a
3532*4882a593Smuzhiyun 		 * lot of power.
3533*4882a593Smuzhiyun 		 */
3534*4882a593Smuzhiyun 		pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
3535*4882a593Smuzhiyun 				       PCIE_LINK_STATE_L1 |
3536*4882a593Smuzhiyun 				       PCIE_LINK_STATE_CLKPM);
3537*4882a593Smuzhiyun 	}
3538*4882a593Smuzhiyun 
3539*4882a593Smuzhiyun 	trans_pcie->def_rx_queue = 0;
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun 	pci_set_master(pdev);
3542*4882a593Smuzhiyun 
3543*4882a593Smuzhiyun 	addr_size = trans->txqs.tfd.addr_size;
3544*4882a593Smuzhiyun 	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
3545*4882a593Smuzhiyun 	if (!ret)
3546*4882a593Smuzhiyun 		ret = pci_set_consistent_dma_mask(pdev,
3547*4882a593Smuzhiyun 						  DMA_BIT_MASK(addr_size));
3548*4882a593Smuzhiyun 	if (ret) {
3549*4882a593Smuzhiyun 		ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3550*4882a593Smuzhiyun 		if (!ret)
3551*4882a593Smuzhiyun 			ret = pci_set_consistent_dma_mask(pdev,
3552*4882a593Smuzhiyun 							  DMA_BIT_MASK(32));
3553*4882a593Smuzhiyun 		/* both attempts failed: */
3554*4882a593Smuzhiyun 		if (ret) {
3555*4882a593Smuzhiyun 			dev_err(&pdev->dev, "No suitable DMA available\n");
3556*4882a593Smuzhiyun 			goto out_no_pci;
3557*4882a593Smuzhiyun 		}
3558*4882a593Smuzhiyun 	}
3559*4882a593Smuzhiyun 
3560*4882a593Smuzhiyun 	ret = pcim_iomap_regions_request_all(pdev, BIT(0), DRV_NAME);
3561*4882a593Smuzhiyun 	if (ret) {
3562*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pcim_iomap_regions_request_all failed\n");
3563*4882a593Smuzhiyun 		goto out_no_pci;
3564*4882a593Smuzhiyun 	}
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun 	trans_pcie->hw_base = pcim_iomap_table(pdev)[0];
3567*4882a593Smuzhiyun 	if (!trans_pcie->hw_base) {
3568*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pcim_iomap_table failed\n");
3569*4882a593Smuzhiyun 		ret = -ENODEV;
3570*4882a593Smuzhiyun 		goto out_no_pci;
3571*4882a593Smuzhiyun 	}
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	/* We disable the RETRY_TIMEOUT register (0x41) to keep
3574*4882a593Smuzhiyun 	 * PCI Tx retries from interfering with C3 CPU state */
3575*4882a593Smuzhiyun 	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun 	trans_pcie->pci_dev = pdev;
3578*4882a593Smuzhiyun 	iwl_disable_interrupts(trans);
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun 	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
3581*4882a593Smuzhiyun 	if (trans->hw_rev == 0xffffffff) {
3582*4882a593Smuzhiyun 		dev_err(&pdev->dev, "HW_REV=0xFFFFFFFF, PCI issues?\n");
3583*4882a593Smuzhiyun 		ret = -EIO;
3584*4882a593Smuzhiyun 		goto out_no_pci;
3585*4882a593Smuzhiyun 	}
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun 	/*
3588*4882a593Smuzhiyun 	 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
3589*4882a593Smuzhiyun 	 * changed, and now the revision step also includes bit 0-1 (no more
3590*4882a593Smuzhiyun 	 * "dash" value). To keep hw_rev backwards compatible - we'll store it
3591*4882a593Smuzhiyun 	 * in the old format.
3592*4882a593Smuzhiyun 	 */
3593*4882a593Smuzhiyun 	if (cfg_trans->device_family >= IWL_DEVICE_FAMILY_8000) {
3594*4882a593Smuzhiyun 		trans->hw_rev = (trans->hw_rev & 0xfff0) |
3595*4882a593Smuzhiyun 				(CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun 		ret = iwl_pcie_prepare_card_hw(trans);
3598*4882a593Smuzhiyun 		if (ret) {
3599*4882a593Smuzhiyun 			IWL_WARN(trans, "Exit HW not ready\n");
3600*4882a593Smuzhiyun 			goto out_no_pci;
3601*4882a593Smuzhiyun 		}
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 		/*
3604*4882a593Smuzhiyun 		 * in-order to recognize C step driver should read chip version
3605*4882a593Smuzhiyun 		 * id located at the AUX bus MISC address space.
3606*4882a593Smuzhiyun 		 */
3607*4882a593Smuzhiyun 		ret = iwl_finish_nic_init(trans, cfg_trans);
3608*4882a593Smuzhiyun 		if (ret)
3609*4882a593Smuzhiyun 			goto out_no_pci;
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 	}
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans, "HW REV: 0x%0x\n", trans->hw_rev);
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 	iwl_pcie_set_interrupt_capa(pdev, trans, cfg_trans);
3616*4882a593Smuzhiyun 	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
3617*4882a593Smuzhiyun 	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
3618*4882a593Smuzhiyun 		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
3619*4882a593Smuzhiyun 
3620*4882a593Smuzhiyun 	/* Initialize the wait queue for commands */
3621*4882a593Smuzhiyun 	init_waitqueue_head(&trans_pcie->wait_command_queue);
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun 	init_waitqueue_head(&trans_pcie->sx_waitq);
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	if (trans_pcie->msix_enabled) {
3627*4882a593Smuzhiyun 		ret = iwl_pcie_init_msix_handler(pdev, trans_pcie);
3628*4882a593Smuzhiyun 		if (ret)
3629*4882a593Smuzhiyun 			goto out_no_pci;
3630*4882a593Smuzhiyun 	 } else {
3631*4882a593Smuzhiyun 		ret = iwl_pcie_alloc_ict(trans);
3632*4882a593Smuzhiyun 		if (ret)
3633*4882a593Smuzhiyun 			goto out_no_pci;
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&pdev->dev, pdev->irq,
3636*4882a593Smuzhiyun 						iwl_pcie_isr,
3637*4882a593Smuzhiyun 						iwl_pcie_irq_handler,
3638*4882a593Smuzhiyun 						IRQF_SHARED, DRV_NAME, trans);
3639*4882a593Smuzhiyun 		if (ret) {
3640*4882a593Smuzhiyun 			IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
3641*4882a593Smuzhiyun 			goto out_free_ict;
3642*4882a593Smuzhiyun 		}
3643*4882a593Smuzhiyun 		trans_pcie->inta_mask = CSR_INI_SET_MASK;
3644*4882a593Smuzhiyun 	 }
3645*4882a593Smuzhiyun 
3646*4882a593Smuzhiyun #ifdef CONFIG_IWLWIFI_DEBUGFS
3647*4882a593Smuzhiyun 	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
3648*4882a593Smuzhiyun 	mutex_init(&trans_pcie->fw_mon_data.mutex);
3649*4882a593Smuzhiyun #endif
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 	iwl_dbg_tlv_init(trans);
3652*4882a593Smuzhiyun 
3653*4882a593Smuzhiyun 	return trans;
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun out_free_ict:
3656*4882a593Smuzhiyun 	iwl_pcie_free_ict(trans);
3657*4882a593Smuzhiyun out_no_pci:
3658*4882a593Smuzhiyun 	destroy_workqueue(trans_pcie->rba.alloc_wq);
3659*4882a593Smuzhiyun out_free_trans:
3660*4882a593Smuzhiyun 	iwl_trans_free(trans);
3661*4882a593Smuzhiyun 	return ERR_PTR(ret);
3662*4882a593Smuzhiyun }
3663*4882a593Smuzhiyun 
iwl_trans_pcie_sync_nmi(struct iwl_trans * trans)3664*4882a593Smuzhiyun void iwl_trans_pcie_sync_nmi(struct iwl_trans *trans)
3665*4882a593Smuzhiyun {
3666*4882a593Smuzhiyun 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3667*4882a593Smuzhiyun 	unsigned long timeout = jiffies + IWL_TRANS_NMI_TIMEOUT;
3668*4882a593Smuzhiyun 	bool interrupts_enabled = test_bit(STATUS_INT_ENABLED, &trans->status);
3669*4882a593Smuzhiyun 	u32 inta_addr, sw_err_bit;
3670*4882a593Smuzhiyun 
3671*4882a593Smuzhiyun 	if (trans_pcie->msix_enabled) {
3672*4882a593Smuzhiyun 		inta_addr = CSR_MSIX_HW_INT_CAUSES_AD;
3673*4882a593Smuzhiyun 		sw_err_bit = MSIX_HW_INT_CAUSES_REG_SW_ERR;
3674*4882a593Smuzhiyun 	} else {
3675*4882a593Smuzhiyun 		inta_addr = CSR_INT;
3676*4882a593Smuzhiyun 		sw_err_bit = CSR_INT_BIT_SW_ERR;
3677*4882a593Smuzhiyun 	}
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun 	/* if the interrupts were already disabled, there is no point in
3680*4882a593Smuzhiyun 	 * calling iwl_disable_interrupts
3681*4882a593Smuzhiyun 	 */
3682*4882a593Smuzhiyun 	if (interrupts_enabled)
3683*4882a593Smuzhiyun 		iwl_disable_interrupts(trans);
3684*4882a593Smuzhiyun 
3685*4882a593Smuzhiyun 	iwl_force_nmi(trans);
3686*4882a593Smuzhiyun 	while (time_after(timeout, jiffies)) {
3687*4882a593Smuzhiyun 		u32 inta_hw = iwl_read32(trans, inta_addr);
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 		/* Error detected by uCode */
3690*4882a593Smuzhiyun 		if (inta_hw & sw_err_bit) {
3691*4882a593Smuzhiyun 			/* Clear causes register */
3692*4882a593Smuzhiyun 			iwl_write32(trans, inta_addr, inta_hw & sw_err_bit);
3693*4882a593Smuzhiyun 			break;
3694*4882a593Smuzhiyun 		}
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun 		mdelay(1);
3697*4882a593Smuzhiyun 	}
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 	/* enable interrupts only if there were already enabled before this
3700*4882a593Smuzhiyun 	 * function to avoid a case were the driver enable interrupts before
3701*4882a593Smuzhiyun 	 * proper configurations were made
3702*4882a593Smuzhiyun 	 */
3703*4882a593Smuzhiyun 	if (interrupts_enabled)
3704*4882a593Smuzhiyun 		iwl_enable_interrupts(trans);
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun 	iwl_trans_fw_error(trans);
3707*4882a593Smuzhiyun }
3708