1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * This file is provided under a dual BSD/GPLv2 license. When using or
4*4882a593Smuzhiyun * redistributing this file, you may do so under either license.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * GPL LICENSE SUMMARY
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2018 - 2020 Intel Corporation
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
11*4882a593Smuzhiyun * it under the terms of version 2 of the GNU General Public License as
12*4882a593Smuzhiyun * published by the Free Software Foundation.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but
15*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17*4882a593Smuzhiyun * General Public License for more details.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun * along with this program.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution
23*4882a593Smuzhiyun * in the file called COPYING.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Contact Information:
26*4882a593Smuzhiyun * Intel Linux Wireless <linuxwifi@intel.com>
27*4882a593Smuzhiyun * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * BSD LICENSE
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * Copyright (C) 2018 - 2020 Intel Corporation
32*4882a593Smuzhiyun * All rights reserved.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
35*4882a593Smuzhiyun * modification, are permitted provided that the following conditions
36*4882a593Smuzhiyun * are met:
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright
39*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
40*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright
41*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in
42*4882a593Smuzhiyun * the documentation and/or other materials provided with the
43*4882a593Smuzhiyun * distribution.
44*4882a593Smuzhiyun * * Neither the name Intel Corporation nor the names of its
45*4882a593Smuzhiyun * contributors may be used to endorse or promote products derived
46*4882a593Smuzhiyun * from this software without specific prior written permission.
47*4882a593Smuzhiyun *
48*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
49*4882a593Smuzhiyun * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
50*4882a593Smuzhiyun * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
51*4882a593Smuzhiyun * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
52*4882a593Smuzhiyun * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
53*4882a593Smuzhiyun * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
54*4882a593Smuzhiyun * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
55*4882a593Smuzhiyun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
56*4882a593Smuzhiyun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
57*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
58*4882a593Smuzhiyun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
59*4882a593Smuzhiyun *
60*4882a593Smuzhiyun *****************************************************************************/
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #include <linux/firmware.h>
63*4882a593Smuzhiyun #include "iwl-drv.h"
64*4882a593Smuzhiyun #include "iwl-trans.h"
65*4882a593Smuzhiyun #include "iwl-dbg-tlv.h"
66*4882a593Smuzhiyun #include "fw/dbg.h"
67*4882a593Smuzhiyun #include "fw/runtime.h"
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /**
70*4882a593Smuzhiyun * enum iwl_dbg_tlv_type - debug TLV types
71*4882a593Smuzhiyun * @IWL_DBG_TLV_TYPE_DEBUG_INFO: debug info TLV
72*4882a593Smuzhiyun * @IWL_DBG_TLV_TYPE_BUF_ALLOC: buffer allocation TLV
73*4882a593Smuzhiyun * @IWL_DBG_TLV_TYPE_HCMD: host command TLV
74*4882a593Smuzhiyun * @IWL_DBG_TLV_TYPE_REGION: region TLV
75*4882a593Smuzhiyun * @IWL_DBG_TLV_TYPE_TRIGGER: trigger TLV
76*4882a593Smuzhiyun * @IWL_DBG_TLV_TYPE_NUM: number of debug TLVs
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun enum iwl_dbg_tlv_type {
79*4882a593Smuzhiyun IWL_DBG_TLV_TYPE_DEBUG_INFO =
80*4882a593Smuzhiyun IWL_UCODE_TLV_TYPE_DEBUG_INFO - IWL_UCODE_TLV_DEBUG_BASE,
81*4882a593Smuzhiyun IWL_DBG_TLV_TYPE_BUF_ALLOC,
82*4882a593Smuzhiyun IWL_DBG_TLV_TYPE_HCMD,
83*4882a593Smuzhiyun IWL_DBG_TLV_TYPE_REGION,
84*4882a593Smuzhiyun IWL_DBG_TLV_TYPE_TRIGGER,
85*4882a593Smuzhiyun IWL_DBG_TLV_TYPE_NUM,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /**
89*4882a593Smuzhiyun * struct iwl_dbg_tlv_ver_data - debug TLV version struct
90*4882a593Smuzhiyun * @min_ver: min version supported
91*4882a593Smuzhiyun * @max_ver: max version supported
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun struct iwl_dbg_tlv_ver_data {
94*4882a593Smuzhiyun int min_ver;
95*4882a593Smuzhiyun int max_ver;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /**
99*4882a593Smuzhiyun * struct iwl_dbg_tlv_timer_node - timer node struct
100*4882a593Smuzhiyun * @list: list of &struct iwl_dbg_tlv_timer_node
101*4882a593Smuzhiyun * @timer: timer
102*4882a593Smuzhiyun * @fwrt: &struct iwl_fw_runtime
103*4882a593Smuzhiyun * @tlv: TLV attach to the timer node
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun struct iwl_dbg_tlv_timer_node {
106*4882a593Smuzhiyun struct list_head list;
107*4882a593Smuzhiyun struct timer_list timer;
108*4882a593Smuzhiyun struct iwl_fw_runtime *fwrt;
109*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const struct iwl_dbg_tlv_ver_data
113*4882a593Smuzhiyun dbg_ver_table[IWL_DBG_TLV_TYPE_NUM] = {
114*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_DEBUG_INFO] = {.min_ver = 1, .max_ver = 1,},
115*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_BUF_ALLOC] = {.min_ver = 1, .max_ver = 1,},
116*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_HCMD] = {.min_ver = 1, .max_ver = 1,},
117*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_REGION] = {.min_ver = 1, .max_ver = 1,},
118*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_TRIGGER] = {.min_ver = 1, .max_ver = 1,},
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
iwl_dbg_tlv_add(struct iwl_ucode_tlv * tlv,struct list_head * list)121*4882a593Smuzhiyun static int iwl_dbg_tlv_add(struct iwl_ucode_tlv *tlv, struct list_head *list)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u32 len = le32_to_cpu(tlv->length);
124*4882a593Smuzhiyun struct iwl_dbg_tlv_node *node;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun node = kzalloc(sizeof(*node) + len, GFP_KERNEL);
127*4882a593Smuzhiyun if (!node)
128*4882a593Smuzhiyun return -ENOMEM;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun memcpy(&node->tlv, tlv, sizeof(node->tlv) + len);
131*4882a593Smuzhiyun list_add_tail(&node->list, list);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
iwl_dbg_tlv_ver_support(struct iwl_ucode_tlv * tlv)136*4882a593Smuzhiyun static bool iwl_dbg_tlv_ver_support(struct iwl_ucode_tlv *tlv)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct iwl_fw_ini_header *hdr = (void *)&tlv->data[0];
139*4882a593Smuzhiyun u32 type = le32_to_cpu(tlv->type);
140*4882a593Smuzhiyun u32 tlv_idx = type - IWL_UCODE_TLV_DEBUG_BASE;
141*4882a593Smuzhiyun u32 ver = le32_to_cpu(hdr->version);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (ver < dbg_ver_table[tlv_idx].min_ver ||
144*4882a593Smuzhiyun ver > dbg_ver_table[tlv_idx].max_ver)
145*4882a593Smuzhiyun return false;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return true;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
iwl_dbg_tlv_alloc_debug_info(struct iwl_trans * trans,struct iwl_ucode_tlv * tlv)150*4882a593Smuzhiyun static int iwl_dbg_tlv_alloc_debug_info(struct iwl_trans *trans,
151*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct iwl_fw_ini_debug_info_tlv *debug_info = (void *)tlv->data;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (le32_to_cpu(tlv->length) != sizeof(*debug_info))
156*4882a593Smuzhiyun return -EINVAL;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun IWL_DEBUG_FW(trans, "WRT: Loading debug cfg: %s\n",
159*4882a593Smuzhiyun debug_info->debug_cfg_name);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return iwl_dbg_tlv_add(tlv, &trans->dbg.debug_info_tlv_list);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
iwl_dbg_tlv_alloc_buf_alloc(struct iwl_trans * trans,struct iwl_ucode_tlv * tlv)164*4882a593Smuzhiyun static int iwl_dbg_tlv_alloc_buf_alloc(struct iwl_trans *trans,
165*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct iwl_fw_ini_allocation_tlv *alloc = (void *)tlv->data;
168*4882a593Smuzhiyun u32 buf_location;
169*4882a593Smuzhiyun u32 alloc_id;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (le32_to_cpu(tlv->length) != sizeof(*alloc))
172*4882a593Smuzhiyun return -EINVAL;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun buf_location = le32_to_cpu(alloc->buf_location);
175*4882a593Smuzhiyun alloc_id = le32_to_cpu(alloc->alloc_id);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (buf_location == IWL_FW_INI_LOCATION_INVALID ||
178*4882a593Smuzhiyun buf_location >= IWL_FW_INI_LOCATION_NUM)
179*4882a593Smuzhiyun goto err;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (alloc_id == IWL_FW_INI_ALLOCATION_INVALID ||
182*4882a593Smuzhiyun alloc_id >= IWL_FW_INI_ALLOCATION_NUM)
183*4882a593Smuzhiyun goto err;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (buf_location == IWL_FW_INI_LOCATION_NPK_PATH &&
186*4882a593Smuzhiyun alloc_id != IWL_FW_INI_ALLOCATION_ID_DBGC1)
187*4882a593Smuzhiyun goto err;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (buf_location == IWL_FW_INI_LOCATION_SRAM_PATH &&
190*4882a593Smuzhiyun alloc_id != IWL_FW_INI_ALLOCATION_ID_DBGC1 &&
191*4882a593Smuzhiyun alloc_id != IWL_FW_INI_ALLOCATION_ID_INTERNAL)
192*4882a593Smuzhiyun goto err;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun trans->dbg.fw_mon_cfg[alloc_id] = *alloc;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun err:
198*4882a593Smuzhiyun IWL_ERR(trans,
199*4882a593Smuzhiyun "WRT: Invalid allocation id %u and/or location id %u for allocation TLV\n",
200*4882a593Smuzhiyun alloc_id, buf_location);
201*4882a593Smuzhiyun return -EINVAL;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
iwl_dbg_tlv_alloc_hcmd(struct iwl_trans * trans,struct iwl_ucode_tlv * tlv)204*4882a593Smuzhiyun static int iwl_dbg_tlv_alloc_hcmd(struct iwl_trans *trans,
205*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct iwl_fw_ini_hcmd_tlv *hcmd = (void *)tlv->data;
208*4882a593Smuzhiyun u32 tp = le32_to_cpu(hcmd->time_point);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (le32_to_cpu(tlv->length) <= sizeof(*hcmd))
211*4882a593Smuzhiyun return -EINVAL;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Host commands can not be sent in early time point since the FW
214*4882a593Smuzhiyun * is not ready
215*4882a593Smuzhiyun */
216*4882a593Smuzhiyun if (tp == IWL_FW_INI_TIME_POINT_INVALID ||
217*4882a593Smuzhiyun tp >= IWL_FW_INI_TIME_POINT_NUM ||
218*4882a593Smuzhiyun tp == IWL_FW_INI_TIME_POINT_EARLY) {
219*4882a593Smuzhiyun IWL_ERR(trans,
220*4882a593Smuzhiyun "WRT: Invalid time point %u for host command TLV\n",
221*4882a593Smuzhiyun tp);
222*4882a593Smuzhiyun return -EINVAL;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return iwl_dbg_tlv_add(tlv, &trans->dbg.time_point[tp].hcmd_list);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
iwl_dbg_tlv_alloc_region(struct iwl_trans * trans,struct iwl_ucode_tlv * tlv)228*4882a593Smuzhiyun static int iwl_dbg_tlv_alloc_region(struct iwl_trans *trans,
229*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct iwl_fw_ini_region_tlv *reg = (void *)tlv->data;
232*4882a593Smuzhiyun struct iwl_ucode_tlv **active_reg;
233*4882a593Smuzhiyun u32 id = le32_to_cpu(reg->id);
234*4882a593Smuzhiyun u32 type = le32_to_cpu(reg->type);
235*4882a593Smuzhiyun u32 tlv_len = sizeof(*tlv) + le32_to_cpu(tlv->length);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (le32_to_cpu(tlv->length) < sizeof(*reg))
238*4882a593Smuzhiyun return -EINVAL;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (id >= IWL_FW_INI_MAX_REGION_ID) {
241*4882a593Smuzhiyun IWL_ERR(trans, "WRT: Invalid region id %u\n", id);
242*4882a593Smuzhiyun return -EINVAL;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (type <= IWL_FW_INI_REGION_INVALID ||
246*4882a593Smuzhiyun type >= IWL_FW_INI_REGION_NUM) {
247*4882a593Smuzhiyun IWL_ERR(trans, "WRT: Invalid region type %u\n", type);
248*4882a593Smuzhiyun return -EINVAL;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (type == IWL_FW_INI_REGION_PCI_IOSF_CONFIG &&
252*4882a593Smuzhiyun !trans->ops->read_config32) {
253*4882a593Smuzhiyun IWL_ERR(trans, "WRT: Unsupported region type %u\n", type);
254*4882a593Smuzhiyun return -EOPNOTSUPP;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun active_reg = &trans->dbg.active_regions[id];
258*4882a593Smuzhiyun if (*active_reg) {
259*4882a593Smuzhiyun IWL_WARN(trans, "WRT: Overriding region id %u\n", id);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun kfree(*active_reg);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun *active_reg = kmemdup(tlv, tlv_len, GFP_KERNEL);
265*4882a593Smuzhiyun if (!*active_reg)
266*4882a593Smuzhiyun return -ENOMEM;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun IWL_DEBUG_FW(trans, "WRT: Enabling region id %u type %u\n", id, type);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
iwl_dbg_tlv_alloc_trigger(struct iwl_trans * trans,struct iwl_ucode_tlv * tlv)273*4882a593Smuzhiyun static int iwl_dbg_tlv_alloc_trigger(struct iwl_trans *trans,
274*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct iwl_fw_ini_trigger_tlv *trig = (void *)tlv->data;
277*4882a593Smuzhiyun u32 tp = le32_to_cpu(trig->time_point);
278*4882a593Smuzhiyun struct iwl_ucode_tlv *dup = NULL;
279*4882a593Smuzhiyun int ret;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (le32_to_cpu(tlv->length) < sizeof(*trig))
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (tp <= IWL_FW_INI_TIME_POINT_INVALID ||
285*4882a593Smuzhiyun tp >= IWL_FW_INI_TIME_POINT_NUM) {
286*4882a593Smuzhiyun IWL_ERR(trans,
287*4882a593Smuzhiyun "WRT: Invalid time point %u for trigger TLV\n",
288*4882a593Smuzhiyun tp);
289*4882a593Smuzhiyun return -EINVAL;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (!le32_to_cpu(trig->occurrences)) {
293*4882a593Smuzhiyun dup = kmemdup(tlv, sizeof(*tlv) + le32_to_cpu(tlv->length),
294*4882a593Smuzhiyun GFP_KERNEL);
295*4882a593Smuzhiyun if (!dup)
296*4882a593Smuzhiyun return -ENOMEM;
297*4882a593Smuzhiyun trig = (void *)dup->data;
298*4882a593Smuzhiyun trig->occurrences = cpu_to_le32(-1);
299*4882a593Smuzhiyun tlv = dup;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun ret = iwl_dbg_tlv_add(tlv, &trans->dbg.time_point[tp].trig_list);
303*4882a593Smuzhiyun kfree(dup);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static int (*dbg_tlv_alloc[])(struct iwl_trans *trans,
309*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv) = {
310*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_DEBUG_INFO] = iwl_dbg_tlv_alloc_debug_info,
311*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_BUF_ALLOC] = iwl_dbg_tlv_alloc_buf_alloc,
312*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_HCMD] = iwl_dbg_tlv_alloc_hcmd,
313*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_REGION] = iwl_dbg_tlv_alloc_region,
314*4882a593Smuzhiyun [IWL_DBG_TLV_TYPE_TRIGGER] = iwl_dbg_tlv_alloc_trigger,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
iwl_dbg_tlv_alloc(struct iwl_trans * trans,struct iwl_ucode_tlv * tlv,bool ext)317*4882a593Smuzhiyun void iwl_dbg_tlv_alloc(struct iwl_trans *trans, struct iwl_ucode_tlv *tlv,
318*4882a593Smuzhiyun bool ext)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct iwl_fw_ini_header *hdr = (void *)&tlv->data[0];
321*4882a593Smuzhiyun u32 type = le32_to_cpu(tlv->type);
322*4882a593Smuzhiyun u32 tlv_idx = type - IWL_UCODE_TLV_DEBUG_BASE;
323*4882a593Smuzhiyun u32 domain = le32_to_cpu(hdr->domain);
324*4882a593Smuzhiyun enum iwl_ini_cfg_state *cfg_state = ext ?
325*4882a593Smuzhiyun &trans->dbg.external_ini_cfg : &trans->dbg.internal_ini_cfg;
326*4882a593Smuzhiyun int ret;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (domain != IWL_FW_INI_DOMAIN_ALWAYS_ON &&
329*4882a593Smuzhiyun !(domain & trans->dbg.domains_bitmap)) {
330*4882a593Smuzhiyun IWL_DEBUG_FW(trans,
331*4882a593Smuzhiyun "WRT: Skipping TLV with disabled domain 0x%0x (0x%0x)\n",
332*4882a593Smuzhiyun domain, trans->dbg.domains_bitmap);
333*4882a593Smuzhiyun return;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (tlv_idx >= ARRAY_SIZE(dbg_tlv_alloc) || !dbg_tlv_alloc[tlv_idx]) {
337*4882a593Smuzhiyun IWL_ERR(trans, "WRT: Unsupported TLV type 0x%x\n", type);
338*4882a593Smuzhiyun goto out_err;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (!iwl_dbg_tlv_ver_support(tlv)) {
342*4882a593Smuzhiyun IWL_ERR(trans, "WRT: Unsupported TLV 0x%x version %u\n", type,
343*4882a593Smuzhiyun le32_to_cpu(hdr->version));
344*4882a593Smuzhiyun goto out_err;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun ret = dbg_tlv_alloc[tlv_idx](trans, tlv);
348*4882a593Smuzhiyun if (ret) {
349*4882a593Smuzhiyun IWL_ERR(trans,
350*4882a593Smuzhiyun "WRT: Failed to allocate TLV 0x%x, ret %d, (ext=%d)\n",
351*4882a593Smuzhiyun type, ret, ext);
352*4882a593Smuzhiyun goto out_err;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (*cfg_state == IWL_INI_CFG_STATE_NOT_LOADED)
356*4882a593Smuzhiyun *cfg_state = IWL_INI_CFG_STATE_LOADED;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun out_err:
361*4882a593Smuzhiyun *cfg_state = IWL_INI_CFG_STATE_CORRUPTED;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
iwl_dbg_tlv_del_timers(struct iwl_trans * trans)364*4882a593Smuzhiyun void iwl_dbg_tlv_del_timers(struct iwl_trans *trans)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct list_head *timer_list = &trans->dbg.periodic_trig_list;
367*4882a593Smuzhiyun struct iwl_dbg_tlv_timer_node *node, *tmp;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun list_for_each_entry_safe(node, tmp, timer_list, list) {
370*4882a593Smuzhiyun del_timer_sync(&node->timer);
371*4882a593Smuzhiyun list_del(&node->list);
372*4882a593Smuzhiyun kfree(node);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_dbg_tlv_del_timers);
376*4882a593Smuzhiyun
iwl_dbg_tlv_fragments_free(struct iwl_trans * trans,enum iwl_fw_ini_allocation_id alloc_id)377*4882a593Smuzhiyun static void iwl_dbg_tlv_fragments_free(struct iwl_trans *trans,
378*4882a593Smuzhiyun enum iwl_fw_ini_allocation_id alloc_id)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct iwl_fw_mon *fw_mon;
381*4882a593Smuzhiyun int i;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (alloc_id <= IWL_FW_INI_ALLOCATION_INVALID ||
384*4882a593Smuzhiyun alloc_id >= IWL_FW_INI_ALLOCATION_NUM)
385*4882a593Smuzhiyun return;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun fw_mon = &trans->dbg.fw_mon_ini[alloc_id];
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun for (i = 0; i < fw_mon->num_frags; i++) {
390*4882a593Smuzhiyun struct iwl_dram_data *frag = &fw_mon->frags[i];
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun dma_free_coherent(trans->dev, frag->size, frag->block,
393*4882a593Smuzhiyun frag->physical);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun frag->physical = 0;
396*4882a593Smuzhiyun frag->block = NULL;
397*4882a593Smuzhiyun frag->size = 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun kfree(fw_mon->frags);
401*4882a593Smuzhiyun fw_mon->frags = NULL;
402*4882a593Smuzhiyun fw_mon->num_frags = 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
iwl_dbg_tlv_free(struct iwl_trans * trans)405*4882a593Smuzhiyun void iwl_dbg_tlv_free(struct iwl_trans *trans)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct iwl_dbg_tlv_node *tlv_node, *tlv_node_tmp;
408*4882a593Smuzhiyun int i;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun iwl_dbg_tlv_del_timers(trans);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(trans->dbg.active_regions); i++) {
413*4882a593Smuzhiyun struct iwl_ucode_tlv **active_reg =
414*4882a593Smuzhiyun &trans->dbg.active_regions[i];
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun kfree(*active_reg);
417*4882a593Smuzhiyun *active_reg = NULL;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun list_for_each_entry_safe(tlv_node, tlv_node_tmp,
421*4882a593Smuzhiyun &trans->dbg.debug_info_tlv_list, list) {
422*4882a593Smuzhiyun list_del(&tlv_node->list);
423*4882a593Smuzhiyun kfree(tlv_node);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(trans->dbg.time_point); i++) {
427*4882a593Smuzhiyun struct iwl_dbg_tlv_time_point_data *tp =
428*4882a593Smuzhiyun &trans->dbg.time_point[i];
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun list_for_each_entry_safe(tlv_node, tlv_node_tmp, &tp->trig_list,
431*4882a593Smuzhiyun list) {
432*4882a593Smuzhiyun list_del(&tlv_node->list);
433*4882a593Smuzhiyun kfree(tlv_node);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun list_for_each_entry_safe(tlv_node, tlv_node_tmp, &tp->hcmd_list,
437*4882a593Smuzhiyun list) {
438*4882a593Smuzhiyun list_del(&tlv_node->list);
439*4882a593Smuzhiyun kfree(tlv_node);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun list_for_each_entry_safe(tlv_node, tlv_node_tmp,
443*4882a593Smuzhiyun &tp->active_trig_list, list) {
444*4882a593Smuzhiyun list_del(&tlv_node->list);
445*4882a593Smuzhiyun kfree(tlv_node);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(trans->dbg.fw_mon_ini); i++)
450*4882a593Smuzhiyun iwl_dbg_tlv_fragments_free(trans, i);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
iwl_dbg_tlv_parse_bin(struct iwl_trans * trans,const u8 * data,size_t len)453*4882a593Smuzhiyun static int iwl_dbg_tlv_parse_bin(struct iwl_trans *trans, const u8 *data,
454*4882a593Smuzhiyun size_t len)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv;
457*4882a593Smuzhiyun u32 tlv_len;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun while (len >= sizeof(*tlv)) {
460*4882a593Smuzhiyun len -= sizeof(*tlv);
461*4882a593Smuzhiyun tlv = (void *)data;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun tlv_len = le32_to_cpu(tlv->length);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (len < tlv_len) {
466*4882a593Smuzhiyun IWL_ERR(trans, "invalid TLV len: %zd/%u\n",
467*4882a593Smuzhiyun len, tlv_len);
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun len -= ALIGN(tlv_len, 4);
471*4882a593Smuzhiyun data += sizeof(*tlv) + ALIGN(tlv_len, 4);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun iwl_dbg_tlv_alloc(trans, tlv, true);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
iwl_dbg_tlv_load_bin(struct device * dev,struct iwl_trans * trans)479*4882a593Smuzhiyun void iwl_dbg_tlv_load_bin(struct device *dev, struct iwl_trans *trans)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun const struct firmware *fw;
482*4882a593Smuzhiyun int res;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (!iwlwifi_mod_params.enable_ini)
485*4882a593Smuzhiyun return;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun res = firmware_request_nowarn(&fw, "iwl-debug-yoyo.bin", dev);
488*4882a593Smuzhiyun if (res)
489*4882a593Smuzhiyun return;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun iwl_dbg_tlv_parse_bin(trans, fw->data, fw->size);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun release_firmware(fw);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
iwl_dbg_tlv_init(struct iwl_trans * trans)496*4882a593Smuzhiyun void iwl_dbg_tlv_init(struct iwl_trans *trans)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun int i;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun INIT_LIST_HEAD(&trans->dbg.debug_info_tlv_list);
501*4882a593Smuzhiyun INIT_LIST_HEAD(&trans->dbg.periodic_trig_list);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(trans->dbg.time_point); i++) {
504*4882a593Smuzhiyun struct iwl_dbg_tlv_time_point_data *tp =
505*4882a593Smuzhiyun &trans->dbg.time_point[i];
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun INIT_LIST_HEAD(&tp->trig_list);
508*4882a593Smuzhiyun INIT_LIST_HEAD(&tp->hcmd_list);
509*4882a593Smuzhiyun INIT_LIST_HEAD(&tp->active_trig_list);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
iwl_dbg_tlv_alloc_fragment(struct iwl_fw_runtime * fwrt,struct iwl_dram_data * frag,u32 pages)513*4882a593Smuzhiyun static int iwl_dbg_tlv_alloc_fragment(struct iwl_fw_runtime *fwrt,
514*4882a593Smuzhiyun struct iwl_dram_data *frag, u32 pages)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun void *block = NULL;
517*4882a593Smuzhiyun dma_addr_t physical;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (!frag || frag->size || !pages)
520*4882a593Smuzhiyun return -EIO;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun * We try to allocate as many pages as we can, starting with
524*4882a593Smuzhiyun * the requested amount and going down until we can allocate
525*4882a593Smuzhiyun * something. Because of DIV_ROUND_UP(), pages will never go
526*4882a593Smuzhiyun * down to 0 and stop the loop, so stop when pages reaches 1,
527*4882a593Smuzhiyun * which is too small anyway.
528*4882a593Smuzhiyun */
529*4882a593Smuzhiyun while (pages > 1) {
530*4882a593Smuzhiyun block = dma_alloc_coherent(fwrt->dev, pages * PAGE_SIZE,
531*4882a593Smuzhiyun &physical,
532*4882a593Smuzhiyun GFP_KERNEL | __GFP_NOWARN);
533*4882a593Smuzhiyun if (block)
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun IWL_WARN(fwrt, "WRT: Failed to allocate fragment size %lu\n",
537*4882a593Smuzhiyun pages * PAGE_SIZE);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun pages = DIV_ROUND_UP(pages, 2);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (!block)
543*4882a593Smuzhiyun return -ENOMEM;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun frag->physical = physical;
546*4882a593Smuzhiyun frag->block = block;
547*4882a593Smuzhiyun frag->size = pages * PAGE_SIZE;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun return pages;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
iwl_dbg_tlv_alloc_fragments(struct iwl_fw_runtime * fwrt,enum iwl_fw_ini_allocation_id alloc_id)552*4882a593Smuzhiyun static int iwl_dbg_tlv_alloc_fragments(struct iwl_fw_runtime *fwrt,
553*4882a593Smuzhiyun enum iwl_fw_ini_allocation_id alloc_id)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun struct iwl_fw_mon *fw_mon;
556*4882a593Smuzhiyun struct iwl_fw_ini_allocation_tlv *fw_mon_cfg;
557*4882a593Smuzhiyun u32 num_frags, remain_pages, frag_pages;
558*4882a593Smuzhiyun int i;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (alloc_id < IWL_FW_INI_ALLOCATION_INVALID ||
561*4882a593Smuzhiyun alloc_id >= IWL_FW_INI_ALLOCATION_NUM)
562*4882a593Smuzhiyun return -EIO;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun fw_mon_cfg = &fwrt->trans->dbg.fw_mon_cfg[alloc_id];
565*4882a593Smuzhiyun fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id];
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (fw_mon->num_frags ||
568*4882a593Smuzhiyun fw_mon_cfg->buf_location !=
569*4882a593Smuzhiyun cpu_to_le32(IWL_FW_INI_LOCATION_DRAM_PATH))
570*4882a593Smuzhiyun return 0;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun num_frags = le32_to_cpu(fw_mon_cfg->max_frags_num);
573*4882a593Smuzhiyun if (!fw_has_capa(&fwrt->fw->ucode_capa,
574*4882a593Smuzhiyun IWL_UCODE_TLV_CAPA_DBG_BUF_ALLOC_CMD_SUPP)) {
575*4882a593Smuzhiyun if (alloc_id != IWL_FW_INI_ALLOCATION_ID_DBGC1)
576*4882a593Smuzhiyun return -EIO;
577*4882a593Smuzhiyun num_frags = 1;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun remain_pages = DIV_ROUND_UP(le32_to_cpu(fw_mon_cfg->req_size),
581*4882a593Smuzhiyun PAGE_SIZE);
582*4882a593Smuzhiyun num_frags = min_t(u32, num_frags, BUF_ALLOC_MAX_NUM_FRAGS);
583*4882a593Smuzhiyun num_frags = min_t(u32, num_frags, remain_pages);
584*4882a593Smuzhiyun frag_pages = DIV_ROUND_UP(remain_pages, num_frags);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun fw_mon->frags = kcalloc(num_frags, sizeof(*fw_mon->frags), GFP_KERNEL);
587*4882a593Smuzhiyun if (!fw_mon->frags)
588*4882a593Smuzhiyun return -ENOMEM;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun for (i = 0; i < num_frags; i++) {
591*4882a593Smuzhiyun int pages = min_t(u32, frag_pages, remain_pages);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt,
594*4882a593Smuzhiyun "WRT: Allocating DRAM buffer (alloc_id=%u, fragment=%u, size=0x%lx)\n",
595*4882a593Smuzhiyun alloc_id, i, pages * PAGE_SIZE);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun pages = iwl_dbg_tlv_alloc_fragment(fwrt, &fw_mon->frags[i],
598*4882a593Smuzhiyun pages);
599*4882a593Smuzhiyun if (pages < 0) {
600*4882a593Smuzhiyun u32 alloc_size = le32_to_cpu(fw_mon_cfg->req_size) -
601*4882a593Smuzhiyun (remain_pages * PAGE_SIZE);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (alloc_size < le32_to_cpu(fw_mon_cfg->min_size)) {
604*4882a593Smuzhiyun iwl_dbg_tlv_fragments_free(fwrt->trans,
605*4882a593Smuzhiyun alloc_id);
606*4882a593Smuzhiyun return pages;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun break;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun remain_pages -= pages;
612*4882a593Smuzhiyun fw_mon->num_frags++;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
iwl_dbg_tlv_apply_buffer(struct iwl_fw_runtime * fwrt,enum iwl_fw_ini_allocation_id alloc_id)618*4882a593Smuzhiyun static int iwl_dbg_tlv_apply_buffer(struct iwl_fw_runtime *fwrt,
619*4882a593Smuzhiyun enum iwl_fw_ini_allocation_id alloc_id)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct iwl_fw_mon *fw_mon;
622*4882a593Smuzhiyun u32 remain_frags, num_commands;
623*4882a593Smuzhiyun int i, fw_mon_idx = 0;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (!fw_has_capa(&fwrt->fw->ucode_capa,
626*4882a593Smuzhiyun IWL_UCODE_TLV_CAPA_DBG_BUF_ALLOC_CMD_SUPP))
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (alloc_id < IWL_FW_INI_ALLOCATION_INVALID ||
630*4882a593Smuzhiyun alloc_id >= IWL_FW_INI_ALLOCATION_NUM)
631*4882a593Smuzhiyun return -EIO;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (le32_to_cpu(fwrt->trans->dbg.fw_mon_cfg[alloc_id].buf_location) !=
634*4882a593Smuzhiyun IWL_FW_INI_LOCATION_DRAM_PATH)
635*4882a593Smuzhiyun return 0;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id];
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* the first fragment of DBGC1 is given to the FW via register
640*4882a593Smuzhiyun * or context info
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun if (alloc_id == IWL_FW_INI_ALLOCATION_ID_DBGC1)
643*4882a593Smuzhiyun fw_mon_idx++;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun remain_frags = fw_mon->num_frags - fw_mon_idx;
646*4882a593Smuzhiyun if (!remain_frags)
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun num_commands = DIV_ROUND_UP(remain_frags, BUF_ALLOC_MAX_NUM_FRAGS);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt, "WRT: Applying DRAM destination (alloc_id=%u)\n",
652*4882a593Smuzhiyun alloc_id);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun for (i = 0; i < num_commands; i++) {
655*4882a593Smuzhiyun u32 num_frags = min_t(u32, remain_frags,
656*4882a593Smuzhiyun BUF_ALLOC_MAX_NUM_FRAGS);
657*4882a593Smuzhiyun struct iwl_buf_alloc_cmd data = {
658*4882a593Smuzhiyun .alloc_id = cpu_to_le32(alloc_id),
659*4882a593Smuzhiyun .num_frags = cpu_to_le32(num_frags),
660*4882a593Smuzhiyun .buf_location =
661*4882a593Smuzhiyun cpu_to_le32(IWL_FW_INI_LOCATION_DRAM_PATH),
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun struct iwl_host_cmd hcmd = {
664*4882a593Smuzhiyun .id = WIDE_ID(DEBUG_GROUP, BUFFER_ALLOCATION),
665*4882a593Smuzhiyun .data[0] = &data,
666*4882a593Smuzhiyun .len[0] = sizeof(data),
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun int ret, j;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun for (j = 0; j < num_frags; j++) {
671*4882a593Smuzhiyun struct iwl_buf_alloc_frag *frag = &data.frags[j];
672*4882a593Smuzhiyun struct iwl_dram_data *fw_mon_frag =
673*4882a593Smuzhiyun &fw_mon->frags[fw_mon_idx++];
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun frag->addr = cpu_to_le64(fw_mon_frag->physical);
676*4882a593Smuzhiyun frag->size = cpu_to_le32(fw_mon_frag->size);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun ret = iwl_trans_send_cmd(fwrt->trans, &hcmd);
679*4882a593Smuzhiyun if (ret)
680*4882a593Smuzhiyun return ret;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun remain_frags -= num_frags;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
iwl_dbg_tlv_apply_buffers(struct iwl_fw_runtime * fwrt)688*4882a593Smuzhiyun static void iwl_dbg_tlv_apply_buffers(struct iwl_fw_runtime *fwrt)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun int ret, i;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun for (i = 0; i < IWL_FW_INI_ALLOCATION_NUM; i++) {
693*4882a593Smuzhiyun ret = iwl_dbg_tlv_apply_buffer(fwrt, i);
694*4882a593Smuzhiyun if (ret)
695*4882a593Smuzhiyun IWL_WARN(fwrt,
696*4882a593Smuzhiyun "WRT: Failed to apply DRAM buffer for allocation id %d, ret=%d\n",
697*4882a593Smuzhiyun i, ret);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
iwl_dbg_tlv_send_hcmds(struct iwl_fw_runtime * fwrt,struct list_head * hcmd_list)701*4882a593Smuzhiyun static void iwl_dbg_tlv_send_hcmds(struct iwl_fw_runtime *fwrt,
702*4882a593Smuzhiyun struct list_head *hcmd_list)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct iwl_dbg_tlv_node *node;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun list_for_each_entry(node, hcmd_list, list) {
707*4882a593Smuzhiyun struct iwl_fw_ini_hcmd_tlv *hcmd = (void *)node->tlv.data;
708*4882a593Smuzhiyun struct iwl_fw_ini_hcmd *hcmd_data = &hcmd->hcmd;
709*4882a593Smuzhiyun u16 hcmd_len = le32_to_cpu(node->tlv.length) - sizeof(*hcmd);
710*4882a593Smuzhiyun struct iwl_host_cmd cmd = {
711*4882a593Smuzhiyun .id = WIDE_ID(hcmd_data->group, hcmd_data->id),
712*4882a593Smuzhiyun .len = { hcmd_len, },
713*4882a593Smuzhiyun .data = { hcmd_data->data, },
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun iwl_trans_send_cmd(fwrt->trans, &cmd);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
iwl_dbg_tlv_periodic_trig_handler(struct timer_list * t)720*4882a593Smuzhiyun static void iwl_dbg_tlv_periodic_trig_handler(struct timer_list *t)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct iwl_dbg_tlv_timer_node *timer_node =
723*4882a593Smuzhiyun from_timer(timer_node, t, timer);
724*4882a593Smuzhiyun struct iwl_fwrt_dump_data dump_data = {
725*4882a593Smuzhiyun .trig = (void *)timer_node->tlv->data,
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun int ret;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun ret = iwl_fw_dbg_ini_collect(timer_node->fwrt, &dump_data);
730*4882a593Smuzhiyun if (!ret || ret == -EBUSY) {
731*4882a593Smuzhiyun u32 occur = le32_to_cpu(dump_data.trig->occurrences);
732*4882a593Smuzhiyun u32 collect_interval = le32_to_cpu(dump_data.trig->data[0]);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (!occur)
735*4882a593Smuzhiyun return;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun mod_timer(t, jiffies + msecs_to_jiffies(collect_interval));
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
iwl_dbg_tlv_set_periodic_trigs(struct iwl_fw_runtime * fwrt)741*4882a593Smuzhiyun static void iwl_dbg_tlv_set_periodic_trigs(struct iwl_fw_runtime *fwrt)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct iwl_dbg_tlv_node *node;
744*4882a593Smuzhiyun struct list_head *trig_list =
745*4882a593Smuzhiyun &fwrt->trans->dbg.time_point[IWL_FW_INI_TIME_POINT_PERIODIC].active_trig_list;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun list_for_each_entry(node, trig_list, list) {
748*4882a593Smuzhiyun struct iwl_fw_ini_trigger_tlv *trig = (void *)node->tlv.data;
749*4882a593Smuzhiyun struct iwl_dbg_tlv_timer_node *timer_node;
750*4882a593Smuzhiyun u32 occur = le32_to_cpu(trig->occurrences), collect_interval;
751*4882a593Smuzhiyun u32 min_interval = 100;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (!occur)
754*4882a593Smuzhiyun continue;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* make sure there is at least one dword of data for the
757*4882a593Smuzhiyun * interval value
758*4882a593Smuzhiyun */
759*4882a593Smuzhiyun if (le32_to_cpu(node->tlv.length) <
760*4882a593Smuzhiyun sizeof(*trig) + sizeof(__le32)) {
761*4882a593Smuzhiyun IWL_ERR(fwrt,
762*4882a593Smuzhiyun "WRT: Invalid periodic trigger data was not given\n");
763*4882a593Smuzhiyun continue;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (le32_to_cpu(trig->data[0]) < min_interval) {
767*4882a593Smuzhiyun IWL_WARN(fwrt,
768*4882a593Smuzhiyun "WRT: Override min interval from %u to %u msec\n",
769*4882a593Smuzhiyun le32_to_cpu(trig->data[0]), min_interval);
770*4882a593Smuzhiyun trig->data[0] = cpu_to_le32(min_interval);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun collect_interval = le32_to_cpu(trig->data[0]);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun timer_node = kzalloc(sizeof(*timer_node), GFP_KERNEL);
776*4882a593Smuzhiyun if (!timer_node) {
777*4882a593Smuzhiyun IWL_ERR(fwrt,
778*4882a593Smuzhiyun "WRT: Failed to allocate periodic trigger\n");
779*4882a593Smuzhiyun continue;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun timer_node->fwrt = fwrt;
783*4882a593Smuzhiyun timer_node->tlv = &node->tlv;
784*4882a593Smuzhiyun timer_setup(&timer_node->timer,
785*4882a593Smuzhiyun iwl_dbg_tlv_periodic_trig_handler, 0);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun list_add_tail(&timer_node->list,
788*4882a593Smuzhiyun &fwrt->trans->dbg.periodic_trig_list);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt, "WRT: Enabling periodic trigger\n");
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun mod_timer(&timer_node->timer,
793*4882a593Smuzhiyun jiffies + msecs_to_jiffies(collect_interval));
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
is_trig_data_contained(struct iwl_ucode_tlv * new,struct iwl_ucode_tlv * old)797*4882a593Smuzhiyun static bool is_trig_data_contained(struct iwl_ucode_tlv *new,
798*4882a593Smuzhiyun struct iwl_ucode_tlv *old)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun struct iwl_fw_ini_trigger_tlv *new_trig = (void *)new->data;
801*4882a593Smuzhiyun struct iwl_fw_ini_trigger_tlv *old_trig = (void *)old->data;
802*4882a593Smuzhiyun __le32 *new_data = new_trig->data, *old_data = old_trig->data;
803*4882a593Smuzhiyun u32 new_dwords_num = iwl_tlv_array_len(new, new_trig, data);
804*4882a593Smuzhiyun u32 old_dwords_num = iwl_tlv_array_len(old, old_trig, data);
805*4882a593Smuzhiyun int i, j;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun for (i = 0; i < new_dwords_num; i++) {
808*4882a593Smuzhiyun bool match = false;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun for (j = 0; j < old_dwords_num; j++) {
811*4882a593Smuzhiyun if (new_data[i] == old_data[j]) {
812*4882a593Smuzhiyun match = true;
813*4882a593Smuzhiyun break;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun if (!match)
817*4882a593Smuzhiyun return false;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return true;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
iwl_dbg_tlv_override_trig_node(struct iwl_fw_runtime * fwrt,struct iwl_ucode_tlv * trig_tlv,struct iwl_dbg_tlv_node * node)823*4882a593Smuzhiyun static int iwl_dbg_tlv_override_trig_node(struct iwl_fw_runtime *fwrt,
824*4882a593Smuzhiyun struct iwl_ucode_tlv *trig_tlv,
825*4882a593Smuzhiyun struct iwl_dbg_tlv_node *node)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct iwl_ucode_tlv *node_tlv = &node->tlv;
828*4882a593Smuzhiyun struct iwl_fw_ini_trigger_tlv *node_trig = (void *)node_tlv->data;
829*4882a593Smuzhiyun struct iwl_fw_ini_trigger_tlv *trig = (void *)trig_tlv->data;
830*4882a593Smuzhiyun u32 policy = le32_to_cpu(trig->apply_policy);
831*4882a593Smuzhiyun u32 size = le32_to_cpu(trig_tlv->length);
832*4882a593Smuzhiyun u32 trig_data_len = size - sizeof(*trig);
833*4882a593Smuzhiyun u32 offset = 0;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (!(policy & IWL_FW_INI_APPLY_POLICY_OVERRIDE_DATA)) {
836*4882a593Smuzhiyun u32 data_len = le32_to_cpu(node_tlv->length) -
837*4882a593Smuzhiyun sizeof(*node_trig);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt,
840*4882a593Smuzhiyun "WRT: Appending trigger data (time point %u)\n",
841*4882a593Smuzhiyun le32_to_cpu(trig->time_point));
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun offset += data_len;
844*4882a593Smuzhiyun size += data_len;
845*4882a593Smuzhiyun } else {
846*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt,
847*4882a593Smuzhiyun "WRT: Overriding trigger data (time point %u)\n",
848*4882a593Smuzhiyun le32_to_cpu(trig->time_point));
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (size != le32_to_cpu(node_tlv->length)) {
852*4882a593Smuzhiyun struct list_head *prev = node->list.prev;
853*4882a593Smuzhiyun struct iwl_dbg_tlv_node *tmp;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun list_del(&node->list);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun tmp = krealloc(node, sizeof(*node) + size, GFP_KERNEL);
858*4882a593Smuzhiyun if (!tmp) {
859*4882a593Smuzhiyun IWL_WARN(fwrt,
860*4882a593Smuzhiyun "WRT: No memory to override trigger (time point %u)\n",
861*4882a593Smuzhiyun le32_to_cpu(trig->time_point));
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun list_add(&node->list, prev);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return -ENOMEM;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun list_add(&tmp->list, prev);
869*4882a593Smuzhiyun node_tlv = &tmp->tlv;
870*4882a593Smuzhiyun node_trig = (void *)node_tlv->data;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun memcpy(node_trig->data + offset, trig->data, trig_data_len);
874*4882a593Smuzhiyun node_tlv->length = cpu_to_le32(size);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (policy & IWL_FW_INI_APPLY_POLICY_OVERRIDE_CFG) {
877*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt,
878*4882a593Smuzhiyun "WRT: Overriding trigger configuration (time point %u)\n",
879*4882a593Smuzhiyun le32_to_cpu(trig->time_point));
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* the first 11 dwords are configuration related */
882*4882a593Smuzhiyun memcpy(node_trig, trig, sizeof(__le32) * 11);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (policy & IWL_FW_INI_APPLY_POLICY_OVERRIDE_REGIONS) {
886*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt,
887*4882a593Smuzhiyun "WRT: Overriding trigger regions (time point %u)\n",
888*4882a593Smuzhiyun le32_to_cpu(trig->time_point));
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun node_trig->regions_mask = trig->regions_mask;
891*4882a593Smuzhiyun } else {
892*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt,
893*4882a593Smuzhiyun "WRT: Appending trigger regions (time point %u)\n",
894*4882a593Smuzhiyun le32_to_cpu(trig->time_point));
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun node_trig->regions_mask |= trig->regions_mask;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun static int
iwl_dbg_tlv_add_active_trigger(struct iwl_fw_runtime * fwrt,struct list_head * trig_list,struct iwl_ucode_tlv * trig_tlv)903*4882a593Smuzhiyun iwl_dbg_tlv_add_active_trigger(struct iwl_fw_runtime *fwrt,
904*4882a593Smuzhiyun struct list_head *trig_list,
905*4882a593Smuzhiyun struct iwl_ucode_tlv *trig_tlv)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun struct iwl_fw_ini_trigger_tlv *trig = (void *)trig_tlv->data;
908*4882a593Smuzhiyun struct iwl_dbg_tlv_node *node, *match = NULL;
909*4882a593Smuzhiyun u32 policy = le32_to_cpu(trig->apply_policy);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun list_for_each_entry(node, trig_list, list) {
912*4882a593Smuzhiyun if (!(policy & IWL_FW_INI_APPLY_POLICY_MATCH_TIME_POINT))
913*4882a593Smuzhiyun break;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (!(policy & IWL_FW_INI_APPLY_POLICY_MATCH_DATA) ||
916*4882a593Smuzhiyun is_trig_data_contained(trig_tlv, &node->tlv)) {
917*4882a593Smuzhiyun match = node;
918*4882a593Smuzhiyun break;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (!match) {
923*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt, "WRT: Enabling trigger (time point %u)\n",
924*4882a593Smuzhiyun le32_to_cpu(trig->time_point));
925*4882a593Smuzhiyun return iwl_dbg_tlv_add(trig_tlv, trig_list);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun return iwl_dbg_tlv_override_trig_node(fwrt, trig_tlv, match);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun static void
iwl_dbg_tlv_gen_active_trig_list(struct iwl_fw_runtime * fwrt,struct iwl_dbg_tlv_time_point_data * tp)932*4882a593Smuzhiyun iwl_dbg_tlv_gen_active_trig_list(struct iwl_fw_runtime *fwrt,
933*4882a593Smuzhiyun struct iwl_dbg_tlv_time_point_data *tp)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct iwl_dbg_tlv_node *node;
936*4882a593Smuzhiyun struct list_head *trig_list = &tp->trig_list;
937*4882a593Smuzhiyun struct list_head *active_trig_list = &tp->active_trig_list;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun list_for_each_entry(node, trig_list, list) {
940*4882a593Smuzhiyun struct iwl_ucode_tlv *tlv = &node->tlv;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun iwl_dbg_tlv_add_active_trigger(fwrt, active_trig_list, tlv);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
iwl_dbg_tlv_check_fw_pkt(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_dump_data * dump_data,union iwl_dbg_tlv_tp_data * tp_data,u32 trig_data)946*4882a593Smuzhiyun static bool iwl_dbg_tlv_check_fw_pkt(struct iwl_fw_runtime *fwrt,
947*4882a593Smuzhiyun struct iwl_fwrt_dump_data *dump_data,
948*4882a593Smuzhiyun union iwl_dbg_tlv_tp_data *tp_data,
949*4882a593Smuzhiyun u32 trig_data)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun struct iwl_rx_packet *pkt = tp_data->fw_pkt;
952*4882a593Smuzhiyun struct iwl_cmd_header *wanted_hdr = (void *)&trig_data;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun if (pkt && (pkt->hdr.cmd == wanted_hdr->cmd &&
955*4882a593Smuzhiyun pkt->hdr.group_id == wanted_hdr->group_id)) {
956*4882a593Smuzhiyun struct iwl_rx_packet *fw_pkt =
957*4882a593Smuzhiyun kmemdup(pkt,
958*4882a593Smuzhiyun sizeof(*pkt) + iwl_rx_packet_payload_len(pkt),
959*4882a593Smuzhiyun GFP_ATOMIC);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (!fw_pkt)
962*4882a593Smuzhiyun return false;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun dump_data->fw_pkt = fw_pkt;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun return true;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun return false;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun static int
iwl_dbg_tlv_tp_trigger(struct iwl_fw_runtime * fwrt,struct list_head * active_trig_list,union iwl_dbg_tlv_tp_data * tp_data,bool (* data_check)(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_dump_data * dump_data,union iwl_dbg_tlv_tp_data * tp_data,u32 trig_data))973*4882a593Smuzhiyun iwl_dbg_tlv_tp_trigger(struct iwl_fw_runtime *fwrt,
974*4882a593Smuzhiyun struct list_head *active_trig_list,
975*4882a593Smuzhiyun union iwl_dbg_tlv_tp_data *tp_data,
976*4882a593Smuzhiyun bool (*data_check)(struct iwl_fw_runtime *fwrt,
977*4882a593Smuzhiyun struct iwl_fwrt_dump_data *dump_data,
978*4882a593Smuzhiyun union iwl_dbg_tlv_tp_data *tp_data,
979*4882a593Smuzhiyun u32 trig_data))
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun struct iwl_dbg_tlv_node *node;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun list_for_each_entry(node, active_trig_list, list) {
984*4882a593Smuzhiyun struct iwl_fwrt_dump_data dump_data = {
985*4882a593Smuzhiyun .trig = (void *)node->tlv.data,
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun u32 num_data = iwl_tlv_array_len(&node->tlv, dump_data.trig,
988*4882a593Smuzhiyun data);
989*4882a593Smuzhiyun int ret, i;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (!num_data) {
992*4882a593Smuzhiyun ret = iwl_fw_dbg_ini_collect(fwrt, &dump_data);
993*4882a593Smuzhiyun if (ret)
994*4882a593Smuzhiyun return ret;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun for (i = 0; i < num_data; i++) {
998*4882a593Smuzhiyun if (!data_check ||
999*4882a593Smuzhiyun data_check(fwrt, &dump_data, tp_data,
1000*4882a593Smuzhiyun le32_to_cpu(dump_data.trig->data[i]))) {
1001*4882a593Smuzhiyun ret = iwl_fw_dbg_ini_collect(fwrt, &dump_data);
1002*4882a593Smuzhiyun if (ret)
1003*4882a593Smuzhiyun return ret;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun break;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
iwl_dbg_tlv_init_cfg(struct iwl_fw_runtime * fwrt)1013*4882a593Smuzhiyun static void iwl_dbg_tlv_init_cfg(struct iwl_fw_runtime *fwrt)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun enum iwl_fw_ini_buffer_location *ini_dest = &fwrt->trans->dbg.ini_dest;
1016*4882a593Smuzhiyun int ret, i;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (*ini_dest != IWL_FW_INI_LOCATION_INVALID)
1019*4882a593Smuzhiyun return;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun IWL_DEBUG_FW(fwrt,
1022*4882a593Smuzhiyun "WRT: Generating active triggers list, domain 0x%x\n",
1023*4882a593Smuzhiyun fwrt->trans->dbg.domains_bitmap);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fwrt->trans->dbg.time_point); i++) {
1026*4882a593Smuzhiyun struct iwl_dbg_tlv_time_point_data *tp =
1027*4882a593Smuzhiyun &fwrt->trans->dbg.time_point[i];
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun iwl_dbg_tlv_gen_active_trig_list(fwrt, tp);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun *ini_dest = IWL_FW_INI_LOCATION_INVALID;
1033*4882a593Smuzhiyun for (i = 0; i < IWL_FW_INI_ALLOCATION_NUM; i++) {
1034*4882a593Smuzhiyun struct iwl_fw_ini_allocation_tlv *fw_mon_cfg =
1035*4882a593Smuzhiyun &fwrt->trans->dbg.fw_mon_cfg[i];
1036*4882a593Smuzhiyun u32 dest = le32_to_cpu(fw_mon_cfg->buf_location);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (dest == IWL_FW_INI_LOCATION_INVALID)
1039*4882a593Smuzhiyun continue;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (*ini_dest == IWL_FW_INI_LOCATION_INVALID)
1042*4882a593Smuzhiyun *ini_dest = dest;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (dest != *ini_dest)
1045*4882a593Smuzhiyun continue;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun ret = iwl_dbg_tlv_alloc_fragments(fwrt, i);
1048*4882a593Smuzhiyun if (ret)
1049*4882a593Smuzhiyun IWL_WARN(fwrt,
1050*4882a593Smuzhiyun "WRT: Failed to allocate DRAM buffer for allocation id %d, ret=%d\n",
1051*4882a593Smuzhiyun i, ret);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
iwl_dbg_tlv_time_point(struct iwl_fw_runtime * fwrt,enum iwl_fw_ini_time_point tp_id,union iwl_dbg_tlv_tp_data * tp_data)1055*4882a593Smuzhiyun void iwl_dbg_tlv_time_point(struct iwl_fw_runtime *fwrt,
1056*4882a593Smuzhiyun enum iwl_fw_ini_time_point tp_id,
1057*4882a593Smuzhiyun union iwl_dbg_tlv_tp_data *tp_data)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun struct list_head *hcmd_list, *trig_list;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun if (!iwl_trans_dbg_ini_valid(fwrt->trans) ||
1062*4882a593Smuzhiyun tp_id == IWL_FW_INI_TIME_POINT_INVALID ||
1063*4882a593Smuzhiyun tp_id >= IWL_FW_INI_TIME_POINT_NUM)
1064*4882a593Smuzhiyun return;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun hcmd_list = &fwrt->trans->dbg.time_point[tp_id].hcmd_list;
1067*4882a593Smuzhiyun trig_list = &fwrt->trans->dbg.time_point[tp_id].active_trig_list;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun switch (tp_id) {
1070*4882a593Smuzhiyun case IWL_FW_INI_TIME_POINT_EARLY:
1071*4882a593Smuzhiyun iwl_dbg_tlv_init_cfg(fwrt);
1072*4882a593Smuzhiyun iwl_dbg_tlv_tp_trigger(fwrt, trig_list, tp_data, NULL);
1073*4882a593Smuzhiyun break;
1074*4882a593Smuzhiyun case IWL_FW_INI_TIME_POINT_AFTER_ALIVE:
1075*4882a593Smuzhiyun iwl_dbg_tlv_apply_buffers(fwrt);
1076*4882a593Smuzhiyun iwl_dbg_tlv_send_hcmds(fwrt, hcmd_list);
1077*4882a593Smuzhiyun iwl_dbg_tlv_tp_trigger(fwrt, trig_list, tp_data, NULL);
1078*4882a593Smuzhiyun break;
1079*4882a593Smuzhiyun case IWL_FW_INI_TIME_POINT_PERIODIC:
1080*4882a593Smuzhiyun iwl_dbg_tlv_set_periodic_trigs(fwrt);
1081*4882a593Smuzhiyun iwl_dbg_tlv_send_hcmds(fwrt, hcmd_list);
1082*4882a593Smuzhiyun break;
1083*4882a593Smuzhiyun case IWL_FW_INI_TIME_POINT_FW_RSP_OR_NOTIF:
1084*4882a593Smuzhiyun case IWL_FW_INI_TIME_POINT_MISSED_BEACONS:
1085*4882a593Smuzhiyun case IWL_FW_INI_TIME_POINT_FW_DHC_NOTIFICATION:
1086*4882a593Smuzhiyun iwl_dbg_tlv_send_hcmds(fwrt, hcmd_list);
1087*4882a593Smuzhiyun iwl_dbg_tlv_tp_trigger(fwrt, trig_list, tp_data,
1088*4882a593Smuzhiyun iwl_dbg_tlv_check_fw_pkt);
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun default:
1091*4882a593Smuzhiyun iwl_dbg_tlv_send_hcmds(fwrt, hcmd_list);
1092*4882a593Smuzhiyun iwl_dbg_tlv_tp_trigger(fwrt, trig_list, tp_data, NULL);
1093*4882a593Smuzhiyun break;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_dbg_tlv_time_point);
1097