xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/intel/iwlwifi/fw/dbg.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * This file is provided under a dual BSD/GPLv2 license.  When using or
4*4882a593Smuzhiyun  * redistributing this file, you may do so under either license.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * GPL LICENSE SUMMARY
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright(c) 2008 - 2014 Intel Corporation. All rights reserved.
9*4882a593Smuzhiyun  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10*4882a593Smuzhiyun  * Copyright(c) 2015 - 2017 Intel Deutschland GmbH
11*4882a593Smuzhiyun  * Copyright(c) 2018 - 2020 Intel Corporation
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
14*4882a593Smuzhiyun  * it under the terms of version 2 of the GNU General Public License as
15*4882a593Smuzhiyun  * published by the Free Software Foundation.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but
18*4882a593Smuzhiyun  * WITHOUT ANY WARRANTY; without even the implied warranty of
19*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
20*4882a593Smuzhiyun  * General Public License for more details.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution
23*4882a593Smuzhiyun  * in the file called COPYING.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * Contact Information:
26*4882a593Smuzhiyun  *  Intel Linux Wireless <linuxwifi@intel.com>
27*4882a593Smuzhiyun  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * BSD LICENSE
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
32*4882a593Smuzhiyun  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
33*4882a593Smuzhiyun  * Copyright(c) 2015 - 2017 Intel Deutschland GmbH
34*4882a593Smuzhiyun  * Copyright(c) 2018 - 2020 Intel Corporation
35*4882a593Smuzhiyun  * All rights reserved.
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
38*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
39*4882a593Smuzhiyun  * are met:
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  *  * Redistributions of source code must retain the above copyright
42*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
43*4882a593Smuzhiyun  *  * Redistributions in binary form must reproduce the above copyright
44*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in
45*4882a593Smuzhiyun  *    the documentation and/or other materials provided with the
46*4882a593Smuzhiyun  *    distribution.
47*4882a593Smuzhiyun  *  * Neither the name Intel Corporation nor the names of its
48*4882a593Smuzhiyun  *    contributors may be used to endorse or promote products derived
49*4882a593Smuzhiyun  *    from this software without specific prior written permission.
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
52*4882a593Smuzhiyun  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
53*4882a593Smuzhiyun  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
54*4882a593Smuzhiyun  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
55*4882a593Smuzhiyun  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
56*4882a593Smuzhiyun  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
57*4882a593Smuzhiyun  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
58*4882a593Smuzhiyun  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
59*4882a593Smuzhiyun  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
60*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
61*4882a593Smuzhiyun  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
62*4882a593Smuzhiyun  *
63*4882a593Smuzhiyun  *****************************************************************************/
64*4882a593Smuzhiyun #include <linux/devcoredump.h>
65*4882a593Smuzhiyun #include "iwl-drv.h"
66*4882a593Smuzhiyun #include "runtime.h"
67*4882a593Smuzhiyun #include "dbg.h"
68*4882a593Smuzhiyun #include "debugfs.h"
69*4882a593Smuzhiyun #include "iwl-io.h"
70*4882a593Smuzhiyun #include "iwl-prph.h"
71*4882a593Smuzhiyun #include "iwl-csr.h"
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /**
74*4882a593Smuzhiyun  * struct iwl_fw_dump_ptrs - set of pointers needed for the fw-error-dump
75*4882a593Smuzhiyun  *
76*4882a593Smuzhiyun  * @fwrt_ptr: pointer to the buffer coming from fwrt
77*4882a593Smuzhiyun  * @trans_ptr: pointer to struct %iwl_trans_dump_data which contains the
78*4882a593Smuzhiyun  *	transport's data.
79*4882a593Smuzhiyun  * @trans_len: length of the valid data in trans_ptr
80*4882a593Smuzhiyun  * @fwrt_len: length of the valid data in fwrt_ptr
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun struct iwl_fw_dump_ptrs {
83*4882a593Smuzhiyun 	struct iwl_trans_dump_data *trans_ptr;
84*4882a593Smuzhiyun 	void *fwrt_ptr;
85*4882a593Smuzhiyun 	u32 fwrt_len;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define RADIO_REG_MAX_READ 0x2ad
iwl_read_radio_regs(struct iwl_fw_runtime * fwrt,struct iwl_fw_error_dump_data ** dump_data)89*4882a593Smuzhiyun static void iwl_read_radio_regs(struct iwl_fw_runtime *fwrt,
90*4882a593Smuzhiyun 				struct iwl_fw_error_dump_data **dump_data)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	u8 *pos = (void *)(*dump_data)->data;
93*4882a593Smuzhiyun 	unsigned long flags;
94*4882a593Smuzhiyun 	int i;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	IWL_DEBUG_INFO(fwrt, "WRT radio registers dump\n");
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
99*4882a593Smuzhiyun 		return;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	(*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RADIO_REG);
102*4882a593Smuzhiyun 	(*dump_data)->len = cpu_to_le32(RADIO_REG_MAX_READ);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	for (i = 0; i < RADIO_REG_MAX_READ; i++) {
105*4882a593Smuzhiyun 		u32 rd_cmd = RADIO_RSP_RD_CMD;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 		rd_cmd |= i << RADIO_RSP_ADDR_POS;
108*4882a593Smuzhiyun 		iwl_write_prph_no_grab(fwrt->trans, RSP_RADIO_CMD, rd_cmd);
109*4882a593Smuzhiyun 		*pos = (u8)iwl_read_prph_no_grab(fwrt->trans, RSP_RADIO_RDDAT);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		pos++;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	*dump_data = iwl_fw_error_next_data(*dump_data);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	iwl_trans_release_nic_access(fwrt->trans, &flags);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
iwl_fwrt_dump_rxf(struct iwl_fw_runtime * fwrt,struct iwl_fw_error_dump_data ** dump_data,int size,u32 offset,int fifo_num)119*4882a593Smuzhiyun static void iwl_fwrt_dump_rxf(struct iwl_fw_runtime *fwrt,
120*4882a593Smuzhiyun 			      struct iwl_fw_error_dump_data **dump_data,
121*4882a593Smuzhiyun 			      int size, u32 offset, int fifo_num)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct iwl_fw_error_dump_fifo *fifo_hdr;
124*4882a593Smuzhiyun 	u32 *fifo_data;
125*4882a593Smuzhiyun 	u32 fifo_len;
126*4882a593Smuzhiyun 	int i;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	fifo_hdr = (void *)(*dump_data)->data;
129*4882a593Smuzhiyun 	fifo_data = (void *)fifo_hdr->data;
130*4882a593Smuzhiyun 	fifo_len = size;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* No need to try to read the data if the length is 0 */
133*4882a593Smuzhiyun 	if (fifo_len == 0)
134*4882a593Smuzhiyun 		return;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Add a TLV for the RXF */
137*4882a593Smuzhiyun 	(*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RXF);
138*4882a593Smuzhiyun 	(*dump_data)->len = cpu_to_le32(fifo_len + sizeof(*fifo_hdr));
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	fifo_hdr->fifo_num = cpu_to_le32(fifo_num);
141*4882a593Smuzhiyun 	fifo_hdr->available_bytes =
142*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
143*4882a593Smuzhiyun 						RXF_RD_D_SPACE + offset));
144*4882a593Smuzhiyun 	fifo_hdr->wr_ptr =
145*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
146*4882a593Smuzhiyun 						RXF_RD_WR_PTR + offset));
147*4882a593Smuzhiyun 	fifo_hdr->rd_ptr =
148*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
149*4882a593Smuzhiyun 						RXF_RD_RD_PTR + offset));
150*4882a593Smuzhiyun 	fifo_hdr->fence_ptr =
151*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
152*4882a593Smuzhiyun 						RXF_RD_FENCE_PTR + offset));
153*4882a593Smuzhiyun 	fifo_hdr->fence_mode =
154*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
155*4882a593Smuzhiyun 						RXF_SET_FENCE_MODE + offset));
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Lock fence */
158*4882a593Smuzhiyun 	iwl_trans_write_prph(fwrt->trans, RXF_SET_FENCE_MODE + offset, 0x1);
159*4882a593Smuzhiyun 	/* Set fence pointer to the same place like WR pointer */
160*4882a593Smuzhiyun 	iwl_trans_write_prph(fwrt->trans, RXF_LD_WR2FENCE + offset, 0x1);
161*4882a593Smuzhiyun 	/* Set fence offset */
162*4882a593Smuzhiyun 	iwl_trans_write_prph(fwrt->trans,
163*4882a593Smuzhiyun 			     RXF_LD_FENCE_OFFSET_ADDR + offset, 0x0);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Read FIFO */
166*4882a593Smuzhiyun 	fifo_len /= sizeof(u32); /* Size in DWORDS */
167*4882a593Smuzhiyun 	for (i = 0; i < fifo_len; i++)
168*4882a593Smuzhiyun 		fifo_data[i] = iwl_trans_read_prph(fwrt->trans,
169*4882a593Smuzhiyun 						 RXF_FIFO_RD_FENCE_INC +
170*4882a593Smuzhiyun 						 offset);
171*4882a593Smuzhiyun 	*dump_data = iwl_fw_error_next_data(*dump_data);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
iwl_fwrt_dump_txf(struct iwl_fw_runtime * fwrt,struct iwl_fw_error_dump_data ** dump_data,int size,u32 offset,int fifo_num)174*4882a593Smuzhiyun static void iwl_fwrt_dump_txf(struct iwl_fw_runtime *fwrt,
175*4882a593Smuzhiyun 			      struct iwl_fw_error_dump_data **dump_data,
176*4882a593Smuzhiyun 			      int size, u32 offset, int fifo_num)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct iwl_fw_error_dump_fifo *fifo_hdr;
179*4882a593Smuzhiyun 	u32 *fifo_data;
180*4882a593Smuzhiyun 	u32 fifo_len;
181*4882a593Smuzhiyun 	int i;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	fifo_hdr = (void *)(*dump_data)->data;
184*4882a593Smuzhiyun 	fifo_data = (void *)fifo_hdr->data;
185*4882a593Smuzhiyun 	fifo_len = size;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* No need to try to read the data if the length is 0 */
188*4882a593Smuzhiyun 	if (fifo_len == 0)
189*4882a593Smuzhiyun 		return;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Add a TLV for the FIFO */
192*4882a593Smuzhiyun 	(*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXF);
193*4882a593Smuzhiyun 	(*dump_data)->len = cpu_to_le32(fifo_len + sizeof(*fifo_hdr));
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	fifo_hdr->fifo_num = cpu_to_le32(fifo_num);
196*4882a593Smuzhiyun 	fifo_hdr->available_bytes =
197*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
198*4882a593Smuzhiyun 						TXF_FIFO_ITEM_CNT + offset));
199*4882a593Smuzhiyun 	fifo_hdr->wr_ptr =
200*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
201*4882a593Smuzhiyun 						TXF_WR_PTR + offset));
202*4882a593Smuzhiyun 	fifo_hdr->rd_ptr =
203*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
204*4882a593Smuzhiyun 						TXF_RD_PTR + offset));
205*4882a593Smuzhiyun 	fifo_hdr->fence_ptr =
206*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
207*4882a593Smuzhiyun 						TXF_FENCE_PTR + offset));
208*4882a593Smuzhiyun 	fifo_hdr->fence_mode =
209*4882a593Smuzhiyun 		cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
210*4882a593Smuzhiyun 						TXF_LOCK_FENCE + offset));
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* Set the TXF_READ_MODIFY_ADDR to TXF_WR_PTR */
213*4882a593Smuzhiyun 	iwl_trans_write_prph(fwrt->trans, TXF_READ_MODIFY_ADDR + offset,
214*4882a593Smuzhiyun 			     TXF_WR_PTR + offset);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Dummy-read to advance the read pointer to the head */
217*4882a593Smuzhiyun 	iwl_trans_read_prph(fwrt->trans, TXF_READ_MODIFY_DATA + offset);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Read FIFO */
220*4882a593Smuzhiyun 	fifo_len /= sizeof(u32); /* Size in DWORDS */
221*4882a593Smuzhiyun 	for (i = 0; i < fifo_len; i++)
222*4882a593Smuzhiyun 		fifo_data[i] = iwl_trans_read_prph(fwrt->trans,
223*4882a593Smuzhiyun 						  TXF_READ_MODIFY_DATA +
224*4882a593Smuzhiyun 						  offset);
225*4882a593Smuzhiyun 	*dump_data = iwl_fw_error_next_data(*dump_data);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
iwl_fw_dump_rxf(struct iwl_fw_runtime * fwrt,struct iwl_fw_error_dump_data ** dump_data)228*4882a593Smuzhiyun static void iwl_fw_dump_rxf(struct iwl_fw_runtime *fwrt,
229*4882a593Smuzhiyun 			    struct iwl_fw_error_dump_data **dump_data)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg;
232*4882a593Smuzhiyun 	unsigned long flags;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	IWL_DEBUG_INFO(fwrt, "WRT RX FIFO dump\n");
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
237*4882a593Smuzhiyun 		return;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RXF)) {
240*4882a593Smuzhiyun 		/* Pull RXF1 */
241*4882a593Smuzhiyun 		iwl_fwrt_dump_rxf(fwrt, dump_data,
242*4882a593Smuzhiyun 				  cfg->lmac[0].rxfifo1_size, 0, 0);
243*4882a593Smuzhiyun 		/* Pull RXF2 */
244*4882a593Smuzhiyun 		iwl_fwrt_dump_rxf(fwrt, dump_data, cfg->rxfifo2_size,
245*4882a593Smuzhiyun 				  RXF_DIFF_FROM_PREV +
246*4882a593Smuzhiyun 				  fwrt->trans->trans_cfg->umac_prph_offset, 1);
247*4882a593Smuzhiyun 		/* Pull LMAC2 RXF1 */
248*4882a593Smuzhiyun 		if (fwrt->smem_cfg.num_lmacs > 1)
249*4882a593Smuzhiyun 			iwl_fwrt_dump_rxf(fwrt, dump_data,
250*4882a593Smuzhiyun 					  cfg->lmac[1].rxfifo1_size,
251*4882a593Smuzhiyun 					  LMAC2_PRPH_OFFSET, 2);
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	iwl_trans_release_nic_access(fwrt->trans, &flags);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
iwl_fw_dump_txf(struct iwl_fw_runtime * fwrt,struct iwl_fw_error_dump_data ** dump_data)257*4882a593Smuzhiyun static void iwl_fw_dump_txf(struct iwl_fw_runtime *fwrt,
258*4882a593Smuzhiyun 			    struct iwl_fw_error_dump_data **dump_data)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct iwl_fw_error_dump_fifo *fifo_hdr;
261*4882a593Smuzhiyun 	struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg;
262*4882a593Smuzhiyun 	u32 *fifo_data;
263*4882a593Smuzhiyun 	u32 fifo_len;
264*4882a593Smuzhiyun 	unsigned long flags;
265*4882a593Smuzhiyun 	int i, j;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	IWL_DEBUG_INFO(fwrt, "WRT TX FIFO dump\n");
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
270*4882a593Smuzhiyun 		return;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_TXF)) {
273*4882a593Smuzhiyun 		/* Pull TXF data from LMAC1 */
274*4882a593Smuzhiyun 		for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries; i++) {
275*4882a593Smuzhiyun 			/* Mark the number of TXF we're pulling now */
276*4882a593Smuzhiyun 			iwl_trans_write_prph(fwrt->trans, TXF_LARC_NUM, i);
277*4882a593Smuzhiyun 			iwl_fwrt_dump_txf(fwrt, dump_data,
278*4882a593Smuzhiyun 					  cfg->lmac[0].txfifo_size[i], 0, i);
279*4882a593Smuzhiyun 		}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		/* Pull TXF data from LMAC2 */
282*4882a593Smuzhiyun 		if (fwrt->smem_cfg.num_lmacs > 1) {
283*4882a593Smuzhiyun 			for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries;
284*4882a593Smuzhiyun 			     i++) {
285*4882a593Smuzhiyun 				/* Mark the number of TXF we're pulling now */
286*4882a593Smuzhiyun 				iwl_trans_write_prph(fwrt->trans,
287*4882a593Smuzhiyun 						     TXF_LARC_NUM +
288*4882a593Smuzhiyun 						     LMAC2_PRPH_OFFSET, i);
289*4882a593Smuzhiyun 				iwl_fwrt_dump_txf(fwrt, dump_data,
290*4882a593Smuzhiyun 						  cfg->lmac[1].txfifo_size[i],
291*4882a593Smuzhiyun 						  LMAC2_PRPH_OFFSET,
292*4882a593Smuzhiyun 						  i + cfg->num_txfifo_entries);
293*4882a593Smuzhiyun 			}
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_INTERNAL_TXF) &&
298*4882a593Smuzhiyun 	    fw_has_capa(&fwrt->fw->ucode_capa,
299*4882a593Smuzhiyun 			IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG)) {
300*4882a593Smuzhiyun 		/* Pull UMAC internal TXF data from all TXFs */
301*4882a593Smuzhiyun 		for (i = 0;
302*4882a593Smuzhiyun 		     i < ARRAY_SIZE(fwrt->smem_cfg.internal_txfifo_size);
303*4882a593Smuzhiyun 		     i++) {
304*4882a593Smuzhiyun 			fifo_hdr = (void *)(*dump_data)->data;
305*4882a593Smuzhiyun 			fifo_data = (void *)fifo_hdr->data;
306*4882a593Smuzhiyun 			fifo_len = fwrt->smem_cfg.internal_txfifo_size[i];
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 			/* No need to try to read the data if the length is 0 */
309*4882a593Smuzhiyun 			if (fifo_len == 0)
310*4882a593Smuzhiyun 				continue;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 			/* Add a TLV for the internal FIFOs */
313*4882a593Smuzhiyun 			(*dump_data)->type =
314*4882a593Smuzhiyun 				cpu_to_le32(IWL_FW_ERROR_DUMP_INTERNAL_TXF);
315*4882a593Smuzhiyun 			(*dump_data)->len =
316*4882a593Smuzhiyun 				cpu_to_le32(fifo_len + sizeof(*fifo_hdr));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 			fifo_hdr->fifo_num = cpu_to_le32(i);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 			/* Mark the number of TXF we're pulling now */
321*4882a593Smuzhiyun 			iwl_trans_write_prph(fwrt->trans, TXF_CPU2_NUM, i +
322*4882a593Smuzhiyun 				fwrt->smem_cfg.num_txfifo_entries);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 			fifo_hdr->available_bytes =
325*4882a593Smuzhiyun 				cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
326*4882a593Smuzhiyun 								TXF_CPU2_FIFO_ITEM_CNT));
327*4882a593Smuzhiyun 			fifo_hdr->wr_ptr =
328*4882a593Smuzhiyun 				cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
329*4882a593Smuzhiyun 								TXF_CPU2_WR_PTR));
330*4882a593Smuzhiyun 			fifo_hdr->rd_ptr =
331*4882a593Smuzhiyun 				cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
332*4882a593Smuzhiyun 								TXF_CPU2_RD_PTR));
333*4882a593Smuzhiyun 			fifo_hdr->fence_ptr =
334*4882a593Smuzhiyun 				cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
335*4882a593Smuzhiyun 								TXF_CPU2_FENCE_PTR));
336*4882a593Smuzhiyun 			fifo_hdr->fence_mode =
337*4882a593Smuzhiyun 				cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
338*4882a593Smuzhiyun 								TXF_CPU2_LOCK_FENCE));
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 			/* Set TXF_CPU2_READ_MODIFY_ADDR to TXF_CPU2_WR_PTR */
341*4882a593Smuzhiyun 			iwl_trans_write_prph(fwrt->trans,
342*4882a593Smuzhiyun 					     TXF_CPU2_READ_MODIFY_ADDR,
343*4882a593Smuzhiyun 					     TXF_CPU2_WR_PTR);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 			/* Dummy-read to advance the read pointer to head */
346*4882a593Smuzhiyun 			iwl_trans_read_prph(fwrt->trans,
347*4882a593Smuzhiyun 					    TXF_CPU2_READ_MODIFY_DATA);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 			/* Read FIFO */
350*4882a593Smuzhiyun 			fifo_len /= sizeof(u32); /* Size in DWORDS */
351*4882a593Smuzhiyun 			for (j = 0; j < fifo_len; j++)
352*4882a593Smuzhiyun 				fifo_data[j] =
353*4882a593Smuzhiyun 					iwl_trans_read_prph(fwrt->trans,
354*4882a593Smuzhiyun 							    TXF_CPU2_READ_MODIFY_DATA);
355*4882a593Smuzhiyun 			*dump_data = iwl_fw_error_next_data(*dump_data);
356*4882a593Smuzhiyun 		}
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	iwl_trans_release_nic_access(fwrt->trans, &flags);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define IWL8260_ICCM_OFFSET		0x44000 /* Only for B-step */
363*4882a593Smuzhiyun #define IWL8260_ICCM_LEN		0xC000 /* Only for B-step */
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun struct iwl_prph_range {
366*4882a593Smuzhiyun 	u32 start, end;
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static const struct iwl_prph_range iwl_prph_dump_addr_comm[] = {
370*4882a593Smuzhiyun 	{ .start = 0x00a00000, .end = 0x00a00000 },
371*4882a593Smuzhiyun 	{ .start = 0x00a0000c, .end = 0x00a00024 },
372*4882a593Smuzhiyun 	{ .start = 0x00a0002c, .end = 0x00a0003c },
373*4882a593Smuzhiyun 	{ .start = 0x00a00410, .end = 0x00a00418 },
374*4882a593Smuzhiyun 	{ .start = 0x00a00420, .end = 0x00a00420 },
375*4882a593Smuzhiyun 	{ .start = 0x00a00428, .end = 0x00a00428 },
376*4882a593Smuzhiyun 	{ .start = 0x00a00430, .end = 0x00a0043c },
377*4882a593Smuzhiyun 	{ .start = 0x00a00444, .end = 0x00a00444 },
378*4882a593Smuzhiyun 	{ .start = 0x00a004c0, .end = 0x00a004cc },
379*4882a593Smuzhiyun 	{ .start = 0x00a004d8, .end = 0x00a004d8 },
380*4882a593Smuzhiyun 	{ .start = 0x00a004e0, .end = 0x00a004f0 },
381*4882a593Smuzhiyun 	{ .start = 0x00a00840, .end = 0x00a00840 },
382*4882a593Smuzhiyun 	{ .start = 0x00a00850, .end = 0x00a00858 },
383*4882a593Smuzhiyun 	{ .start = 0x00a01004, .end = 0x00a01008 },
384*4882a593Smuzhiyun 	{ .start = 0x00a01010, .end = 0x00a01010 },
385*4882a593Smuzhiyun 	{ .start = 0x00a01018, .end = 0x00a01018 },
386*4882a593Smuzhiyun 	{ .start = 0x00a01024, .end = 0x00a01024 },
387*4882a593Smuzhiyun 	{ .start = 0x00a0102c, .end = 0x00a01034 },
388*4882a593Smuzhiyun 	{ .start = 0x00a0103c, .end = 0x00a01040 },
389*4882a593Smuzhiyun 	{ .start = 0x00a01048, .end = 0x00a01094 },
390*4882a593Smuzhiyun 	{ .start = 0x00a01c00, .end = 0x00a01c20 },
391*4882a593Smuzhiyun 	{ .start = 0x00a01c58, .end = 0x00a01c58 },
392*4882a593Smuzhiyun 	{ .start = 0x00a01c7c, .end = 0x00a01c7c },
393*4882a593Smuzhiyun 	{ .start = 0x00a01c28, .end = 0x00a01c54 },
394*4882a593Smuzhiyun 	{ .start = 0x00a01c5c, .end = 0x00a01c5c },
395*4882a593Smuzhiyun 	{ .start = 0x00a01c60, .end = 0x00a01cdc },
396*4882a593Smuzhiyun 	{ .start = 0x00a01ce0, .end = 0x00a01d0c },
397*4882a593Smuzhiyun 	{ .start = 0x00a01d18, .end = 0x00a01d20 },
398*4882a593Smuzhiyun 	{ .start = 0x00a01d2c, .end = 0x00a01d30 },
399*4882a593Smuzhiyun 	{ .start = 0x00a01d40, .end = 0x00a01d5c },
400*4882a593Smuzhiyun 	{ .start = 0x00a01d80, .end = 0x00a01d80 },
401*4882a593Smuzhiyun 	{ .start = 0x00a01d98, .end = 0x00a01d9c },
402*4882a593Smuzhiyun 	{ .start = 0x00a01da8, .end = 0x00a01da8 },
403*4882a593Smuzhiyun 	{ .start = 0x00a01db8, .end = 0x00a01df4 },
404*4882a593Smuzhiyun 	{ .start = 0x00a01dc0, .end = 0x00a01dfc },
405*4882a593Smuzhiyun 	{ .start = 0x00a01e00, .end = 0x00a01e2c },
406*4882a593Smuzhiyun 	{ .start = 0x00a01e40, .end = 0x00a01e60 },
407*4882a593Smuzhiyun 	{ .start = 0x00a01e68, .end = 0x00a01e6c },
408*4882a593Smuzhiyun 	{ .start = 0x00a01e74, .end = 0x00a01e74 },
409*4882a593Smuzhiyun 	{ .start = 0x00a01e84, .end = 0x00a01e90 },
410*4882a593Smuzhiyun 	{ .start = 0x00a01e9c, .end = 0x00a01ec4 },
411*4882a593Smuzhiyun 	{ .start = 0x00a01ed0, .end = 0x00a01ee0 },
412*4882a593Smuzhiyun 	{ .start = 0x00a01f00, .end = 0x00a01f1c },
413*4882a593Smuzhiyun 	{ .start = 0x00a01f44, .end = 0x00a01ffc },
414*4882a593Smuzhiyun 	{ .start = 0x00a02000, .end = 0x00a02048 },
415*4882a593Smuzhiyun 	{ .start = 0x00a02068, .end = 0x00a020f0 },
416*4882a593Smuzhiyun 	{ .start = 0x00a02100, .end = 0x00a02118 },
417*4882a593Smuzhiyun 	{ .start = 0x00a02140, .end = 0x00a0214c },
418*4882a593Smuzhiyun 	{ .start = 0x00a02168, .end = 0x00a0218c },
419*4882a593Smuzhiyun 	{ .start = 0x00a021c0, .end = 0x00a021c0 },
420*4882a593Smuzhiyun 	{ .start = 0x00a02400, .end = 0x00a02410 },
421*4882a593Smuzhiyun 	{ .start = 0x00a02418, .end = 0x00a02420 },
422*4882a593Smuzhiyun 	{ .start = 0x00a02428, .end = 0x00a0242c },
423*4882a593Smuzhiyun 	{ .start = 0x00a02434, .end = 0x00a02434 },
424*4882a593Smuzhiyun 	{ .start = 0x00a02440, .end = 0x00a02460 },
425*4882a593Smuzhiyun 	{ .start = 0x00a02468, .end = 0x00a024b0 },
426*4882a593Smuzhiyun 	{ .start = 0x00a024c8, .end = 0x00a024cc },
427*4882a593Smuzhiyun 	{ .start = 0x00a02500, .end = 0x00a02504 },
428*4882a593Smuzhiyun 	{ .start = 0x00a0250c, .end = 0x00a02510 },
429*4882a593Smuzhiyun 	{ .start = 0x00a02540, .end = 0x00a02554 },
430*4882a593Smuzhiyun 	{ .start = 0x00a02580, .end = 0x00a025f4 },
431*4882a593Smuzhiyun 	{ .start = 0x00a02600, .end = 0x00a0260c },
432*4882a593Smuzhiyun 	{ .start = 0x00a02648, .end = 0x00a02650 },
433*4882a593Smuzhiyun 	{ .start = 0x00a02680, .end = 0x00a02680 },
434*4882a593Smuzhiyun 	{ .start = 0x00a026c0, .end = 0x00a026d0 },
435*4882a593Smuzhiyun 	{ .start = 0x00a02700, .end = 0x00a0270c },
436*4882a593Smuzhiyun 	{ .start = 0x00a02804, .end = 0x00a02804 },
437*4882a593Smuzhiyun 	{ .start = 0x00a02818, .end = 0x00a0281c },
438*4882a593Smuzhiyun 	{ .start = 0x00a02c00, .end = 0x00a02db4 },
439*4882a593Smuzhiyun 	{ .start = 0x00a02df4, .end = 0x00a02fb0 },
440*4882a593Smuzhiyun 	{ .start = 0x00a03000, .end = 0x00a03014 },
441*4882a593Smuzhiyun 	{ .start = 0x00a0301c, .end = 0x00a0302c },
442*4882a593Smuzhiyun 	{ .start = 0x00a03034, .end = 0x00a03038 },
443*4882a593Smuzhiyun 	{ .start = 0x00a03040, .end = 0x00a03048 },
444*4882a593Smuzhiyun 	{ .start = 0x00a03060, .end = 0x00a03068 },
445*4882a593Smuzhiyun 	{ .start = 0x00a03070, .end = 0x00a03074 },
446*4882a593Smuzhiyun 	{ .start = 0x00a0307c, .end = 0x00a0307c },
447*4882a593Smuzhiyun 	{ .start = 0x00a03080, .end = 0x00a03084 },
448*4882a593Smuzhiyun 	{ .start = 0x00a0308c, .end = 0x00a03090 },
449*4882a593Smuzhiyun 	{ .start = 0x00a03098, .end = 0x00a03098 },
450*4882a593Smuzhiyun 	{ .start = 0x00a030a0, .end = 0x00a030a0 },
451*4882a593Smuzhiyun 	{ .start = 0x00a030a8, .end = 0x00a030b4 },
452*4882a593Smuzhiyun 	{ .start = 0x00a030bc, .end = 0x00a030bc },
453*4882a593Smuzhiyun 	{ .start = 0x00a030c0, .end = 0x00a0312c },
454*4882a593Smuzhiyun 	{ .start = 0x00a03c00, .end = 0x00a03c5c },
455*4882a593Smuzhiyun 	{ .start = 0x00a04400, .end = 0x00a04454 },
456*4882a593Smuzhiyun 	{ .start = 0x00a04460, .end = 0x00a04474 },
457*4882a593Smuzhiyun 	{ .start = 0x00a044c0, .end = 0x00a044ec },
458*4882a593Smuzhiyun 	{ .start = 0x00a04500, .end = 0x00a04504 },
459*4882a593Smuzhiyun 	{ .start = 0x00a04510, .end = 0x00a04538 },
460*4882a593Smuzhiyun 	{ .start = 0x00a04540, .end = 0x00a04548 },
461*4882a593Smuzhiyun 	{ .start = 0x00a04560, .end = 0x00a0457c },
462*4882a593Smuzhiyun 	{ .start = 0x00a04590, .end = 0x00a04598 },
463*4882a593Smuzhiyun 	{ .start = 0x00a045c0, .end = 0x00a045f4 },
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static const struct iwl_prph_range iwl_prph_dump_addr_9000[] = {
467*4882a593Smuzhiyun 	{ .start = 0x00a05c00, .end = 0x00a05c18 },
468*4882a593Smuzhiyun 	{ .start = 0x00a05400, .end = 0x00a056e8 },
469*4882a593Smuzhiyun 	{ .start = 0x00a08000, .end = 0x00a098bc },
470*4882a593Smuzhiyun 	{ .start = 0x00a02400, .end = 0x00a02758 },
471*4882a593Smuzhiyun 	{ .start = 0x00a04764, .end = 0x00a0476c },
472*4882a593Smuzhiyun 	{ .start = 0x00a04770, .end = 0x00a04774 },
473*4882a593Smuzhiyun 	{ .start = 0x00a04620, .end = 0x00a04624 },
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const struct iwl_prph_range iwl_prph_dump_addr_22000[] = {
477*4882a593Smuzhiyun 	{ .start = 0x00a00000, .end = 0x00a00000 },
478*4882a593Smuzhiyun 	{ .start = 0x00a0000c, .end = 0x00a00024 },
479*4882a593Smuzhiyun 	{ .start = 0x00a0002c, .end = 0x00a00034 },
480*4882a593Smuzhiyun 	{ .start = 0x00a0003c, .end = 0x00a0003c },
481*4882a593Smuzhiyun 	{ .start = 0x00a00410, .end = 0x00a00418 },
482*4882a593Smuzhiyun 	{ .start = 0x00a00420, .end = 0x00a00420 },
483*4882a593Smuzhiyun 	{ .start = 0x00a00428, .end = 0x00a00428 },
484*4882a593Smuzhiyun 	{ .start = 0x00a00430, .end = 0x00a0043c },
485*4882a593Smuzhiyun 	{ .start = 0x00a00444, .end = 0x00a00444 },
486*4882a593Smuzhiyun 	{ .start = 0x00a00840, .end = 0x00a00840 },
487*4882a593Smuzhiyun 	{ .start = 0x00a00850, .end = 0x00a00858 },
488*4882a593Smuzhiyun 	{ .start = 0x00a01004, .end = 0x00a01008 },
489*4882a593Smuzhiyun 	{ .start = 0x00a01010, .end = 0x00a01010 },
490*4882a593Smuzhiyun 	{ .start = 0x00a01018, .end = 0x00a01018 },
491*4882a593Smuzhiyun 	{ .start = 0x00a01024, .end = 0x00a01024 },
492*4882a593Smuzhiyun 	{ .start = 0x00a0102c, .end = 0x00a01034 },
493*4882a593Smuzhiyun 	{ .start = 0x00a0103c, .end = 0x00a01040 },
494*4882a593Smuzhiyun 	{ .start = 0x00a01048, .end = 0x00a01050 },
495*4882a593Smuzhiyun 	{ .start = 0x00a01058, .end = 0x00a01058 },
496*4882a593Smuzhiyun 	{ .start = 0x00a01060, .end = 0x00a01070 },
497*4882a593Smuzhiyun 	{ .start = 0x00a0108c, .end = 0x00a0108c },
498*4882a593Smuzhiyun 	{ .start = 0x00a01c20, .end = 0x00a01c28 },
499*4882a593Smuzhiyun 	{ .start = 0x00a01d10, .end = 0x00a01d10 },
500*4882a593Smuzhiyun 	{ .start = 0x00a01e28, .end = 0x00a01e2c },
501*4882a593Smuzhiyun 	{ .start = 0x00a01e60, .end = 0x00a01e60 },
502*4882a593Smuzhiyun 	{ .start = 0x00a01e80, .end = 0x00a01e80 },
503*4882a593Smuzhiyun 	{ .start = 0x00a01ea0, .end = 0x00a01ea0 },
504*4882a593Smuzhiyun 	{ .start = 0x00a02000, .end = 0x00a0201c },
505*4882a593Smuzhiyun 	{ .start = 0x00a02024, .end = 0x00a02024 },
506*4882a593Smuzhiyun 	{ .start = 0x00a02040, .end = 0x00a02048 },
507*4882a593Smuzhiyun 	{ .start = 0x00a020c0, .end = 0x00a020e0 },
508*4882a593Smuzhiyun 	{ .start = 0x00a02400, .end = 0x00a02404 },
509*4882a593Smuzhiyun 	{ .start = 0x00a0240c, .end = 0x00a02414 },
510*4882a593Smuzhiyun 	{ .start = 0x00a0241c, .end = 0x00a0243c },
511*4882a593Smuzhiyun 	{ .start = 0x00a02448, .end = 0x00a024bc },
512*4882a593Smuzhiyun 	{ .start = 0x00a024c4, .end = 0x00a024cc },
513*4882a593Smuzhiyun 	{ .start = 0x00a02508, .end = 0x00a02508 },
514*4882a593Smuzhiyun 	{ .start = 0x00a02510, .end = 0x00a02514 },
515*4882a593Smuzhiyun 	{ .start = 0x00a0251c, .end = 0x00a0251c },
516*4882a593Smuzhiyun 	{ .start = 0x00a0252c, .end = 0x00a0255c },
517*4882a593Smuzhiyun 	{ .start = 0x00a02564, .end = 0x00a025a0 },
518*4882a593Smuzhiyun 	{ .start = 0x00a025a8, .end = 0x00a025b4 },
519*4882a593Smuzhiyun 	{ .start = 0x00a025c0, .end = 0x00a025c0 },
520*4882a593Smuzhiyun 	{ .start = 0x00a025e8, .end = 0x00a025f4 },
521*4882a593Smuzhiyun 	{ .start = 0x00a02c08, .end = 0x00a02c18 },
522*4882a593Smuzhiyun 	{ .start = 0x00a02c2c, .end = 0x00a02c38 },
523*4882a593Smuzhiyun 	{ .start = 0x00a02c68, .end = 0x00a02c78 },
524*4882a593Smuzhiyun 	{ .start = 0x00a03000, .end = 0x00a03000 },
525*4882a593Smuzhiyun 	{ .start = 0x00a03010, .end = 0x00a03014 },
526*4882a593Smuzhiyun 	{ .start = 0x00a0301c, .end = 0x00a0302c },
527*4882a593Smuzhiyun 	{ .start = 0x00a03034, .end = 0x00a03038 },
528*4882a593Smuzhiyun 	{ .start = 0x00a03040, .end = 0x00a03044 },
529*4882a593Smuzhiyun 	{ .start = 0x00a03060, .end = 0x00a03068 },
530*4882a593Smuzhiyun 	{ .start = 0x00a03070, .end = 0x00a03070 },
531*4882a593Smuzhiyun 	{ .start = 0x00a0307c, .end = 0x00a03084 },
532*4882a593Smuzhiyun 	{ .start = 0x00a0308c, .end = 0x00a03090 },
533*4882a593Smuzhiyun 	{ .start = 0x00a03098, .end = 0x00a03098 },
534*4882a593Smuzhiyun 	{ .start = 0x00a030a0, .end = 0x00a030a0 },
535*4882a593Smuzhiyun 	{ .start = 0x00a030a8, .end = 0x00a030b4 },
536*4882a593Smuzhiyun 	{ .start = 0x00a030bc, .end = 0x00a030c0 },
537*4882a593Smuzhiyun 	{ .start = 0x00a030c8, .end = 0x00a030f4 },
538*4882a593Smuzhiyun 	{ .start = 0x00a03100, .end = 0x00a0312c },
539*4882a593Smuzhiyun 	{ .start = 0x00a03c00, .end = 0x00a03c5c },
540*4882a593Smuzhiyun 	{ .start = 0x00a04400, .end = 0x00a04454 },
541*4882a593Smuzhiyun 	{ .start = 0x00a04460, .end = 0x00a04474 },
542*4882a593Smuzhiyun 	{ .start = 0x00a044c0, .end = 0x00a044ec },
543*4882a593Smuzhiyun 	{ .start = 0x00a04500, .end = 0x00a04504 },
544*4882a593Smuzhiyun 	{ .start = 0x00a04510, .end = 0x00a04538 },
545*4882a593Smuzhiyun 	{ .start = 0x00a04540, .end = 0x00a04548 },
546*4882a593Smuzhiyun 	{ .start = 0x00a04560, .end = 0x00a04560 },
547*4882a593Smuzhiyun 	{ .start = 0x00a04570, .end = 0x00a0457c },
548*4882a593Smuzhiyun 	{ .start = 0x00a04590, .end = 0x00a04590 },
549*4882a593Smuzhiyun 	{ .start = 0x00a04598, .end = 0x00a04598 },
550*4882a593Smuzhiyun 	{ .start = 0x00a045c0, .end = 0x00a045f4 },
551*4882a593Smuzhiyun 	{ .start = 0x00a05c18, .end = 0x00a05c1c },
552*4882a593Smuzhiyun 	{ .start = 0x00a0c000, .end = 0x00a0c018 },
553*4882a593Smuzhiyun 	{ .start = 0x00a0c020, .end = 0x00a0c028 },
554*4882a593Smuzhiyun 	{ .start = 0x00a0c038, .end = 0x00a0c094 },
555*4882a593Smuzhiyun 	{ .start = 0x00a0c0c0, .end = 0x00a0c104 },
556*4882a593Smuzhiyun 	{ .start = 0x00a0c10c, .end = 0x00a0c118 },
557*4882a593Smuzhiyun 	{ .start = 0x00a0c150, .end = 0x00a0c174 },
558*4882a593Smuzhiyun 	{ .start = 0x00a0c17c, .end = 0x00a0c188 },
559*4882a593Smuzhiyun 	{ .start = 0x00a0c190, .end = 0x00a0c198 },
560*4882a593Smuzhiyun 	{ .start = 0x00a0c1a0, .end = 0x00a0c1a8 },
561*4882a593Smuzhiyun 	{ .start = 0x00a0c1b0, .end = 0x00a0c1b8 },
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun static const struct iwl_prph_range iwl_prph_dump_addr_ax210[] = {
565*4882a593Smuzhiyun 	{ .start = 0x00d03c00, .end = 0x00d03c64 },
566*4882a593Smuzhiyun 	{ .start = 0x00d05c18, .end = 0x00d05c1c },
567*4882a593Smuzhiyun 	{ .start = 0x00d0c000, .end = 0x00d0c174 },
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
iwl_read_prph_block(struct iwl_trans * trans,u32 start,u32 len_bytes,__le32 * data)570*4882a593Smuzhiyun static void iwl_read_prph_block(struct iwl_trans *trans, u32 start,
571*4882a593Smuzhiyun 				u32 len_bytes, __le32 *data)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	u32 i;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	for (i = 0; i < len_bytes; i += 4)
576*4882a593Smuzhiyun 		*data++ = cpu_to_le32(iwl_read_prph_no_grab(trans, start + i));
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
iwl_dump_prph(struct iwl_fw_runtime * fwrt,const struct iwl_prph_range * iwl_prph_dump_addr,u32 range_len,void * ptr)579*4882a593Smuzhiyun static void iwl_dump_prph(struct iwl_fw_runtime *fwrt,
580*4882a593Smuzhiyun 			  const struct iwl_prph_range *iwl_prph_dump_addr,
581*4882a593Smuzhiyun 			  u32 range_len, void *ptr)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct iwl_fw_error_dump_prph *prph;
584*4882a593Smuzhiyun 	struct iwl_trans *trans = fwrt->trans;
585*4882a593Smuzhiyun 	struct iwl_fw_error_dump_data **data =
586*4882a593Smuzhiyun 		(struct iwl_fw_error_dump_data **)ptr;
587*4882a593Smuzhiyun 	unsigned long flags;
588*4882a593Smuzhiyun 	u32 i;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (!data)
591*4882a593Smuzhiyun 		return;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	IWL_DEBUG_INFO(trans, "WRT PRPH dump\n");
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(trans, &flags))
596*4882a593Smuzhiyun 		return;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	for (i = 0; i < range_len; i++) {
599*4882a593Smuzhiyun 		/* The range includes both boundaries */
600*4882a593Smuzhiyun 		int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
601*4882a593Smuzhiyun 			 iwl_prph_dump_addr[i].start + 4;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH);
604*4882a593Smuzhiyun 		(*data)->len = cpu_to_le32(sizeof(*prph) +
605*4882a593Smuzhiyun 					num_bytes_in_chunk);
606*4882a593Smuzhiyun 		prph = (void *)(*data)->data;
607*4882a593Smuzhiyun 		prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		iwl_read_prph_block(trans, iwl_prph_dump_addr[i].start,
610*4882a593Smuzhiyun 				    /* our range is inclusive, hence + 4 */
611*4882a593Smuzhiyun 				    iwl_prph_dump_addr[i].end -
612*4882a593Smuzhiyun 				    iwl_prph_dump_addr[i].start + 4,
613*4882a593Smuzhiyun 				    (void *)prph->data);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		*data = iwl_fw_error_next_data(*data);
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	iwl_trans_release_nic_access(trans, &flags);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun  * alloc_sgtable - allocates scallerlist table in the given size,
623*4882a593Smuzhiyun  * fills it with pages and returns it
624*4882a593Smuzhiyun  * @size: the size (in bytes) of the table
625*4882a593Smuzhiyun */
alloc_sgtable(int size)626*4882a593Smuzhiyun static struct scatterlist *alloc_sgtable(int size)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	int alloc_size, nents, i;
629*4882a593Smuzhiyun 	struct page *new_page;
630*4882a593Smuzhiyun 	struct scatterlist *iter;
631*4882a593Smuzhiyun 	struct scatterlist *table;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	nents = DIV_ROUND_UP(size, PAGE_SIZE);
634*4882a593Smuzhiyun 	table = kcalloc(nents, sizeof(*table), GFP_KERNEL);
635*4882a593Smuzhiyun 	if (!table)
636*4882a593Smuzhiyun 		return NULL;
637*4882a593Smuzhiyun 	sg_init_table(table, nents);
638*4882a593Smuzhiyun 	iter = table;
639*4882a593Smuzhiyun 	for_each_sg(table, iter, sg_nents(table), i) {
640*4882a593Smuzhiyun 		new_page = alloc_page(GFP_KERNEL);
641*4882a593Smuzhiyun 		if (!new_page) {
642*4882a593Smuzhiyun 			/* release all previous allocated pages in the table */
643*4882a593Smuzhiyun 			iter = table;
644*4882a593Smuzhiyun 			for_each_sg(table, iter, sg_nents(table), i) {
645*4882a593Smuzhiyun 				new_page = sg_page(iter);
646*4882a593Smuzhiyun 				if (new_page)
647*4882a593Smuzhiyun 					__free_page(new_page);
648*4882a593Smuzhiyun 			}
649*4882a593Smuzhiyun 			kfree(table);
650*4882a593Smuzhiyun 			return NULL;
651*4882a593Smuzhiyun 		}
652*4882a593Smuzhiyun 		alloc_size = min_t(int, size, PAGE_SIZE);
653*4882a593Smuzhiyun 		size -= PAGE_SIZE;
654*4882a593Smuzhiyun 		sg_set_page(iter, new_page, alloc_size, 0);
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 	return table;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
iwl_fw_get_prph_len(struct iwl_fw_runtime * fwrt,const struct iwl_prph_range * iwl_prph_dump_addr,u32 range_len,void * ptr)659*4882a593Smuzhiyun static void iwl_fw_get_prph_len(struct iwl_fw_runtime *fwrt,
660*4882a593Smuzhiyun 				const struct iwl_prph_range *iwl_prph_dump_addr,
661*4882a593Smuzhiyun 				u32 range_len, void *ptr)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	u32 *prph_len = (u32 *)ptr;
664*4882a593Smuzhiyun 	int i, num_bytes_in_chunk;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (!prph_len)
667*4882a593Smuzhiyun 		return;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	for (i = 0; i < range_len; i++) {
670*4882a593Smuzhiyun 		/* The range includes both boundaries */
671*4882a593Smuzhiyun 		num_bytes_in_chunk =
672*4882a593Smuzhiyun 			iwl_prph_dump_addr[i].end -
673*4882a593Smuzhiyun 			iwl_prph_dump_addr[i].start + 4;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		*prph_len += sizeof(struct iwl_fw_error_dump_data) +
676*4882a593Smuzhiyun 			sizeof(struct iwl_fw_error_dump_prph) +
677*4882a593Smuzhiyun 			num_bytes_in_chunk;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
iwl_fw_prph_handler(struct iwl_fw_runtime * fwrt,void * ptr,void (* handler)(struct iwl_fw_runtime *,const struct iwl_prph_range *,u32,void *))681*4882a593Smuzhiyun static void iwl_fw_prph_handler(struct iwl_fw_runtime *fwrt, void *ptr,
682*4882a593Smuzhiyun 				void (*handler)(struct iwl_fw_runtime *,
683*4882a593Smuzhiyun 						const struct iwl_prph_range *,
684*4882a593Smuzhiyun 						u32, void *))
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	u32 range_len;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if (fwrt->trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
689*4882a593Smuzhiyun 		range_len = ARRAY_SIZE(iwl_prph_dump_addr_ax210);
690*4882a593Smuzhiyun 		handler(fwrt, iwl_prph_dump_addr_ax210, range_len, ptr);
691*4882a593Smuzhiyun 	} else if (fwrt->trans->trans_cfg->device_family >=
692*4882a593Smuzhiyun 		   IWL_DEVICE_FAMILY_22000) {
693*4882a593Smuzhiyun 		range_len = ARRAY_SIZE(iwl_prph_dump_addr_22000);
694*4882a593Smuzhiyun 		handler(fwrt, iwl_prph_dump_addr_22000, range_len, ptr);
695*4882a593Smuzhiyun 	} else {
696*4882a593Smuzhiyun 		range_len = ARRAY_SIZE(iwl_prph_dump_addr_comm);
697*4882a593Smuzhiyun 		handler(fwrt, iwl_prph_dump_addr_comm, range_len, ptr);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 		if (fwrt->trans->trans_cfg->mq_rx_supported) {
700*4882a593Smuzhiyun 			range_len = ARRAY_SIZE(iwl_prph_dump_addr_9000);
701*4882a593Smuzhiyun 			handler(fwrt, iwl_prph_dump_addr_9000, range_len, ptr);
702*4882a593Smuzhiyun 		}
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
iwl_fw_dump_mem(struct iwl_fw_runtime * fwrt,struct iwl_fw_error_dump_data ** dump_data,u32 len,u32 ofs,u32 type)706*4882a593Smuzhiyun static void iwl_fw_dump_mem(struct iwl_fw_runtime *fwrt,
707*4882a593Smuzhiyun 			    struct iwl_fw_error_dump_data **dump_data,
708*4882a593Smuzhiyun 			    u32 len, u32 ofs, u32 type)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct iwl_fw_error_dump_mem *dump_mem;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (!len)
713*4882a593Smuzhiyun 		return;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	(*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_MEM);
716*4882a593Smuzhiyun 	(*dump_data)->len = cpu_to_le32(len + sizeof(*dump_mem));
717*4882a593Smuzhiyun 	dump_mem = (void *)(*dump_data)->data;
718*4882a593Smuzhiyun 	dump_mem->type = cpu_to_le32(type);
719*4882a593Smuzhiyun 	dump_mem->offset = cpu_to_le32(ofs);
720*4882a593Smuzhiyun 	iwl_trans_read_mem_bytes(fwrt->trans, ofs, dump_mem->data, len);
721*4882a593Smuzhiyun 	*dump_data = iwl_fw_error_next_data(*dump_data);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	IWL_DEBUG_INFO(fwrt, "WRT memory dump. Type=%u\n", dump_mem->type);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #define ADD_LEN(len, item_len, const_len) \
727*4882a593Smuzhiyun 	do {size_t item = item_len; len += (!!item) * const_len + item; } \
728*4882a593Smuzhiyun 	while (0)
729*4882a593Smuzhiyun 
iwl_fw_rxf_len(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_shared_mem_cfg * mem_cfg)730*4882a593Smuzhiyun static int iwl_fw_rxf_len(struct iwl_fw_runtime *fwrt,
731*4882a593Smuzhiyun 			  struct iwl_fwrt_shared_mem_cfg *mem_cfg)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	size_t hdr_len = sizeof(struct iwl_fw_error_dump_data) +
734*4882a593Smuzhiyun 			 sizeof(struct iwl_fw_error_dump_fifo);
735*4882a593Smuzhiyun 	u32 fifo_len = 0;
736*4882a593Smuzhiyun 	int i;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (!iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RXF))
739*4882a593Smuzhiyun 		return 0;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	/* Count RXF2 size */
742*4882a593Smuzhiyun 	ADD_LEN(fifo_len, mem_cfg->rxfifo2_size, hdr_len);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* Count RXF1 sizes */
745*4882a593Smuzhiyun 	if (WARN_ON(mem_cfg->num_lmacs > MAX_NUM_LMAC))
746*4882a593Smuzhiyun 		mem_cfg->num_lmacs = MAX_NUM_LMAC;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	for (i = 0; i < mem_cfg->num_lmacs; i++)
749*4882a593Smuzhiyun 		ADD_LEN(fifo_len, mem_cfg->lmac[i].rxfifo1_size, hdr_len);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return fifo_len;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
iwl_fw_txf_len(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_shared_mem_cfg * mem_cfg)754*4882a593Smuzhiyun static int iwl_fw_txf_len(struct iwl_fw_runtime *fwrt,
755*4882a593Smuzhiyun 			  struct iwl_fwrt_shared_mem_cfg *mem_cfg)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	size_t hdr_len = sizeof(struct iwl_fw_error_dump_data) +
758*4882a593Smuzhiyun 			 sizeof(struct iwl_fw_error_dump_fifo);
759*4882a593Smuzhiyun 	u32 fifo_len = 0;
760*4882a593Smuzhiyun 	int i;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (!iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_TXF))
763*4882a593Smuzhiyun 		goto dump_internal_txf;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* Count TXF sizes */
766*4882a593Smuzhiyun 	if (WARN_ON(mem_cfg->num_lmacs > MAX_NUM_LMAC))
767*4882a593Smuzhiyun 		mem_cfg->num_lmacs = MAX_NUM_LMAC;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	for (i = 0; i < mem_cfg->num_lmacs; i++) {
770*4882a593Smuzhiyun 		int j;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		for (j = 0; j < mem_cfg->num_txfifo_entries; j++)
773*4882a593Smuzhiyun 			ADD_LEN(fifo_len, mem_cfg->lmac[i].txfifo_size[j],
774*4882a593Smuzhiyun 				hdr_len);
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun dump_internal_txf:
778*4882a593Smuzhiyun 	if (!(iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_INTERNAL_TXF) &&
779*4882a593Smuzhiyun 	      fw_has_capa(&fwrt->fw->ucode_capa,
780*4882a593Smuzhiyun 			  IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG)))
781*4882a593Smuzhiyun 		goto out;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mem_cfg->internal_txfifo_size); i++)
784*4882a593Smuzhiyun 		ADD_LEN(fifo_len, mem_cfg->internal_txfifo_size[i], hdr_len);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun out:
787*4882a593Smuzhiyun 	return fifo_len;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
iwl_dump_paging(struct iwl_fw_runtime * fwrt,struct iwl_fw_error_dump_data ** data)790*4882a593Smuzhiyun static void iwl_dump_paging(struct iwl_fw_runtime *fwrt,
791*4882a593Smuzhiyun 			    struct iwl_fw_error_dump_data **data)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	int i;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	IWL_DEBUG_INFO(fwrt, "WRT paging dump\n");
796*4882a593Smuzhiyun 	for (i = 1; i < fwrt->num_of_paging_blk + 1; i++) {
797*4882a593Smuzhiyun 		struct iwl_fw_error_dump_paging *paging;
798*4882a593Smuzhiyun 		struct page *pages =
799*4882a593Smuzhiyun 			fwrt->fw_paging_db[i].fw_paging_block;
800*4882a593Smuzhiyun 		dma_addr_t addr = fwrt->fw_paging_db[i].fw_paging_phys;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING);
803*4882a593Smuzhiyun 		(*data)->len = cpu_to_le32(sizeof(*paging) +
804*4882a593Smuzhiyun 					     PAGING_BLOCK_SIZE);
805*4882a593Smuzhiyun 		paging =  (void *)(*data)->data;
806*4882a593Smuzhiyun 		paging->index = cpu_to_le32(i);
807*4882a593Smuzhiyun 		dma_sync_single_for_cpu(fwrt->trans->dev, addr,
808*4882a593Smuzhiyun 					PAGING_BLOCK_SIZE,
809*4882a593Smuzhiyun 					DMA_BIDIRECTIONAL);
810*4882a593Smuzhiyun 		memcpy(paging->data, page_address(pages),
811*4882a593Smuzhiyun 		       PAGING_BLOCK_SIZE);
812*4882a593Smuzhiyun 		dma_sync_single_for_device(fwrt->trans->dev, addr,
813*4882a593Smuzhiyun 					   PAGING_BLOCK_SIZE,
814*4882a593Smuzhiyun 					   DMA_BIDIRECTIONAL);
815*4882a593Smuzhiyun 		(*data) = iwl_fw_error_next_data(*data);
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static struct iwl_fw_error_dump_file *
iwl_fw_error_dump_file(struct iwl_fw_runtime * fwrt,struct iwl_fw_dump_ptrs * fw_error_dump,struct iwl_fwrt_dump_data * data)820*4882a593Smuzhiyun iwl_fw_error_dump_file(struct iwl_fw_runtime *fwrt,
821*4882a593Smuzhiyun 		       struct iwl_fw_dump_ptrs *fw_error_dump,
822*4882a593Smuzhiyun 		       struct iwl_fwrt_dump_data *data)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	struct iwl_fw_error_dump_file *dump_file;
825*4882a593Smuzhiyun 	struct iwl_fw_error_dump_data *dump_data;
826*4882a593Smuzhiyun 	struct iwl_fw_error_dump_info *dump_info;
827*4882a593Smuzhiyun 	struct iwl_fw_error_dump_smem_cfg *dump_smem_cfg;
828*4882a593Smuzhiyun 	struct iwl_fw_error_dump_trigger_desc *dump_trig;
829*4882a593Smuzhiyun 	u32 sram_len, sram_ofs;
830*4882a593Smuzhiyun 	const struct iwl_fw_dbg_mem_seg_tlv *fw_mem = fwrt->fw->dbg.mem_tlv;
831*4882a593Smuzhiyun 	struct iwl_fwrt_shared_mem_cfg *mem_cfg = &fwrt->smem_cfg;
832*4882a593Smuzhiyun 	u32 file_len, fifo_len = 0, prph_len = 0, radio_len = 0;
833*4882a593Smuzhiyun 	u32 smem_len = fwrt->fw->dbg.n_mem_tlv ? 0 : fwrt->trans->cfg->smem_len;
834*4882a593Smuzhiyun 	u32 sram2_len = fwrt->fw->dbg.n_mem_tlv ?
835*4882a593Smuzhiyun 				0 : fwrt->trans->cfg->dccm2_len;
836*4882a593Smuzhiyun 	int i;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* SRAM - include stack CCM if driver knows the values for it */
839*4882a593Smuzhiyun 	if (!fwrt->trans->cfg->dccm_offset || !fwrt->trans->cfg->dccm_len) {
840*4882a593Smuzhiyun 		const struct fw_img *img;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 		if (fwrt->cur_fw_img >= IWL_UCODE_TYPE_MAX)
843*4882a593Smuzhiyun 			return NULL;
844*4882a593Smuzhiyun 		img = &fwrt->fw->img[fwrt->cur_fw_img];
845*4882a593Smuzhiyun 		sram_ofs = img->sec[IWL_UCODE_SECTION_DATA].offset;
846*4882a593Smuzhiyun 		sram_len = img->sec[IWL_UCODE_SECTION_DATA].len;
847*4882a593Smuzhiyun 	} else {
848*4882a593Smuzhiyun 		sram_ofs = fwrt->trans->cfg->dccm_offset;
849*4882a593Smuzhiyun 		sram_len = fwrt->trans->cfg->dccm_len;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	/* reading RXF/TXF sizes */
853*4882a593Smuzhiyun 	if (test_bit(STATUS_FW_ERROR, &fwrt->trans->status)) {
854*4882a593Smuzhiyun 		fifo_len = iwl_fw_rxf_len(fwrt, mem_cfg);
855*4882a593Smuzhiyun 		fifo_len += iwl_fw_txf_len(fwrt, mem_cfg);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 		/* Make room for PRPH registers */
858*4882a593Smuzhiyun 		if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_PRPH))
859*4882a593Smuzhiyun 			iwl_fw_prph_handler(fwrt, &prph_len,
860*4882a593Smuzhiyun 					    iwl_fw_get_prph_len);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 		if (fwrt->trans->trans_cfg->device_family ==
863*4882a593Smuzhiyun 		    IWL_DEVICE_FAMILY_7000 &&
864*4882a593Smuzhiyun 		    iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RADIO_REG))
865*4882a593Smuzhiyun 			radio_len = sizeof(*dump_data) + RADIO_REG_MAX_READ;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	file_len = sizeof(*dump_file) + fifo_len + prph_len + radio_len;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_DEV_FW_INFO))
871*4882a593Smuzhiyun 		file_len += sizeof(*dump_data) + sizeof(*dump_info);
872*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM_CFG))
873*4882a593Smuzhiyun 		file_len += sizeof(*dump_data) + sizeof(*dump_smem_cfg);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM)) {
876*4882a593Smuzhiyun 		size_t hdr_len = sizeof(*dump_data) +
877*4882a593Smuzhiyun 				 sizeof(struct iwl_fw_error_dump_mem);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 		/* Dump SRAM only if no mem_tlvs */
880*4882a593Smuzhiyun 		if (!fwrt->fw->dbg.n_mem_tlv)
881*4882a593Smuzhiyun 			ADD_LEN(file_len, sram_len, hdr_len);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		/* Make room for all mem types that exist */
884*4882a593Smuzhiyun 		ADD_LEN(file_len, smem_len, hdr_len);
885*4882a593Smuzhiyun 		ADD_LEN(file_len, sram2_len, hdr_len);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 		for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++)
888*4882a593Smuzhiyun 			ADD_LEN(file_len, le32_to_cpu(fw_mem[i].len), hdr_len);
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/* Make room for fw's virtual image pages, if it exists */
892*4882a593Smuzhiyun 	if (iwl_fw_dbg_is_paging_enabled(fwrt))
893*4882a593Smuzhiyun 		file_len += fwrt->num_of_paging_blk *
894*4882a593Smuzhiyun 			(sizeof(*dump_data) +
895*4882a593Smuzhiyun 			 sizeof(struct iwl_fw_error_dump_paging) +
896*4882a593Smuzhiyun 			 PAGING_BLOCK_SIZE);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (iwl_fw_dbg_is_d3_debug_enabled(fwrt) && fwrt->dump.d3_debug_data) {
899*4882a593Smuzhiyun 		file_len += sizeof(*dump_data) +
900*4882a593Smuzhiyun 			fwrt->trans->cfg->d3_debug_data_length * 2;
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/* If we only want a monitor dump, reset the file length */
904*4882a593Smuzhiyun 	if (data->monitor_only) {
905*4882a593Smuzhiyun 		file_len = sizeof(*dump_file) + sizeof(*dump_data) * 2 +
906*4882a593Smuzhiyun 			   sizeof(*dump_info) + sizeof(*dump_smem_cfg);
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_ERROR_INFO) &&
910*4882a593Smuzhiyun 	    data->desc)
911*4882a593Smuzhiyun 		file_len += sizeof(*dump_data) + sizeof(*dump_trig) +
912*4882a593Smuzhiyun 			data->desc->len;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	dump_file = vzalloc(file_len);
915*4882a593Smuzhiyun 	if (!dump_file)
916*4882a593Smuzhiyun 		return NULL;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	fw_error_dump->fwrt_ptr = dump_file;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	dump_file->barker = cpu_to_le32(IWL_FW_ERROR_DUMP_BARKER);
921*4882a593Smuzhiyun 	dump_data = (void *)dump_file->data;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_DEV_FW_INFO)) {
924*4882a593Smuzhiyun 		dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_DEV_FW_INFO);
925*4882a593Smuzhiyun 		dump_data->len = cpu_to_le32(sizeof(*dump_info));
926*4882a593Smuzhiyun 		dump_info = (void *)dump_data->data;
927*4882a593Smuzhiyun 		dump_info->hw_type =
928*4882a593Smuzhiyun 			cpu_to_le32(CSR_HW_REV_TYPE(fwrt->trans->hw_rev));
929*4882a593Smuzhiyun 		dump_info->hw_step =
930*4882a593Smuzhiyun 			cpu_to_le32(CSR_HW_REV_STEP(fwrt->trans->hw_rev));
931*4882a593Smuzhiyun 		memcpy(dump_info->fw_human_readable, fwrt->fw->human_readable,
932*4882a593Smuzhiyun 		       sizeof(dump_info->fw_human_readable));
933*4882a593Smuzhiyun 		strncpy(dump_info->dev_human_readable, fwrt->trans->name,
934*4882a593Smuzhiyun 			sizeof(dump_info->dev_human_readable) - 1);
935*4882a593Smuzhiyun 		strncpy(dump_info->bus_human_readable, fwrt->dev->bus->name,
936*4882a593Smuzhiyun 			sizeof(dump_info->bus_human_readable) - 1);
937*4882a593Smuzhiyun 		dump_info->num_of_lmacs = fwrt->smem_cfg.num_lmacs;
938*4882a593Smuzhiyun 		dump_info->lmac_err_id[0] =
939*4882a593Smuzhiyun 			cpu_to_le32(fwrt->dump.lmac_err_id[0]);
940*4882a593Smuzhiyun 		if (fwrt->smem_cfg.num_lmacs > 1)
941*4882a593Smuzhiyun 			dump_info->lmac_err_id[1] =
942*4882a593Smuzhiyun 				cpu_to_le32(fwrt->dump.lmac_err_id[1]);
943*4882a593Smuzhiyun 		dump_info->umac_err_id = cpu_to_le32(fwrt->dump.umac_err_id);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 		dump_data = iwl_fw_error_next_data(dump_data);
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM_CFG)) {
949*4882a593Smuzhiyun 		/* Dump shared memory configuration */
950*4882a593Smuzhiyun 		dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_MEM_CFG);
951*4882a593Smuzhiyun 		dump_data->len = cpu_to_le32(sizeof(*dump_smem_cfg));
952*4882a593Smuzhiyun 		dump_smem_cfg = (void *)dump_data->data;
953*4882a593Smuzhiyun 		dump_smem_cfg->num_lmacs = cpu_to_le32(mem_cfg->num_lmacs);
954*4882a593Smuzhiyun 		dump_smem_cfg->num_txfifo_entries =
955*4882a593Smuzhiyun 			cpu_to_le32(mem_cfg->num_txfifo_entries);
956*4882a593Smuzhiyun 		for (i = 0; i < MAX_NUM_LMAC; i++) {
957*4882a593Smuzhiyun 			int j;
958*4882a593Smuzhiyun 			u32 *txf_size = mem_cfg->lmac[i].txfifo_size;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 			for (j = 0; j < TX_FIFO_MAX_NUM; j++)
961*4882a593Smuzhiyun 				dump_smem_cfg->lmac[i].txfifo_size[j] =
962*4882a593Smuzhiyun 					cpu_to_le32(txf_size[j]);
963*4882a593Smuzhiyun 			dump_smem_cfg->lmac[i].rxfifo1_size =
964*4882a593Smuzhiyun 				cpu_to_le32(mem_cfg->lmac[i].rxfifo1_size);
965*4882a593Smuzhiyun 		}
966*4882a593Smuzhiyun 		dump_smem_cfg->rxfifo2_size =
967*4882a593Smuzhiyun 			cpu_to_le32(mem_cfg->rxfifo2_size);
968*4882a593Smuzhiyun 		dump_smem_cfg->internal_txfifo_addr =
969*4882a593Smuzhiyun 			cpu_to_le32(mem_cfg->internal_txfifo_addr);
970*4882a593Smuzhiyun 		for (i = 0; i < TX_FIFO_INTERNAL_MAX_NUM; i++) {
971*4882a593Smuzhiyun 			dump_smem_cfg->internal_txfifo_size[i] =
972*4882a593Smuzhiyun 				cpu_to_le32(mem_cfg->internal_txfifo_size[i]);
973*4882a593Smuzhiyun 		}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 		dump_data = iwl_fw_error_next_data(dump_data);
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* We only dump the FIFOs if the FW is in error state */
979*4882a593Smuzhiyun 	if (fifo_len) {
980*4882a593Smuzhiyun 		iwl_fw_dump_rxf(fwrt, &dump_data);
981*4882a593Smuzhiyun 		iwl_fw_dump_txf(fwrt, &dump_data);
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	if (radio_len)
985*4882a593Smuzhiyun 		iwl_read_radio_regs(fwrt, &dump_data);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_ERROR_INFO) &&
988*4882a593Smuzhiyun 	    data->desc) {
989*4882a593Smuzhiyun 		dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_ERROR_INFO);
990*4882a593Smuzhiyun 		dump_data->len = cpu_to_le32(sizeof(*dump_trig) +
991*4882a593Smuzhiyun 					     data->desc->len);
992*4882a593Smuzhiyun 		dump_trig = (void *)dump_data->data;
993*4882a593Smuzhiyun 		memcpy(dump_trig, &data->desc->trig_desc,
994*4882a593Smuzhiyun 		       sizeof(*dump_trig) + data->desc->len);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 		dump_data = iwl_fw_error_next_data(dump_data);
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/* In case we only want monitor dump, skip to dump trasport data */
1000*4882a593Smuzhiyun 	if (data->monitor_only)
1001*4882a593Smuzhiyun 		goto out;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM)) {
1004*4882a593Smuzhiyun 		const struct iwl_fw_dbg_mem_seg_tlv *fw_dbg_mem =
1005*4882a593Smuzhiyun 			fwrt->fw->dbg.mem_tlv;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 		if (!fwrt->fw->dbg.n_mem_tlv)
1008*4882a593Smuzhiyun 			iwl_fw_dump_mem(fwrt, &dump_data, sram_len, sram_ofs,
1009*4882a593Smuzhiyun 					IWL_FW_ERROR_DUMP_MEM_SRAM);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++) {
1012*4882a593Smuzhiyun 			u32 len = le32_to_cpu(fw_dbg_mem[i].len);
1013*4882a593Smuzhiyun 			u32 ofs = le32_to_cpu(fw_dbg_mem[i].ofs);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 			iwl_fw_dump_mem(fwrt, &dump_data, len, ofs,
1016*4882a593Smuzhiyun 					le32_to_cpu(fw_dbg_mem[i].data_type));
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		iwl_fw_dump_mem(fwrt, &dump_data, smem_len,
1020*4882a593Smuzhiyun 				fwrt->trans->cfg->smem_offset,
1021*4882a593Smuzhiyun 				IWL_FW_ERROR_DUMP_MEM_SMEM);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		iwl_fw_dump_mem(fwrt, &dump_data, sram2_len,
1024*4882a593Smuzhiyun 				fwrt->trans->cfg->dccm2_offset,
1025*4882a593Smuzhiyun 				IWL_FW_ERROR_DUMP_MEM_SRAM);
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	if (iwl_fw_dbg_is_d3_debug_enabled(fwrt) && fwrt->dump.d3_debug_data) {
1029*4882a593Smuzhiyun 		u32 addr = fwrt->trans->cfg->d3_debug_data_base_addr;
1030*4882a593Smuzhiyun 		size_t data_size = fwrt->trans->cfg->d3_debug_data_length;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 		dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_D3_DEBUG_DATA);
1033*4882a593Smuzhiyun 		dump_data->len = cpu_to_le32(data_size * 2);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		memcpy(dump_data->data, fwrt->dump.d3_debug_data, data_size);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		kfree(fwrt->dump.d3_debug_data);
1038*4882a593Smuzhiyun 		fwrt->dump.d3_debug_data = NULL;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 		iwl_trans_read_mem_bytes(fwrt->trans, addr,
1041*4882a593Smuzhiyun 					 dump_data->data + data_size,
1042*4882a593Smuzhiyun 					 data_size);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		dump_data = iwl_fw_error_next_data(dump_data);
1045*4882a593Smuzhiyun 	}
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/* Dump fw's virtual image */
1048*4882a593Smuzhiyun 	if (iwl_fw_dbg_is_paging_enabled(fwrt))
1049*4882a593Smuzhiyun 		iwl_dump_paging(fwrt, &dump_data);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (prph_len)
1052*4882a593Smuzhiyun 		iwl_fw_prph_handler(fwrt, &dump_data, iwl_dump_prph);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun out:
1055*4882a593Smuzhiyun 	dump_file->file_len = cpu_to_le32(file_len);
1056*4882a593Smuzhiyun 	return dump_file;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun /**
1060*4882a593Smuzhiyun  * struct iwl_dump_ini_region_data - region data
1061*4882a593Smuzhiyun  * @reg_tlv: region TLV
1062*4882a593Smuzhiyun  * @dump_data: dump data
1063*4882a593Smuzhiyun  */
1064*4882a593Smuzhiyun struct iwl_dump_ini_region_data {
1065*4882a593Smuzhiyun 	struct iwl_ucode_tlv *reg_tlv;
1066*4882a593Smuzhiyun 	struct iwl_fwrt_dump_data *dump_data;
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
iwl_dump_ini_prph_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1069*4882a593Smuzhiyun static int iwl_dump_ini_prph_iter(struct iwl_fw_runtime *fwrt,
1070*4882a593Smuzhiyun 				  struct iwl_dump_ini_region_data *reg_data,
1071*4882a593Smuzhiyun 				  void *range_ptr, int idx)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1074*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1075*4882a593Smuzhiyun 	__le32 *val = range->data;
1076*4882a593Smuzhiyun 	u32 prph_val;
1077*4882a593Smuzhiyun 	u32 addr = le32_to_cpu(reg->addrs[idx]) +
1078*4882a593Smuzhiyun 		   le32_to_cpu(reg->dev_addr.offset);
1079*4882a593Smuzhiyun 	int i;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	range->internal_base_addr = cpu_to_le32(addr);
1082*4882a593Smuzhiyun 	range->range_data_size = reg->dev_addr.size;
1083*4882a593Smuzhiyun 	for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) {
1084*4882a593Smuzhiyun 		prph_val = iwl_read_prph(fwrt->trans, addr + i);
1085*4882a593Smuzhiyun 		if (prph_val == 0x5a5a5a5a)
1086*4882a593Smuzhiyun 			return -EBUSY;
1087*4882a593Smuzhiyun 		*val++ = cpu_to_le32(prph_val);
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
iwl_dump_ini_csr_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1093*4882a593Smuzhiyun static int iwl_dump_ini_csr_iter(struct iwl_fw_runtime *fwrt,
1094*4882a593Smuzhiyun 				 struct iwl_dump_ini_region_data *reg_data,
1095*4882a593Smuzhiyun 				 void *range_ptr, int idx)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1098*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1099*4882a593Smuzhiyun 	__le32 *val = range->data;
1100*4882a593Smuzhiyun 	u32 addr = le32_to_cpu(reg->addrs[idx]) +
1101*4882a593Smuzhiyun 		   le32_to_cpu(reg->dev_addr.offset);
1102*4882a593Smuzhiyun 	int i;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	range->internal_base_addr = cpu_to_le32(addr);
1105*4882a593Smuzhiyun 	range->range_data_size = reg->dev_addr.size;
1106*4882a593Smuzhiyun 	for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4)
1107*4882a593Smuzhiyun 		*val++ = cpu_to_le32(iwl_trans_read32(fwrt->trans, addr + i));
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
iwl_dump_ini_config_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1112*4882a593Smuzhiyun static int iwl_dump_ini_config_iter(struct iwl_fw_runtime *fwrt,
1113*4882a593Smuzhiyun 				    struct iwl_dump_ini_region_data *reg_data,
1114*4882a593Smuzhiyun 				    void *range_ptr, int idx)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct iwl_trans *trans = fwrt->trans;
1117*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1118*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1119*4882a593Smuzhiyun 	__le32 *val = range->data;
1120*4882a593Smuzhiyun 	u32 addr = le32_to_cpu(reg->addrs[idx]) +
1121*4882a593Smuzhiyun 		   le32_to_cpu(reg->dev_addr.offset);
1122*4882a593Smuzhiyun 	int i;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/* we shouldn't get here if the trans doesn't have read_config32 */
1125*4882a593Smuzhiyun 	if (WARN_ON_ONCE(!trans->ops->read_config32))
1126*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	range->internal_base_addr = cpu_to_le32(addr);
1129*4882a593Smuzhiyun 	range->range_data_size = reg->dev_addr.size;
1130*4882a593Smuzhiyun 	for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) {
1131*4882a593Smuzhiyun 		int ret;
1132*4882a593Smuzhiyun 		u32 tmp;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 		ret = trans->ops->read_config32(trans, addr + i, &tmp);
1135*4882a593Smuzhiyun 		if (ret < 0)
1136*4882a593Smuzhiyun 			return ret;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 		*val++ = cpu_to_le32(tmp);
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun 
iwl_dump_ini_dev_mem_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1144*4882a593Smuzhiyun static int iwl_dump_ini_dev_mem_iter(struct iwl_fw_runtime *fwrt,
1145*4882a593Smuzhiyun 				     struct iwl_dump_ini_region_data *reg_data,
1146*4882a593Smuzhiyun 				     void *range_ptr, int idx)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1149*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1150*4882a593Smuzhiyun 	u32 addr = le32_to_cpu(reg->addrs[idx]) +
1151*4882a593Smuzhiyun 		   le32_to_cpu(reg->dev_addr.offset);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	range->internal_base_addr = cpu_to_le32(addr);
1154*4882a593Smuzhiyun 	range->range_data_size = reg->dev_addr.size;
1155*4882a593Smuzhiyun 	iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data,
1156*4882a593Smuzhiyun 				 le32_to_cpu(reg->dev_addr.size));
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
_iwl_dump_ini_paging_iter(struct iwl_fw_runtime * fwrt,void * range_ptr,int idx)1161*4882a593Smuzhiyun static int _iwl_dump_ini_paging_iter(struct iwl_fw_runtime *fwrt,
1162*4882a593Smuzhiyun 				     void *range_ptr, int idx)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	/* increase idx by 1 since the pages are from 1 to
1165*4882a593Smuzhiyun 	 * fwrt->num_of_paging_blk + 1
1166*4882a593Smuzhiyun 	 */
1167*4882a593Smuzhiyun 	struct page *page = fwrt->fw_paging_db[++idx].fw_paging_block;
1168*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1169*4882a593Smuzhiyun 	dma_addr_t addr = fwrt->fw_paging_db[idx].fw_paging_phys;
1170*4882a593Smuzhiyun 	u32 page_size = fwrt->fw_paging_db[idx].fw_paging_size;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	range->page_num = cpu_to_le32(idx);
1173*4882a593Smuzhiyun 	range->range_data_size = cpu_to_le32(page_size);
1174*4882a593Smuzhiyun 	dma_sync_single_for_cpu(fwrt->trans->dev, addr,	page_size,
1175*4882a593Smuzhiyun 				DMA_BIDIRECTIONAL);
1176*4882a593Smuzhiyun 	memcpy(range->data, page_address(page), page_size);
1177*4882a593Smuzhiyun 	dma_sync_single_for_device(fwrt->trans->dev, addr, page_size,
1178*4882a593Smuzhiyun 				   DMA_BIDIRECTIONAL);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
iwl_dump_ini_paging_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1183*4882a593Smuzhiyun static int iwl_dump_ini_paging_iter(struct iwl_fw_runtime *fwrt,
1184*4882a593Smuzhiyun 				    struct iwl_dump_ini_region_data *reg_data,
1185*4882a593Smuzhiyun 				    void *range_ptr, int idx)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range;
1188*4882a593Smuzhiyun 	u32 page_size;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (!fwrt->trans->trans_cfg->gen2)
1191*4882a593Smuzhiyun 		return _iwl_dump_ini_paging_iter(fwrt, range_ptr, idx);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	range = range_ptr;
1194*4882a593Smuzhiyun 	page_size = fwrt->trans->init_dram.paging[idx].size;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	range->page_num = cpu_to_le32(idx);
1197*4882a593Smuzhiyun 	range->range_data_size = cpu_to_le32(page_size);
1198*4882a593Smuzhiyun 	memcpy(range->data, fwrt->trans->init_dram.paging[idx].block,
1199*4882a593Smuzhiyun 	       page_size);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun static int
iwl_dump_ini_mon_dram_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1205*4882a593Smuzhiyun iwl_dump_ini_mon_dram_iter(struct iwl_fw_runtime *fwrt,
1206*4882a593Smuzhiyun 			   struct iwl_dump_ini_region_data *reg_data,
1207*4882a593Smuzhiyun 			   void *range_ptr, int idx)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1210*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1211*4882a593Smuzhiyun 	struct iwl_dram_data *frag;
1212*4882a593Smuzhiyun 	u32 alloc_id = le32_to_cpu(reg->dram_alloc_id);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	frag = &fwrt->trans->dbg.fw_mon_ini[alloc_id].frags[idx];
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	range->dram_base_addr = cpu_to_le64(frag->physical);
1217*4882a593Smuzhiyun 	range->range_data_size = cpu_to_le32(frag->size);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	memcpy(range->data, frag->block, frag->size);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun 
iwl_dump_ini_mon_smem_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1224*4882a593Smuzhiyun static int iwl_dump_ini_mon_smem_iter(struct iwl_fw_runtime *fwrt,
1225*4882a593Smuzhiyun 				      struct iwl_dump_ini_region_data *reg_data,
1226*4882a593Smuzhiyun 				      void *range_ptr, int idx)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1229*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1230*4882a593Smuzhiyun 	u32 addr = le32_to_cpu(reg->internal_buffer.base_addr);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	range->internal_base_addr = cpu_to_le32(addr);
1233*4882a593Smuzhiyun 	range->range_data_size = reg->internal_buffer.size;
1234*4882a593Smuzhiyun 	iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data,
1235*4882a593Smuzhiyun 				 le32_to_cpu(reg->internal_buffer.size));
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun 
iwl_ini_txf_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,int idx)1240*4882a593Smuzhiyun static bool iwl_ini_txf_iter(struct iwl_fw_runtime *fwrt,
1241*4882a593Smuzhiyun 			     struct iwl_dump_ini_region_data *reg_data, int idx)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1244*4882a593Smuzhiyun 	struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data;
1245*4882a593Smuzhiyun 	struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg;
1246*4882a593Smuzhiyun 	int txf_num = cfg->num_txfifo_entries;
1247*4882a593Smuzhiyun 	int int_txf_num = ARRAY_SIZE(cfg->internal_txfifo_size);
1248*4882a593Smuzhiyun 	u32 lmac_bitmap = le32_to_cpu(reg->fifos.fid[0]);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	if (!idx) {
1251*4882a593Smuzhiyun 		if (le32_to_cpu(reg->fifos.offset) && cfg->num_lmacs == 1) {
1252*4882a593Smuzhiyun 			IWL_ERR(fwrt, "WRT: Invalid lmac offset 0x%x\n",
1253*4882a593Smuzhiyun 				le32_to_cpu(reg->fifos.offset));
1254*4882a593Smuzhiyun 			return false;
1255*4882a593Smuzhiyun 		}
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 		iter->internal_txf = 0;
1258*4882a593Smuzhiyun 		iter->fifo_size = 0;
1259*4882a593Smuzhiyun 		iter->fifo = -1;
1260*4882a593Smuzhiyun 		if (le32_to_cpu(reg->fifos.offset))
1261*4882a593Smuzhiyun 			iter->lmac = 1;
1262*4882a593Smuzhiyun 		else
1263*4882a593Smuzhiyun 			iter->lmac = 0;
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if (!iter->internal_txf) {
1267*4882a593Smuzhiyun 		for (iter->fifo++; iter->fifo < txf_num; iter->fifo++) {
1268*4882a593Smuzhiyun 			iter->fifo_size =
1269*4882a593Smuzhiyun 				cfg->lmac[iter->lmac].txfifo_size[iter->fifo];
1270*4882a593Smuzhiyun 			if (iter->fifo_size && (lmac_bitmap & BIT(iter->fifo)))
1271*4882a593Smuzhiyun 				return true;
1272*4882a593Smuzhiyun 		}
1273*4882a593Smuzhiyun 		iter->fifo--;
1274*4882a593Smuzhiyun 	}
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	iter->internal_txf = 1;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (!fw_has_capa(&fwrt->fw->ucode_capa,
1279*4882a593Smuzhiyun 			 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG))
1280*4882a593Smuzhiyun 		return false;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	for (iter->fifo++; iter->fifo < int_txf_num + txf_num; iter->fifo++) {
1283*4882a593Smuzhiyun 		iter->fifo_size =
1284*4882a593Smuzhiyun 			cfg->internal_txfifo_size[iter->fifo - txf_num];
1285*4882a593Smuzhiyun 		if (iter->fifo_size && (lmac_bitmap & BIT(iter->fifo)))
1286*4882a593Smuzhiyun 			return true;
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	return false;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun 
iwl_dump_ini_txf_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1292*4882a593Smuzhiyun static int iwl_dump_ini_txf_iter(struct iwl_fw_runtime *fwrt,
1293*4882a593Smuzhiyun 				 struct iwl_dump_ini_region_data *reg_data,
1294*4882a593Smuzhiyun 				 void *range_ptr, int idx)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1297*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1298*4882a593Smuzhiyun 	struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data;
1299*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_register *reg_dump = (void *)range->data;
1300*4882a593Smuzhiyun 	u32 offs = le32_to_cpu(reg->fifos.offset), addr;
1301*4882a593Smuzhiyun 	u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1302*4882a593Smuzhiyun 	u32 registers_size = registers_num * sizeof(*reg_dump);
1303*4882a593Smuzhiyun 	__le32 *data;
1304*4882a593Smuzhiyun 	unsigned long flags;
1305*4882a593Smuzhiyun 	int i;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	if (!iwl_ini_txf_iter(fwrt, reg_data, idx))
1308*4882a593Smuzhiyun 		return -EIO;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
1311*4882a593Smuzhiyun 		return -EBUSY;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	range->fifo_hdr.fifo_num = cpu_to_le32(iter->fifo);
1314*4882a593Smuzhiyun 	range->fifo_hdr.num_of_registers = cpu_to_le32(registers_num);
1315*4882a593Smuzhiyun 	range->range_data_size = cpu_to_le32(iter->fifo_size + registers_size);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	iwl_write_prph_no_grab(fwrt->trans, TXF_LARC_NUM + offs, iter->fifo);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	/*
1320*4882a593Smuzhiyun 	 * read txf registers. for each register, write to the dump the
1321*4882a593Smuzhiyun 	 * register address and its value
1322*4882a593Smuzhiyun 	 */
1323*4882a593Smuzhiyun 	for (i = 0; i < registers_num; i++) {
1324*4882a593Smuzhiyun 		addr = le32_to_cpu(reg->addrs[i]) + offs;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 		reg_dump->addr = cpu_to_le32(addr);
1327*4882a593Smuzhiyun 		reg_dump->data = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans,
1328*4882a593Smuzhiyun 								   addr));
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 		reg_dump++;
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	if (reg->fifos.hdr_only) {
1334*4882a593Smuzhiyun 		range->range_data_size = cpu_to_le32(registers_size);
1335*4882a593Smuzhiyun 		goto out;
1336*4882a593Smuzhiyun 	}
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/* Set the TXF_READ_MODIFY_ADDR to TXF_WR_PTR */
1339*4882a593Smuzhiyun 	iwl_write_prph_no_grab(fwrt->trans, TXF_READ_MODIFY_ADDR + offs,
1340*4882a593Smuzhiyun 			       TXF_WR_PTR + offs);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	/* Dummy-read to advance the read pointer to the head */
1343*4882a593Smuzhiyun 	iwl_read_prph_no_grab(fwrt->trans, TXF_READ_MODIFY_DATA + offs);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	/* Read FIFO */
1346*4882a593Smuzhiyun 	addr = TXF_READ_MODIFY_DATA + offs;
1347*4882a593Smuzhiyun 	data = (void *)reg_dump;
1348*4882a593Smuzhiyun 	for (i = 0; i < iter->fifo_size; i += sizeof(*data))
1349*4882a593Smuzhiyun 		*data++ = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, addr));
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun out:
1352*4882a593Smuzhiyun 	iwl_trans_release_nic_access(fwrt->trans, &flags);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun struct iwl_ini_rxf_data {
1358*4882a593Smuzhiyun 	u32 fifo_num;
1359*4882a593Smuzhiyun 	u32 size;
1360*4882a593Smuzhiyun 	u32 offset;
1361*4882a593Smuzhiyun };
1362*4882a593Smuzhiyun 
iwl_ini_get_rxf_data(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,struct iwl_ini_rxf_data * data)1363*4882a593Smuzhiyun static void iwl_ini_get_rxf_data(struct iwl_fw_runtime *fwrt,
1364*4882a593Smuzhiyun 				 struct iwl_dump_ini_region_data *reg_data,
1365*4882a593Smuzhiyun 				 struct iwl_ini_rxf_data *data)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1368*4882a593Smuzhiyun 	u32 fid1 = le32_to_cpu(reg->fifos.fid[0]);
1369*4882a593Smuzhiyun 	u32 fid2 = le32_to_cpu(reg->fifos.fid[1]);
1370*4882a593Smuzhiyun 	u8 fifo_idx;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	if (!data)
1373*4882a593Smuzhiyun 		return;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* make sure only one bit is set in only one fid */
1376*4882a593Smuzhiyun 	if (WARN_ONCE(hweight_long(fid1) + hweight_long(fid2) != 1,
1377*4882a593Smuzhiyun 		      "fid1=%x, fid2=%x\n", fid1, fid2))
1378*4882a593Smuzhiyun 		return;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	memset(data, 0, sizeof(*data));
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	if (fid1) {
1383*4882a593Smuzhiyun 		fifo_idx = ffs(fid1) - 1;
1384*4882a593Smuzhiyun 		if (WARN_ONCE(fifo_idx >= MAX_NUM_LMAC, "fifo_idx=%d\n",
1385*4882a593Smuzhiyun 			      fifo_idx))
1386*4882a593Smuzhiyun 			return;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 		data->size = fwrt->smem_cfg.lmac[fifo_idx].rxfifo1_size;
1389*4882a593Smuzhiyun 		data->fifo_num = fifo_idx;
1390*4882a593Smuzhiyun 	} else {
1391*4882a593Smuzhiyun 		u8 max_idx;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 		fifo_idx = ffs(fid2) - 1;
1394*4882a593Smuzhiyun 		if (iwl_fw_lookup_notif_ver(fwrt->fw, SYSTEM_GROUP,
1395*4882a593Smuzhiyun 					    SHARED_MEM_CFG_CMD, 0) <= 3)
1396*4882a593Smuzhiyun 			max_idx = 0;
1397*4882a593Smuzhiyun 		else
1398*4882a593Smuzhiyun 			max_idx = 1;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 		if (WARN_ONCE(fifo_idx > max_idx,
1401*4882a593Smuzhiyun 			      "invalid umac fifo idx %d", fifo_idx))
1402*4882a593Smuzhiyun 			return;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 		/* use bit 31 to distinguish between umac and lmac rxf while
1405*4882a593Smuzhiyun 		 * parsing the dump
1406*4882a593Smuzhiyun 		 */
1407*4882a593Smuzhiyun 		data->fifo_num = fifo_idx | IWL_RXF_UMAC_BIT;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 		switch (fifo_idx) {
1410*4882a593Smuzhiyun 		case 0:
1411*4882a593Smuzhiyun 			data->size = fwrt->smem_cfg.rxfifo2_size;
1412*4882a593Smuzhiyun 			data->offset = iwl_umac_prph(fwrt->trans,
1413*4882a593Smuzhiyun 						     RXF_DIFF_FROM_PREV);
1414*4882a593Smuzhiyun 			break;
1415*4882a593Smuzhiyun 		case 1:
1416*4882a593Smuzhiyun 			data->size = fwrt->smem_cfg.rxfifo2_control_size;
1417*4882a593Smuzhiyun 			data->offset = iwl_umac_prph(fwrt->trans,
1418*4882a593Smuzhiyun 						     RXF2C_DIFF_FROM_PREV);
1419*4882a593Smuzhiyun 			break;
1420*4882a593Smuzhiyun 		}
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
iwl_dump_ini_rxf_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1424*4882a593Smuzhiyun static int iwl_dump_ini_rxf_iter(struct iwl_fw_runtime *fwrt,
1425*4882a593Smuzhiyun 				 struct iwl_dump_ini_region_data *reg_data,
1426*4882a593Smuzhiyun 				 void *range_ptr, int idx)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1429*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1430*4882a593Smuzhiyun 	struct iwl_ini_rxf_data rxf_data;
1431*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_register *reg_dump = (void *)range->data;
1432*4882a593Smuzhiyun 	u32 offs = le32_to_cpu(reg->fifos.offset), addr;
1433*4882a593Smuzhiyun 	u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1434*4882a593Smuzhiyun 	u32 registers_size = registers_num * sizeof(*reg_dump);
1435*4882a593Smuzhiyun 	__le32 *data;
1436*4882a593Smuzhiyun 	unsigned long flags;
1437*4882a593Smuzhiyun 	int i;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	iwl_ini_get_rxf_data(fwrt, reg_data, &rxf_data);
1440*4882a593Smuzhiyun 	if (!rxf_data.size)
1441*4882a593Smuzhiyun 		return -EIO;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
1444*4882a593Smuzhiyun 		return -EBUSY;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	range->fifo_hdr.fifo_num = cpu_to_le32(rxf_data.fifo_num);
1447*4882a593Smuzhiyun 	range->fifo_hdr.num_of_registers = cpu_to_le32(registers_num);
1448*4882a593Smuzhiyun 	range->range_data_size = cpu_to_le32(rxf_data.size + registers_size);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	/*
1451*4882a593Smuzhiyun 	 * read rxf registers. for each register, write to the dump the
1452*4882a593Smuzhiyun 	 * register address and its value
1453*4882a593Smuzhiyun 	 */
1454*4882a593Smuzhiyun 	for (i = 0; i < registers_num; i++) {
1455*4882a593Smuzhiyun 		addr = le32_to_cpu(reg->addrs[i]) + offs;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 		reg_dump->addr = cpu_to_le32(addr);
1458*4882a593Smuzhiyun 		reg_dump->data = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans,
1459*4882a593Smuzhiyun 								   addr));
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 		reg_dump++;
1462*4882a593Smuzhiyun 	}
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	if (reg->fifos.hdr_only) {
1465*4882a593Smuzhiyun 		range->range_data_size = cpu_to_le32(registers_size);
1466*4882a593Smuzhiyun 		goto out;
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	offs = rxf_data.offset;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	/* Lock fence */
1472*4882a593Smuzhiyun 	iwl_write_prph_no_grab(fwrt->trans, RXF_SET_FENCE_MODE + offs, 0x1);
1473*4882a593Smuzhiyun 	/* Set fence pointer to the same place like WR pointer */
1474*4882a593Smuzhiyun 	iwl_write_prph_no_grab(fwrt->trans, RXF_LD_WR2FENCE + offs, 0x1);
1475*4882a593Smuzhiyun 	/* Set fence offset */
1476*4882a593Smuzhiyun 	iwl_write_prph_no_grab(fwrt->trans, RXF_LD_FENCE_OFFSET_ADDR + offs,
1477*4882a593Smuzhiyun 			       0x0);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	/* Read FIFO */
1480*4882a593Smuzhiyun 	addr =  RXF_FIFO_RD_FENCE_INC + offs;
1481*4882a593Smuzhiyun 	data = (void *)reg_dump;
1482*4882a593Smuzhiyun 	for (i = 0; i < rxf_data.size; i += sizeof(*data))
1483*4882a593Smuzhiyun 		*data++ = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, addr));
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun out:
1486*4882a593Smuzhiyun 	iwl_trans_release_nic_access(fwrt->trans, &flags);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun static int
iwl_dump_ini_err_table_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1492*4882a593Smuzhiyun iwl_dump_ini_err_table_iter(struct iwl_fw_runtime *fwrt,
1493*4882a593Smuzhiyun 			    struct iwl_dump_ini_region_data *reg_data,
1494*4882a593Smuzhiyun 			    void *range_ptr, int idx)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1497*4882a593Smuzhiyun 	struct iwl_fw_ini_region_err_table *err_table = &reg->err_table;
1498*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1499*4882a593Smuzhiyun 	u32 addr = le32_to_cpu(err_table->base_addr) +
1500*4882a593Smuzhiyun 		   le32_to_cpu(err_table->offset);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	range->internal_base_addr = cpu_to_le32(addr);
1503*4882a593Smuzhiyun 	range->range_data_size = err_table->size;
1504*4882a593Smuzhiyun 	iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data,
1505*4882a593Smuzhiyun 				 le32_to_cpu(err_table->size));
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun static int
iwl_dump_ini_special_mem_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1511*4882a593Smuzhiyun iwl_dump_ini_special_mem_iter(struct iwl_fw_runtime *fwrt,
1512*4882a593Smuzhiyun 			      struct iwl_dump_ini_region_data *reg_data,
1513*4882a593Smuzhiyun 			      void *range_ptr, int idx)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1516*4882a593Smuzhiyun 	struct iwl_fw_ini_region_special_device_memory *special_mem =
1517*4882a593Smuzhiyun 		&reg->special_mem;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1520*4882a593Smuzhiyun 	u32 addr = le32_to_cpu(special_mem->base_addr) +
1521*4882a593Smuzhiyun 		   le32_to_cpu(special_mem->offset);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	range->internal_base_addr = cpu_to_le32(addr);
1524*4882a593Smuzhiyun 	range->range_data_size = special_mem->size;
1525*4882a593Smuzhiyun 	iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data,
1526*4882a593Smuzhiyun 				 le32_to_cpu(special_mem->size));
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
iwl_dump_ini_fw_pkt_iter(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * range_ptr,int idx)1531*4882a593Smuzhiyun static int iwl_dump_ini_fw_pkt_iter(struct iwl_fw_runtime *fwrt,
1532*4882a593Smuzhiyun 				    struct iwl_dump_ini_region_data *reg_data,
1533*4882a593Smuzhiyun 				    void *range_ptr, int idx)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_range *range = range_ptr;
1536*4882a593Smuzhiyun 	struct iwl_rx_packet *pkt = reg_data->dump_data->fw_pkt;
1537*4882a593Smuzhiyun 	u32 pkt_len;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	if (!pkt)
1540*4882a593Smuzhiyun 		return -EIO;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	pkt_len = iwl_rx_packet_payload_len(pkt);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	memcpy(&range->fw_pkt_hdr, &pkt->hdr, sizeof(range->fw_pkt_hdr));
1545*4882a593Smuzhiyun 	range->range_data_size = cpu_to_le32(pkt_len);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	memcpy(range->data, pkt->data, pkt_len);
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	return sizeof(*range) + le32_to_cpu(range->range_data_size);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun static void *
iwl_dump_ini_mem_fill_header(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * data)1553*4882a593Smuzhiyun iwl_dump_ini_mem_fill_header(struct iwl_fw_runtime *fwrt,
1554*4882a593Smuzhiyun 			     struct iwl_dump_ini_region_data *reg_data,
1555*4882a593Smuzhiyun 			     void *data)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump *dump = data;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	dump->header.version = cpu_to_le32(IWL_INI_DUMP_VER);
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	return dump->ranges;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun /**
1565*4882a593Smuzhiyun  * mask_apply_and_normalize - applies mask on val and normalize the result
1566*4882a593Smuzhiyun  *
1567*4882a593Smuzhiyun  * The normalization is based on the first set bit in the mask
1568*4882a593Smuzhiyun  *
1569*4882a593Smuzhiyun  * @val: value
1570*4882a593Smuzhiyun  * @mask: mask to apply and to normalize with
1571*4882a593Smuzhiyun  */
mask_apply_and_normalize(u32 val,u32 mask)1572*4882a593Smuzhiyun static u32 mask_apply_and_normalize(u32 val, u32 mask)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	return (val & mask) >> (ffs(mask) - 1);
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun 
iwl_get_mon_reg(struct iwl_fw_runtime * fwrt,u32 alloc_id,const struct iwl_fw_mon_reg * reg_info)1577*4882a593Smuzhiyun static __le32 iwl_get_mon_reg(struct iwl_fw_runtime *fwrt, u32 alloc_id,
1578*4882a593Smuzhiyun 			      const struct iwl_fw_mon_reg *reg_info)
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun 	u32 val, offs;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	/* The header addresses of DBGCi is calculate as follows:
1583*4882a593Smuzhiyun 	 * DBGC1 address + (0x100 * i)
1584*4882a593Smuzhiyun 	 */
1585*4882a593Smuzhiyun 	offs = (alloc_id - IWL_FW_INI_ALLOCATION_ID_DBGC1) * 0x100;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	if (!reg_info || !reg_info->addr || !reg_info->mask)
1588*4882a593Smuzhiyun 		return 0;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	val = iwl_read_prph_no_grab(fwrt->trans, reg_info->addr + offs);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	return cpu_to_le32(mask_apply_and_normalize(val, reg_info->mask));
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun static void *
iwl_dump_ini_mon_fill_header(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,struct iwl_fw_ini_monitor_dump * data,const struct iwl_fw_mon_regs * addrs)1596*4882a593Smuzhiyun iwl_dump_ini_mon_fill_header(struct iwl_fw_runtime *fwrt,
1597*4882a593Smuzhiyun 			     struct iwl_dump_ini_region_data *reg_data,
1598*4882a593Smuzhiyun 			     struct iwl_fw_ini_monitor_dump *data,
1599*4882a593Smuzhiyun 			     const struct iwl_fw_mon_regs *addrs)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1602*4882a593Smuzhiyun 	u32 alloc_id = le32_to_cpu(reg->dram_alloc_id);
1603*4882a593Smuzhiyun 	unsigned long flags;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) {
1606*4882a593Smuzhiyun 		IWL_ERR(fwrt, "Failed to get monitor header\n");
1607*4882a593Smuzhiyun 		return NULL;
1608*4882a593Smuzhiyun 	}
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	data->write_ptr = iwl_get_mon_reg(fwrt, alloc_id,
1611*4882a593Smuzhiyun 					  &addrs->write_ptr);
1612*4882a593Smuzhiyun 	data->cycle_cnt = iwl_get_mon_reg(fwrt, alloc_id,
1613*4882a593Smuzhiyun 					  &addrs->cycle_cnt);
1614*4882a593Smuzhiyun 	data->cur_frag = iwl_get_mon_reg(fwrt, alloc_id,
1615*4882a593Smuzhiyun 					 &addrs->cur_frag);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	iwl_trans_release_nic_access(fwrt->trans, &flags);
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	data->header.version = cpu_to_le32(IWL_INI_DUMP_VER);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	return data->ranges;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun static void *
iwl_dump_ini_mon_dram_fill_header(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * data)1625*4882a593Smuzhiyun iwl_dump_ini_mon_dram_fill_header(struct iwl_fw_runtime *fwrt,
1626*4882a593Smuzhiyun 				  struct iwl_dump_ini_region_data *reg_data,
1627*4882a593Smuzhiyun 				  void *data)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun 	struct iwl_fw_ini_monitor_dump *mon_dump = (void *)data;
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	return iwl_dump_ini_mon_fill_header(fwrt, reg_data, mon_dump,
1632*4882a593Smuzhiyun 					    &fwrt->trans->cfg->mon_dram_regs);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun static void *
iwl_dump_ini_mon_smem_fill_header(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * data)1636*4882a593Smuzhiyun iwl_dump_ini_mon_smem_fill_header(struct iwl_fw_runtime *fwrt,
1637*4882a593Smuzhiyun 				  struct iwl_dump_ini_region_data *reg_data,
1638*4882a593Smuzhiyun 				  void *data)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun 	struct iwl_fw_ini_monitor_dump *mon_dump = (void *)data;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	return iwl_dump_ini_mon_fill_header(fwrt, reg_data, mon_dump,
1643*4882a593Smuzhiyun 					    &fwrt->trans->cfg->mon_smem_regs);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun static void *
iwl_dump_ini_err_table_fill_header(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * data)1647*4882a593Smuzhiyun iwl_dump_ini_err_table_fill_header(struct iwl_fw_runtime *fwrt,
1648*4882a593Smuzhiyun 				   struct iwl_dump_ini_region_data *reg_data,
1649*4882a593Smuzhiyun 				   void *data)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1652*4882a593Smuzhiyun 	struct iwl_fw_ini_err_table_dump *dump = data;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	dump->header.version = cpu_to_le32(IWL_INI_DUMP_VER);
1655*4882a593Smuzhiyun 	dump->version = reg->err_table.version;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	return dump->ranges;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun static void *
iwl_dump_ini_special_mem_fill_header(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data,void * data)1661*4882a593Smuzhiyun iwl_dump_ini_special_mem_fill_header(struct iwl_fw_runtime *fwrt,
1662*4882a593Smuzhiyun 				     struct iwl_dump_ini_region_data *reg_data,
1663*4882a593Smuzhiyun 				     void *data)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1666*4882a593Smuzhiyun 	struct iwl_fw_ini_special_device_memory *dump = data;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	dump->header.version = cpu_to_le32(IWL_INI_DUMP_VER);
1669*4882a593Smuzhiyun 	dump->type = reg->special_mem.type;
1670*4882a593Smuzhiyun 	dump->version = reg->special_mem.version;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	return dump->ranges;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun 
iwl_dump_ini_mem_ranges(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1675*4882a593Smuzhiyun static u32 iwl_dump_ini_mem_ranges(struct iwl_fw_runtime *fwrt,
1676*4882a593Smuzhiyun 				   struct iwl_dump_ini_region_data *reg_data)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	return iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun 
iwl_dump_ini_paging_ranges(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1683*4882a593Smuzhiyun static u32 iwl_dump_ini_paging_ranges(struct iwl_fw_runtime *fwrt,
1684*4882a593Smuzhiyun 				      struct iwl_dump_ini_region_data *reg_data)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun 	if (fwrt->trans->trans_cfg->gen2)
1687*4882a593Smuzhiyun 		return fwrt->trans->init_dram.paging_cnt;
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	return fwrt->num_of_paging_blk;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun static u32
iwl_dump_ini_mon_dram_ranges(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1693*4882a593Smuzhiyun iwl_dump_ini_mon_dram_ranges(struct iwl_fw_runtime *fwrt,
1694*4882a593Smuzhiyun 			     struct iwl_dump_ini_region_data *reg_data)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1697*4882a593Smuzhiyun 	struct iwl_fw_mon *fw_mon;
1698*4882a593Smuzhiyun 	u32 ranges = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id);
1699*4882a593Smuzhiyun 	int i;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id];
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	for (i = 0; i < fw_mon->num_frags; i++) {
1704*4882a593Smuzhiyun 		if (!fw_mon->frags[i].size)
1705*4882a593Smuzhiyun 			break;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 		ranges++;
1708*4882a593Smuzhiyun 	}
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	return ranges;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun 
iwl_dump_ini_txf_ranges(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1713*4882a593Smuzhiyun static u32 iwl_dump_ini_txf_ranges(struct iwl_fw_runtime *fwrt,
1714*4882a593Smuzhiyun 				   struct iwl_dump_ini_region_data *reg_data)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun 	u32 num_of_fifos = 0;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	while (iwl_ini_txf_iter(fwrt, reg_data, num_of_fifos))
1719*4882a593Smuzhiyun 		num_of_fifos++;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	return num_of_fifos;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
iwl_dump_ini_single_range(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1724*4882a593Smuzhiyun static u32 iwl_dump_ini_single_range(struct iwl_fw_runtime *fwrt,
1725*4882a593Smuzhiyun 				     struct iwl_dump_ini_region_data *reg_data)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun 	return 1;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun 
iwl_dump_ini_mem_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1730*4882a593Smuzhiyun static u32 iwl_dump_ini_mem_get_size(struct iwl_fw_runtime *fwrt,
1731*4882a593Smuzhiyun 				     struct iwl_dump_ini_region_data *reg_data)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1734*4882a593Smuzhiyun 	u32 size = le32_to_cpu(reg->dev_addr.size);
1735*4882a593Smuzhiyun 	u32 ranges = iwl_dump_ini_mem_ranges(fwrt, reg_data);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	if (!size || !ranges)
1738*4882a593Smuzhiyun 		return 0;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	return sizeof(struct iwl_fw_ini_error_dump) + ranges *
1741*4882a593Smuzhiyun 		(size + sizeof(struct iwl_fw_ini_error_dump_range));
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun static u32
iwl_dump_ini_paging_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1745*4882a593Smuzhiyun iwl_dump_ini_paging_get_size(struct iwl_fw_runtime *fwrt,
1746*4882a593Smuzhiyun 			     struct iwl_dump_ini_region_data *reg_data)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	int i;
1749*4882a593Smuzhiyun 	u32 range_header_len = sizeof(struct iwl_fw_ini_error_dump_range);
1750*4882a593Smuzhiyun 	u32 size = sizeof(struct iwl_fw_ini_error_dump);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	if (fwrt->trans->trans_cfg->gen2) {
1753*4882a593Smuzhiyun 		for (i = 0; i < iwl_dump_ini_paging_ranges(fwrt, reg_data); i++)
1754*4882a593Smuzhiyun 			size += range_header_len +
1755*4882a593Smuzhiyun 				fwrt->trans->init_dram.paging[i].size;
1756*4882a593Smuzhiyun 	} else {
1757*4882a593Smuzhiyun 		for (i = 1; i <= iwl_dump_ini_paging_ranges(fwrt, reg_data);
1758*4882a593Smuzhiyun 		     i++)
1759*4882a593Smuzhiyun 			size += range_header_len +
1760*4882a593Smuzhiyun 				fwrt->fw_paging_db[i].fw_paging_size;
1761*4882a593Smuzhiyun 	}
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	return size;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun static u32
iwl_dump_ini_mon_dram_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1767*4882a593Smuzhiyun iwl_dump_ini_mon_dram_get_size(struct iwl_fw_runtime *fwrt,
1768*4882a593Smuzhiyun 			       struct iwl_dump_ini_region_data *reg_data)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1771*4882a593Smuzhiyun 	struct iwl_fw_mon *fw_mon;
1772*4882a593Smuzhiyun 	u32 size = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id);
1773*4882a593Smuzhiyun 	int i;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id];
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	for (i = 0; i < fw_mon->num_frags; i++) {
1778*4882a593Smuzhiyun 		struct iwl_dram_data *frag = &fw_mon->frags[i];
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 		if (!frag->size)
1781*4882a593Smuzhiyun 			break;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 		size += sizeof(struct iwl_fw_ini_error_dump_range) + frag->size;
1784*4882a593Smuzhiyun 	}
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	if (size)
1787*4882a593Smuzhiyun 		size += sizeof(struct iwl_fw_ini_monitor_dump);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	return size;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun static u32
iwl_dump_ini_mon_smem_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1793*4882a593Smuzhiyun iwl_dump_ini_mon_smem_get_size(struct iwl_fw_runtime *fwrt,
1794*4882a593Smuzhiyun 			       struct iwl_dump_ini_region_data *reg_data)
1795*4882a593Smuzhiyun {
1796*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1797*4882a593Smuzhiyun 	u32 size;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	size = le32_to_cpu(reg->internal_buffer.size);
1800*4882a593Smuzhiyun 	if (!size)
1801*4882a593Smuzhiyun 		return 0;
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	size += sizeof(struct iwl_fw_ini_monitor_dump) +
1804*4882a593Smuzhiyun 		sizeof(struct iwl_fw_ini_error_dump_range);
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	return size;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun 
iwl_dump_ini_txf_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1809*4882a593Smuzhiyun static u32 iwl_dump_ini_txf_get_size(struct iwl_fw_runtime *fwrt,
1810*4882a593Smuzhiyun 				     struct iwl_dump_ini_region_data *reg_data)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1813*4882a593Smuzhiyun 	struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data;
1814*4882a593Smuzhiyun 	u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1815*4882a593Smuzhiyun 	u32 size = 0;
1816*4882a593Smuzhiyun 	u32 fifo_hdr = sizeof(struct iwl_fw_ini_error_dump_range) +
1817*4882a593Smuzhiyun 		       registers_num *
1818*4882a593Smuzhiyun 		       sizeof(struct iwl_fw_ini_error_dump_register);
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	while (iwl_ini_txf_iter(fwrt, reg_data, size)) {
1821*4882a593Smuzhiyun 		size += fifo_hdr;
1822*4882a593Smuzhiyun 		if (!reg->fifos.hdr_only)
1823*4882a593Smuzhiyun 			size += iter->fifo_size;
1824*4882a593Smuzhiyun 	}
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	if (!size)
1827*4882a593Smuzhiyun 		return 0;
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	return size + sizeof(struct iwl_fw_ini_error_dump);
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun 
iwl_dump_ini_rxf_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1832*4882a593Smuzhiyun static u32 iwl_dump_ini_rxf_get_size(struct iwl_fw_runtime *fwrt,
1833*4882a593Smuzhiyun 				     struct iwl_dump_ini_region_data *reg_data)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1836*4882a593Smuzhiyun 	struct iwl_ini_rxf_data rx_data;
1837*4882a593Smuzhiyun 	u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1838*4882a593Smuzhiyun 	u32 size = sizeof(struct iwl_fw_ini_error_dump) +
1839*4882a593Smuzhiyun 		sizeof(struct iwl_fw_ini_error_dump_range) +
1840*4882a593Smuzhiyun 		registers_num * sizeof(struct iwl_fw_ini_error_dump_register);
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	if (reg->fifos.hdr_only)
1843*4882a593Smuzhiyun 		return size;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	iwl_ini_get_rxf_data(fwrt, reg_data, &rx_data);
1846*4882a593Smuzhiyun 	size += rx_data.size;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	return size;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun static u32
iwl_dump_ini_err_table_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1852*4882a593Smuzhiyun iwl_dump_ini_err_table_get_size(struct iwl_fw_runtime *fwrt,
1853*4882a593Smuzhiyun 				struct iwl_dump_ini_region_data *reg_data)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1856*4882a593Smuzhiyun 	u32 size = le32_to_cpu(reg->err_table.size);
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	if (size)
1859*4882a593Smuzhiyun 		size += sizeof(struct iwl_fw_ini_err_table_dump) +
1860*4882a593Smuzhiyun 			sizeof(struct iwl_fw_ini_error_dump_range);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	return size;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun static u32
iwl_dump_ini_special_mem_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1866*4882a593Smuzhiyun iwl_dump_ini_special_mem_get_size(struct iwl_fw_runtime *fwrt,
1867*4882a593Smuzhiyun 				  struct iwl_dump_ini_region_data *reg_data)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1870*4882a593Smuzhiyun 	u32 size = le32_to_cpu(reg->special_mem.size);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	if (size)
1873*4882a593Smuzhiyun 		size += sizeof(struct iwl_fw_ini_special_device_memory) +
1874*4882a593Smuzhiyun 			sizeof(struct iwl_fw_ini_error_dump_range);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	return size;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun static u32
iwl_dump_ini_fw_pkt_get_size(struct iwl_fw_runtime * fwrt,struct iwl_dump_ini_region_data * reg_data)1880*4882a593Smuzhiyun iwl_dump_ini_fw_pkt_get_size(struct iwl_fw_runtime *fwrt,
1881*4882a593Smuzhiyun 			     struct iwl_dump_ini_region_data *reg_data)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun 	u32 size = 0;
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	if (!reg_data->dump_data->fw_pkt)
1886*4882a593Smuzhiyun 		return 0;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	size += iwl_rx_packet_payload_len(reg_data->dump_data->fw_pkt);
1889*4882a593Smuzhiyun 	if (size)
1890*4882a593Smuzhiyun 		size += sizeof(struct iwl_fw_ini_error_dump) +
1891*4882a593Smuzhiyun 			sizeof(struct iwl_fw_ini_error_dump_range);
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	return size;
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun /**
1897*4882a593Smuzhiyun  * struct iwl_dump_ini_mem_ops - ini memory dump operations
1898*4882a593Smuzhiyun  * @get_num_of_ranges: returns the number of memory ranges in the region.
1899*4882a593Smuzhiyun  * @get_size: returns the total size of the region.
1900*4882a593Smuzhiyun  * @fill_mem_hdr: fills region type specific headers and returns pointer to
1901*4882a593Smuzhiyun  *	the first range or NULL if failed to fill headers.
1902*4882a593Smuzhiyun  * @fill_range: copies a given memory range into the dump.
1903*4882a593Smuzhiyun  *	Returns the size of the range or negative error value otherwise.
1904*4882a593Smuzhiyun  */
1905*4882a593Smuzhiyun struct iwl_dump_ini_mem_ops {
1906*4882a593Smuzhiyun 	u32 (*get_num_of_ranges)(struct iwl_fw_runtime *fwrt,
1907*4882a593Smuzhiyun 				 struct iwl_dump_ini_region_data *reg_data);
1908*4882a593Smuzhiyun 	u32 (*get_size)(struct iwl_fw_runtime *fwrt,
1909*4882a593Smuzhiyun 			struct iwl_dump_ini_region_data *reg_data);
1910*4882a593Smuzhiyun 	void *(*fill_mem_hdr)(struct iwl_fw_runtime *fwrt,
1911*4882a593Smuzhiyun 			      struct iwl_dump_ini_region_data *reg_data,
1912*4882a593Smuzhiyun 			      void *data);
1913*4882a593Smuzhiyun 	int (*fill_range)(struct iwl_fw_runtime *fwrt,
1914*4882a593Smuzhiyun 			  struct iwl_dump_ini_region_data *reg_data,
1915*4882a593Smuzhiyun 			  void *range, int idx);
1916*4882a593Smuzhiyun };
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun /**
1919*4882a593Smuzhiyun  * iwl_dump_ini_mem
1920*4882a593Smuzhiyun  *
1921*4882a593Smuzhiyun  * Creates a dump tlv and copy a memory region into it.
1922*4882a593Smuzhiyun  * Returns the size of the current dump tlv or 0 if failed
1923*4882a593Smuzhiyun  *
1924*4882a593Smuzhiyun  * @fwrt: fw runtime struct
1925*4882a593Smuzhiyun  * @list: list to add the dump tlv to
1926*4882a593Smuzhiyun  * @reg: memory region
1927*4882a593Smuzhiyun  * @ops: memory dump operations
1928*4882a593Smuzhiyun  */
iwl_dump_ini_mem(struct iwl_fw_runtime * fwrt,struct list_head * list,struct iwl_dump_ini_region_data * reg_data,const struct iwl_dump_ini_mem_ops * ops)1929*4882a593Smuzhiyun static u32 iwl_dump_ini_mem(struct iwl_fw_runtime *fwrt, struct list_head *list,
1930*4882a593Smuzhiyun 			    struct iwl_dump_ini_region_data *reg_data,
1931*4882a593Smuzhiyun 			    const struct iwl_dump_ini_mem_ops *ops)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun 	struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1934*4882a593Smuzhiyun 	struct iwl_fw_ini_dump_entry *entry;
1935*4882a593Smuzhiyun 	struct iwl_fw_error_dump_data *tlv;
1936*4882a593Smuzhiyun 	struct iwl_fw_ini_error_dump_header *header;
1937*4882a593Smuzhiyun 	u32 type = le32_to_cpu(reg->type), id = le32_to_cpu(reg->id);
1938*4882a593Smuzhiyun 	u32 num_of_ranges, i, size;
1939*4882a593Smuzhiyun 	void *range;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (!ops->get_num_of_ranges || !ops->get_size || !ops->fill_mem_hdr ||
1942*4882a593Smuzhiyun 	    !ops->fill_range)
1943*4882a593Smuzhiyun 		return 0;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	size = ops->get_size(fwrt, reg_data);
1946*4882a593Smuzhiyun 	if (!size)
1947*4882a593Smuzhiyun 		return 0;
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	entry = vzalloc(sizeof(*entry) + sizeof(*tlv) + size);
1950*4882a593Smuzhiyun 	if (!entry)
1951*4882a593Smuzhiyun 		return 0;
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	entry->size = sizeof(*tlv) + size;
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	tlv = (void *)entry->data;
1956*4882a593Smuzhiyun 	tlv->type = reg->type;
1957*4882a593Smuzhiyun 	tlv->len = cpu_to_le32(size);
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	IWL_DEBUG_FW(fwrt, "WRT: Collecting region: id=%d, type=%d\n", id,
1960*4882a593Smuzhiyun 		     type);
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	num_of_ranges = ops->get_num_of_ranges(fwrt, reg_data);
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	header = (void *)tlv->data;
1965*4882a593Smuzhiyun 	header->region_id = reg->id;
1966*4882a593Smuzhiyun 	header->num_of_ranges = cpu_to_le32(num_of_ranges);
1967*4882a593Smuzhiyun 	header->name_len = cpu_to_le32(IWL_FW_INI_MAX_NAME);
1968*4882a593Smuzhiyun 	memcpy(header->name, reg->name, IWL_FW_INI_MAX_NAME);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	range = ops->fill_mem_hdr(fwrt, reg_data, header);
1971*4882a593Smuzhiyun 	if (!range) {
1972*4882a593Smuzhiyun 		IWL_ERR(fwrt,
1973*4882a593Smuzhiyun 			"WRT: Failed to fill region header: id=%d, type=%d\n",
1974*4882a593Smuzhiyun 			id, type);
1975*4882a593Smuzhiyun 		goto out_err;
1976*4882a593Smuzhiyun 	}
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	for (i = 0; i < num_of_ranges; i++) {
1979*4882a593Smuzhiyun 		int range_size = ops->fill_range(fwrt, reg_data, range, i);
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 		if (range_size < 0) {
1982*4882a593Smuzhiyun 			IWL_ERR(fwrt,
1983*4882a593Smuzhiyun 				"WRT: Failed to dump region: id=%d, type=%d\n",
1984*4882a593Smuzhiyun 				id, type);
1985*4882a593Smuzhiyun 			goto out_err;
1986*4882a593Smuzhiyun 		}
1987*4882a593Smuzhiyun 		range = range + range_size;
1988*4882a593Smuzhiyun 	}
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	list_add_tail(&entry->list, list);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	return entry->size;
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun out_err:
1995*4882a593Smuzhiyun 	vfree(entry);
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	return 0;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun 
iwl_dump_ini_info(struct iwl_fw_runtime * fwrt,struct iwl_fw_ini_trigger_tlv * trigger,struct list_head * list)2000*4882a593Smuzhiyun static u32 iwl_dump_ini_info(struct iwl_fw_runtime *fwrt,
2001*4882a593Smuzhiyun 			     struct iwl_fw_ini_trigger_tlv *trigger,
2002*4882a593Smuzhiyun 			     struct list_head *list)
2003*4882a593Smuzhiyun {
2004*4882a593Smuzhiyun 	struct iwl_fw_ini_dump_entry *entry;
2005*4882a593Smuzhiyun 	struct iwl_fw_error_dump_data *tlv;
2006*4882a593Smuzhiyun 	struct iwl_fw_ini_dump_info *dump;
2007*4882a593Smuzhiyun 	struct iwl_dbg_tlv_node *node;
2008*4882a593Smuzhiyun 	struct iwl_fw_ini_dump_cfg_name *cfg_name;
2009*4882a593Smuzhiyun 	u32 size = sizeof(*tlv) + sizeof(*dump);
2010*4882a593Smuzhiyun 	u32 num_of_cfg_names = 0;
2011*4882a593Smuzhiyun 	u32 hw_type;
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	list_for_each_entry(node, &fwrt->trans->dbg.debug_info_tlv_list, list) {
2014*4882a593Smuzhiyun 		size += sizeof(*cfg_name);
2015*4882a593Smuzhiyun 		num_of_cfg_names++;
2016*4882a593Smuzhiyun 	}
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	entry = vzalloc(sizeof(*entry) + size);
2019*4882a593Smuzhiyun 	if (!entry)
2020*4882a593Smuzhiyun 		return 0;
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	entry->size = size;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	tlv = (void *)entry->data;
2025*4882a593Smuzhiyun 	tlv->type = cpu_to_le32(IWL_INI_DUMP_INFO_TYPE);
2026*4882a593Smuzhiyun 	tlv->len = cpu_to_le32(size - sizeof(*tlv));
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	dump = (void *)tlv->data;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	dump->version = cpu_to_le32(IWL_INI_DUMP_VER);
2031*4882a593Smuzhiyun 	dump->time_point = trigger->time_point;
2032*4882a593Smuzhiyun 	dump->trigger_reason = trigger->trigger_reason;
2033*4882a593Smuzhiyun 	dump->external_cfg_state =
2034*4882a593Smuzhiyun 		cpu_to_le32(fwrt->trans->dbg.external_ini_cfg);
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	dump->ver_type = cpu_to_le32(fwrt->dump.fw_ver.type);
2037*4882a593Smuzhiyun 	dump->ver_subtype = cpu_to_le32(fwrt->dump.fw_ver.subtype);
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	dump->hw_step = cpu_to_le32(CSR_HW_REV_STEP(fwrt->trans->hw_rev));
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	/*
2042*4882a593Smuzhiyun 	 * Several HWs all have type == 0x42, so we'll override this value
2043*4882a593Smuzhiyun 	 * according to the detected HW
2044*4882a593Smuzhiyun 	 */
2045*4882a593Smuzhiyun 	hw_type = CSR_HW_REV_TYPE(fwrt->trans->hw_rev);
2046*4882a593Smuzhiyun 	if (hw_type == IWL_AX210_HW_TYPE) {
2047*4882a593Smuzhiyun 		u32 prph_val = iwl_read_prph(fwrt->trans, WFPM_OTP_CFG1_ADDR);
2048*4882a593Smuzhiyun 		u32 is_jacket = !!(prph_val & WFPM_OTP_CFG1_IS_JACKET_BIT);
2049*4882a593Smuzhiyun 		u32 is_cdb = !!(prph_val & WFPM_OTP_CFG1_IS_CDB_BIT);
2050*4882a593Smuzhiyun 		u32 masked_bits = is_jacket | (is_cdb << 1);
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 		/*
2053*4882a593Smuzhiyun 		 * The HW type depends on certain bits in this case, so add
2054*4882a593Smuzhiyun 		 * these bits to the HW type. We won't have collisions since we
2055*4882a593Smuzhiyun 		 * add these bits after the highest possible bit in the mask.
2056*4882a593Smuzhiyun 		 */
2057*4882a593Smuzhiyun 		hw_type |= masked_bits << IWL_AX210_HW_TYPE_ADDITION_SHIFT;
2058*4882a593Smuzhiyun 	}
2059*4882a593Smuzhiyun 	dump->hw_type = cpu_to_le32(hw_type);
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	dump->rf_id_flavor =
2062*4882a593Smuzhiyun 		cpu_to_le32(CSR_HW_RFID_FLAVOR(fwrt->trans->hw_rf_id));
2063*4882a593Smuzhiyun 	dump->rf_id_dash = cpu_to_le32(CSR_HW_RFID_DASH(fwrt->trans->hw_rf_id));
2064*4882a593Smuzhiyun 	dump->rf_id_step = cpu_to_le32(CSR_HW_RFID_STEP(fwrt->trans->hw_rf_id));
2065*4882a593Smuzhiyun 	dump->rf_id_type = cpu_to_le32(CSR_HW_RFID_TYPE(fwrt->trans->hw_rf_id));
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	dump->lmac_major = cpu_to_le32(fwrt->dump.fw_ver.lmac_major);
2068*4882a593Smuzhiyun 	dump->lmac_minor = cpu_to_le32(fwrt->dump.fw_ver.lmac_minor);
2069*4882a593Smuzhiyun 	dump->umac_major = cpu_to_le32(fwrt->dump.fw_ver.umac_major);
2070*4882a593Smuzhiyun 	dump->umac_minor = cpu_to_le32(fwrt->dump.fw_ver.umac_minor);
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	dump->fw_mon_mode = cpu_to_le32(fwrt->trans->dbg.ini_dest);
2073*4882a593Smuzhiyun 	dump->regions_mask = trigger->regions_mask;
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	dump->build_tag_len = cpu_to_le32(sizeof(dump->build_tag));
2076*4882a593Smuzhiyun 	memcpy(dump->build_tag, fwrt->fw->human_readable,
2077*4882a593Smuzhiyun 	       sizeof(dump->build_tag));
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	cfg_name = dump->cfg_names;
2080*4882a593Smuzhiyun 	dump->num_of_cfg_names = cpu_to_le32(num_of_cfg_names);
2081*4882a593Smuzhiyun 	list_for_each_entry(node, &fwrt->trans->dbg.debug_info_tlv_list, list) {
2082*4882a593Smuzhiyun 		struct iwl_fw_ini_debug_info_tlv *debug_info =
2083*4882a593Smuzhiyun 			(void *)node->tlv.data;
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 		cfg_name->image_type = debug_info->image_type;
2086*4882a593Smuzhiyun 		cfg_name->cfg_name_len =
2087*4882a593Smuzhiyun 			cpu_to_le32(IWL_FW_INI_MAX_CFG_NAME);
2088*4882a593Smuzhiyun 		memcpy(cfg_name->cfg_name, debug_info->debug_cfg_name,
2089*4882a593Smuzhiyun 		       sizeof(cfg_name->cfg_name));
2090*4882a593Smuzhiyun 		cfg_name++;
2091*4882a593Smuzhiyun 	}
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	/* add dump info TLV to the beginning of the list since it needs to be
2094*4882a593Smuzhiyun 	 * the first TLV in the dump
2095*4882a593Smuzhiyun 	 */
2096*4882a593Smuzhiyun 	list_add(&entry->list, list);
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	return entry->size;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun static const struct iwl_dump_ini_mem_ops iwl_dump_ini_region_ops[] = {
2102*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_INVALID] = {},
2103*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_INTERNAL_BUFFER] = {
2104*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_single_range,
2105*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_mon_smem_get_size,
2106*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mon_smem_fill_header,
2107*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_mon_smem_iter,
2108*4882a593Smuzhiyun 	},
2109*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_DRAM_BUFFER] = {
2110*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_mon_dram_ranges,
2111*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_mon_dram_get_size,
2112*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mon_dram_fill_header,
2113*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_mon_dram_iter,
2114*4882a593Smuzhiyun 	},
2115*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_TXF] = {
2116*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_txf_ranges,
2117*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_txf_get_size,
2118*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2119*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_txf_iter,
2120*4882a593Smuzhiyun 	},
2121*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_RXF] = {
2122*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_single_range,
2123*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_rxf_get_size,
2124*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2125*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_rxf_iter,
2126*4882a593Smuzhiyun 	},
2127*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_LMAC_ERROR_TABLE] = {
2128*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_single_range,
2129*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_err_table_get_size,
2130*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_err_table_fill_header,
2131*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_err_table_iter,
2132*4882a593Smuzhiyun 	},
2133*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_UMAC_ERROR_TABLE] = {
2134*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_single_range,
2135*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_err_table_get_size,
2136*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_err_table_fill_header,
2137*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_err_table_iter,
2138*4882a593Smuzhiyun 	},
2139*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_RSP_OR_NOTIF] = {
2140*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_single_range,
2141*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_fw_pkt_get_size,
2142*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2143*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_fw_pkt_iter,
2144*4882a593Smuzhiyun 	},
2145*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_DEVICE_MEMORY] = {
2146*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_mem_ranges,
2147*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_mem_get_size,
2148*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2149*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_dev_mem_iter,
2150*4882a593Smuzhiyun 	},
2151*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_PERIPHERY_MAC] = {
2152*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_mem_ranges,
2153*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_mem_get_size,
2154*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2155*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_prph_iter,
2156*4882a593Smuzhiyun 	},
2157*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_PERIPHERY_PHY] = {},
2158*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_PERIPHERY_AUX] = {},
2159*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_PAGING] = {
2160*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2161*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_paging_ranges,
2162*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_paging_get_size,
2163*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_paging_iter,
2164*4882a593Smuzhiyun 	},
2165*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_CSR] = {
2166*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_mem_ranges,
2167*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_mem_get_size,
2168*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2169*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_csr_iter,
2170*4882a593Smuzhiyun 	},
2171*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_DRAM_IMR] = {},
2172*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_PCI_IOSF_CONFIG] = {
2173*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_mem_ranges,
2174*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_mem_get_size,
2175*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2176*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_config_iter,
2177*4882a593Smuzhiyun 	},
2178*4882a593Smuzhiyun 	[IWL_FW_INI_REGION_SPECIAL_DEVICE_MEMORY] = {
2179*4882a593Smuzhiyun 		.get_num_of_ranges = iwl_dump_ini_single_range,
2180*4882a593Smuzhiyun 		.get_size = iwl_dump_ini_special_mem_get_size,
2181*4882a593Smuzhiyun 		.fill_mem_hdr = iwl_dump_ini_special_mem_fill_header,
2182*4882a593Smuzhiyun 		.fill_range = iwl_dump_ini_special_mem_iter,
2183*4882a593Smuzhiyun 	},
2184*4882a593Smuzhiyun };
2185*4882a593Smuzhiyun 
iwl_dump_ini_trigger(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_dump_data * dump_data,struct list_head * list)2186*4882a593Smuzhiyun static u32 iwl_dump_ini_trigger(struct iwl_fw_runtime *fwrt,
2187*4882a593Smuzhiyun 				struct iwl_fwrt_dump_data *dump_data,
2188*4882a593Smuzhiyun 				struct list_head *list)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun 	struct iwl_fw_ini_trigger_tlv *trigger = dump_data->trig;
2191*4882a593Smuzhiyun 	struct iwl_dump_ini_region_data reg_data = {
2192*4882a593Smuzhiyun 		.dump_data = dump_data,
2193*4882a593Smuzhiyun 	};
2194*4882a593Smuzhiyun 	int i;
2195*4882a593Smuzhiyun 	u32 size = 0;
2196*4882a593Smuzhiyun 	u64 regions_mask = le64_to_cpu(trigger->regions_mask);
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(trigger->regions_mask) != sizeof(regions_mask));
2199*4882a593Smuzhiyun 	BUILD_BUG_ON((sizeof(trigger->regions_mask) * BITS_PER_BYTE) <
2200*4882a593Smuzhiyun 		     ARRAY_SIZE(fwrt->trans->dbg.active_regions));
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fwrt->trans->dbg.active_regions); i++) {
2203*4882a593Smuzhiyun 		u32 reg_type;
2204*4882a593Smuzhiyun 		struct iwl_fw_ini_region_tlv *reg;
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 		if (!(BIT_ULL(i) & regions_mask))
2207*4882a593Smuzhiyun 			continue;
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 		reg_data.reg_tlv = fwrt->trans->dbg.active_regions[i];
2210*4882a593Smuzhiyun 		if (!reg_data.reg_tlv) {
2211*4882a593Smuzhiyun 			IWL_WARN(fwrt,
2212*4882a593Smuzhiyun 				 "WRT: Unassigned region id %d, skipping\n", i);
2213*4882a593Smuzhiyun 			continue;
2214*4882a593Smuzhiyun 		}
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 		reg = (void *)reg_data.reg_tlv->data;
2217*4882a593Smuzhiyun 		reg_type = le32_to_cpu(reg->type);
2218*4882a593Smuzhiyun 		if (reg_type >= ARRAY_SIZE(iwl_dump_ini_region_ops))
2219*4882a593Smuzhiyun 			continue;
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun 		size += iwl_dump_ini_mem(fwrt, list, &reg_data,
2222*4882a593Smuzhiyun 					 &iwl_dump_ini_region_ops[reg_type]);
2223*4882a593Smuzhiyun 	}
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun 	if (size)
2226*4882a593Smuzhiyun 		size += iwl_dump_ini_info(fwrt, trigger, list);
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	return size;
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun 
iwl_fw_ini_trigger_on(struct iwl_fw_runtime * fwrt,struct iwl_fw_ini_trigger_tlv * trig)2231*4882a593Smuzhiyun static bool iwl_fw_ini_trigger_on(struct iwl_fw_runtime *fwrt,
2232*4882a593Smuzhiyun 				  struct iwl_fw_ini_trigger_tlv *trig)
2233*4882a593Smuzhiyun {
2234*4882a593Smuzhiyun 	enum iwl_fw_ini_time_point tp_id = le32_to_cpu(trig->time_point);
2235*4882a593Smuzhiyun 	u32 usec = le32_to_cpu(trig->ignore_consec);
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	if (!iwl_trans_dbg_ini_valid(fwrt->trans) ||
2238*4882a593Smuzhiyun 	    tp_id == IWL_FW_INI_TIME_POINT_INVALID ||
2239*4882a593Smuzhiyun 	    tp_id >= IWL_FW_INI_TIME_POINT_NUM ||
2240*4882a593Smuzhiyun 	    iwl_fw_dbg_no_trig_window(fwrt, tp_id, usec))
2241*4882a593Smuzhiyun 		return false;
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	return true;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun 
iwl_dump_ini_file_gen(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_dump_data * dump_data,struct list_head * list)2246*4882a593Smuzhiyun static u32 iwl_dump_ini_file_gen(struct iwl_fw_runtime *fwrt,
2247*4882a593Smuzhiyun 				 struct iwl_fwrt_dump_data *dump_data,
2248*4882a593Smuzhiyun 				 struct list_head *list)
2249*4882a593Smuzhiyun {
2250*4882a593Smuzhiyun 	struct iwl_fw_ini_trigger_tlv *trigger = dump_data->trig;
2251*4882a593Smuzhiyun 	struct iwl_fw_ini_dump_entry *entry;
2252*4882a593Smuzhiyun 	struct iwl_fw_ini_dump_file_hdr *hdr;
2253*4882a593Smuzhiyun 	u32 size;
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 	if (!trigger || !iwl_fw_ini_trigger_on(fwrt, trigger) ||
2256*4882a593Smuzhiyun 	    !le64_to_cpu(trigger->regions_mask))
2257*4882a593Smuzhiyun 		return 0;
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	entry = vzalloc(sizeof(*entry) + sizeof(*hdr));
2260*4882a593Smuzhiyun 	if (!entry)
2261*4882a593Smuzhiyun 		return 0;
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	entry->size = sizeof(*hdr);
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	size = iwl_dump_ini_trigger(fwrt, dump_data, list);
2266*4882a593Smuzhiyun 	if (!size) {
2267*4882a593Smuzhiyun 		vfree(entry);
2268*4882a593Smuzhiyun 		return 0;
2269*4882a593Smuzhiyun 	}
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	hdr = (void *)entry->data;
2272*4882a593Smuzhiyun 	hdr->barker = cpu_to_le32(IWL_FW_INI_ERROR_DUMP_BARKER);
2273*4882a593Smuzhiyun 	hdr->file_len = cpu_to_le32(size + entry->size);
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	list_add(&entry->list, list);
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	return le32_to_cpu(hdr->file_len);
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
iwl_fw_free_dump_desc(struct iwl_fw_runtime * fwrt,const struct iwl_fw_dump_desc * desc)2280*4882a593Smuzhiyun static inline void iwl_fw_free_dump_desc(struct iwl_fw_runtime *fwrt,
2281*4882a593Smuzhiyun 					 const struct iwl_fw_dump_desc *desc)
2282*4882a593Smuzhiyun {
2283*4882a593Smuzhiyun 	if (desc && desc != &iwl_dump_desc_assert)
2284*4882a593Smuzhiyun 		kfree(desc);
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	fwrt->dump.lmac_err_id[0] = 0;
2287*4882a593Smuzhiyun 	if (fwrt->smem_cfg.num_lmacs > 1)
2288*4882a593Smuzhiyun 		fwrt->dump.lmac_err_id[1] = 0;
2289*4882a593Smuzhiyun 	fwrt->dump.umac_err_id = 0;
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun 
iwl_fw_error_dump(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_dump_data * dump_data)2292*4882a593Smuzhiyun static void iwl_fw_error_dump(struct iwl_fw_runtime *fwrt,
2293*4882a593Smuzhiyun 			      struct iwl_fwrt_dump_data *dump_data)
2294*4882a593Smuzhiyun {
2295*4882a593Smuzhiyun 	struct iwl_fw_dump_ptrs fw_error_dump = {};
2296*4882a593Smuzhiyun 	struct iwl_fw_error_dump_file *dump_file;
2297*4882a593Smuzhiyun 	struct scatterlist *sg_dump_data;
2298*4882a593Smuzhiyun 	u32 file_len;
2299*4882a593Smuzhiyun 	u32 dump_mask = fwrt->fw->dbg.dump_mask;
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	dump_file = iwl_fw_error_dump_file(fwrt, &fw_error_dump, dump_data);
2302*4882a593Smuzhiyun 	if (!dump_file)
2303*4882a593Smuzhiyun 		return;
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	if (dump_data->monitor_only)
2306*4882a593Smuzhiyun 		dump_mask &= BIT(IWL_FW_ERROR_DUMP_FW_MONITOR);
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	fw_error_dump.trans_ptr = iwl_trans_dump_data(fwrt->trans, dump_mask);
2309*4882a593Smuzhiyun 	file_len = le32_to_cpu(dump_file->file_len);
2310*4882a593Smuzhiyun 	fw_error_dump.fwrt_len = file_len;
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	if (fw_error_dump.trans_ptr) {
2313*4882a593Smuzhiyun 		file_len += fw_error_dump.trans_ptr->len;
2314*4882a593Smuzhiyun 		dump_file->file_len = cpu_to_le32(file_len);
2315*4882a593Smuzhiyun 	}
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun 	sg_dump_data = alloc_sgtable(file_len);
2318*4882a593Smuzhiyun 	if (sg_dump_data) {
2319*4882a593Smuzhiyun 		sg_pcopy_from_buffer(sg_dump_data,
2320*4882a593Smuzhiyun 				     sg_nents(sg_dump_data),
2321*4882a593Smuzhiyun 				     fw_error_dump.fwrt_ptr,
2322*4882a593Smuzhiyun 				     fw_error_dump.fwrt_len, 0);
2323*4882a593Smuzhiyun 		if (fw_error_dump.trans_ptr)
2324*4882a593Smuzhiyun 			sg_pcopy_from_buffer(sg_dump_data,
2325*4882a593Smuzhiyun 					     sg_nents(sg_dump_data),
2326*4882a593Smuzhiyun 					     fw_error_dump.trans_ptr->data,
2327*4882a593Smuzhiyun 					     fw_error_dump.trans_ptr->len,
2328*4882a593Smuzhiyun 					     fw_error_dump.fwrt_len);
2329*4882a593Smuzhiyun 		dev_coredumpsg(fwrt->trans->dev, sg_dump_data, file_len,
2330*4882a593Smuzhiyun 			       GFP_KERNEL);
2331*4882a593Smuzhiyun 	}
2332*4882a593Smuzhiyun 	vfree(fw_error_dump.fwrt_ptr);
2333*4882a593Smuzhiyun 	vfree(fw_error_dump.trans_ptr);
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun 
iwl_dump_ini_list_free(struct list_head * list)2336*4882a593Smuzhiyun static void iwl_dump_ini_list_free(struct list_head *list)
2337*4882a593Smuzhiyun {
2338*4882a593Smuzhiyun 	while (!list_empty(list)) {
2339*4882a593Smuzhiyun 		struct iwl_fw_ini_dump_entry *entry =
2340*4882a593Smuzhiyun 			list_entry(list->next, typeof(*entry), list);
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 		list_del(&entry->list);
2343*4882a593Smuzhiyun 		vfree(entry);
2344*4882a593Smuzhiyun 	}
2345*4882a593Smuzhiyun }
2346*4882a593Smuzhiyun 
iwl_fw_error_dump_data_free(struct iwl_fwrt_dump_data * dump_data)2347*4882a593Smuzhiyun static void iwl_fw_error_dump_data_free(struct iwl_fwrt_dump_data *dump_data)
2348*4882a593Smuzhiyun {
2349*4882a593Smuzhiyun 	dump_data->trig = NULL;
2350*4882a593Smuzhiyun 	kfree(dump_data->fw_pkt);
2351*4882a593Smuzhiyun 	dump_data->fw_pkt = NULL;
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun 
iwl_fw_error_ini_dump(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_dump_data * dump_data)2354*4882a593Smuzhiyun static void iwl_fw_error_ini_dump(struct iwl_fw_runtime *fwrt,
2355*4882a593Smuzhiyun 				  struct iwl_fwrt_dump_data *dump_data)
2356*4882a593Smuzhiyun {
2357*4882a593Smuzhiyun 	struct list_head dump_list = LIST_HEAD_INIT(dump_list);
2358*4882a593Smuzhiyun 	struct scatterlist *sg_dump_data;
2359*4882a593Smuzhiyun 	u32 file_len = iwl_dump_ini_file_gen(fwrt, dump_data, &dump_list);
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	if (!file_len)
2362*4882a593Smuzhiyun 		return;
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	sg_dump_data = alloc_sgtable(file_len);
2365*4882a593Smuzhiyun 	if (sg_dump_data) {
2366*4882a593Smuzhiyun 		struct iwl_fw_ini_dump_entry *entry;
2367*4882a593Smuzhiyun 		int sg_entries = sg_nents(sg_dump_data);
2368*4882a593Smuzhiyun 		u32 offs = 0;
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 		list_for_each_entry(entry, &dump_list, list) {
2371*4882a593Smuzhiyun 			sg_pcopy_from_buffer(sg_dump_data, sg_entries,
2372*4882a593Smuzhiyun 					     entry->data, entry->size, offs);
2373*4882a593Smuzhiyun 			offs += entry->size;
2374*4882a593Smuzhiyun 		}
2375*4882a593Smuzhiyun 		dev_coredumpsg(fwrt->trans->dev, sg_dump_data, file_len,
2376*4882a593Smuzhiyun 			       GFP_KERNEL);
2377*4882a593Smuzhiyun 	}
2378*4882a593Smuzhiyun 	iwl_dump_ini_list_free(&dump_list);
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun const struct iwl_fw_dump_desc iwl_dump_desc_assert = {
2382*4882a593Smuzhiyun 	.trig_desc = {
2383*4882a593Smuzhiyun 		.type = cpu_to_le32(FW_DBG_TRIGGER_FW_ASSERT),
2384*4882a593Smuzhiyun 	},
2385*4882a593Smuzhiyun };
2386*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_dump_desc_assert);
2387*4882a593Smuzhiyun 
iwl_fw_dbg_collect_desc(struct iwl_fw_runtime * fwrt,const struct iwl_fw_dump_desc * desc,bool monitor_only,unsigned int delay)2388*4882a593Smuzhiyun int iwl_fw_dbg_collect_desc(struct iwl_fw_runtime *fwrt,
2389*4882a593Smuzhiyun 			    const struct iwl_fw_dump_desc *desc,
2390*4882a593Smuzhiyun 			    bool monitor_only,
2391*4882a593Smuzhiyun 			    unsigned int delay)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun 	struct iwl_fwrt_wk_data *wk_data;
2394*4882a593Smuzhiyun 	unsigned long idx;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	if (iwl_trans_dbg_ini_valid(fwrt->trans)) {
2397*4882a593Smuzhiyun 		iwl_fw_free_dump_desc(fwrt, desc);
2398*4882a593Smuzhiyun 		return 0;
2399*4882a593Smuzhiyun 	}
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	/*
2402*4882a593Smuzhiyun 	 * Check there is an available worker.
2403*4882a593Smuzhiyun 	 * ffz return value is undefined if no zero exists,
2404*4882a593Smuzhiyun 	 * so check against ~0UL first.
2405*4882a593Smuzhiyun 	 */
2406*4882a593Smuzhiyun 	if (fwrt->dump.active_wks == ~0UL)
2407*4882a593Smuzhiyun 		return -EBUSY;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	idx = ffz(fwrt->dump.active_wks);
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	if (idx >= IWL_FW_RUNTIME_DUMP_WK_NUM ||
2412*4882a593Smuzhiyun 	    test_and_set_bit(fwrt->dump.wks[idx].idx, &fwrt->dump.active_wks))
2413*4882a593Smuzhiyun 		return -EBUSY;
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	wk_data = &fwrt->dump.wks[idx];
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	if (WARN_ON(wk_data->dump_data.desc))
2418*4882a593Smuzhiyun 		iwl_fw_free_dump_desc(fwrt, wk_data->dump_data.desc);
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	wk_data->dump_data.desc = desc;
2421*4882a593Smuzhiyun 	wk_data->dump_data.monitor_only = monitor_only;
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	IWL_WARN(fwrt, "Collecting data: trigger %d fired.\n",
2424*4882a593Smuzhiyun 		 le32_to_cpu(desc->trig_desc.type));
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	schedule_delayed_work(&wk_data->wk, usecs_to_jiffies(delay));
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 	return 0;
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect_desc);
2431*4882a593Smuzhiyun 
iwl_fw_dbg_error_collect(struct iwl_fw_runtime * fwrt,enum iwl_fw_dbg_trigger trig_type)2432*4882a593Smuzhiyun int iwl_fw_dbg_error_collect(struct iwl_fw_runtime *fwrt,
2433*4882a593Smuzhiyun 			     enum iwl_fw_dbg_trigger trig_type)
2434*4882a593Smuzhiyun {
2435*4882a593Smuzhiyun 	if (!test_bit(STATUS_DEVICE_ENABLED, &fwrt->trans->status))
2436*4882a593Smuzhiyun 		return -EIO;
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	if (iwl_trans_dbg_ini_valid(fwrt->trans)) {
2439*4882a593Smuzhiyun 		if (trig_type != FW_DBG_TRIGGER_ALIVE_TIMEOUT)
2440*4882a593Smuzhiyun 			return -EIO;
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 		iwl_dbg_tlv_time_point(fwrt,
2443*4882a593Smuzhiyun 				       IWL_FW_INI_TIME_POINT_HOST_ALIVE_TIMEOUT,
2444*4882a593Smuzhiyun 				       NULL);
2445*4882a593Smuzhiyun 	} else {
2446*4882a593Smuzhiyun 		struct iwl_fw_dump_desc *iwl_dump_error_desc;
2447*4882a593Smuzhiyun 		int ret;
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 		iwl_dump_error_desc =
2450*4882a593Smuzhiyun 			kmalloc(sizeof(*iwl_dump_error_desc), GFP_KERNEL);
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 		if (!iwl_dump_error_desc)
2453*4882a593Smuzhiyun 			return -ENOMEM;
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 		iwl_dump_error_desc->trig_desc.type = cpu_to_le32(trig_type);
2456*4882a593Smuzhiyun 		iwl_dump_error_desc->len = 0;
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 		ret = iwl_fw_dbg_collect_desc(fwrt, iwl_dump_error_desc,
2459*4882a593Smuzhiyun 					      false, 0);
2460*4882a593Smuzhiyun 		if (ret) {
2461*4882a593Smuzhiyun 			kfree(iwl_dump_error_desc);
2462*4882a593Smuzhiyun 			return ret;
2463*4882a593Smuzhiyun 		}
2464*4882a593Smuzhiyun 	}
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 	iwl_trans_sync_nmi(fwrt->trans);
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	return 0;
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_dbg_error_collect);
2471*4882a593Smuzhiyun 
iwl_fw_dbg_collect(struct iwl_fw_runtime * fwrt,enum iwl_fw_dbg_trigger trig,const char * str,size_t len,struct iwl_fw_dbg_trigger_tlv * trigger)2472*4882a593Smuzhiyun int iwl_fw_dbg_collect(struct iwl_fw_runtime *fwrt,
2473*4882a593Smuzhiyun 		       enum iwl_fw_dbg_trigger trig,
2474*4882a593Smuzhiyun 		       const char *str, size_t len,
2475*4882a593Smuzhiyun 		       struct iwl_fw_dbg_trigger_tlv *trigger)
2476*4882a593Smuzhiyun {
2477*4882a593Smuzhiyun 	struct iwl_fw_dump_desc *desc;
2478*4882a593Smuzhiyun 	unsigned int delay = 0;
2479*4882a593Smuzhiyun 	bool monitor_only = false;
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	if (trigger) {
2482*4882a593Smuzhiyun 		u16 occurrences = le16_to_cpu(trigger->occurrences) - 1;
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 		if (!le16_to_cpu(trigger->occurrences))
2485*4882a593Smuzhiyun 			return 0;
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 		if (trigger->flags & IWL_FW_DBG_FORCE_RESTART) {
2488*4882a593Smuzhiyun 			IWL_WARN(fwrt, "Force restart: trigger %d fired.\n",
2489*4882a593Smuzhiyun 				 trig);
2490*4882a593Smuzhiyun 			iwl_force_nmi(fwrt->trans);
2491*4882a593Smuzhiyun 			return 0;
2492*4882a593Smuzhiyun 		}
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun 		trigger->occurrences = cpu_to_le16(occurrences);
2495*4882a593Smuzhiyun 		monitor_only = trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY;
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 		/* convert msec to usec */
2498*4882a593Smuzhiyun 		delay = le32_to_cpu(trigger->stop_delay) * USEC_PER_MSEC;
2499*4882a593Smuzhiyun 	}
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	desc = kzalloc(sizeof(*desc) + len, GFP_ATOMIC);
2502*4882a593Smuzhiyun 	if (!desc)
2503*4882a593Smuzhiyun 		return -ENOMEM;
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	desc->len = len;
2507*4882a593Smuzhiyun 	desc->trig_desc.type = cpu_to_le32(trig);
2508*4882a593Smuzhiyun 	memcpy(desc->trig_desc.data, str, len);
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	return iwl_fw_dbg_collect_desc(fwrt, desc, monitor_only, delay);
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect);
2513*4882a593Smuzhiyun 
iwl_fw_dbg_ini_collect(struct iwl_fw_runtime * fwrt,struct iwl_fwrt_dump_data * dump_data)2514*4882a593Smuzhiyun int iwl_fw_dbg_ini_collect(struct iwl_fw_runtime *fwrt,
2515*4882a593Smuzhiyun 			   struct iwl_fwrt_dump_data *dump_data)
2516*4882a593Smuzhiyun {
2517*4882a593Smuzhiyun 	struct iwl_fw_ini_trigger_tlv *trig = dump_data->trig;
2518*4882a593Smuzhiyun 	enum iwl_fw_ini_time_point tp_id = le32_to_cpu(trig->time_point);
2519*4882a593Smuzhiyun 	u32 occur, delay;
2520*4882a593Smuzhiyun 	unsigned long idx;
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun 	if (!iwl_fw_ini_trigger_on(fwrt, trig)) {
2523*4882a593Smuzhiyun 		IWL_WARN(fwrt, "WRT: Trigger %d is not active, aborting dump\n",
2524*4882a593Smuzhiyun 			 tp_id);
2525*4882a593Smuzhiyun 		return -EINVAL;
2526*4882a593Smuzhiyun 	}
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	delay = le32_to_cpu(trig->dump_delay);
2529*4882a593Smuzhiyun 	occur = le32_to_cpu(trig->occurrences);
2530*4882a593Smuzhiyun 	if (!occur)
2531*4882a593Smuzhiyun 		return 0;
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun 	trig->occurrences = cpu_to_le32(--occur);
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	/* Check there is an available worker.
2536*4882a593Smuzhiyun 	 * ffz return value is undefined if no zero exists,
2537*4882a593Smuzhiyun 	 * so check against ~0UL first.
2538*4882a593Smuzhiyun 	 */
2539*4882a593Smuzhiyun 	if (fwrt->dump.active_wks == ~0UL)
2540*4882a593Smuzhiyun 		return -EBUSY;
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun 	idx = ffz(fwrt->dump.active_wks);
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	if (idx >= IWL_FW_RUNTIME_DUMP_WK_NUM ||
2545*4882a593Smuzhiyun 	    test_and_set_bit(fwrt->dump.wks[idx].idx, &fwrt->dump.active_wks))
2546*4882a593Smuzhiyun 		return -EBUSY;
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	fwrt->dump.wks[idx].dump_data = *dump_data;
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 	IWL_WARN(fwrt, "WRT: Collecting data: ini trigger %d fired.\n", tp_id);
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	schedule_delayed_work(&fwrt->dump.wks[idx].wk, usecs_to_jiffies(delay));
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	return 0;
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun 
iwl_fw_dbg_collect_trig(struct iwl_fw_runtime * fwrt,struct iwl_fw_dbg_trigger_tlv * trigger,const char * fmt,...)2557*4882a593Smuzhiyun int iwl_fw_dbg_collect_trig(struct iwl_fw_runtime *fwrt,
2558*4882a593Smuzhiyun 			    struct iwl_fw_dbg_trigger_tlv *trigger,
2559*4882a593Smuzhiyun 			    const char *fmt, ...)
2560*4882a593Smuzhiyun {
2561*4882a593Smuzhiyun 	int ret, len = 0;
2562*4882a593Smuzhiyun 	char buf[64];
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	if (iwl_trans_dbg_ini_valid(fwrt->trans))
2565*4882a593Smuzhiyun 		return 0;
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	if (fmt) {
2568*4882a593Smuzhiyun 		va_list ap;
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 		buf[sizeof(buf) - 1] = '\0';
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 		va_start(ap, fmt);
2573*4882a593Smuzhiyun 		vsnprintf(buf, sizeof(buf), fmt, ap);
2574*4882a593Smuzhiyun 		va_end(ap);
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 		/* check for truncation */
2577*4882a593Smuzhiyun 		if (WARN_ON_ONCE(buf[sizeof(buf) - 1]))
2578*4882a593Smuzhiyun 			buf[sizeof(buf) - 1] = '\0';
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 		len = strlen(buf) + 1;
2581*4882a593Smuzhiyun 	}
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 	ret = iwl_fw_dbg_collect(fwrt, le32_to_cpu(trigger->id), buf, len,
2584*4882a593Smuzhiyun 				 trigger);
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun 	if (ret)
2587*4882a593Smuzhiyun 		return ret;
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun 	return 0;
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect_trig);
2592*4882a593Smuzhiyun 
iwl_fw_start_dbg_conf(struct iwl_fw_runtime * fwrt,u8 conf_id)2593*4882a593Smuzhiyun int iwl_fw_start_dbg_conf(struct iwl_fw_runtime *fwrt, u8 conf_id)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun 	u8 *ptr;
2596*4882a593Smuzhiyun 	int ret;
2597*4882a593Smuzhiyun 	int i;
2598*4882a593Smuzhiyun 
2599*4882a593Smuzhiyun 	if (WARN_ONCE(conf_id >= ARRAY_SIZE(fwrt->fw->dbg.conf_tlv),
2600*4882a593Smuzhiyun 		      "Invalid configuration %d\n", conf_id))
2601*4882a593Smuzhiyun 		return -EINVAL;
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	/* EARLY START - firmware's configuration is hard coded */
2604*4882a593Smuzhiyun 	if ((!fwrt->fw->dbg.conf_tlv[conf_id] ||
2605*4882a593Smuzhiyun 	     !fwrt->fw->dbg.conf_tlv[conf_id]->num_of_hcmds) &&
2606*4882a593Smuzhiyun 	    conf_id == FW_DBG_START_FROM_ALIVE)
2607*4882a593Smuzhiyun 		return 0;
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	if (!fwrt->fw->dbg.conf_tlv[conf_id])
2610*4882a593Smuzhiyun 		return -EINVAL;
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	if (fwrt->dump.conf != FW_DBG_INVALID)
2613*4882a593Smuzhiyun 		IWL_INFO(fwrt, "FW already configured (%d) - re-configuring\n",
2614*4882a593Smuzhiyun 			 fwrt->dump.conf);
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	/* Send all HCMDs for configuring the FW debug */
2617*4882a593Smuzhiyun 	ptr = (void *)&fwrt->fw->dbg.conf_tlv[conf_id]->hcmd;
2618*4882a593Smuzhiyun 	for (i = 0; i < fwrt->fw->dbg.conf_tlv[conf_id]->num_of_hcmds; i++) {
2619*4882a593Smuzhiyun 		struct iwl_fw_dbg_conf_hcmd *cmd = (void *)ptr;
2620*4882a593Smuzhiyun 		struct iwl_host_cmd hcmd = {
2621*4882a593Smuzhiyun 			.id = cmd->id,
2622*4882a593Smuzhiyun 			.len = { le16_to_cpu(cmd->len), },
2623*4882a593Smuzhiyun 			.data = { cmd->data, },
2624*4882a593Smuzhiyun 		};
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 		ret = iwl_trans_send_cmd(fwrt->trans, &hcmd);
2627*4882a593Smuzhiyun 		if (ret)
2628*4882a593Smuzhiyun 			return ret;
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 		ptr += sizeof(*cmd);
2631*4882a593Smuzhiyun 		ptr += le16_to_cpu(cmd->len);
2632*4882a593Smuzhiyun 	}
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 	fwrt->dump.conf = conf_id;
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	return 0;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_start_dbg_conf);
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun /* this function assumes dump_start was called beforehand and dump_end will be
2641*4882a593Smuzhiyun  * called afterwards
2642*4882a593Smuzhiyun  */
iwl_fw_dbg_collect_sync(struct iwl_fw_runtime * fwrt,u8 wk_idx)2643*4882a593Smuzhiyun static void iwl_fw_dbg_collect_sync(struct iwl_fw_runtime *fwrt, u8 wk_idx)
2644*4882a593Smuzhiyun {
2645*4882a593Smuzhiyun 	struct iwl_fw_dbg_params params = {0};
2646*4882a593Smuzhiyun 	struct iwl_fwrt_dump_data *dump_data =
2647*4882a593Smuzhiyun 		&fwrt->dump.wks[wk_idx].dump_data;
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	if (!test_bit(wk_idx, &fwrt->dump.active_wks))
2650*4882a593Smuzhiyun 		return;
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	if (!test_bit(STATUS_DEVICE_ENABLED, &fwrt->trans->status)) {
2653*4882a593Smuzhiyun 		IWL_ERR(fwrt, "Device is not enabled - cannot dump error\n");
2654*4882a593Smuzhiyun 		goto out;
2655*4882a593Smuzhiyun 	}
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 	/* there's no point in fw dump if the bus is dead */
2658*4882a593Smuzhiyun 	if (test_bit(STATUS_TRANS_DEAD, &fwrt->trans->status)) {
2659*4882a593Smuzhiyun 		IWL_ERR(fwrt, "Skip fw error dump since bus is dead\n");
2660*4882a593Smuzhiyun 		goto out;
2661*4882a593Smuzhiyun 	}
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun 	iwl_fw_dbg_stop_restart_recording(fwrt, &params, true);
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	IWL_DEBUG_FW_INFO(fwrt, "WRT: Data collection start\n");
2666*4882a593Smuzhiyun 	if (iwl_trans_dbg_ini_valid(fwrt->trans))
2667*4882a593Smuzhiyun 		iwl_fw_error_ini_dump(fwrt, &fwrt->dump.wks[wk_idx].dump_data);
2668*4882a593Smuzhiyun 	else
2669*4882a593Smuzhiyun 		iwl_fw_error_dump(fwrt, &fwrt->dump.wks[wk_idx].dump_data);
2670*4882a593Smuzhiyun 	IWL_DEBUG_FW_INFO(fwrt, "WRT: Data collection done\n");
2671*4882a593Smuzhiyun 
2672*4882a593Smuzhiyun 	iwl_fw_dbg_stop_restart_recording(fwrt, &params, false);
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun out:
2675*4882a593Smuzhiyun 	if (iwl_trans_dbg_ini_valid(fwrt->trans)) {
2676*4882a593Smuzhiyun 		iwl_fw_error_dump_data_free(dump_data);
2677*4882a593Smuzhiyun 	} else {
2678*4882a593Smuzhiyun 		iwl_fw_free_dump_desc(fwrt, dump_data->desc);
2679*4882a593Smuzhiyun 		dump_data->desc = NULL;
2680*4882a593Smuzhiyun 	}
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	clear_bit(wk_idx, &fwrt->dump.active_wks);
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun 
iwl_fw_error_dump_wk(struct work_struct * work)2685*4882a593Smuzhiyun void iwl_fw_error_dump_wk(struct work_struct *work)
2686*4882a593Smuzhiyun {
2687*4882a593Smuzhiyun 	struct iwl_fwrt_wk_data *wks =
2688*4882a593Smuzhiyun 		container_of(work, typeof(*wks), wk.work);
2689*4882a593Smuzhiyun 	struct iwl_fw_runtime *fwrt =
2690*4882a593Smuzhiyun 		container_of(wks, typeof(*fwrt), dump.wks[wks->idx]);
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	/* assumes the op mode mutex is locked in dump_start since
2693*4882a593Smuzhiyun 	 * iwl_fw_dbg_collect_sync can't run in parallel
2694*4882a593Smuzhiyun 	 */
2695*4882a593Smuzhiyun 	if (fwrt->ops && fwrt->ops->dump_start &&
2696*4882a593Smuzhiyun 	    fwrt->ops->dump_start(fwrt->ops_ctx))
2697*4882a593Smuzhiyun 		return;
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	iwl_fw_dbg_collect_sync(fwrt, wks->idx);
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	if (fwrt->ops && fwrt->ops->dump_end)
2702*4882a593Smuzhiyun 		fwrt->ops->dump_end(fwrt->ops_ctx);
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun 
iwl_fw_dbg_read_d3_debug_data(struct iwl_fw_runtime * fwrt)2705*4882a593Smuzhiyun void iwl_fw_dbg_read_d3_debug_data(struct iwl_fw_runtime *fwrt)
2706*4882a593Smuzhiyun {
2707*4882a593Smuzhiyun 	const struct iwl_cfg *cfg = fwrt->trans->cfg;
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	if (!iwl_fw_dbg_is_d3_debug_enabled(fwrt))
2710*4882a593Smuzhiyun 		return;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	if (!fwrt->dump.d3_debug_data) {
2713*4882a593Smuzhiyun 		fwrt->dump.d3_debug_data = kmalloc(cfg->d3_debug_data_length,
2714*4882a593Smuzhiyun 						   GFP_KERNEL);
2715*4882a593Smuzhiyun 		if (!fwrt->dump.d3_debug_data) {
2716*4882a593Smuzhiyun 			IWL_ERR(fwrt,
2717*4882a593Smuzhiyun 				"failed to allocate memory for D3 debug data\n");
2718*4882a593Smuzhiyun 			return;
2719*4882a593Smuzhiyun 		}
2720*4882a593Smuzhiyun 	}
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 	/* if the buffer holds previous debug data it is overwritten */
2723*4882a593Smuzhiyun 	iwl_trans_read_mem_bytes(fwrt->trans, cfg->d3_debug_data_base_addr,
2724*4882a593Smuzhiyun 				 fwrt->dump.d3_debug_data,
2725*4882a593Smuzhiyun 				 cfg->d3_debug_data_length);
2726*4882a593Smuzhiyun }
2727*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_dbg_read_d3_debug_data);
2728*4882a593Smuzhiyun 
iwl_fw_dbg_stop_sync(struct iwl_fw_runtime * fwrt)2729*4882a593Smuzhiyun void iwl_fw_dbg_stop_sync(struct iwl_fw_runtime *fwrt)
2730*4882a593Smuzhiyun {
2731*4882a593Smuzhiyun 	int i;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	iwl_dbg_tlv_del_timers(fwrt->trans);
2734*4882a593Smuzhiyun 	for (i = 0; i < IWL_FW_RUNTIME_DUMP_WK_NUM; i++)
2735*4882a593Smuzhiyun 		iwl_fw_dbg_collect_sync(fwrt, i);
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 	iwl_fw_dbg_stop_restart_recording(fwrt, NULL, true);
2738*4882a593Smuzhiyun }
2739*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_dbg_stop_sync);
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun #define FSEQ_REG(x) { .addr = (x), .str = #x, }
2742*4882a593Smuzhiyun 
iwl_fw_error_print_fseq_regs(struct iwl_fw_runtime * fwrt)2743*4882a593Smuzhiyun void iwl_fw_error_print_fseq_regs(struct iwl_fw_runtime *fwrt)
2744*4882a593Smuzhiyun {
2745*4882a593Smuzhiyun 	struct iwl_trans *trans = fwrt->trans;
2746*4882a593Smuzhiyun 	unsigned long flags;
2747*4882a593Smuzhiyun 	int i;
2748*4882a593Smuzhiyun 	struct {
2749*4882a593Smuzhiyun 		u32 addr;
2750*4882a593Smuzhiyun 		const char *str;
2751*4882a593Smuzhiyun 	} fseq_regs[] = {
2752*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_ERROR_CODE),
2753*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_TOP_INIT_VERSION),
2754*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_CNVIO_INIT_VERSION),
2755*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_OTP_VERSION),
2756*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_TOP_CONTENT_VERSION),
2757*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_ALIVE_TOKEN),
2758*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_CNVI_ID),
2759*4882a593Smuzhiyun 		FSEQ_REG(FSEQ_CNVR_ID),
2760*4882a593Smuzhiyun 		FSEQ_REG(CNVI_AUX_MISC_CHIP),
2761*4882a593Smuzhiyun 		FSEQ_REG(CNVR_AUX_MISC_CHIP),
2762*4882a593Smuzhiyun 		FSEQ_REG(CNVR_SCU_SD_REGS_SD_REG_DIG_DCDC_VTRIM),
2763*4882a593Smuzhiyun 		FSEQ_REG(CNVR_SCU_SD_REGS_SD_REG_ACTIVE_VDIG_MIRROR),
2764*4882a593Smuzhiyun 	};
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	if (!iwl_trans_grab_nic_access(trans, &flags))
2767*4882a593Smuzhiyun 		return;
2768*4882a593Smuzhiyun 
2769*4882a593Smuzhiyun 	IWL_ERR(fwrt, "Fseq Registers:\n");
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fseq_regs); i++)
2772*4882a593Smuzhiyun 		IWL_ERR(fwrt, "0x%08X | %s\n",
2773*4882a593Smuzhiyun 			iwl_read_prph_no_grab(trans, fseq_regs[i].addr),
2774*4882a593Smuzhiyun 			fseq_regs[i].str);
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	iwl_trans_release_nic_access(trans, &flags);
2777*4882a593Smuzhiyun }
2778*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_error_print_fseq_regs);
2779*4882a593Smuzhiyun 
iwl_fw_dbg_suspend_resume_hcmd(struct iwl_trans * trans,bool suspend)2780*4882a593Smuzhiyun static int iwl_fw_dbg_suspend_resume_hcmd(struct iwl_trans *trans, bool suspend)
2781*4882a593Smuzhiyun {
2782*4882a593Smuzhiyun 	struct iwl_dbg_suspend_resume_cmd cmd = {
2783*4882a593Smuzhiyun 		.operation = suspend ?
2784*4882a593Smuzhiyun 			cpu_to_le32(DBGC_SUSPEND_CMD) :
2785*4882a593Smuzhiyun 			cpu_to_le32(DBGC_RESUME_CMD),
2786*4882a593Smuzhiyun 	};
2787*4882a593Smuzhiyun 	struct iwl_host_cmd hcmd = {
2788*4882a593Smuzhiyun 		.id = WIDE_ID(DEBUG_GROUP, DBGC_SUSPEND_RESUME),
2789*4882a593Smuzhiyun 		.data[0] = &cmd,
2790*4882a593Smuzhiyun 		.len[0] = sizeof(cmd),
2791*4882a593Smuzhiyun 	};
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	return iwl_trans_send_cmd(trans, &hcmd);
2794*4882a593Smuzhiyun }
2795*4882a593Smuzhiyun 
iwl_fw_dbg_stop_recording(struct iwl_trans * trans,struct iwl_fw_dbg_params * params)2796*4882a593Smuzhiyun static void iwl_fw_dbg_stop_recording(struct iwl_trans *trans,
2797*4882a593Smuzhiyun 				      struct iwl_fw_dbg_params *params)
2798*4882a593Smuzhiyun {
2799*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000) {
2800*4882a593Smuzhiyun 		iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100);
2801*4882a593Smuzhiyun 		return;
2802*4882a593Smuzhiyun 	}
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun 	if (params) {
2805*4882a593Smuzhiyun 		params->in_sample = iwl_read_umac_prph(trans, DBGC_IN_SAMPLE);
2806*4882a593Smuzhiyun 		params->out_ctrl = iwl_read_umac_prph(trans, DBGC_OUT_CTRL);
2807*4882a593Smuzhiyun 	}
2808*4882a593Smuzhiyun 
2809*4882a593Smuzhiyun 	iwl_write_umac_prph(trans, DBGC_IN_SAMPLE, 0);
2810*4882a593Smuzhiyun 	/* wait for the DBGC to finish writing the internal buffer to DRAM to
2811*4882a593Smuzhiyun 	 * avoid halting the HW while writing
2812*4882a593Smuzhiyun 	 */
2813*4882a593Smuzhiyun 	usleep_range(700, 1000);
2814*4882a593Smuzhiyun 	iwl_write_umac_prph(trans, DBGC_OUT_CTRL, 0);
2815*4882a593Smuzhiyun }
2816*4882a593Smuzhiyun 
iwl_fw_dbg_restart_recording(struct iwl_trans * trans,struct iwl_fw_dbg_params * params)2817*4882a593Smuzhiyun static int iwl_fw_dbg_restart_recording(struct iwl_trans *trans,
2818*4882a593Smuzhiyun 					struct iwl_fw_dbg_params *params)
2819*4882a593Smuzhiyun {
2820*4882a593Smuzhiyun 	if (!params)
2821*4882a593Smuzhiyun 		return -EIO;
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000) {
2824*4882a593Smuzhiyun 		iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100);
2825*4882a593Smuzhiyun 		iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1);
2826*4882a593Smuzhiyun 		iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1);
2827*4882a593Smuzhiyun 	} else {
2828*4882a593Smuzhiyun 		iwl_write_umac_prph(trans, DBGC_IN_SAMPLE, params->in_sample);
2829*4882a593Smuzhiyun 		iwl_write_umac_prph(trans, DBGC_OUT_CTRL, params->out_ctrl);
2830*4882a593Smuzhiyun 	}
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 	return 0;
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun 
iwl_fw_dbg_stop_restart_recording(struct iwl_fw_runtime * fwrt,struct iwl_fw_dbg_params * params,bool stop)2835*4882a593Smuzhiyun void iwl_fw_dbg_stop_restart_recording(struct iwl_fw_runtime *fwrt,
2836*4882a593Smuzhiyun 				       struct iwl_fw_dbg_params *params,
2837*4882a593Smuzhiyun 				       bool stop)
2838*4882a593Smuzhiyun {
2839*4882a593Smuzhiyun 	int ret __maybe_unused = 0;
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	if (test_bit(STATUS_FW_ERROR, &fwrt->trans->status))
2842*4882a593Smuzhiyun 		return;
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	if (fw_has_capa(&fwrt->fw->ucode_capa,
2845*4882a593Smuzhiyun 			IWL_UCODE_TLV_CAPA_DBG_SUSPEND_RESUME_CMD_SUPP))
2846*4882a593Smuzhiyun 		ret = iwl_fw_dbg_suspend_resume_hcmd(fwrt->trans, stop);
2847*4882a593Smuzhiyun 	else if (stop)
2848*4882a593Smuzhiyun 		iwl_fw_dbg_stop_recording(fwrt->trans, params);
2849*4882a593Smuzhiyun 	else
2850*4882a593Smuzhiyun 		ret = iwl_fw_dbg_restart_recording(fwrt->trans, params);
2851*4882a593Smuzhiyun #ifdef CONFIG_IWLWIFI_DEBUGFS
2852*4882a593Smuzhiyun 	if (!ret) {
2853*4882a593Smuzhiyun 		if (stop)
2854*4882a593Smuzhiyun 			fwrt->trans->dbg.rec_on = false;
2855*4882a593Smuzhiyun 		else
2856*4882a593Smuzhiyun 			iwl_fw_set_dbg_rec_on(fwrt);
2857*4882a593Smuzhiyun 	}
2858*4882a593Smuzhiyun #endif
2859*4882a593Smuzhiyun }
2860*4882a593Smuzhiyun IWL_EXPORT_SYMBOL(iwl_fw_dbg_stop_restart_recording);
2861