1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * This file is provided under a dual BSD/GPLv2 license. When using or 4*4882a593Smuzhiyun * redistributing this file, you may do so under either license. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * GPL LICENSE SUMMARY 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 11*4882a593Smuzhiyun * it under the terms of version 2 of the GNU General Public License as 12*4882a593Smuzhiyun * published by the Free Software Foundation. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but 15*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 17*4882a593Smuzhiyun * General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this program; if not, write to the Free Software 21*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, 22*4882a593Smuzhiyun * USA 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution 25*4882a593Smuzhiyun * in the file called LICENSE.GPL. 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * Contact Information: 28*4882a593Smuzhiyun * Intel Linux Wireless <ilw@linux.intel.com> 29*4882a593Smuzhiyun * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun * BSD LICENSE 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved. 34*4882a593Smuzhiyun * All rights reserved. 35*4882a593Smuzhiyun * 36*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 37*4882a593Smuzhiyun * modification, are permitted provided that the following conditions 38*4882a593Smuzhiyun * are met: 39*4882a593Smuzhiyun * 40*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 41*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 42*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 43*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in 44*4882a593Smuzhiyun * the documentation and/or other materials provided with the 45*4882a593Smuzhiyun * distribution. 46*4882a593Smuzhiyun * * Neither the name Intel Corporation nor the names of its 47*4882a593Smuzhiyun * contributors may be used to endorse or promote products derived 48*4882a593Smuzhiyun * from this software without specific prior written permission. 49*4882a593Smuzhiyun * 50*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 51*4882a593Smuzhiyun * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 52*4882a593Smuzhiyun * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 53*4882a593Smuzhiyun * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 54*4882a593Smuzhiyun * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 55*4882a593Smuzhiyun * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 56*4882a593Smuzhiyun * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 57*4882a593Smuzhiyun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 58*4882a593Smuzhiyun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 59*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 60*4882a593Smuzhiyun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 61*4882a593Smuzhiyun * 62*4882a593Smuzhiyun *****************************************************************************/ 63*4882a593Smuzhiyun #ifndef __il_csr_h__ 64*4882a593Smuzhiyun #define __il_csr_h__ 65*4882a593Smuzhiyun /* 66*4882a593Smuzhiyun * CSR (control and status registers) 67*4882a593Smuzhiyun * 68*4882a593Smuzhiyun * CSR registers are mapped directly into PCI bus space, and are accessible 69*4882a593Smuzhiyun * whenever platform supplies power to device, even when device is in 70*4882a593Smuzhiyun * low power states due to driver-invoked device resets 71*4882a593Smuzhiyun * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes. 72*4882a593Smuzhiyun * 73*4882a593Smuzhiyun * Use _il_wr() and _il_rd() family to access these registers; 74*4882a593Smuzhiyun * these provide simple PCI bus access, without waking up the MAC. 75*4882a593Smuzhiyun * Do not use il_wr() family for these registers; 76*4882a593Smuzhiyun * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ. 77*4882a593Smuzhiyun * The MAC (uCode processor, etc.) does not need to be powered up for accessing 78*4882a593Smuzhiyun * the CSR registers. 79*4882a593Smuzhiyun * 80*4882a593Smuzhiyun * NOTE: Device does need to be awake in order to read this memory 81*4882a593Smuzhiyun * via CSR_EEPROM register 82*4882a593Smuzhiyun */ 83*4882a593Smuzhiyun #define CSR_BASE (0x000) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */ 86*4882a593Smuzhiyun #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */ 87*4882a593Smuzhiyun #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */ 88*4882a593Smuzhiyun #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */ 89*4882a593Smuzhiyun #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack */ 90*4882a593Smuzhiyun #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */ 91*4882a593Smuzhiyun #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc */ 92*4882a593Smuzhiyun #define CSR_GP_CNTRL (CSR_BASE+0x024) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 2nd byte of CSR_INT_COALESCING, not accessible via _il_wr()! */ 95*4882a593Smuzhiyun #define CSR_INT_PERIODIC_REG (CSR_BASE+0x005) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* 98*4882a593Smuzhiyun * Hardware revision info 99*4882a593Smuzhiyun * Bit fields: 100*4882a593Smuzhiyun * 31-8: Reserved 101*4882a593Smuzhiyun * 7-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions 102*4882a593Smuzhiyun * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D 103*4882a593Smuzhiyun * 1-0: "Dash" (-) value, as in A-1, etc. 104*4882a593Smuzhiyun * 105*4882a593Smuzhiyun * NOTE: Revision step affects calculation of CCK txpower for 4965. 106*4882a593Smuzhiyun * NOTE: See also CSR_HW_REV_WA_REG (work-around for bug in 4965). 107*4882a593Smuzhiyun */ 108*4882a593Smuzhiyun #define CSR_HW_REV (CSR_BASE+0x028) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* 111*4882a593Smuzhiyun * EEPROM memory reads 112*4882a593Smuzhiyun * 113*4882a593Smuzhiyun * NOTE: Device must be awake, initialized via apm_ops.init(), 114*4882a593Smuzhiyun * in order to read. 115*4882a593Smuzhiyun */ 116*4882a593Smuzhiyun #define CSR_EEPROM_REG (CSR_BASE+0x02c) 117*4882a593Smuzhiyun #define CSR_EEPROM_GP (CSR_BASE+0x030) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define CSR_GIO_REG (CSR_BASE+0x03C) 120*4882a593Smuzhiyun #define CSR_GP_UCODE_REG (CSR_BASE+0x048) 121*4882a593Smuzhiyun #define CSR_GP_DRIVER_REG (CSR_BASE+0x050) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* 124*4882a593Smuzhiyun * UCODE-DRIVER GP (general purpose) mailbox registers. 125*4882a593Smuzhiyun * SET/CLR registers set/clear bit(s) if "1" is written. 126*4882a593Smuzhiyun */ 127*4882a593Smuzhiyun #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054) 128*4882a593Smuzhiyun #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058) 129*4882a593Smuzhiyun #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c) 130*4882a593Smuzhiyun #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define CSR_LED_REG (CSR_BASE+0x094) 133*4882a593Smuzhiyun #define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* GIO Chicken Bits (PCI Express bus link power management) */ 136*4882a593Smuzhiyun #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* Analog phase-lock-loop configuration */ 139*4882a593Smuzhiyun #define CSR_ANA_PLL_CFG (CSR_BASE+0x20c) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* 142*4882a593Smuzhiyun * CSR Hardware Revision Workaround Register. Indicates hardware rev; 143*4882a593Smuzhiyun * "step" determines CCK backoff for txpower calculation. Used for 4965 only. 144*4882a593Smuzhiyun * See also CSR_HW_REV register. 145*4882a593Smuzhiyun * Bit fields: 146*4882a593Smuzhiyun * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step 147*4882a593Smuzhiyun * 1-0: "Dash" (-) value, as in C-1, etc. 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240) 152*4882a593Smuzhiyun #define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250) 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun /* Bits for CSR_HW_IF_CONFIG_REG */ 155*4882a593Smuzhiyun #define CSR49_HW_IF_CONFIG_REG_BIT_4965_R (0x00000010) 156*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00) 157*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100) 158*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define CSR39_HW_IF_CONFIG_REG_BIT_3945_MB (0x00000100) 161*4882a593Smuzhiyun #define CSR39_HW_IF_CONFIG_REG_BIT_3945_MM (0x00000200) 162*4882a593Smuzhiyun #define CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC (0x00000400) 163*4882a593Smuzhiyun #define CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE (0x00000800) 164*4882a593Smuzhiyun #define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A (0x00000000) 165*4882a593Smuzhiyun #define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B (0x00001000) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000) 168*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000) 169*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */ 170*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */ 171*4882a593Smuzhiyun #define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int */ 174*4882a593Smuzhiyun #define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec */ 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* interrupt flags in INTA, set by uCode or hardware (e.g. dma), 177*4882a593Smuzhiyun * acknowledged (reset) by host writing "1" to flagged bits. */ 178*4882a593Smuzhiyun #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */ 179*4882a593Smuzhiyun #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */ 180*4882a593Smuzhiyun #define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */ 181*4882a593Smuzhiyun #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */ 182*4882a593Smuzhiyun #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */ 183*4882a593Smuzhiyun #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */ 184*4882a593Smuzhiyun #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */ 185*4882a593Smuzhiyun #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */ 186*4882a593Smuzhiyun #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses, 3945 */ 187*4882a593Smuzhiyun #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */ 188*4882a593Smuzhiyun #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */ 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \ 191*4882a593Smuzhiyun CSR_INT_BIT_HW_ERR | \ 192*4882a593Smuzhiyun CSR_INT_BIT_FH_TX | \ 193*4882a593Smuzhiyun CSR_INT_BIT_SW_ERR | \ 194*4882a593Smuzhiyun CSR_INT_BIT_RF_KILL | \ 195*4882a593Smuzhiyun CSR_INT_BIT_SW_RX | \ 196*4882a593Smuzhiyun CSR_INT_BIT_WAKEUP | \ 197*4882a593Smuzhiyun CSR_INT_BIT_ALIVE) 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */ 200*4882a593Smuzhiyun #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */ 201*4882a593Smuzhiyun #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */ 202*4882a593Smuzhiyun #define CSR39_FH_INT_BIT_RX_CHNL2 (1 << 18) /* Rx channel 2 (3945 only) */ 203*4882a593Smuzhiyun #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */ 204*4882a593Smuzhiyun #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */ 205*4882a593Smuzhiyun #define CSR39_FH_INT_BIT_TX_CHNL6 (1 << 6) /* Tx channel 6 (3945 only) */ 206*4882a593Smuzhiyun #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */ 207*4882a593Smuzhiyun #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define CSR39_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \ 210*4882a593Smuzhiyun CSR39_FH_INT_BIT_RX_CHNL2 | \ 211*4882a593Smuzhiyun CSR_FH_INT_BIT_RX_CHNL1 | \ 212*4882a593Smuzhiyun CSR_FH_INT_BIT_RX_CHNL0) 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define CSR39_FH_INT_TX_MASK (CSR39_FH_INT_BIT_TX_CHNL6 | \ 215*4882a593Smuzhiyun CSR_FH_INT_BIT_TX_CHNL1 | \ 216*4882a593Smuzhiyun CSR_FH_INT_BIT_TX_CHNL0) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define CSR49_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \ 219*4882a593Smuzhiyun CSR_FH_INT_BIT_RX_CHNL1 | \ 220*4882a593Smuzhiyun CSR_FH_INT_BIT_RX_CHNL0) 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define CSR49_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \ 223*4882a593Smuzhiyun CSR_FH_INT_BIT_TX_CHNL0) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* GPIO */ 226*4882a593Smuzhiyun #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200) 227*4882a593Smuzhiyun #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000) 228*4882a593Smuzhiyun #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200) 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* RESET */ 231*4882a593Smuzhiyun #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001) 232*4882a593Smuzhiyun #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002) 233*4882a593Smuzhiyun #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080) 234*4882a593Smuzhiyun #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100) 235*4882a593Smuzhiyun #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200) 236*4882a593Smuzhiyun #define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000) 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* 239*4882a593Smuzhiyun * GP (general purpose) CONTROL REGISTER 240*4882a593Smuzhiyun * Bit fields: 241*4882a593Smuzhiyun * 27: HW_RF_KILL_SW 242*4882a593Smuzhiyun * Indicates state of (platform's) hardware RF-Kill switch 243*4882a593Smuzhiyun * 26-24: POWER_SAVE_TYPE 244*4882a593Smuzhiyun * Indicates current power-saving mode: 245*4882a593Smuzhiyun * 000 -- No power saving 246*4882a593Smuzhiyun * 001 -- MAC power-down 247*4882a593Smuzhiyun * 010 -- PHY (radio) power-down 248*4882a593Smuzhiyun * 011 -- Error 249*4882a593Smuzhiyun * 9-6: SYS_CONFIG 250*4882a593Smuzhiyun * Indicates current system configuration, reflecting pins on chip 251*4882a593Smuzhiyun * as forced high/low by device circuit board. 252*4882a593Smuzhiyun * 4: GOING_TO_SLEEP 253*4882a593Smuzhiyun * Indicates MAC is entering a power-saving sleep power-down. 254*4882a593Smuzhiyun * Not a good time to access device-internal resources. 255*4882a593Smuzhiyun * 3: MAC_ACCESS_REQ 256*4882a593Smuzhiyun * Host sets this to request and maintain MAC wakeup, to allow host 257*4882a593Smuzhiyun * access to device-internal resources. Host must wait for 258*4882a593Smuzhiyun * MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR 259*4882a593Smuzhiyun * device registers. 260*4882a593Smuzhiyun * 2: INIT_DONE 261*4882a593Smuzhiyun * Host sets this to put device into fully operational D0 power mode. 262*4882a593Smuzhiyun * Host resets this after SW_RESET to put device into low power mode. 263*4882a593Smuzhiyun * 0: MAC_CLOCK_READY 264*4882a593Smuzhiyun * Indicates MAC (ucode processor, etc.) is powered up and can run. 265*4882a593Smuzhiyun * Internal resources are accessible. 266*4882a593Smuzhiyun * NOTE: This does not indicate that the processor is actually running. 267*4882a593Smuzhiyun * NOTE: This does not indicate that 4965 or 3945 has completed 268*4882a593Smuzhiyun * init or post-power-down restore of internal SRAM memory. 269*4882a593Smuzhiyun * Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that 270*4882a593Smuzhiyun * SRAM is restored and uCode is in normal operation mode. 271*4882a593Smuzhiyun * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and 272*4882a593Smuzhiyun * do not need to save/restore it. 273*4882a593Smuzhiyun * NOTE: After device reset, this bit remains "0" until host sets 274*4882a593Smuzhiyun * INIT_DONE 275*4882a593Smuzhiyun */ 276*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001) 277*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004) 278*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008) 279*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001) 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000) 284*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000) 285*4882a593Smuzhiyun #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* EEPROM REG */ 288*4882a593Smuzhiyun #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001) 289*4882a593Smuzhiyun #define CSR_EEPROM_REG_BIT_CMD (0x00000002) 290*4882a593Smuzhiyun #define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC) 291*4882a593Smuzhiyun #define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000) 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* EEPROM GP */ 294*4882a593Smuzhiyun #define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */ 295*4882a593Smuzhiyun #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180) 296*4882a593Smuzhiyun #define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002) 297*4882a593Smuzhiyun #define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* GP REG */ 300*4882a593Smuzhiyun #define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */ 301*4882a593Smuzhiyun #define CSR_GP_REG_NO_POWER_SAVE (0x00000000) 302*4882a593Smuzhiyun #define CSR_GP_REG_MAC_POWER_SAVE (0x01000000) 303*4882a593Smuzhiyun #define CSR_GP_REG_PHY_POWER_SAVE (0x02000000) 304*4882a593Smuzhiyun #define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* CSR GIO */ 307*4882a593Smuzhiyun #define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002) 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun /* 310*4882a593Smuzhiyun * UCODE-DRIVER GP (general purpose) mailbox register 1 311*4882a593Smuzhiyun * Host driver and uCode write and/or read this register to communicate with 312*4882a593Smuzhiyun * each other. 313*4882a593Smuzhiyun * Bit fields: 314*4882a593Smuzhiyun * 4: UCODE_DISABLE 315*4882a593Smuzhiyun * Host sets this to request permanent halt of uCode, same as 316*4882a593Smuzhiyun * sending CARD_STATE command with "halt" bit set. 317*4882a593Smuzhiyun * 3: CT_KILL_EXIT 318*4882a593Smuzhiyun * Host sets this to request exit from CT_KILL state, i.e. host thinks 319*4882a593Smuzhiyun * device temperature is low enough to continue normal operation. 320*4882a593Smuzhiyun * 2: CMD_BLOCKED 321*4882a593Smuzhiyun * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL) 322*4882a593Smuzhiyun * to release uCode to clear all Tx and command queues, enter 323*4882a593Smuzhiyun * unassociated mode, and power down. 324*4882a593Smuzhiyun * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit. 325*4882a593Smuzhiyun * 1: SW_BIT_RFKILL 326*4882a593Smuzhiyun * Host sets this when issuing CARD_STATE command to request 327*4882a593Smuzhiyun * device sleep. 328*4882a593Smuzhiyun * 0: MAC_SLEEP 329*4882a593Smuzhiyun * uCode sets this when preparing a power-saving power-down. 330*4882a593Smuzhiyun * uCode resets this when power-up is complete and SRAM is sane. 331*4882a593Smuzhiyun * NOTE: 3945/4965 saves internal SRAM data to host when powering down, 332*4882a593Smuzhiyun * and must restore this data after powering back up. 333*4882a593Smuzhiyun * MAC_SLEEP is the best indication that restore is complete. 334*4882a593Smuzhiyun * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and 335*4882a593Smuzhiyun * do not need to save/restore it. 336*4882a593Smuzhiyun */ 337*4882a593Smuzhiyun #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001) 338*4882a593Smuzhiyun #define CSR_UCODE_SW_BIT_RFKILL (0x00000002) 339*4882a593Smuzhiyun #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004) 340*4882a593Smuzhiyun #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008) 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun /* GIO Chicken Bits (PCI Express bus link power management) */ 343*4882a593Smuzhiyun #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000) 344*4882a593Smuzhiyun #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000) 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* LED */ 347*4882a593Smuzhiyun #define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF) 348*4882a593Smuzhiyun #define CSR_LED_REG_TRUN_ON (0x78) 349*4882a593Smuzhiyun #define CSR_LED_REG_TRUN_OFF (0x38) 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /* ANA_PLL */ 352*4882a593Smuzhiyun #define CSR39_ANA_PLL_CFG_VAL (0x01000000) 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun /* HPET MEM debug */ 355*4882a593Smuzhiyun #define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000) 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* DRAM INT TBL */ 358*4882a593Smuzhiyun #define CSR_DRAM_INT_TBL_ENABLE (1 << 31) 359*4882a593Smuzhiyun #define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27) 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* 362*4882a593Smuzhiyun * HBUS (Host-side Bus) 363*4882a593Smuzhiyun * 364*4882a593Smuzhiyun * HBUS registers are mapped directly into PCI bus space, but are used 365*4882a593Smuzhiyun * to indirectly access device's internal memory or registers that 366*4882a593Smuzhiyun * may be powered-down. 367*4882a593Smuzhiyun * 368*4882a593Smuzhiyun * Use il_wr()/il_rd() family 369*4882a593Smuzhiyun * for these registers; 370*4882a593Smuzhiyun * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ 371*4882a593Smuzhiyun * to make sure the MAC (uCode processor, etc.) is powered up for accessing 372*4882a593Smuzhiyun * internal resources. 373*4882a593Smuzhiyun * 374*4882a593Smuzhiyun * Do not use _il_wr()/_il_rd() family to access these registers; 375*4882a593Smuzhiyun * these provide only simple PCI bus access, without waking up the MAC. 376*4882a593Smuzhiyun */ 377*4882a593Smuzhiyun #define HBUS_BASE (0x400) 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* 380*4882a593Smuzhiyun * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM 381*4882a593Smuzhiyun * structures, error log, event log, verifying uCode load). 382*4882a593Smuzhiyun * First write to address register, then read from or write to data register 383*4882a593Smuzhiyun * to complete the job. Once the address register is set up, accesses to 384*4882a593Smuzhiyun * data registers auto-increment the address by one dword. 385*4882a593Smuzhiyun * Bit usage for address registers (read or write): 386*4882a593Smuzhiyun * 0-31: memory address within device 387*4882a593Smuzhiyun */ 388*4882a593Smuzhiyun #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c) 389*4882a593Smuzhiyun #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010) 390*4882a593Smuzhiyun #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018) 391*4882a593Smuzhiyun #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c) 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun /* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */ 394*4882a593Smuzhiyun #define HBUS_TARG_MBX_C (HBUS_BASE+0x030) 395*4882a593Smuzhiyun #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004) 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* 398*4882a593Smuzhiyun * Registers for accessing device's internal peripheral registers 399*4882a593Smuzhiyun * (e.g. SCD, BSM, etc.). First write to address register, 400*4882a593Smuzhiyun * then read from or write to data register to complete the job. 401*4882a593Smuzhiyun * Bit usage for address registers (read or write): 402*4882a593Smuzhiyun * 0-15: register address (offset) within device 403*4882a593Smuzhiyun * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword) 404*4882a593Smuzhiyun */ 405*4882a593Smuzhiyun #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044) 406*4882a593Smuzhiyun #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048) 407*4882a593Smuzhiyun #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c) 408*4882a593Smuzhiyun #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050) 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun /* 411*4882a593Smuzhiyun * Per-Tx-queue write pointer (idx, really!) 412*4882a593Smuzhiyun * Indicates idx to next TFD that driver will fill (1 past latest filled). 413*4882a593Smuzhiyun * Bit usage: 414*4882a593Smuzhiyun * 0-7: queue write idx 415*4882a593Smuzhiyun * 11-8: queue selector 416*4882a593Smuzhiyun */ 417*4882a593Smuzhiyun #define HBUS_TARG_WRPTR (HBUS_BASE+0x060) 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #endif /* !__il_csr_h__ */ 420