xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/intel/iwlegacy/common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Contact Information:
7*4882a593Smuzhiyun  *  Intel Linux Wireless <ilw@linux.intel.com>
8*4882a593Smuzhiyun  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *****************************************************************************/
11*4882a593Smuzhiyun #ifndef __il_core_h__
12*4882a593Smuzhiyun #define __il_core_h__
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/pci.h>		/* for struct pci_device_id */
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/leds.h>
18*4882a593Smuzhiyun #include <linux/wait.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <net/mac80211.h>
21*4882a593Smuzhiyun #include <net/ieee80211_radiotap.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "commands.h"
24*4882a593Smuzhiyun #include "csr.h"
25*4882a593Smuzhiyun #include "prph.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct il_host_cmd;
28*4882a593Smuzhiyun struct il_cmd;
29*4882a593Smuzhiyun struct il_tx_queue;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define IL_ERR(f, a...) dev_err(&il->pci_dev->dev, f, ## a)
32*4882a593Smuzhiyun #define IL_WARN(f, a...) dev_warn(&il->pci_dev->dev, f, ## a)
33*4882a593Smuzhiyun #define IL_WARN_ONCE(f, a...) dev_warn_once(&il->pci_dev->dev, f, ## a)
34*4882a593Smuzhiyun #define IL_INFO(f, a...) dev_info(&il->pci_dev->dev, f, ## a)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define RX_QUEUE_SIZE                         256
37*4882a593Smuzhiyun #define RX_QUEUE_MASK                         255
38*4882a593Smuzhiyun #define RX_QUEUE_SIZE_LOG                     8
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * RX related structures and functions
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define RX_FREE_BUFFERS 64
44*4882a593Smuzhiyun #define RX_LOW_WATERMARK 8
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define U32_PAD(n)		((4-(n))&0x3)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* CT-KILL constants */
49*4882a593Smuzhiyun #define CT_KILL_THRESHOLD_LEGACY   110	/* in Celsius */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Default noise level to report when noise measurement is not available.
52*4882a593Smuzhiyun  *   This may be because we're:
53*4882a593Smuzhiyun  *   1)  Not associated (4965, no beacon stats being sent to driver)
54*4882a593Smuzhiyun  *   2)  Scanning (noise measurement does not apply to associated channel)
55*4882a593Smuzhiyun  *   3)  Receiving CCK (3945 delivers noise info only for OFDM frames)
56*4882a593Smuzhiyun  * Use default noise value of -127 ... this is below the range of measurable
57*4882a593Smuzhiyun  *   Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user.
58*4882a593Smuzhiyun  *   Also, -127 works better than 0 when averaging frames with/without
59*4882a593Smuzhiyun  *   noise info (e.g. averaging might be done in app); measured dBm values are
60*4882a593Smuzhiyun  *   always negative ... using a negative value as the default keeps all
61*4882a593Smuzhiyun  *   averages within an s8's (used in some apps) range of negative values. */
62*4882a593Smuzhiyun #define IL_NOISE_MEAS_NOT_AVAILABLE (-127)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * RTS threshold here is total size [2347] minus 4 FCS bytes
66*4882a593Smuzhiyun  * Per spec:
67*4882a593Smuzhiyun  *   a value of 0 means RTS on all data/management packets
68*4882a593Smuzhiyun  *   a value > max MSDU size means no RTS
69*4882a593Smuzhiyun  * else RTS for data/management frames where MPDU is larger
70*4882a593Smuzhiyun  *   than RTS value.
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun #define DEFAULT_RTS_THRESHOLD     2347U
73*4882a593Smuzhiyun #define MIN_RTS_THRESHOLD         0U
74*4882a593Smuzhiyun #define MAX_RTS_THRESHOLD         2347U
75*4882a593Smuzhiyun #define MAX_MSDU_SIZE		  2304U
76*4882a593Smuzhiyun #define MAX_MPDU_SIZE		  2346U
77*4882a593Smuzhiyun #define DEFAULT_BEACON_INTERVAL   100U
78*4882a593Smuzhiyun #define	DEFAULT_SHORT_RETRY_LIMIT 7U
79*4882a593Smuzhiyun #define	DEFAULT_LONG_RETRY_LIMIT  4U
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct il_rx_buf {
82*4882a593Smuzhiyun 	dma_addr_t page_dma;
83*4882a593Smuzhiyun 	struct page *page;
84*4882a593Smuzhiyun 	struct list_head list;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define rxb_addr(r) page_address(r->page)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* defined below */
90*4882a593Smuzhiyun struct il_device_cmd;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun struct il_cmd_meta {
93*4882a593Smuzhiyun 	/* only for SYNC commands, iff the reply skb is wanted */
94*4882a593Smuzhiyun 	struct il_host_cmd *source;
95*4882a593Smuzhiyun 	/*
96*4882a593Smuzhiyun 	 * only for ASYNC commands
97*4882a593Smuzhiyun 	 * (which is somewhat stupid -- look at common.c for instance
98*4882a593Smuzhiyun 	 * which duplicates a bunch of code because the callback isn't
99*4882a593Smuzhiyun 	 * invoked for SYNC commands, if it were and its result passed
100*4882a593Smuzhiyun 	 * through it would be simpler...)
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	void (*callback) (struct il_priv *il, struct il_device_cmd *cmd,
103*4882a593Smuzhiyun 			  struct il_rx_pkt *pkt);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* The CMD_SIZE_HUGE flag bit indicates that the command
106*4882a593Smuzhiyun 	 * structure is stored at the end of the shared queue memory. */
107*4882a593Smuzhiyun 	u32 flags;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	 DEFINE_DMA_UNMAP_ADDR(mapping);
110*4882a593Smuzhiyun 	 DEFINE_DMA_UNMAP_LEN(len);
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * Generic queue structure
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  * Contains common data for Rx and Tx queues
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun struct il_queue {
119*4882a593Smuzhiyun 	int n_bd;		/* number of BDs in this queue */
120*4882a593Smuzhiyun 	int write_ptr;		/* 1-st empty entry (idx) host_w */
121*4882a593Smuzhiyun 	int read_ptr;		/* last used entry (idx) host_r */
122*4882a593Smuzhiyun 	/* use for monitoring and recovering the stuck queue */
123*4882a593Smuzhiyun 	dma_addr_t dma_addr;	/* physical addr for BD's */
124*4882a593Smuzhiyun 	int n_win;		/* safe queue win */
125*4882a593Smuzhiyun 	u32 id;
126*4882a593Smuzhiyun 	int low_mark;		/* low watermark, resume queue if free
127*4882a593Smuzhiyun 				 * space more than this */
128*4882a593Smuzhiyun 	int high_mark;		/* high watermark, stop queue if free
129*4882a593Smuzhiyun 				 * space less than this */
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /**
133*4882a593Smuzhiyun  * struct il_tx_queue - Tx Queue for DMA
134*4882a593Smuzhiyun  * @q: generic Rx/Tx queue descriptor
135*4882a593Smuzhiyun  * @bd: base of circular buffer of TFDs
136*4882a593Smuzhiyun  * @cmd: array of command/TX buffer pointers
137*4882a593Smuzhiyun  * @meta: array of meta data for each command/tx buffer
138*4882a593Smuzhiyun  * @dma_addr_cmd: physical address of cmd/tx buffer array
139*4882a593Smuzhiyun  * @skbs: array of per-TFD socket buffer pointers
140*4882a593Smuzhiyun  * @time_stamp: time (in jiffies) of last read_ptr change
141*4882a593Smuzhiyun  * @need_update: indicates need to update read/write idx
142*4882a593Smuzhiyun  * @sched_retry: indicates queue is high-throughput aggregation (HT AGG) enabled
143*4882a593Smuzhiyun  *
144*4882a593Smuzhiyun  * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
145*4882a593Smuzhiyun  * descriptors) and required locking structures.
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun #define TFD_TX_CMD_SLOTS 256
148*4882a593Smuzhiyun #define TFD_CMD_SLOTS 32
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun struct il_tx_queue {
151*4882a593Smuzhiyun 	struct il_queue q;
152*4882a593Smuzhiyun 	void *tfds;
153*4882a593Smuzhiyun 	struct il_device_cmd **cmd;
154*4882a593Smuzhiyun 	struct il_cmd_meta *meta;
155*4882a593Smuzhiyun 	struct sk_buff **skbs;
156*4882a593Smuzhiyun 	unsigned long time_stamp;
157*4882a593Smuzhiyun 	u8 need_update;
158*4882a593Smuzhiyun 	u8 sched_retry;
159*4882a593Smuzhiyun 	u8 active;
160*4882a593Smuzhiyun 	u8 swq_id;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * EEPROM access time values:
165*4882a593Smuzhiyun  *
166*4882a593Smuzhiyun  * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG.
167*4882a593Smuzhiyun  * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
168*4882a593Smuzhiyun  * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
169*4882a593Smuzhiyun  * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
170*4882a593Smuzhiyun  */
171*4882a593Smuzhiyun #define IL_EEPROM_ACCESS_TIMEOUT	5000	/* uSec */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define IL_EEPROM_SEM_TIMEOUT		10	/* microseconds */
174*4882a593Smuzhiyun #define IL_EEPROM_SEM_RETRY_LIMIT	1000	/* number of attempts (not time) */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  * Regulatory channel usage flags in EEPROM struct il4965_eeprom_channel.flags.
178*4882a593Smuzhiyun  *
179*4882a593Smuzhiyun  * IBSS and/or AP operation is allowed *only* on those channels with
180*4882a593Smuzhiyun  * (VALID && IBSS && ACTIVE && !RADAR).  This restriction is in place because
181*4882a593Smuzhiyun  * RADAR detection is not supported by the 4965 driver, but is a
182*4882a593Smuzhiyun  * requirement for establishing a new network for legal operation on channels
183*4882a593Smuzhiyun  * requiring RADAR detection or restricting ACTIVE scanning.
184*4882a593Smuzhiyun  *
185*4882a593Smuzhiyun  * NOTE:  "WIDE" flag does not indicate anything about "HT40" 40 MHz channels.
186*4882a593Smuzhiyun  *        It only indicates that 20 MHz channel use is supported; HT40 channel
187*4882a593Smuzhiyun  *        usage is indicated by a separate set of regulatory flags for each
188*4882a593Smuzhiyun  *        HT40 channel pair.
189*4882a593Smuzhiyun  *
190*4882a593Smuzhiyun  * NOTE:  Using a channel inappropriately will result in a uCode error!
191*4882a593Smuzhiyun  */
192*4882a593Smuzhiyun #define IL_NUM_TX_CALIB_GROUPS 5
193*4882a593Smuzhiyun enum {
194*4882a593Smuzhiyun 	EEPROM_CHANNEL_VALID = (1 << 0),	/* usable for this SKU/geo */
195*4882a593Smuzhiyun 	EEPROM_CHANNEL_IBSS = (1 << 1),	/* usable as an IBSS channel */
196*4882a593Smuzhiyun 	/* Bit 2 Reserved */
197*4882a593Smuzhiyun 	EEPROM_CHANNEL_ACTIVE = (1 << 3),	/* active scanning allowed */
198*4882a593Smuzhiyun 	EEPROM_CHANNEL_RADAR = (1 << 4),	/* radar detection required */
199*4882a593Smuzhiyun 	EEPROM_CHANNEL_WIDE = (1 << 5),	/* 20 MHz channel okay */
200*4882a593Smuzhiyun 	/* Bit 6 Reserved (was Narrow Channel) */
201*4882a593Smuzhiyun 	EEPROM_CHANNEL_DFS = (1 << 7),	/* dynamic freq selection candidate */
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* SKU Capabilities */
205*4882a593Smuzhiyun /* 3945 only */
206*4882a593Smuzhiyun #define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE                (1 << 0)
207*4882a593Smuzhiyun #define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE                (1 << 1)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* *regulatory* channel data format in eeprom, one for each channel.
210*4882a593Smuzhiyun  * There are separate entries for HT40 (40 MHz) vs. normal (20 MHz) channels. */
211*4882a593Smuzhiyun struct il_eeprom_channel {
212*4882a593Smuzhiyun 	u8 flags;		/* EEPROM_CHANNEL_* flags copied from EEPROM */
213*4882a593Smuzhiyun 	s8 max_power_avg;	/* max power (dBm) on this chnl, limit 31 */
214*4882a593Smuzhiyun } __packed;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* 3945 Specific */
217*4882a593Smuzhiyun #define EEPROM_3945_EEPROM_VERSION	(0x2f)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* 4965 has two radio transmitters (and 3 radio receivers) */
220*4882a593Smuzhiyun #define EEPROM_TX_POWER_TX_CHAINS      (2)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* 4965 has room for up to 8 sets of txpower calibration data */
223*4882a593Smuzhiyun #define EEPROM_TX_POWER_BANDS          (8)
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* 4965 factory calibration measures txpower gain settings for
226*4882a593Smuzhiyun  * each of 3 target output levels */
227*4882a593Smuzhiyun #define EEPROM_TX_POWER_MEASUREMENTS   (3)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* 4965 Specific */
230*4882a593Smuzhiyun /* 4965 driver does not work with txpower calibration version < 5 */
231*4882a593Smuzhiyun #define EEPROM_4965_TX_POWER_VERSION    (5)
232*4882a593Smuzhiyun #define EEPROM_4965_EEPROM_VERSION	(0x2f)
233*4882a593Smuzhiyun #define EEPROM_4965_CALIB_VERSION_OFFSET       (2*0xB6)	/* 2 bytes */
234*4882a593Smuzhiyun #define EEPROM_4965_CALIB_TXPOWER_OFFSET       (2*0xE8)	/* 48  bytes */
235*4882a593Smuzhiyun #define EEPROM_4965_BOARD_REVISION             (2*0x4F)	/* 2 bytes */
236*4882a593Smuzhiyun #define EEPROM_4965_BOARD_PBA                  (2*0x56+1)	/* 9 bytes */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* 2.4 GHz */
239*4882a593Smuzhiyun extern const u8 il_eeprom_band_1[14];
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun  * factory calibration data for one txpower level, on one channel,
243*4882a593Smuzhiyun  * measured on one of the 2 tx chains (radio transmitter and associated
244*4882a593Smuzhiyun  * antenna).  EEPROM contains:
245*4882a593Smuzhiyun  *
246*4882a593Smuzhiyun  * 1)  Temperature (degrees Celsius) of device when measurement was made.
247*4882a593Smuzhiyun  *
248*4882a593Smuzhiyun  * 2)  Gain table idx used to achieve the target measurement power.
249*4882a593Smuzhiyun  *     This refers to the "well-known" gain tables (see 4965.h).
250*4882a593Smuzhiyun  *
251*4882a593Smuzhiyun  * 3)  Actual measured output power, in half-dBm ("34" = 17 dBm).
252*4882a593Smuzhiyun  *
253*4882a593Smuzhiyun  * 4)  RF power amplifier detector level measurement (not used).
254*4882a593Smuzhiyun  */
255*4882a593Smuzhiyun struct il_eeprom_calib_measure {
256*4882a593Smuzhiyun 	u8 temperature;		/* Device temperature (Celsius) */
257*4882a593Smuzhiyun 	u8 gain_idx;		/* Index into gain table */
258*4882a593Smuzhiyun 	u8 actual_pow;		/* Measured RF output power, half-dBm */
259*4882a593Smuzhiyun 	s8 pa_det;		/* Power amp detector level (not used) */
260*4882a593Smuzhiyun } __packed;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * measurement set for one channel.  EEPROM contains:
264*4882a593Smuzhiyun  *
265*4882a593Smuzhiyun  * 1)  Channel number measured
266*4882a593Smuzhiyun  *
267*4882a593Smuzhiyun  * 2)  Measurements for each of 3 power levels for each of 2 radio transmitters
268*4882a593Smuzhiyun  *     (a.k.a. "tx chains") (6 measurements altogether)
269*4882a593Smuzhiyun  */
270*4882a593Smuzhiyun struct il_eeprom_calib_ch_info {
271*4882a593Smuzhiyun 	u8 ch_num;
272*4882a593Smuzhiyun 	struct il_eeprom_calib_measure
273*4882a593Smuzhiyun 	    measurements[EEPROM_TX_POWER_TX_CHAINS]
274*4882a593Smuzhiyun 	    [EEPROM_TX_POWER_MEASUREMENTS];
275*4882a593Smuzhiyun } __packed;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * txpower subband info.
279*4882a593Smuzhiyun  *
280*4882a593Smuzhiyun  * For each frequency subband, EEPROM contains the following:
281*4882a593Smuzhiyun  *
282*4882a593Smuzhiyun  * 1)  First and last channels within range of the subband.  "0" values
283*4882a593Smuzhiyun  *     indicate that this sample set is not being used.
284*4882a593Smuzhiyun  *
285*4882a593Smuzhiyun  * 2)  Sample measurement sets for 2 channels close to the range endpoints.
286*4882a593Smuzhiyun  */
287*4882a593Smuzhiyun struct il_eeprom_calib_subband_info {
288*4882a593Smuzhiyun 	u8 ch_from;		/* channel number of lowest channel in subband */
289*4882a593Smuzhiyun 	u8 ch_to;		/* channel number of highest channel in subband */
290*4882a593Smuzhiyun 	struct il_eeprom_calib_ch_info ch1;
291*4882a593Smuzhiyun 	struct il_eeprom_calib_ch_info ch2;
292*4882a593Smuzhiyun } __packed;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun  * txpower calibration info.  EEPROM contains:
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * 1)  Factory-measured saturation power levels (maximum levels at which
298*4882a593Smuzhiyun  *     tx power amplifier can output a signal without too much distortion).
299*4882a593Smuzhiyun  *     There is one level for 2.4 GHz band and one for 5 GHz band.  These
300*4882a593Smuzhiyun  *     values apply to all channels within each of the bands.
301*4882a593Smuzhiyun  *
302*4882a593Smuzhiyun  * 2)  Factory-measured power supply voltage level.  This is assumed to be
303*4882a593Smuzhiyun  *     constant (i.e. same value applies to all channels/bands) while the
304*4882a593Smuzhiyun  *     factory measurements are being made.
305*4882a593Smuzhiyun  *
306*4882a593Smuzhiyun  * 3)  Up to 8 sets of factory-measured txpower calibration values.
307*4882a593Smuzhiyun  *     These are for different frequency ranges, since txpower gain
308*4882a593Smuzhiyun  *     characteristics of the analog radio circuitry vary with frequency.
309*4882a593Smuzhiyun  *
310*4882a593Smuzhiyun  *     Not all sets need to be filled with data;
311*4882a593Smuzhiyun  *     struct il_eeprom_calib_subband_info contains range of channels
312*4882a593Smuzhiyun  *     (0 if unused) for each set of data.
313*4882a593Smuzhiyun  */
314*4882a593Smuzhiyun struct il_eeprom_calib_info {
315*4882a593Smuzhiyun 	u8 saturation_power24;	/* half-dBm (e.g. "34" = 17 dBm) */
316*4882a593Smuzhiyun 	u8 saturation_power52;	/* half-dBm */
317*4882a593Smuzhiyun 	__le16 voltage;		/* signed */
318*4882a593Smuzhiyun 	struct il_eeprom_calib_subband_info band_info[EEPROM_TX_POWER_BANDS];
319*4882a593Smuzhiyun } __packed;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /* General */
322*4882a593Smuzhiyun #define EEPROM_DEVICE_ID                    (2*0x08)	/* 2 bytes */
323*4882a593Smuzhiyun #define EEPROM_MAC_ADDRESS                  (2*0x15)	/* 6  bytes */
324*4882a593Smuzhiyun #define EEPROM_BOARD_REVISION               (2*0x35)	/* 2  bytes */
325*4882a593Smuzhiyun #define EEPROM_BOARD_PBA_NUMBER             (2*0x3B+1)	/* 9  bytes */
326*4882a593Smuzhiyun #define EEPROM_VERSION                      (2*0x44)	/* 2  bytes */
327*4882a593Smuzhiyun #define EEPROM_SKU_CAP                      (2*0x45)	/* 2  bytes */
328*4882a593Smuzhiyun #define EEPROM_OEM_MODE                     (2*0x46)	/* 2  bytes */
329*4882a593Smuzhiyun #define EEPROM_WOWLAN_MODE                  (2*0x47)	/* 2  bytes */
330*4882a593Smuzhiyun #define EEPROM_RADIO_CONFIG                 (2*0x48)	/* 2  bytes */
331*4882a593Smuzhiyun #define EEPROM_NUM_MAC_ADDRESS              (2*0x4C)	/* 2  bytes */
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* The following masks are to be applied on EEPROM_RADIO_CONFIG */
334*4882a593Smuzhiyun #define EEPROM_RF_CFG_TYPE_MSK(x)   (x & 0x3)	/* bits 0-1   */
335*4882a593Smuzhiyun #define EEPROM_RF_CFG_STEP_MSK(x)   ((x >> 2)  & 0x3)	/* bits 2-3   */
336*4882a593Smuzhiyun #define EEPROM_RF_CFG_DASH_MSK(x)   ((x >> 4)  & 0x3)	/* bits 4-5   */
337*4882a593Smuzhiyun #define EEPROM_RF_CFG_PNUM_MSK(x)   ((x >> 6)  & 0x3)	/* bits 6-7   */
338*4882a593Smuzhiyun #define EEPROM_RF_CFG_TX_ANT_MSK(x) ((x >> 8)  & 0xF)	/* bits 8-11  */
339*4882a593Smuzhiyun #define EEPROM_RF_CFG_RX_ANT_MSK(x) ((x >> 12) & 0xF)	/* bits 12-15 */
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define EEPROM_3945_RF_CFG_TYPE_MAX  0x0
342*4882a593Smuzhiyun #define EEPROM_4965_RF_CFG_TYPE_MAX  0x1
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun  * Per-channel regulatory data.
346*4882a593Smuzhiyun  *
347*4882a593Smuzhiyun  * Each channel that *might* be supported by iwl has a fixed location
348*4882a593Smuzhiyun  * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
349*4882a593Smuzhiyun  * txpower (MSB).
350*4882a593Smuzhiyun  *
351*4882a593Smuzhiyun  * Entries immediately below are for 20 MHz channel width.  HT40 (40 MHz)
352*4882a593Smuzhiyun  * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
353*4882a593Smuzhiyun  *
354*4882a593Smuzhiyun  * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
355*4882a593Smuzhiyun  */
356*4882a593Smuzhiyun #define EEPROM_REGULATORY_SKU_ID            (2*0x60)	/* 4  bytes */
357*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_1            (2*0x62)	/* 2  bytes */
358*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_1_CHANNELS   (2*0x63)	/* 28 bytes */
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun  * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
362*4882a593Smuzhiyun  * 5.0 GHz channels 7, 8, 11, 12, 16
363*4882a593Smuzhiyun  * (4915-5080MHz) (none of these is ever supported)
364*4882a593Smuzhiyun  */
365*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_2            (2*0x71)	/* 2  bytes */
366*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_2_CHANNELS   (2*0x72)	/* 26 bytes */
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /*
369*4882a593Smuzhiyun  * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
370*4882a593Smuzhiyun  * (5170-5320MHz)
371*4882a593Smuzhiyun  */
372*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_3            (2*0x7F)	/* 2  bytes */
373*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_3_CHANNELS   (2*0x80)	/* 24 bytes */
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun  * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
377*4882a593Smuzhiyun  * (5500-5700MHz)
378*4882a593Smuzhiyun  */
379*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_4            (2*0x8C)	/* 2  bytes */
380*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_4_CHANNELS   (2*0x8D)	/* 22 bytes */
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun  * 5.7 GHz channels 145, 149, 153, 157, 161, 165
384*4882a593Smuzhiyun  * (5725-5825MHz)
385*4882a593Smuzhiyun  */
386*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_5            (2*0x98)	/* 2  bytes */
387*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_5_CHANNELS   (2*0x99)	/* 12 bytes */
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun  * 2.4 GHz HT40 channels 1 (5), 2 (6), 3 (7), 4 (8), 5 (9), 6 (10), 7 (11)
391*4882a593Smuzhiyun  *
392*4882a593Smuzhiyun  * The channel listed is the center of the lower 20 MHz half of the channel.
393*4882a593Smuzhiyun  * The overall center frequency is actually 2 channels (10 MHz) above that,
394*4882a593Smuzhiyun  * and the upper half of each HT40 channel is centered 4 channels (20 MHz) away
395*4882a593Smuzhiyun  * from the lower half; e.g. the upper half of HT40 channel 1 is channel 5,
396*4882a593Smuzhiyun  * and the overall HT40 channel width centers on channel 3.
397*4882a593Smuzhiyun  *
398*4882a593Smuzhiyun  * NOTE:  The RXON command uses 20 MHz channel numbers to specify the
399*4882a593Smuzhiyun  *        control channel to which to tune.  RXON also specifies whether the
400*4882a593Smuzhiyun  *        control channel is the upper or lower half of a HT40 channel.
401*4882a593Smuzhiyun  *
402*4882a593Smuzhiyun  * NOTE:  4965 does not support HT40 channels on 2.4 GHz.
403*4882a593Smuzhiyun  */
404*4882a593Smuzhiyun #define EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS (2*0xA0)	/* 14 bytes */
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun  * 5.2 GHz HT40 channels 36 (40), 44 (48), 52 (56), 60 (64),
408*4882a593Smuzhiyun  * 100 (104), 108 (112), 116 (120), 124 (128), 132 (136), 149 (153), 157 (161)
409*4882a593Smuzhiyun  */
410*4882a593Smuzhiyun #define EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS (2*0xA8)	/* 22 bytes */
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define EEPROM_REGULATORY_BAND_NO_HT40			(0)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun int il_eeprom_init(struct il_priv *il);
415*4882a593Smuzhiyun void il_eeprom_free(struct il_priv *il);
416*4882a593Smuzhiyun const u8 *il_eeprom_query_addr(const struct il_priv *il, size_t offset);
417*4882a593Smuzhiyun u16 il_eeprom_query16(const struct il_priv *il, size_t offset);
418*4882a593Smuzhiyun int il_init_channel_map(struct il_priv *il);
419*4882a593Smuzhiyun void il_free_channel_map(struct il_priv *il);
420*4882a593Smuzhiyun const struct il_channel_info *il_get_channel_info(const struct il_priv *il,
421*4882a593Smuzhiyun 						  enum nl80211_band band,
422*4882a593Smuzhiyun 						  u16 channel);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define IL_NUM_SCAN_RATES         (2)
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun struct il4965_channel_tgd_info {
427*4882a593Smuzhiyun 	u8 type;
428*4882a593Smuzhiyun 	s8 max_power;
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun struct il4965_channel_tgh_info {
432*4882a593Smuzhiyun 	s64 last_radar_time;
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define IL4965_MAX_RATE (33)
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun struct il3945_clip_group {
438*4882a593Smuzhiyun 	/* maximum power level to prevent clipping for each rate, derived by
439*4882a593Smuzhiyun 	 *   us from this band's saturation power in EEPROM */
440*4882a593Smuzhiyun 	const s8 clip_powers[IL_MAX_RATES];
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* current Tx power values to use, one for each rate for each channel.
444*4882a593Smuzhiyun  * requested power is limited by:
445*4882a593Smuzhiyun  * -- regulatory EEPROM limits for this channel
446*4882a593Smuzhiyun  * -- hardware capabilities (clip-powers)
447*4882a593Smuzhiyun  * -- spectrum management
448*4882a593Smuzhiyun  * -- user preference (e.g. iwconfig)
449*4882a593Smuzhiyun  * when requested power is set, base power idx must also be set. */
450*4882a593Smuzhiyun struct il3945_channel_power_info {
451*4882a593Smuzhiyun 	struct il3945_tx_power tpc;	/* actual radio and DSP gain settings */
452*4882a593Smuzhiyun 	s8 power_table_idx;	/* actual (compenst'd) idx into gain table */
453*4882a593Smuzhiyun 	s8 base_power_idx;	/* gain idx for power at factory temp. */
454*4882a593Smuzhiyun 	s8 requested_power;	/* power (dBm) requested for this chnl/rate */
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun /* current scan Tx power values to use, one for each scan rate for each
458*4882a593Smuzhiyun  * channel. */
459*4882a593Smuzhiyun struct il3945_scan_power_info {
460*4882a593Smuzhiyun 	struct il3945_tx_power tpc;	/* actual radio and DSP gain settings */
461*4882a593Smuzhiyun 	s8 power_table_idx;	/* actual (compenst'd) idx into gain table */
462*4882a593Smuzhiyun 	s8 requested_power;	/* scan pwr (dBm) requested for chnl/rate */
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /*
466*4882a593Smuzhiyun  * One for each channel, holds all channel setup data
467*4882a593Smuzhiyun  * Some of the fields (e.g. eeprom and flags/max_power_avg) are redundant
468*4882a593Smuzhiyun  *     with one another!
469*4882a593Smuzhiyun  */
470*4882a593Smuzhiyun struct il_channel_info {
471*4882a593Smuzhiyun 	struct il4965_channel_tgd_info tgd;
472*4882a593Smuzhiyun 	struct il4965_channel_tgh_info tgh;
473*4882a593Smuzhiyun 	struct il_eeprom_channel eeprom;	/* EEPROM regulatory limit */
474*4882a593Smuzhiyun 	struct il_eeprom_channel ht40_eeprom;	/* EEPROM regulatory limit for
475*4882a593Smuzhiyun 						 * HT40 channel */
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	u8 channel;		/* channel number */
478*4882a593Smuzhiyun 	u8 flags;		/* flags copied from EEPROM */
479*4882a593Smuzhiyun 	s8 max_power_avg;	/* (dBm) regul. eeprom, normal Tx, any rate */
480*4882a593Smuzhiyun 	s8 curr_txpow;		/* (dBm) regulatory/spectrum/user (not h/w) limit */
481*4882a593Smuzhiyun 	s8 min_power;		/* always 0 */
482*4882a593Smuzhiyun 	s8 scan_power;		/* (dBm) regul. eeprom, direct scans, any rate */
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	u8 group_idx;		/* 0-4, maps channel to group1/2/3/4/5 */
485*4882a593Smuzhiyun 	u8 band_idx;		/* 0-4, maps channel to band1/2/3/4/5 */
486*4882a593Smuzhiyun 	enum nl80211_band band;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* HT40 channel info */
489*4882a593Smuzhiyun 	s8 ht40_max_power_avg;	/* (dBm) regul. eeprom, normal Tx, any rate */
490*4882a593Smuzhiyun 	u8 ht40_flags;		/* flags copied from EEPROM */
491*4882a593Smuzhiyun 	u8 ht40_extension_channel;	/* HT_IE_EXT_CHANNEL_* */
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* Radio/DSP gain settings for each "normal" data Tx rate.
494*4882a593Smuzhiyun 	 * These include, in addition to RF and DSP gain, a few fields for
495*4882a593Smuzhiyun 	 *   remembering/modifying gain settings (idxes). */
496*4882a593Smuzhiyun 	struct il3945_channel_power_info power_info[IL4965_MAX_RATE];
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* Radio/DSP gain settings for each scan rate, for directed scans. */
499*4882a593Smuzhiyun 	struct il3945_scan_power_info scan_pwr_info[IL_NUM_SCAN_RATES];
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun #define IL_TX_FIFO_BK		0	/* shared */
503*4882a593Smuzhiyun #define IL_TX_FIFO_BE		1
504*4882a593Smuzhiyun #define IL_TX_FIFO_VI		2	/* shared */
505*4882a593Smuzhiyun #define IL_TX_FIFO_VO		3
506*4882a593Smuzhiyun #define IL_TX_FIFO_UNUSED	-1
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* Minimum number of queues. MAX_NUM is defined in hw specific files.
509*4882a593Smuzhiyun  * Set the minimum to accommodate the 4 standard TX queues, 1 command
510*4882a593Smuzhiyun  * queue, 2 (unused) HCCA queues, and 4 HT queues (one for each AC) */
511*4882a593Smuzhiyun #define IL_MIN_NUM_QUEUES	10
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define IL_DEFAULT_CMD_QUEUE_NUM	4
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun #define IEEE80211_DATA_LEN              2304
516*4882a593Smuzhiyun #define IEEE80211_4ADDR_LEN             30
517*4882a593Smuzhiyun #define IEEE80211_HLEN                  (IEEE80211_4ADDR_LEN)
518*4882a593Smuzhiyun #define IEEE80211_FRAME_LEN             (IEEE80211_DATA_LEN + IEEE80211_HLEN)
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun struct il_frame {
521*4882a593Smuzhiyun 	union {
522*4882a593Smuzhiyun 		struct ieee80211_hdr frame;
523*4882a593Smuzhiyun 		struct il_tx_beacon_cmd beacon;
524*4882a593Smuzhiyun 		u8 raw[IEEE80211_FRAME_LEN];
525*4882a593Smuzhiyun 		u8 cmd[360];
526*4882a593Smuzhiyun 	} u;
527*4882a593Smuzhiyun 	struct list_head list;
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun enum {
531*4882a593Smuzhiyun 	CMD_SYNC = 0,
532*4882a593Smuzhiyun 	CMD_SIZE_NORMAL = 0,
533*4882a593Smuzhiyun 	CMD_NO_SKB = 0,
534*4882a593Smuzhiyun 	CMD_SIZE_HUGE = (1 << 0),
535*4882a593Smuzhiyun 	CMD_ASYNC = (1 << 1),
536*4882a593Smuzhiyun 	CMD_WANT_SKB = (1 << 2),
537*4882a593Smuzhiyun 	CMD_MAPPED = (1 << 3),
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #define DEF_CMD_PAYLOAD_SIZE 320
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun /**
543*4882a593Smuzhiyun  * struct il_device_cmd
544*4882a593Smuzhiyun  *
545*4882a593Smuzhiyun  * For allocation of the command and tx queues, this establishes the overall
546*4882a593Smuzhiyun  * size of the largest command we send to uCode, except for a scan command
547*4882a593Smuzhiyun  * (which is relatively huge; space is allocated separately).
548*4882a593Smuzhiyun  */
549*4882a593Smuzhiyun struct il_device_cmd {
550*4882a593Smuzhiyun 	struct il_cmd_header hdr;	/* uCode API */
551*4882a593Smuzhiyun 	union {
552*4882a593Smuzhiyun 		u32 flags;
553*4882a593Smuzhiyun 		u8 val8;
554*4882a593Smuzhiyun 		u16 val16;
555*4882a593Smuzhiyun 		u32 val32;
556*4882a593Smuzhiyun 		struct il_tx_cmd tx;
557*4882a593Smuzhiyun 		u8 payload[DEF_CMD_PAYLOAD_SIZE];
558*4882a593Smuzhiyun 	} __packed cmd;
559*4882a593Smuzhiyun } __packed;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct il_device_cmd))
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun struct il_host_cmd {
564*4882a593Smuzhiyun 	const void *data;
565*4882a593Smuzhiyun 	unsigned long reply_page;
566*4882a593Smuzhiyun 	void (*callback) (struct il_priv *il, struct il_device_cmd *cmd,
567*4882a593Smuzhiyun 			  struct il_rx_pkt *pkt);
568*4882a593Smuzhiyun 	u32 flags;
569*4882a593Smuzhiyun 	u16 len;
570*4882a593Smuzhiyun 	u8 id;
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #define SUP_RATE_11A_MAX_NUM_CHANNELS  8
574*4882a593Smuzhiyun #define SUP_RATE_11B_MAX_NUM_CHANNELS  4
575*4882a593Smuzhiyun #define SUP_RATE_11G_MAX_NUM_CHANNELS  12
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /**
578*4882a593Smuzhiyun  * struct il_rx_queue - Rx queue
579*4882a593Smuzhiyun  * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
580*4882a593Smuzhiyun  * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
581*4882a593Smuzhiyun  * @read: Shared idx to newest available Rx buffer
582*4882a593Smuzhiyun  * @write: Shared idx to oldest written Rx packet
583*4882a593Smuzhiyun  * @free_count: Number of pre-allocated buffers in rx_free
584*4882a593Smuzhiyun  * @rx_free: list of free SKBs for use
585*4882a593Smuzhiyun  * @rx_used: List of Rx buffers with no SKB
586*4882a593Smuzhiyun  * @need_update: flag to indicate we need to update read/write idx
587*4882a593Smuzhiyun  * @rb_stts: driver's pointer to receive buffer status
588*4882a593Smuzhiyun  * @rb_stts_dma: bus address of receive buffer status
589*4882a593Smuzhiyun  *
590*4882a593Smuzhiyun  * NOTE:  rx_free and rx_used are used as a FIFO for il_rx_bufs
591*4882a593Smuzhiyun  */
592*4882a593Smuzhiyun struct il_rx_queue {
593*4882a593Smuzhiyun 	__le32 *bd;
594*4882a593Smuzhiyun 	dma_addr_t bd_dma;
595*4882a593Smuzhiyun 	struct il_rx_buf pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
596*4882a593Smuzhiyun 	struct il_rx_buf *queue[RX_QUEUE_SIZE];
597*4882a593Smuzhiyun 	u32 read;
598*4882a593Smuzhiyun 	u32 write;
599*4882a593Smuzhiyun 	u32 free_count;
600*4882a593Smuzhiyun 	u32 write_actual;
601*4882a593Smuzhiyun 	struct list_head rx_free;
602*4882a593Smuzhiyun 	struct list_head rx_used;
603*4882a593Smuzhiyun 	int need_update;
604*4882a593Smuzhiyun 	struct il_rb_status *rb_stts;
605*4882a593Smuzhiyun 	dma_addr_t rb_stts_dma;
606*4882a593Smuzhiyun 	spinlock_t lock;
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun #define IL_SUPPORTED_RATES_IE_LEN         8
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun #define MAX_TID_COUNT        9
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun #define IL_INVALID_RATE     0xFF
614*4882a593Smuzhiyun #define IL_INVALID_VALUE    -1
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun /**
617*4882a593Smuzhiyun  * struct il_ht_agg -- aggregation status while waiting for block-ack
618*4882a593Smuzhiyun  * @txq_id: Tx queue used for Tx attempt
619*4882a593Smuzhiyun  * @frame_count: # frames attempted by Tx command
620*4882a593Smuzhiyun  * @wait_for_ba: Expect block-ack before next Tx reply
621*4882a593Smuzhiyun  * @start_idx: Index of 1st Transmit Frame Descriptor (TFD) in Tx win
622*4882a593Smuzhiyun  * @bitmap0: Low order bitmap, one bit for each frame pending ACK in Tx win
623*4882a593Smuzhiyun  * @bitmap1: High order, one bit for each frame pending ACK in Tx win
624*4882a593Smuzhiyun  * @rate_n_flags: Rate at which Tx was attempted
625*4882a593Smuzhiyun  *
626*4882a593Smuzhiyun  * If C_TX indicates that aggregation was attempted, driver must wait
627*4882a593Smuzhiyun  * for block ack (N_COMPRESSED_BA).  This struct stores tx reply info
628*4882a593Smuzhiyun  * until block ack arrives.
629*4882a593Smuzhiyun  */
630*4882a593Smuzhiyun struct il_ht_agg {
631*4882a593Smuzhiyun 	u16 txq_id;
632*4882a593Smuzhiyun 	u16 frame_count;
633*4882a593Smuzhiyun 	u16 wait_for_ba;
634*4882a593Smuzhiyun 	u16 start_idx;
635*4882a593Smuzhiyun 	u64 bitmap;
636*4882a593Smuzhiyun 	u32 rate_n_flags;
637*4882a593Smuzhiyun #define IL_AGG_OFF 0
638*4882a593Smuzhiyun #define IL_AGG_ON 1
639*4882a593Smuzhiyun #define IL_EMPTYING_HW_QUEUE_ADDBA 2
640*4882a593Smuzhiyun #define IL_EMPTYING_HW_QUEUE_DELBA 3
641*4882a593Smuzhiyun 	u8 state;
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun struct il_tid_data {
645*4882a593Smuzhiyun 	u16 seq_number;		/* 4965 only */
646*4882a593Smuzhiyun 	u16 tfds_in_queue;
647*4882a593Smuzhiyun 	struct il_ht_agg agg;
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun struct il_hw_key {
651*4882a593Smuzhiyun 	u32 cipher;
652*4882a593Smuzhiyun 	int keylen;
653*4882a593Smuzhiyun 	u8 keyidx;
654*4882a593Smuzhiyun 	u8 key[32];
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun union il_ht_rate_supp {
658*4882a593Smuzhiyun 	u16 rates;
659*4882a593Smuzhiyun 	struct {
660*4882a593Smuzhiyun 		u8 siso_rate;
661*4882a593Smuzhiyun 		u8 mimo_rate;
662*4882a593Smuzhiyun 	};
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun #define CFG_HT_RX_AMPDU_FACTOR_8K   (0x0)
666*4882a593Smuzhiyun #define CFG_HT_RX_AMPDU_FACTOR_16K  (0x1)
667*4882a593Smuzhiyun #define CFG_HT_RX_AMPDU_FACTOR_32K  (0x2)
668*4882a593Smuzhiyun #define CFG_HT_RX_AMPDU_FACTOR_64K  (0x3)
669*4882a593Smuzhiyun #define CFG_HT_RX_AMPDU_FACTOR_DEF  CFG_HT_RX_AMPDU_FACTOR_64K
670*4882a593Smuzhiyun #define CFG_HT_RX_AMPDU_FACTOR_MAX  CFG_HT_RX_AMPDU_FACTOR_64K
671*4882a593Smuzhiyun #define CFG_HT_RX_AMPDU_FACTOR_MIN  CFG_HT_RX_AMPDU_FACTOR_8K
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /*
674*4882a593Smuzhiyun  * Maximal MPDU density for TX aggregation
675*4882a593Smuzhiyun  * 4 - 2us density
676*4882a593Smuzhiyun  * 5 - 4us density
677*4882a593Smuzhiyun  * 6 - 8us density
678*4882a593Smuzhiyun  * 7 - 16us density
679*4882a593Smuzhiyun  */
680*4882a593Smuzhiyun #define CFG_HT_MPDU_DENSITY_2USEC   (0x4)
681*4882a593Smuzhiyun #define CFG_HT_MPDU_DENSITY_4USEC   (0x5)
682*4882a593Smuzhiyun #define CFG_HT_MPDU_DENSITY_8USEC   (0x6)
683*4882a593Smuzhiyun #define CFG_HT_MPDU_DENSITY_16USEC  (0x7)
684*4882a593Smuzhiyun #define CFG_HT_MPDU_DENSITY_DEF CFG_HT_MPDU_DENSITY_4USEC
685*4882a593Smuzhiyun #define CFG_HT_MPDU_DENSITY_MAX CFG_HT_MPDU_DENSITY_16USEC
686*4882a593Smuzhiyun #define CFG_HT_MPDU_DENSITY_MIN     (0x1)
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun struct il_ht_config {
689*4882a593Smuzhiyun 	bool single_chain_sufficient;
690*4882a593Smuzhiyun 	enum ieee80211_smps_mode smps;	/* current smps mode */
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /* QoS structures */
694*4882a593Smuzhiyun struct il_qos_info {
695*4882a593Smuzhiyun 	int qos_active;
696*4882a593Smuzhiyun 	struct il_qosparam_cmd def_qos_parm;
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /*
700*4882a593Smuzhiyun  * Structure should be accessed with sta_lock held. When station addition
701*4882a593Smuzhiyun  * is in progress (IL_STA_UCODE_INPROGRESS) it is possible to access only
702*4882a593Smuzhiyun  * the commands (il_addsta_cmd and il_link_quality_cmd) without
703*4882a593Smuzhiyun  * sta_lock held.
704*4882a593Smuzhiyun  */
705*4882a593Smuzhiyun struct il_station_entry {
706*4882a593Smuzhiyun 	struct il_addsta_cmd sta;
707*4882a593Smuzhiyun 	struct il_tid_data tid[MAX_TID_COUNT];
708*4882a593Smuzhiyun 	u8 used;
709*4882a593Smuzhiyun 	struct il_hw_key keyinfo;
710*4882a593Smuzhiyun 	struct il_link_quality_cmd *lq;
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun struct il_station_priv_common {
714*4882a593Smuzhiyun 	u8 sta_id;
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /**
718*4882a593Smuzhiyun  * struct il_vif_priv - driver's ilate per-interface information
719*4882a593Smuzhiyun  *
720*4882a593Smuzhiyun  * When mac80211 allocates a virtual interface, it can allocate
721*4882a593Smuzhiyun  * space for us to put data into.
722*4882a593Smuzhiyun  */
723*4882a593Smuzhiyun struct il_vif_priv {
724*4882a593Smuzhiyun 	u8 ibss_bssid_sta_id;
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /* one for each uCode image (inst/data, boot/init/runtime) */
728*4882a593Smuzhiyun struct fw_desc {
729*4882a593Smuzhiyun 	void *v_addr;		/* access by driver */
730*4882a593Smuzhiyun 	dma_addr_t p_addr;	/* access by card's busmaster DMA */
731*4882a593Smuzhiyun 	u32 len;		/* bytes */
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun /* uCode file layout */
735*4882a593Smuzhiyun struct il_ucode_header {
736*4882a593Smuzhiyun 	__le32 ver;		/* major/minor/API/serial */
737*4882a593Smuzhiyun 	struct {
738*4882a593Smuzhiyun 		__le32 inst_size;	/* bytes of runtime code */
739*4882a593Smuzhiyun 		__le32 data_size;	/* bytes of runtime data */
740*4882a593Smuzhiyun 		__le32 init_size;	/* bytes of init code */
741*4882a593Smuzhiyun 		__le32 init_data_size;	/* bytes of init data */
742*4882a593Smuzhiyun 		__le32 boot_size;	/* bytes of bootstrap code */
743*4882a593Smuzhiyun 		u8 data[0];	/* in same order as sizes */
744*4882a593Smuzhiyun 	} v1;
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun struct il4965_ibss_seq {
748*4882a593Smuzhiyun 	u8 mac[ETH_ALEN];
749*4882a593Smuzhiyun 	u16 seq_num;
750*4882a593Smuzhiyun 	u16 frag_num;
751*4882a593Smuzhiyun 	unsigned long packet_time;
752*4882a593Smuzhiyun 	struct list_head list;
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun struct il_sensitivity_ranges {
756*4882a593Smuzhiyun 	u16 min_nrg_cck;
757*4882a593Smuzhiyun 	u16 max_nrg_cck;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	u16 nrg_th_cck;
760*4882a593Smuzhiyun 	u16 nrg_th_ofdm;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	u16 auto_corr_min_ofdm;
763*4882a593Smuzhiyun 	u16 auto_corr_min_ofdm_mrc;
764*4882a593Smuzhiyun 	u16 auto_corr_min_ofdm_x1;
765*4882a593Smuzhiyun 	u16 auto_corr_min_ofdm_mrc_x1;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	u16 auto_corr_max_ofdm;
768*4882a593Smuzhiyun 	u16 auto_corr_max_ofdm_mrc;
769*4882a593Smuzhiyun 	u16 auto_corr_max_ofdm_x1;
770*4882a593Smuzhiyun 	u16 auto_corr_max_ofdm_mrc_x1;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	u16 auto_corr_max_cck;
773*4882a593Smuzhiyun 	u16 auto_corr_max_cck_mrc;
774*4882a593Smuzhiyun 	u16 auto_corr_min_cck;
775*4882a593Smuzhiyun 	u16 auto_corr_min_cck_mrc;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	u16 barker_corr_th_min;
778*4882a593Smuzhiyun 	u16 barker_corr_th_min_mrc;
779*4882a593Smuzhiyun 	u16 nrg_th_cca;
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun /**
783*4882a593Smuzhiyun  * struct il_hw_params
784*4882a593Smuzhiyun  * @bcast_id: f/w broadcast station ID
785*4882a593Smuzhiyun  * @max_txq_num: Max # Tx queues supported
786*4882a593Smuzhiyun  * @dma_chnl_num: Number of Tx DMA/FIFO channels
787*4882a593Smuzhiyun  * @scd_bc_tbls_size: size of scheduler byte count tables
788*4882a593Smuzhiyun  * @tfd_size: TFD size
789*4882a593Smuzhiyun  * @tx/rx_chains_num: Number of TX/RX chains
790*4882a593Smuzhiyun  * @valid_tx/rx_ant: usable antennas
791*4882a593Smuzhiyun  * @max_rxq_size: Max # Rx frames in Rx queue (must be power-of-2)
792*4882a593Smuzhiyun  * @max_rxq_log: Log-base-2 of max_rxq_size
793*4882a593Smuzhiyun  * @rx_page_order: Rx buffer page order
794*4882a593Smuzhiyun  * @rx_wrt_ptr_reg: FH{39}_RSCSR_CHNL0_WPTR
795*4882a593Smuzhiyun  * @max_stations:
796*4882a593Smuzhiyun  * @ht40_channel: is 40MHz width possible in band 2.4
797*4882a593Smuzhiyun  * BIT(NL80211_BAND_5GHZ) BIT(NL80211_BAND_5GHZ)
798*4882a593Smuzhiyun  * @sw_crypto: 0 for hw, 1 for sw
799*4882a593Smuzhiyun  * @max_xxx_size: for ucode uses
800*4882a593Smuzhiyun  * @ct_kill_threshold: temperature threshold
801*4882a593Smuzhiyun  * @beacon_time_tsf_bits: number of valid tsf bits for beacon time
802*4882a593Smuzhiyun  * @struct il_sensitivity_ranges: range of sensitivity values
803*4882a593Smuzhiyun  */
804*4882a593Smuzhiyun struct il_hw_params {
805*4882a593Smuzhiyun 	u8 bcast_id;
806*4882a593Smuzhiyun 	u8 max_txq_num;
807*4882a593Smuzhiyun 	u8 dma_chnl_num;
808*4882a593Smuzhiyun 	u16 scd_bc_tbls_size;
809*4882a593Smuzhiyun 	u32 tfd_size;
810*4882a593Smuzhiyun 	u8 tx_chains_num;
811*4882a593Smuzhiyun 	u8 rx_chains_num;
812*4882a593Smuzhiyun 	u8 valid_tx_ant;
813*4882a593Smuzhiyun 	u8 valid_rx_ant;
814*4882a593Smuzhiyun 	u16 max_rxq_size;
815*4882a593Smuzhiyun 	u16 max_rxq_log;
816*4882a593Smuzhiyun 	u32 rx_page_order;
817*4882a593Smuzhiyun 	u32 rx_wrt_ptr_reg;
818*4882a593Smuzhiyun 	u8 max_stations;
819*4882a593Smuzhiyun 	u8 ht40_channel;
820*4882a593Smuzhiyun 	u8 max_beacon_itrvl;	/* in 1024 ms */
821*4882a593Smuzhiyun 	u32 max_inst_size;
822*4882a593Smuzhiyun 	u32 max_data_size;
823*4882a593Smuzhiyun 	u32 max_bsm_size;
824*4882a593Smuzhiyun 	u32 ct_kill_threshold;	/* value in hw-dependent units */
825*4882a593Smuzhiyun 	u16 beacon_time_tsf_bits;
826*4882a593Smuzhiyun 	const struct il_sensitivity_ranges *sens;
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /******************************************************************************
830*4882a593Smuzhiyun  *
831*4882a593Smuzhiyun  * Functions implemented in core module which are forward declared here
832*4882a593Smuzhiyun  * for use by iwl-[4-5].c
833*4882a593Smuzhiyun  *
834*4882a593Smuzhiyun  * NOTE:  The implementation of these functions are not hardware specific
835*4882a593Smuzhiyun  * which is why they are in the core module files.
836*4882a593Smuzhiyun  *
837*4882a593Smuzhiyun  * Naming convention --
838*4882a593Smuzhiyun  * il_         <-- Is part of iwlwifi
839*4882a593Smuzhiyun  * iwlXXXX_     <-- Hardware specific (implemented in iwl-XXXX.c for XXXX)
840*4882a593Smuzhiyun  * il4965_bg_      <-- Called from work queue context
841*4882a593Smuzhiyun  * il4965_mac_     <-- mac80211 callback
842*4882a593Smuzhiyun  *
843*4882a593Smuzhiyun  ****************************************************************************/
844*4882a593Smuzhiyun void il4965_update_chain_flags(struct il_priv *il);
845*4882a593Smuzhiyun extern const u8 il_bcast_addr[ETH_ALEN];
846*4882a593Smuzhiyun int il_queue_space(const struct il_queue *q);
847*4882a593Smuzhiyun static inline int
il_queue_used(const struct il_queue * q,int i)848*4882a593Smuzhiyun il_queue_used(const struct il_queue *q, int i)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	return q->write_ptr >= q->read_ptr ? (i >= q->read_ptr &&
851*4882a593Smuzhiyun 					      i < q->write_ptr) : !(i <
852*4882a593Smuzhiyun 								    q->read_ptr
853*4882a593Smuzhiyun 								    && i >=
854*4882a593Smuzhiyun 								    q->
855*4882a593Smuzhiyun 								    write_ptr);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun static inline u8
il_get_cmd_idx(struct il_queue * q,u32 idx,int is_huge)859*4882a593Smuzhiyun il_get_cmd_idx(struct il_queue *q, u32 idx, int is_huge)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	/*
862*4882a593Smuzhiyun 	 * This is for init calibration result and scan command which
863*4882a593Smuzhiyun 	 * required buffer > TFD_MAX_PAYLOAD_SIZE,
864*4882a593Smuzhiyun 	 * the big buffer at end of command array
865*4882a593Smuzhiyun 	 */
866*4882a593Smuzhiyun 	if (is_huge)
867*4882a593Smuzhiyun 		return q->n_win;	/* must be power of 2 */
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* Otherwise, use normal size buffers */
870*4882a593Smuzhiyun 	return idx & (q->n_win - 1);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun struct il_dma_ptr {
874*4882a593Smuzhiyun 	dma_addr_t dma;
875*4882a593Smuzhiyun 	void *addr;
876*4882a593Smuzhiyun 	size_t size;
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define IL_OPERATION_MODE_AUTO     0
880*4882a593Smuzhiyun #define IL_OPERATION_MODE_HT_ONLY  1
881*4882a593Smuzhiyun #define IL_OPERATION_MODE_MIXED    2
882*4882a593Smuzhiyun #define IL_OPERATION_MODE_20MHZ    3
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun #define IL_TX_CRC_SIZE 4
885*4882a593Smuzhiyun #define IL_TX_DELIMITER_SIZE 4
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun #define TX_POWER_IL_ILLEGAL_VOLTAGE -10000
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun /* Sensitivity and chain noise calibration */
890*4882a593Smuzhiyun #define INITIALIZATION_VALUE		0xFFFF
891*4882a593Smuzhiyun #define IL4965_CAL_NUM_BEACONS		20
892*4882a593Smuzhiyun #define IL_CAL_NUM_BEACONS		16
893*4882a593Smuzhiyun #define MAXIMUM_ALLOWED_PATHLOSS	15
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun #define CHAIN_NOISE_MAX_DELTA_GAIN_CODE 3
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun #define MAX_FA_OFDM  50
898*4882a593Smuzhiyun #define MIN_FA_OFDM  5
899*4882a593Smuzhiyun #define MAX_FA_CCK   50
900*4882a593Smuzhiyun #define MIN_FA_CCK   5
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun #define AUTO_CORR_STEP_OFDM       1
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun #define AUTO_CORR_STEP_CCK     3
905*4882a593Smuzhiyun #define AUTO_CORR_MAX_TH_CCK   160
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun #define NRG_DIFF               2
908*4882a593Smuzhiyun #define NRG_STEP_CCK           2
909*4882a593Smuzhiyun #define NRG_MARGIN             8
910*4882a593Smuzhiyun #define MAX_NUMBER_CCK_NO_FA 100
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun #define AUTO_CORR_CCK_MIN_VAL_DEF    (125)
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun #define CHAIN_A             0
915*4882a593Smuzhiyun #define CHAIN_B             1
916*4882a593Smuzhiyun #define CHAIN_C             2
917*4882a593Smuzhiyun #define CHAIN_NOISE_DELTA_GAIN_INIT_VAL 4
918*4882a593Smuzhiyun #define ALL_BAND_FILTER			0xFF00
919*4882a593Smuzhiyun #define IN_BAND_FILTER			0xFF
920*4882a593Smuzhiyun #define MIN_AVERAGE_NOISE_MAX_VALUE	0xFFFFFFFF
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun #define NRG_NUM_PREV_STAT_L     20
923*4882a593Smuzhiyun #define NUM_RX_CHAINS           3
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun enum il4965_false_alarm_state {
926*4882a593Smuzhiyun 	IL_FA_TOO_MANY = 0,
927*4882a593Smuzhiyun 	IL_FA_TOO_FEW = 1,
928*4882a593Smuzhiyun 	IL_FA_GOOD_RANGE = 2,
929*4882a593Smuzhiyun };
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun enum il4965_chain_noise_state {
932*4882a593Smuzhiyun 	IL_CHAIN_NOISE_ALIVE = 0,	/* must be 0 */
933*4882a593Smuzhiyun 	IL_CHAIN_NOISE_ACCUMULATE,
934*4882a593Smuzhiyun 	IL_CHAIN_NOISE_CALIBRATED,
935*4882a593Smuzhiyun 	IL_CHAIN_NOISE_DONE,
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun enum ucode_type {
939*4882a593Smuzhiyun 	UCODE_NONE = 0,
940*4882a593Smuzhiyun 	UCODE_INIT,
941*4882a593Smuzhiyun 	UCODE_RT
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun /* Sensitivity calib data */
945*4882a593Smuzhiyun struct il_sensitivity_data {
946*4882a593Smuzhiyun 	u32 auto_corr_ofdm;
947*4882a593Smuzhiyun 	u32 auto_corr_ofdm_mrc;
948*4882a593Smuzhiyun 	u32 auto_corr_ofdm_x1;
949*4882a593Smuzhiyun 	u32 auto_corr_ofdm_mrc_x1;
950*4882a593Smuzhiyun 	u32 auto_corr_cck;
951*4882a593Smuzhiyun 	u32 auto_corr_cck_mrc;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	u32 last_bad_plcp_cnt_ofdm;
954*4882a593Smuzhiyun 	u32 last_fa_cnt_ofdm;
955*4882a593Smuzhiyun 	u32 last_bad_plcp_cnt_cck;
956*4882a593Smuzhiyun 	u32 last_fa_cnt_cck;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	u32 nrg_curr_state;
959*4882a593Smuzhiyun 	u32 nrg_prev_state;
960*4882a593Smuzhiyun 	u32 nrg_value[10];
961*4882a593Smuzhiyun 	u8 nrg_silence_rssi[NRG_NUM_PREV_STAT_L];
962*4882a593Smuzhiyun 	u32 nrg_silence_ref;
963*4882a593Smuzhiyun 	u32 nrg_energy_idx;
964*4882a593Smuzhiyun 	u32 nrg_silence_idx;
965*4882a593Smuzhiyun 	u32 nrg_th_cck;
966*4882a593Smuzhiyun 	s32 nrg_auto_corr_silence_diff;
967*4882a593Smuzhiyun 	u32 num_in_cck_no_fa;
968*4882a593Smuzhiyun 	u32 nrg_th_ofdm;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	u16 barker_corr_th_min;
971*4882a593Smuzhiyun 	u16 barker_corr_th_min_mrc;
972*4882a593Smuzhiyun 	u16 nrg_th_cca;
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun /* Chain noise (differential Rx gain) calib data */
976*4882a593Smuzhiyun struct il_chain_noise_data {
977*4882a593Smuzhiyun 	u32 active_chains;
978*4882a593Smuzhiyun 	u32 chain_noise_a;
979*4882a593Smuzhiyun 	u32 chain_noise_b;
980*4882a593Smuzhiyun 	u32 chain_noise_c;
981*4882a593Smuzhiyun 	u32 chain_signal_a;
982*4882a593Smuzhiyun 	u32 chain_signal_b;
983*4882a593Smuzhiyun 	u32 chain_signal_c;
984*4882a593Smuzhiyun 	u16 beacon_count;
985*4882a593Smuzhiyun 	u8 disconn_array[NUM_RX_CHAINS];
986*4882a593Smuzhiyun 	u8 delta_gain_code[NUM_RX_CHAINS];
987*4882a593Smuzhiyun 	u8 radio_write;
988*4882a593Smuzhiyun 	u8 state;
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun #define	EEPROM_SEM_TIMEOUT 10	/* milliseconds */
992*4882a593Smuzhiyun #define EEPROM_SEM_RETRY_LIMIT 1000	/* number of attempts (not time) */
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun #define IL_TRAFFIC_ENTRIES	(256)
995*4882a593Smuzhiyun #define IL_TRAFFIC_ENTRY_SIZE  (64)
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun enum {
998*4882a593Smuzhiyun 	MEASUREMENT_READY = (1 << 0),
999*4882a593Smuzhiyun 	MEASUREMENT_ACTIVE = (1 << 1),
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun /* interrupt stats */
1003*4882a593Smuzhiyun struct isr_stats {
1004*4882a593Smuzhiyun 	u32 hw;
1005*4882a593Smuzhiyun 	u32 sw;
1006*4882a593Smuzhiyun 	u32 err_code;
1007*4882a593Smuzhiyun 	u32 sch;
1008*4882a593Smuzhiyun 	u32 alive;
1009*4882a593Smuzhiyun 	u32 rfkill;
1010*4882a593Smuzhiyun 	u32 ctkill;
1011*4882a593Smuzhiyun 	u32 wakeup;
1012*4882a593Smuzhiyun 	u32 rx;
1013*4882a593Smuzhiyun 	u32 handlers[IL_CN_MAX];
1014*4882a593Smuzhiyun 	u32 tx;
1015*4882a593Smuzhiyun 	u32 unhandled;
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun /* management stats */
1019*4882a593Smuzhiyun enum il_mgmt_stats {
1020*4882a593Smuzhiyun 	MANAGEMENT_ASSOC_REQ = 0,
1021*4882a593Smuzhiyun 	MANAGEMENT_ASSOC_RESP,
1022*4882a593Smuzhiyun 	MANAGEMENT_REASSOC_REQ,
1023*4882a593Smuzhiyun 	MANAGEMENT_REASSOC_RESP,
1024*4882a593Smuzhiyun 	MANAGEMENT_PROBE_REQ,
1025*4882a593Smuzhiyun 	MANAGEMENT_PROBE_RESP,
1026*4882a593Smuzhiyun 	MANAGEMENT_BEACON,
1027*4882a593Smuzhiyun 	MANAGEMENT_ATIM,
1028*4882a593Smuzhiyun 	MANAGEMENT_DISASSOC,
1029*4882a593Smuzhiyun 	MANAGEMENT_AUTH,
1030*4882a593Smuzhiyun 	MANAGEMENT_DEAUTH,
1031*4882a593Smuzhiyun 	MANAGEMENT_ACTION,
1032*4882a593Smuzhiyun 	MANAGEMENT_MAX,
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun /* control stats */
1035*4882a593Smuzhiyun enum il_ctrl_stats {
1036*4882a593Smuzhiyun 	CONTROL_BACK_REQ = 0,
1037*4882a593Smuzhiyun 	CONTROL_BACK,
1038*4882a593Smuzhiyun 	CONTROL_PSPOLL,
1039*4882a593Smuzhiyun 	CONTROL_RTS,
1040*4882a593Smuzhiyun 	CONTROL_CTS,
1041*4882a593Smuzhiyun 	CONTROL_ACK,
1042*4882a593Smuzhiyun 	CONTROL_CFEND,
1043*4882a593Smuzhiyun 	CONTROL_CFENDACK,
1044*4882a593Smuzhiyun 	CONTROL_MAX,
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun struct traffic_stats {
1048*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
1049*4882a593Smuzhiyun 	u32 mgmt[MANAGEMENT_MAX];
1050*4882a593Smuzhiyun 	u32 ctrl[CONTROL_MAX];
1051*4882a593Smuzhiyun 	u32 data_cnt;
1052*4882a593Smuzhiyun 	u64 data_bytes;
1053*4882a593Smuzhiyun #endif
1054*4882a593Smuzhiyun };
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun /*
1057*4882a593Smuzhiyun  * host interrupt timeout value
1058*4882a593Smuzhiyun  * used with setting interrupt coalescing timer
1059*4882a593Smuzhiyun  * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
1060*4882a593Smuzhiyun  *
1061*4882a593Smuzhiyun  * default interrupt coalescing timer is 64 x 32 = 2048 usecs
1062*4882a593Smuzhiyun  * default interrupt coalescing calibration timer is 16 x 32 = 512 usecs
1063*4882a593Smuzhiyun  */
1064*4882a593Smuzhiyun #define IL_HOST_INT_TIMEOUT_MAX	(0xFF)
1065*4882a593Smuzhiyun #define IL_HOST_INT_TIMEOUT_DEF	(0x40)
1066*4882a593Smuzhiyun #define IL_HOST_INT_TIMEOUT_MIN	(0x0)
1067*4882a593Smuzhiyun #define IL_HOST_INT_CALIB_TIMEOUT_MAX	(0xFF)
1068*4882a593Smuzhiyun #define IL_HOST_INT_CALIB_TIMEOUT_DEF	(0x10)
1069*4882a593Smuzhiyun #define IL_HOST_INT_CALIB_TIMEOUT_MIN	(0x0)
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun #define IL_DELAY_NEXT_FORCE_FW_RELOAD (HZ*5)
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun /* TX queue watchdog timeouts in mSecs */
1074*4882a593Smuzhiyun #define IL_DEF_WD_TIMEOUT	(2000)
1075*4882a593Smuzhiyun #define IL_LONG_WD_TIMEOUT	(10000)
1076*4882a593Smuzhiyun #define IL_MAX_WD_TIMEOUT	(120000)
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun struct il_force_reset {
1079*4882a593Smuzhiyun 	int reset_request_count;
1080*4882a593Smuzhiyun 	int reset_success_count;
1081*4882a593Smuzhiyun 	int reset_reject_count;
1082*4882a593Smuzhiyun 	unsigned long reset_duration;
1083*4882a593Smuzhiyun 	unsigned long last_force_reset_jiffies;
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun /* extend beacon time format bit shifting  */
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun  * for _3945 devices
1089*4882a593Smuzhiyun  * bits 31:24 - extended
1090*4882a593Smuzhiyun  * bits 23:0  - interval
1091*4882a593Smuzhiyun  */
1092*4882a593Smuzhiyun #define IL3945_EXT_BEACON_TIME_POS	24
1093*4882a593Smuzhiyun /*
1094*4882a593Smuzhiyun  * for _4965 devices
1095*4882a593Smuzhiyun  * bits 31:22 - extended
1096*4882a593Smuzhiyun  * bits 21:0  - interval
1097*4882a593Smuzhiyun  */
1098*4882a593Smuzhiyun #define IL4965_EXT_BEACON_TIME_POS	22
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun struct il_rxon_context {
1101*4882a593Smuzhiyun 	struct ieee80211_vif *vif;
1102*4882a593Smuzhiyun };
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun struct il_power_mgr {
1105*4882a593Smuzhiyun 	struct il_powertable_cmd sleep_cmd;
1106*4882a593Smuzhiyun 	struct il_powertable_cmd sleep_cmd_next;
1107*4882a593Smuzhiyun 	int debug_sleep_level_override;
1108*4882a593Smuzhiyun 	bool pci_pm;
1109*4882a593Smuzhiyun 	bool ps_disabled;
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun struct il_priv {
1113*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
1114*4882a593Smuzhiyun 	struct ieee80211_channel *ieee_channels;
1115*4882a593Smuzhiyun 	struct ieee80211_rate *ieee_rates;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	struct il_cfg *cfg;
1118*4882a593Smuzhiyun 	const struct il_ops *ops;
1119*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
1120*4882a593Smuzhiyun 	const struct il_debugfs_ops *debugfs_ops;
1121*4882a593Smuzhiyun #endif
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/* temporary frame storage list */
1124*4882a593Smuzhiyun 	struct list_head free_frames;
1125*4882a593Smuzhiyun 	int frames_count;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	enum nl80211_band band;
1128*4882a593Smuzhiyun 	int alloc_rxb_page;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	void (*handlers[IL_CN_MAX]) (struct il_priv *il,
1131*4882a593Smuzhiyun 				     struct il_rx_buf *rxb);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	/* spectrum measurement report caching */
1136*4882a593Smuzhiyun 	struct il_spectrum_notification measure_report;
1137*4882a593Smuzhiyun 	u8 measurement_status;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* ucode beacon time */
1140*4882a593Smuzhiyun 	u32 ucode_beacon_time;
1141*4882a593Smuzhiyun 	int missed_beacon_threshold;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/* track IBSS manager (last beacon) status */
1144*4882a593Smuzhiyun 	u32 ibss_manager;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	/* force reset */
1147*4882a593Smuzhiyun 	struct il_force_reset force_reset;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	/* we allocate array of il_channel_info for NIC's valid channels.
1150*4882a593Smuzhiyun 	 *    Access via channel # using indirect idx array */
1151*4882a593Smuzhiyun 	struct il_channel_info *channel_info;	/* channel info array */
1152*4882a593Smuzhiyun 	u8 channel_count;	/* # of channels */
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	/* thermal calibration */
1155*4882a593Smuzhiyun 	s32 temperature;	/* degrees Kelvin */
1156*4882a593Smuzhiyun 	s32 last_temperature;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	/* Scan related variables */
1159*4882a593Smuzhiyun 	unsigned long scan_start;
1160*4882a593Smuzhiyun 	unsigned long scan_start_tsf;
1161*4882a593Smuzhiyun 	void *scan_cmd;
1162*4882a593Smuzhiyun 	enum nl80211_band scan_band;
1163*4882a593Smuzhiyun 	struct cfg80211_scan_request *scan_request;
1164*4882a593Smuzhiyun 	struct ieee80211_vif *scan_vif;
1165*4882a593Smuzhiyun 	u8 scan_tx_ant[NUM_NL80211_BANDS];
1166*4882a593Smuzhiyun 	u8 mgmt_tx_ant;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* spinlock */
1169*4882a593Smuzhiyun 	spinlock_t lock;	/* protect general shared data */
1170*4882a593Smuzhiyun 	spinlock_t hcmd_lock;	/* protect hcmd */
1171*4882a593Smuzhiyun 	spinlock_t reg_lock;	/* protect hw register access */
1172*4882a593Smuzhiyun 	struct mutex mutex;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/* basic pci-network driver stuff */
1175*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	/* pci hardware address support */
1178*4882a593Smuzhiyun 	void __iomem *hw_base;
1179*4882a593Smuzhiyun 	u32 hw_rev;
1180*4882a593Smuzhiyun 	u32 hw_wa_rev;
1181*4882a593Smuzhiyun 	u8 rev_id;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	/* command queue number */
1184*4882a593Smuzhiyun 	u8 cmd_queue;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	/* max number of station keys */
1187*4882a593Smuzhiyun 	u8 sta_key_max_num;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	/* EEPROM MAC addresses */
1190*4882a593Smuzhiyun 	struct mac_address addresses[1];
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	/* uCode images, save to reload in case of failure */
1193*4882a593Smuzhiyun 	int fw_idx;		/* firmware we're trying to load */
1194*4882a593Smuzhiyun 	u32 ucode_ver;		/* version of ucode, copy of
1195*4882a593Smuzhiyun 				   il_ucode.ver */
1196*4882a593Smuzhiyun 	struct fw_desc ucode_code;	/* runtime inst */
1197*4882a593Smuzhiyun 	struct fw_desc ucode_data;	/* runtime data original */
1198*4882a593Smuzhiyun 	struct fw_desc ucode_data_backup;	/* runtime data save/restore */
1199*4882a593Smuzhiyun 	struct fw_desc ucode_init;	/* initialization inst */
1200*4882a593Smuzhiyun 	struct fw_desc ucode_init_data;	/* initialization data */
1201*4882a593Smuzhiyun 	struct fw_desc ucode_boot;	/* bootstrap inst */
1202*4882a593Smuzhiyun 	enum ucode_type ucode_type;
1203*4882a593Smuzhiyun 	u8 ucode_write_complete;	/* the image write is complete */
1204*4882a593Smuzhiyun 	char firmware_name[25];
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	struct ieee80211_vif *vif;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	struct il_qos_info qos_data;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	struct {
1211*4882a593Smuzhiyun 		bool enabled;
1212*4882a593Smuzhiyun 		bool is_40mhz;
1213*4882a593Smuzhiyun 		bool non_gf_sta_present;
1214*4882a593Smuzhiyun 		u8 protection;
1215*4882a593Smuzhiyun 		u8 extension_chan_offset;
1216*4882a593Smuzhiyun 	} ht;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	/*
1219*4882a593Smuzhiyun 	 * We declare this const so it can only be
1220*4882a593Smuzhiyun 	 * changed via explicit cast within the
1221*4882a593Smuzhiyun 	 * routines that actually update the physical
1222*4882a593Smuzhiyun 	 * hardware.
1223*4882a593Smuzhiyun 	 */
1224*4882a593Smuzhiyun 	const struct il_rxon_cmd active;
1225*4882a593Smuzhiyun 	struct il_rxon_cmd staging;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	struct il_rxon_time_cmd timing;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	__le16 switch_channel;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	/* 1st responses from initialize and runtime uCode images.
1232*4882a593Smuzhiyun 	 * _4965's initialize alive response contains some calibration data. */
1233*4882a593Smuzhiyun 	struct il_init_alive_resp card_alive_init;
1234*4882a593Smuzhiyun 	struct il_alive_resp card_alive;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	u16 active_rate;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	u8 start_calib;
1239*4882a593Smuzhiyun 	struct il_sensitivity_data sensitivity_data;
1240*4882a593Smuzhiyun 	struct il_chain_noise_data chain_noise_data;
1241*4882a593Smuzhiyun 	__le16 sensitivity_tbl[HD_TBL_SIZE];
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	struct il_ht_config current_ht_config;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	/* Rate scaling data */
1246*4882a593Smuzhiyun 	u8 retry_rate;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	wait_queue_head_t wait_command_queue;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	int activity_timer_active;
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	/* Rx and Tx DMA processing queues */
1253*4882a593Smuzhiyun 	struct il_rx_queue rxq;
1254*4882a593Smuzhiyun 	struct il_tx_queue *txq;
1255*4882a593Smuzhiyun 	unsigned long txq_ctx_active_msk;
1256*4882a593Smuzhiyun 	struct il_dma_ptr kw;	/* keep warm address */
1257*4882a593Smuzhiyun 	struct il_dma_ptr scd_bc_tbls;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	u32 scd_base_addr;	/* scheduler sram base address */
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	unsigned long status;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	/* counts mgmt, ctl, and data packets */
1264*4882a593Smuzhiyun 	struct traffic_stats tx_stats;
1265*4882a593Smuzhiyun 	struct traffic_stats rx_stats;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	/* counts interrupts */
1268*4882a593Smuzhiyun 	struct isr_stats isr_stats;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	struct il_power_mgr power_data;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	/* context information */
1273*4882a593Smuzhiyun 	u8 bssid[ETH_ALEN];	/* used only on 3945 but filled by core */
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* station table variables */
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	/* Note: if lock and sta_lock are needed, lock must be acquired first */
1278*4882a593Smuzhiyun 	spinlock_t sta_lock;
1279*4882a593Smuzhiyun 	int num_stations;
1280*4882a593Smuzhiyun 	struct il_station_entry stations[IL_STATION_COUNT];
1281*4882a593Smuzhiyun 	unsigned long ucode_key_table;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/* queue refcounts */
1284*4882a593Smuzhiyun #define IL_MAX_HW_QUEUES	32
1285*4882a593Smuzhiyun 	unsigned long queue_stopped[BITS_TO_LONGS(IL_MAX_HW_QUEUES)];
1286*4882a593Smuzhiyun #define IL_STOP_REASON_PASSIVE	0
1287*4882a593Smuzhiyun 	unsigned long stop_reason;
1288*4882a593Smuzhiyun 	/* for each AC */
1289*4882a593Smuzhiyun 	atomic_t queue_stop_count[4];
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	/* Indication if ieee80211_ops->open has been called */
1292*4882a593Smuzhiyun 	u8 is_open;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	u8 mac80211_registered;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	/* eeprom -- this is in the card's little endian byte order */
1297*4882a593Smuzhiyun 	u8 *eeprom;
1298*4882a593Smuzhiyun 	struct il_eeprom_calib_info *calib_info;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	enum nl80211_iftype iw_mode;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	/* Last Rx'd beacon timestamp */
1303*4882a593Smuzhiyun 	u64 timestamp;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	union {
1306*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IWL3945)
1307*4882a593Smuzhiyun 		struct {
1308*4882a593Smuzhiyun 			void *shared_virt;
1309*4882a593Smuzhiyun 			dma_addr_t shared_phys;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 			struct delayed_work thermal_periodic;
1312*4882a593Smuzhiyun 			struct delayed_work rfkill_poll;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 			struct il3945_notif_stats stats;
1315*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
1316*4882a593Smuzhiyun 			struct il3945_notif_stats accum_stats;
1317*4882a593Smuzhiyun 			struct il3945_notif_stats delta_stats;
1318*4882a593Smuzhiyun 			struct il3945_notif_stats max_delta;
1319*4882a593Smuzhiyun #endif
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 			u32 sta_supp_rates;
1322*4882a593Smuzhiyun 			int last_rx_rssi;	/* From Rx packet stats */
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 			/* Rx'd packet timing information */
1325*4882a593Smuzhiyun 			u32 last_beacon_time;
1326*4882a593Smuzhiyun 			u64 last_tsf;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 			/*
1329*4882a593Smuzhiyun 			 * each calibration channel group in the
1330*4882a593Smuzhiyun 			 * EEPROM has a derived clip setting for
1331*4882a593Smuzhiyun 			 * each rate.
1332*4882a593Smuzhiyun 			 */
1333*4882a593Smuzhiyun 			const struct il3945_clip_group clip_groups[5];
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 		} _3945;
1336*4882a593Smuzhiyun #endif
1337*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IWL4965)
1338*4882a593Smuzhiyun 		struct {
1339*4882a593Smuzhiyun 			struct il_rx_phy_res last_phy_res;
1340*4882a593Smuzhiyun 			bool last_phy_res_valid;
1341*4882a593Smuzhiyun 			u32 ampdu_ref;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 			struct completion firmware_loading_complete;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 			/*
1346*4882a593Smuzhiyun 			 * chain noise reset and gain commands are the
1347*4882a593Smuzhiyun 			 * two extra calibration commands follows the standard
1348*4882a593Smuzhiyun 			 * phy calibration commands
1349*4882a593Smuzhiyun 			 */
1350*4882a593Smuzhiyun 			u8 phy_calib_chain_noise_reset_cmd;
1351*4882a593Smuzhiyun 			u8 phy_calib_chain_noise_gain_cmd;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 			u8 key_mapping_keys;
1354*4882a593Smuzhiyun 			struct il_wep_key wep_keys[WEP_KEYS_MAX];
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 			struct il_notif_stats stats;
1357*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
1358*4882a593Smuzhiyun 			struct il_notif_stats accum_stats;
1359*4882a593Smuzhiyun 			struct il_notif_stats delta_stats;
1360*4882a593Smuzhiyun 			struct il_notif_stats max_delta;
1361*4882a593Smuzhiyun #endif
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 		} _4965;
1364*4882a593Smuzhiyun #endif
1365*4882a593Smuzhiyun 	};
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	struct il_hw_params hw_params;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	u32 inta_mask;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	struct workqueue_struct *workqueue;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	struct work_struct restart;
1374*4882a593Smuzhiyun 	struct work_struct scan_completed;
1375*4882a593Smuzhiyun 	struct work_struct rx_replenish;
1376*4882a593Smuzhiyun 	struct work_struct abort_scan;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	bool beacon_enabled;
1379*4882a593Smuzhiyun 	struct sk_buff *beacon_skb;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	struct work_struct tx_flush;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	struct tasklet_struct irq_tasklet;
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	struct delayed_work init_alive_start;
1386*4882a593Smuzhiyun 	struct delayed_work alive_start;
1387*4882a593Smuzhiyun 	struct delayed_work scan_check;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/* TX Power */
1390*4882a593Smuzhiyun 	s8 tx_power_user_lmt;
1391*4882a593Smuzhiyun 	s8 tx_power_device_lmt;
1392*4882a593Smuzhiyun 	s8 tx_power_next;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUG
1395*4882a593Smuzhiyun 	/* debugging info */
1396*4882a593Smuzhiyun 	u32 debug_level;	/* per device debugging will override global
1397*4882a593Smuzhiyun 				   il_debug_level if set */
1398*4882a593Smuzhiyun #endif				/* CONFIG_IWLEGACY_DEBUG */
1399*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
1400*4882a593Smuzhiyun 	/* debugfs */
1401*4882a593Smuzhiyun 	u16 tx_traffic_idx;
1402*4882a593Smuzhiyun 	u16 rx_traffic_idx;
1403*4882a593Smuzhiyun 	u8 *tx_traffic;
1404*4882a593Smuzhiyun 	u8 *rx_traffic;
1405*4882a593Smuzhiyun 	struct dentry *debugfs_dir;
1406*4882a593Smuzhiyun 	u32 dbgfs_sram_offset, dbgfs_sram_len;
1407*4882a593Smuzhiyun 	bool disable_ht40;
1408*4882a593Smuzhiyun #endif				/* CONFIG_IWLEGACY_DEBUGFS */
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	struct work_struct txpower_work;
1411*4882a593Smuzhiyun 	bool disable_sens_cal;
1412*4882a593Smuzhiyun 	bool disable_chain_noise_cal;
1413*4882a593Smuzhiyun 	bool disable_tx_power_cal;
1414*4882a593Smuzhiyun 	struct work_struct run_time_calib_work;
1415*4882a593Smuzhiyun 	struct timer_list stats_periodic;
1416*4882a593Smuzhiyun 	struct timer_list watchdog;
1417*4882a593Smuzhiyun 	bool hw_ready;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	struct led_classdev led;
1420*4882a593Smuzhiyun 	unsigned long blink_on, blink_off;
1421*4882a593Smuzhiyun 	bool led_registered;
1422*4882a593Smuzhiyun };				/*il_priv */
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun static inline void
il_txq_ctx_activate(struct il_priv * il,int txq_id)1425*4882a593Smuzhiyun il_txq_ctx_activate(struct il_priv *il, int txq_id)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	set_bit(txq_id, &il->txq_ctx_active_msk);
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun static inline void
il_txq_ctx_deactivate(struct il_priv * il,int txq_id)1431*4882a593Smuzhiyun il_txq_ctx_deactivate(struct il_priv *il, int txq_id)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	clear_bit(txq_id, &il->txq_ctx_active_msk);
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun static inline int
il_is_associated(struct il_priv * il)1437*4882a593Smuzhiyun il_is_associated(struct il_priv *il)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun 	return (il->active.filter_flags & RXON_FILTER_ASSOC_MSK) ? 1 : 0;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun static inline int
il_is_any_associated(struct il_priv * il)1443*4882a593Smuzhiyun il_is_any_associated(struct il_priv *il)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	return il_is_associated(il);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun static inline int
il_is_channel_valid(const struct il_channel_info * ch_info)1449*4882a593Smuzhiyun il_is_channel_valid(const struct il_channel_info *ch_info)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun 	if (ch_info == NULL)
1452*4882a593Smuzhiyun 		return 0;
1453*4882a593Smuzhiyun 	return (ch_info->flags & EEPROM_CHANNEL_VALID) ? 1 : 0;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun static inline int
il_is_channel_radar(const struct il_channel_info * ch_info)1457*4882a593Smuzhiyun il_is_channel_radar(const struct il_channel_info *ch_info)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun 	return (ch_info->flags & EEPROM_CHANNEL_RADAR) ? 1 : 0;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun static inline u8
il_is_channel_a_band(const struct il_channel_info * ch_info)1463*4882a593Smuzhiyun il_is_channel_a_band(const struct il_channel_info *ch_info)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	return ch_info->band == NL80211_BAND_5GHZ;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun static inline int
il_is_channel_passive(const struct il_channel_info * ch)1469*4882a593Smuzhiyun il_is_channel_passive(const struct il_channel_info *ch)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun 	return (!(ch->flags & EEPROM_CHANNEL_ACTIVE)) ? 1 : 0;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun static inline int
il_is_channel_ibss(const struct il_channel_info * ch)1475*4882a593Smuzhiyun il_is_channel_ibss(const struct il_channel_info *ch)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun 	return (ch->flags & EEPROM_CHANNEL_IBSS) ? 1 : 0;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun static inline void
__il_free_pages(struct il_priv * il,struct page * page)1481*4882a593Smuzhiyun __il_free_pages(struct il_priv *il, struct page *page)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun 	__free_pages(page, il->hw_params.rx_page_order);
1484*4882a593Smuzhiyun 	il->alloc_rxb_page--;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun static inline void
il_free_pages(struct il_priv * il,unsigned long page)1488*4882a593Smuzhiyun il_free_pages(struct il_priv *il, unsigned long page)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	free_pages(page, il->hw_params.rx_page_order);
1491*4882a593Smuzhiyun 	il->alloc_rxb_page--;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun #define IWLWIFI_VERSION "in-tree:"
1495*4882a593Smuzhiyun #define DRV_COPYRIGHT	"Copyright(c) 2003-2011 Intel Corporation"
1496*4882a593Smuzhiyun #define DRV_AUTHOR     "<ilw@linux.intel.com>"
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun #define IL_PCI_DEVICE(dev, subdev, cfg) \
1499*4882a593Smuzhiyun 	.vendor = PCI_VENDOR_ID_INTEL,  .device = (dev), \
1500*4882a593Smuzhiyun 	.subvendor = PCI_ANY_ID, .subdevice = (subdev), \
1501*4882a593Smuzhiyun 	.driver_data = (kernel_ulong_t)&(cfg)
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun #define TIME_UNIT		1024
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun #define IL_SKU_G       0x1
1506*4882a593Smuzhiyun #define IL_SKU_A       0x2
1507*4882a593Smuzhiyun #define IL_SKU_N       0x8
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun #define IL_CMD(x) case x: return #x
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun /* Size of one Rx buffer in host DRAM */
1512*4882a593Smuzhiyun #define IL_RX_BUF_SIZE_3K (3 * 1000)	/* 3945 only */
1513*4882a593Smuzhiyun #define IL_RX_BUF_SIZE_4K (4 * 1024)
1514*4882a593Smuzhiyun #define IL_RX_BUF_SIZE_8K (8 * 1024)
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
1517*4882a593Smuzhiyun struct il_debugfs_ops {
1518*4882a593Smuzhiyun 	ssize_t(*rx_stats_read) (struct file *file, char __user *user_buf,
1519*4882a593Smuzhiyun 				 size_t count, loff_t *ppos);
1520*4882a593Smuzhiyun 	ssize_t(*tx_stats_read) (struct file *file, char __user *user_buf,
1521*4882a593Smuzhiyun 				 size_t count, loff_t *ppos);
1522*4882a593Smuzhiyun 	ssize_t(*general_stats_read) (struct file *file,
1523*4882a593Smuzhiyun 				      char __user *user_buf, size_t count,
1524*4882a593Smuzhiyun 				      loff_t *ppos);
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun #endif
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun struct il_ops {
1529*4882a593Smuzhiyun 	/* Handling TX */
1530*4882a593Smuzhiyun 	void (*txq_update_byte_cnt_tbl) (struct il_priv *il,
1531*4882a593Smuzhiyun 					 struct il_tx_queue *txq,
1532*4882a593Smuzhiyun 					 u16 byte_cnt);
1533*4882a593Smuzhiyun 	int (*txq_attach_buf_to_tfd) (struct il_priv *il,
1534*4882a593Smuzhiyun 				      struct il_tx_queue *txq, dma_addr_t addr,
1535*4882a593Smuzhiyun 				      u16 len, u8 reset, u8 pad);
1536*4882a593Smuzhiyun 	void (*txq_free_tfd) (struct il_priv *il, struct il_tx_queue *txq);
1537*4882a593Smuzhiyun 	int (*txq_init) (struct il_priv *il, struct il_tx_queue *txq);
1538*4882a593Smuzhiyun 	/* alive notification after init uCode load */
1539*4882a593Smuzhiyun 	void (*init_alive_start) (struct il_priv *il);
1540*4882a593Smuzhiyun 	/* check validity of rtc data address */
1541*4882a593Smuzhiyun 	int (*is_valid_rtc_data_addr) (u32 addr);
1542*4882a593Smuzhiyun 	/* 1st ucode load */
1543*4882a593Smuzhiyun 	int (*load_ucode) (struct il_priv *il);
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	void (*dump_nic_error_log) (struct il_priv *il);
1546*4882a593Smuzhiyun 	int (*dump_fh) (struct il_priv *il, char **buf, bool display);
1547*4882a593Smuzhiyun 	int (*set_channel_switch) (struct il_priv *il,
1548*4882a593Smuzhiyun 				   struct ieee80211_channel_switch *ch_switch);
1549*4882a593Smuzhiyun 	/* power management */
1550*4882a593Smuzhiyun 	int (*apm_init) (struct il_priv *il);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	/* tx power */
1553*4882a593Smuzhiyun 	int (*send_tx_power) (struct il_priv *il);
1554*4882a593Smuzhiyun 	void (*update_chain_flags) (struct il_priv *il);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	/* eeprom operations */
1557*4882a593Smuzhiyun 	int (*eeprom_acquire_semaphore) (struct il_priv *il);
1558*4882a593Smuzhiyun 	void (*eeprom_release_semaphore) (struct il_priv *il);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	int (*rxon_assoc) (struct il_priv *il);
1561*4882a593Smuzhiyun 	int (*commit_rxon) (struct il_priv *il);
1562*4882a593Smuzhiyun 	void (*set_rxon_chain) (struct il_priv *il);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	u16(*get_hcmd_size) (u8 cmd_id, u16 len);
1565*4882a593Smuzhiyun 	u16(*build_addsta_hcmd) (const struct il_addsta_cmd *cmd, u8 *data);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	int (*request_scan) (struct il_priv *il, struct ieee80211_vif *vif);
1568*4882a593Smuzhiyun 	void (*post_scan) (struct il_priv *il);
1569*4882a593Smuzhiyun 	void (*post_associate) (struct il_priv *il);
1570*4882a593Smuzhiyun 	void (*config_ap) (struct il_priv *il);
1571*4882a593Smuzhiyun 	/* station management */
1572*4882a593Smuzhiyun 	int (*update_bcast_stations) (struct il_priv *il);
1573*4882a593Smuzhiyun 	int (*manage_ibss_station) (struct il_priv *il,
1574*4882a593Smuzhiyun 				    struct ieee80211_vif *vif, bool add);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	int (*send_led_cmd) (struct il_priv *il, struct il_led_cmd *led_cmd);
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun struct il_mod_params {
1580*4882a593Smuzhiyun 	int sw_crypto;		/* def: 0 = using hardware encryption */
1581*4882a593Smuzhiyun 	int disable_hw_scan;	/* def: 0 = use h/w scan */
1582*4882a593Smuzhiyun 	int num_of_queues;	/* def: HW dependent */
1583*4882a593Smuzhiyun 	int disable_11n;	/* def: 0 = 11n capabilities enabled */
1584*4882a593Smuzhiyun 	int amsdu_size_8K;	/* def: 0 = disable 8K amsdu size */
1585*4882a593Smuzhiyun 	int antenna;		/* def: 0 = both antennas (use diversity) */
1586*4882a593Smuzhiyun 	int restart_fw;		/* def: 1 = restart firmware */
1587*4882a593Smuzhiyun };
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun #define IL_LED_SOLID 11
1590*4882a593Smuzhiyun #define IL_DEF_LED_INTRVL cpu_to_le32(1000)
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun #define IL_LED_ACTIVITY       (0<<1)
1593*4882a593Smuzhiyun #define IL_LED_LINK           (1<<1)
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun /*
1596*4882a593Smuzhiyun  * LED mode
1597*4882a593Smuzhiyun  *    IL_LED_DEFAULT:  use device default
1598*4882a593Smuzhiyun  *    IL_LED_RF_STATE: turn LED on/off based on RF state
1599*4882a593Smuzhiyun  *			LED ON  = RF ON
1600*4882a593Smuzhiyun  *			LED OFF = RF OFF
1601*4882a593Smuzhiyun  *    IL_LED_BLINK:    adjust led blink rate based on blink table
1602*4882a593Smuzhiyun  */
1603*4882a593Smuzhiyun enum il_led_mode {
1604*4882a593Smuzhiyun 	IL_LED_DEFAULT,
1605*4882a593Smuzhiyun 	IL_LED_RF_STATE,
1606*4882a593Smuzhiyun 	IL_LED_BLINK,
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun void il_leds_init(struct il_priv *il);
1610*4882a593Smuzhiyun void il_leds_exit(struct il_priv *il);
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun /**
1613*4882a593Smuzhiyun  * struct il_cfg
1614*4882a593Smuzhiyun  * @fw_name_pre: Firmware filename prefix. The api version and extension
1615*4882a593Smuzhiyun  *	(.ucode) will be added to filename before loading from disk. The
1616*4882a593Smuzhiyun  *	filename is constructed as fw_name_pre<api>.ucode.
1617*4882a593Smuzhiyun  * @ucode_api_max: Highest version of uCode API supported by driver.
1618*4882a593Smuzhiyun  * @ucode_api_min: Lowest version of uCode API supported by driver.
1619*4882a593Smuzhiyun  * @scan_antennas: available antenna for scan operation
1620*4882a593Smuzhiyun  * @led_mode: 0=blinking, 1=On(RF On)/Off(RF Off)
1621*4882a593Smuzhiyun  *
1622*4882a593Smuzhiyun  * We enable the driver to be backward compatible wrt API version. The
1623*4882a593Smuzhiyun  * driver specifies which APIs it supports (with @ucode_api_max being the
1624*4882a593Smuzhiyun  * highest and @ucode_api_min the lowest). Firmware will only be loaded if
1625*4882a593Smuzhiyun  * it has a supported API version. The firmware's API version will be
1626*4882a593Smuzhiyun  * stored in @il_priv, enabling the driver to make runtime changes based
1627*4882a593Smuzhiyun  * on firmware version used.
1628*4882a593Smuzhiyun  *
1629*4882a593Smuzhiyun  * For example,
1630*4882a593Smuzhiyun  * if (IL_UCODE_API(il->ucode_ver) >= 2) {
1631*4882a593Smuzhiyun  *	Driver interacts with Firmware API version >= 2.
1632*4882a593Smuzhiyun  * } else {
1633*4882a593Smuzhiyun  *	Driver interacts with Firmware API version 1.
1634*4882a593Smuzhiyun  * }
1635*4882a593Smuzhiyun  *
1636*4882a593Smuzhiyun  * The ideal usage of this infrastructure is to treat a new ucode API
1637*4882a593Smuzhiyun  * release as a new hardware revision. That is, through utilizing the
1638*4882a593Smuzhiyun  * il_hcmd_utils_ops etc. we accommodate different command structures
1639*4882a593Smuzhiyun  * and flows between hardware versions as well as their API
1640*4882a593Smuzhiyun  * versions.
1641*4882a593Smuzhiyun  *
1642*4882a593Smuzhiyun  */
1643*4882a593Smuzhiyun struct il_cfg {
1644*4882a593Smuzhiyun 	/* params specific to an individual device within a device family */
1645*4882a593Smuzhiyun 	const char *name;
1646*4882a593Smuzhiyun 	const char *fw_name_pre;
1647*4882a593Smuzhiyun 	const unsigned int ucode_api_max;
1648*4882a593Smuzhiyun 	const unsigned int ucode_api_min;
1649*4882a593Smuzhiyun 	u8 valid_tx_ant;
1650*4882a593Smuzhiyun 	u8 valid_rx_ant;
1651*4882a593Smuzhiyun 	unsigned int sku;
1652*4882a593Smuzhiyun 	u16 eeprom_ver;
1653*4882a593Smuzhiyun 	u16 eeprom_calib_ver;
1654*4882a593Smuzhiyun 	/* module based parameters which can be set from modprobe cmd */
1655*4882a593Smuzhiyun 	const struct il_mod_params *mod_params;
1656*4882a593Smuzhiyun 	/* params not likely to change within a device family */
1657*4882a593Smuzhiyun 	struct il_base_params *base_params;
1658*4882a593Smuzhiyun 	/* params likely to change within a device family */
1659*4882a593Smuzhiyun 	u8 scan_rx_antennas[NUM_NL80211_BANDS];
1660*4882a593Smuzhiyun 	enum il_led_mode led_mode;
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	int eeprom_size;
1663*4882a593Smuzhiyun 	int num_of_queues;		/* def: HW dependent */
1664*4882a593Smuzhiyun 	int num_of_ampdu_queues;	/* def: HW dependent */
1665*4882a593Smuzhiyun 	/* for il_apm_init() */
1666*4882a593Smuzhiyun 	u32 pll_cfg_val;
1667*4882a593Smuzhiyun 	bool set_l0s;
1668*4882a593Smuzhiyun 	bool use_bsm;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	u16 led_compensation;
1671*4882a593Smuzhiyun 	int chain_noise_num_beacons;
1672*4882a593Smuzhiyun 	unsigned int wd_timeout;
1673*4882a593Smuzhiyun 	bool temperature_kelvin;
1674*4882a593Smuzhiyun 	const bool ucode_tracing;
1675*4882a593Smuzhiyun 	const bool sensitivity_calib_by_driver;
1676*4882a593Smuzhiyun 	const bool chain_noise_calib_by_driver;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	const u32 regulatory_bands[7];
1679*4882a593Smuzhiyun };
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun /***************************
1682*4882a593Smuzhiyun  *   L i b                 *
1683*4882a593Smuzhiyun  ***************************/
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun int il_mac_conf_tx(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1686*4882a593Smuzhiyun 		   u16 queue, const struct ieee80211_tx_queue_params *params);
1687*4882a593Smuzhiyun int il_mac_tx_last_beacon(struct ieee80211_hw *hw);
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun void il_set_rxon_hwcrypto(struct il_priv *il, int hw_decrypt);
1690*4882a593Smuzhiyun int il_check_rxon_cmd(struct il_priv *il);
1691*4882a593Smuzhiyun int il_full_rxon_required(struct il_priv *il);
1692*4882a593Smuzhiyun int il_set_rxon_channel(struct il_priv *il, struct ieee80211_channel *ch);
1693*4882a593Smuzhiyun void il_set_flags_for_band(struct il_priv *il, enum nl80211_band band,
1694*4882a593Smuzhiyun 			   struct ieee80211_vif *vif);
1695*4882a593Smuzhiyun u8 il_get_single_channel_number(struct il_priv *il, enum nl80211_band band);
1696*4882a593Smuzhiyun void il_set_rxon_ht(struct il_priv *il, struct il_ht_config *ht_conf);
1697*4882a593Smuzhiyun bool il_is_ht40_tx_allowed(struct il_priv *il,
1698*4882a593Smuzhiyun 			   struct ieee80211_sta_ht_cap *ht_cap);
1699*4882a593Smuzhiyun void il_connection_init_rx_config(struct il_priv *il);
1700*4882a593Smuzhiyun void il_set_rate(struct il_priv *il);
1701*4882a593Smuzhiyun int il_set_decrypted_flag(struct il_priv *il, struct ieee80211_hdr *hdr,
1702*4882a593Smuzhiyun 			  u32 decrypt_res, struct ieee80211_rx_status *stats);
1703*4882a593Smuzhiyun void il_irq_handle_error(struct il_priv *il);
1704*4882a593Smuzhiyun int il_mac_add_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
1705*4882a593Smuzhiyun void il_mac_remove_interface(struct ieee80211_hw *hw,
1706*4882a593Smuzhiyun 			     struct ieee80211_vif *vif);
1707*4882a593Smuzhiyun int il_mac_change_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1708*4882a593Smuzhiyun 			    enum nl80211_iftype newtype, bool newp2p);
1709*4882a593Smuzhiyun void il_mac_flush(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1710*4882a593Smuzhiyun 		  u32 queues, bool drop);
1711*4882a593Smuzhiyun int il_alloc_txq_mem(struct il_priv *il);
1712*4882a593Smuzhiyun void il_free_txq_mem(struct il_priv *il);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
1715*4882a593Smuzhiyun void il_update_stats(struct il_priv *il, bool is_tx, __le16 fc, u16 len);
1716*4882a593Smuzhiyun #else
1717*4882a593Smuzhiyun static inline void
il_update_stats(struct il_priv * il,bool is_tx,__le16 fc,u16 len)1718*4882a593Smuzhiyun il_update_stats(struct il_priv *il, bool is_tx, __le16 fc, u16 len)
1719*4882a593Smuzhiyun {
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun #endif
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun /*****************************************************
1724*4882a593Smuzhiyun  * Handlers
1725*4882a593Smuzhiyun  ***************************************************/
1726*4882a593Smuzhiyun void il_hdl_pm_sleep(struct il_priv *il, struct il_rx_buf *rxb);
1727*4882a593Smuzhiyun void il_hdl_pm_debug_stats(struct il_priv *il, struct il_rx_buf *rxb);
1728*4882a593Smuzhiyun void il_hdl_error(struct il_priv *il, struct il_rx_buf *rxb);
1729*4882a593Smuzhiyun void il_hdl_csa(struct il_priv *il, struct il_rx_buf *rxb);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun /*****************************************************
1732*4882a593Smuzhiyun * RX
1733*4882a593Smuzhiyun ******************************************************/
1734*4882a593Smuzhiyun void il_cmd_queue_unmap(struct il_priv *il);
1735*4882a593Smuzhiyun void il_cmd_queue_free(struct il_priv *il);
1736*4882a593Smuzhiyun int il_rx_queue_alloc(struct il_priv *il);
1737*4882a593Smuzhiyun void il_rx_queue_update_write_ptr(struct il_priv *il, struct il_rx_queue *q);
1738*4882a593Smuzhiyun int il_rx_queue_space(const struct il_rx_queue *q);
1739*4882a593Smuzhiyun void il_tx_cmd_complete(struct il_priv *il, struct il_rx_buf *rxb);
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun void il_hdl_spectrum_measurement(struct il_priv *il, struct il_rx_buf *rxb);
1742*4882a593Smuzhiyun void il_recover_from_stats(struct il_priv *il, struct il_rx_pkt *pkt);
1743*4882a593Smuzhiyun void il_chswitch_done(struct il_priv *il, bool is_success);
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun /*****************************************************
1746*4882a593Smuzhiyun * TX
1747*4882a593Smuzhiyun ******************************************************/
1748*4882a593Smuzhiyun void il_txq_update_write_ptr(struct il_priv *il, struct il_tx_queue *txq);
1749*4882a593Smuzhiyun int il_tx_queue_init(struct il_priv *il, u32 txq_id);
1750*4882a593Smuzhiyun void il_tx_queue_reset(struct il_priv *il, u32 txq_id);
1751*4882a593Smuzhiyun void il_tx_queue_unmap(struct il_priv *il, int txq_id);
1752*4882a593Smuzhiyun void il_tx_queue_free(struct il_priv *il, int txq_id);
1753*4882a593Smuzhiyun void il_setup_watchdog(struct il_priv *il);
1754*4882a593Smuzhiyun /*****************************************************
1755*4882a593Smuzhiyun  * TX power
1756*4882a593Smuzhiyun  ****************************************************/
1757*4882a593Smuzhiyun int il_set_tx_power(struct il_priv *il, s8 tx_power, bool force);
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun /*******************************************************************************
1760*4882a593Smuzhiyun  * Rate
1761*4882a593Smuzhiyun  ******************************************************************************/
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun u8 il_get_lowest_plcp(struct il_priv *il);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun /*******************************************************************************
1766*4882a593Smuzhiyun  * Scanning
1767*4882a593Smuzhiyun  ******************************************************************************/
1768*4882a593Smuzhiyun void il_init_scan_params(struct il_priv *il);
1769*4882a593Smuzhiyun int il_scan_cancel(struct il_priv *il);
1770*4882a593Smuzhiyun int il_scan_cancel_timeout(struct il_priv *il, unsigned long ms);
1771*4882a593Smuzhiyun void il_force_scan_end(struct il_priv *il);
1772*4882a593Smuzhiyun int il_mac_hw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1773*4882a593Smuzhiyun 		   struct ieee80211_scan_request *hw_req);
1774*4882a593Smuzhiyun void il_internal_short_hw_scan(struct il_priv *il);
1775*4882a593Smuzhiyun int il_force_reset(struct il_priv *il, bool external);
1776*4882a593Smuzhiyun u16 il_fill_probe_req(struct il_priv *il, struct ieee80211_mgmt *frame,
1777*4882a593Smuzhiyun 		      const u8 *ta, const u8 *ie, int ie_len, int left);
1778*4882a593Smuzhiyun void il_setup_rx_scan_handlers(struct il_priv *il);
1779*4882a593Smuzhiyun u16 il_get_active_dwell_time(struct il_priv *il, enum nl80211_band band,
1780*4882a593Smuzhiyun 			     u8 n_probes);
1781*4882a593Smuzhiyun u16 il_get_passive_dwell_time(struct il_priv *il, enum nl80211_band band,
1782*4882a593Smuzhiyun 			      struct ieee80211_vif *vif);
1783*4882a593Smuzhiyun void il_setup_scan_deferred_work(struct il_priv *il);
1784*4882a593Smuzhiyun void il_cancel_scan_deferred_work(struct il_priv *il);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun /* For faster active scanning, scan will move to the next channel if fewer than
1787*4882a593Smuzhiyun  * PLCP_QUIET_THRESH packets are heard on this channel within
1788*4882a593Smuzhiyun  * ACTIVE_QUIET_TIME after sending probe request.  This shortens the dwell
1789*4882a593Smuzhiyun  * time if it's a quiet channel (nothing responded to our probe, and there's
1790*4882a593Smuzhiyun  * no other traffic).
1791*4882a593Smuzhiyun  * Disable "quiet" feature by setting PLCP_QUIET_THRESH to 0. */
1792*4882a593Smuzhiyun #define IL_ACTIVE_QUIET_TIME       cpu_to_le16(10)	/* msec */
1793*4882a593Smuzhiyun #define IL_PLCP_QUIET_THRESH       cpu_to_le16(1)	/* packets */
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun #define IL_SCAN_CHECK_WATCHDOG		(HZ * 7)
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun /*****************************************************
1798*4882a593Smuzhiyun  *   S e n d i n g     H o s t     C o m m a n d s   *
1799*4882a593Smuzhiyun  *****************************************************/
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun const char *il_get_cmd_string(u8 cmd);
1802*4882a593Smuzhiyun int __must_check il_send_cmd_sync(struct il_priv *il, struct il_host_cmd *cmd);
1803*4882a593Smuzhiyun int il_send_cmd(struct il_priv *il, struct il_host_cmd *cmd);
1804*4882a593Smuzhiyun int __must_check il_send_cmd_pdu(struct il_priv *il, u8 id, u16 len,
1805*4882a593Smuzhiyun 				 const void *data);
1806*4882a593Smuzhiyun int il_send_cmd_pdu_async(struct il_priv *il, u8 id, u16 len, const void *data,
1807*4882a593Smuzhiyun 			  void (*callback) (struct il_priv *il,
1808*4882a593Smuzhiyun 					    struct il_device_cmd *cmd,
1809*4882a593Smuzhiyun 					    struct il_rx_pkt *pkt));
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun int il_enqueue_hcmd(struct il_priv *il, struct il_host_cmd *cmd);
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun /*****************************************************
1814*4882a593Smuzhiyun  * PCI						     *
1815*4882a593Smuzhiyun  *****************************************************/
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun void il_bg_watchdog(struct timer_list *t);
1818*4882a593Smuzhiyun u32 il_usecs_to_beacons(struct il_priv *il, u32 usec, u32 beacon_interval);
1819*4882a593Smuzhiyun __le32 il_add_beacon_time(struct il_priv *il, u32 base, u32 addon,
1820*4882a593Smuzhiyun 			  u32 beacon_interval);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1823*4882a593Smuzhiyun extern const struct dev_pm_ops il_pm_ops;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun #define IL_LEGACY_PM_OPS	(&il_pm_ops)
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun #else /* !CONFIG_PM_SLEEP */
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun #define IL_LEGACY_PM_OPS	NULL
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun #endif /* !CONFIG_PM_SLEEP */
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun /*****************************************************
1834*4882a593Smuzhiyun *  Error Handling Debugging
1835*4882a593Smuzhiyun ******************************************************/
1836*4882a593Smuzhiyun void il4965_dump_nic_error_log(struct il_priv *il);
1837*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUG
1838*4882a593Smuzhiyun void il_print_rx_config_cmd(struct il_priv *il);
1839*4882a593Smuzhiyun #else
1840*4882a593Smuzhiyun static inline void
il_print_rx_config_cmd(struct il_priv * il)1841*4882a593Smuzhiyun il_print_rx_config_cmd(struct il_priv *il)
1842*4882a593Smuzhiyun {
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun #endif
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun void il_clear_isr_stats(struct il_priv *il);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun /*****************************************************
1849*4882a593Smuzhiyun *  GEOS
1850*4882a593Smuzhiyun ******************************************************/
1851*4882a593Smuzhiyun int il_init_geos(struct il_priv *il);
1852*4882a593Smuzhiyun void il_free_geos(struct il_priv *il);
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun /*************** DRIVER STATUS FUNCTIONS   *****/
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun #define S_HCMD_ACTIVE	0	/* host command in progress */
1857*4882a593Smuzhiyun /* 1 is unused (used to be S_HCMD_SYNC_ACTIVE) */
1858*4882a593Smuzhiyun #define S_INT_ENABLED	2
1859*4882a593Smuzhiyun #define S_RFKILL	3
1860*4882a593Smuzhiyun #define S_CT_KILL		4
1861*4882a593Smuzhiyun #define S_INIT		5
1862*4882a593Smuzhiyun #define S_ALIVE		6
1863*4882a593Smuzhiyun #define S_READY		7
1864*4882a593Smuzhiyun #define S_TEMPERATURE	8
1865*4882a593Smuzhiyun #define S_GEO_CONFIGURED	9
1866*4882a593Smuzhiyun #define S_EXIT_PENDING	10
1867*4882a593Smuzhiyun #define S_STATS		12
1868*4882a593Smuzhiyun #define S_SCANNING		13
1869*4882a593Smuzhiyun #define S_SCAN_ABORTING	14
1870*4882a593Smuzhiyun #define S_SCAN_HW		15
1871*4882a593Smuzhiyun #define S_POWER_PMI	16
1872*4882a593Smuzhiyun #define S_FW_ERROR		17
1873*4882a593Smuzhiyun #define S_CHANNEL_SWITCH_PENDING 18
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun static inline int
il_is_ready(struct il_priv * il)1876*4882a593Smuzhiyun il_is_ready(struct il_priv *il)
1877*4882a593Smuzhiyun {
1878*4882a593Smuzhiyun 	/* The adapter is 'ready' if READY and GEO_CONFIGURED bits are
1879*4882a593Smuzhiyun 	 * set but EXIT_PENDING is not */
1880*4882a593Smuzhiyun 	return test_bit(S_READY, &il->status) &&
1881*4882a593Smuzhiyun 	    test_bit(S_GEO_CONFIGURED, &il->status) &&
1882*4882a593Smuzhiyun 	    !test_bit(S_EXIT_PENDING, &il->status);
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun static inline int
il_is_alive(struct il_priv * il)1886*4882a593Smuzhiyun il_is_alive(struct il_priv *il)
1887*4882a593Smuzhiyun {
1888*4882a593Smuzhiyun 	return test_bit(S_ALIVE, &il->status);
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun static inline int
il_is_init(struct il_priv * il)1892*4882a593Smuzhiyun il_is_init(struct il_priv *il)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun 	return test_bit(S_INIT, &il->status);
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun static inline int
il_is_rfkill(struct il_priv * il)1898*4882a593Smuzhiyun il_is_rfkill(struct il_priv *il)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun 	return test_bit(S_RFKILL, &il->status);
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun static inline int
il_is_ctkill(struct il_priv * il)1904*4882a593Smuzhiyun il_is_ctkill(struct il_priv *il)
1905*4882a593Smuzhiyun {
1906*4882a593Smuzhiyun 	return test_bit(S_CT_KILL, &il->status);
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun static inline int
il_is_ready_rf(struct il_priv * il)1910*4882a593Smuzhiyun il_is_ready_rf(struct il_priv *il)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	if (il_is_rfkill(il))
1914*4882a593Smuzhiyun 		return 0;
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	return il_is_ready(il);
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun void il_send_bt_config(struct il_priv *il);
1920*4882a593Smuzhiyun int il_send_stats_request(struct il_priv *il, u8 flags, bool clear);
1921*4882a593Smuzhiyun void il_apm_stop(struct il_priv *il);
1922*4882a593Smuzhiyun void _il_apm_stop(struct il_priv *il);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun int il_apm_init(struct il_priv *il);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun int il_send_rxon_timing(struct il_priv *il);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun static inline int
il_send_rxon_assoc(struct il_priv * il)1929*4882a593Smuzhiyun il_send_rxon_assoc(struct il_priv *il)
1930*4882a593Smuzhiyun {
1931*4882a593Smuzhiyun 	return il->ops->rxon_assoc(il);
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static inline int
il_commit_rxon(struct il_priv * il)1935*4882a593Smuzhiyun il_commit_rxon(struct il_priv *il)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun 	return il->ops->commit_rxon(il);
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun static inline const struct ieee80211_supported_band *
il_get_hw_mode(struct il_priv * il,enum nl80211_band band)1941*4882a593Smuzhiyun il_get_hw_mode(struct il_priv *il, enum nl80211_band band)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun 	return il->hw->wiphy->bands[band];
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun /* mac80211 handlers */
1947*4882a593Smuzhiyun int il_mac_config(struct ieee80211_hw *hw, u32 changed);
1948*4882a593Smuzhiyun void il_mac_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
1949*4882a593Smuzhiyun void il_mac_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1950*4882a593Smuzhiyun 			     struct ieee80211_bss_conf *bss_conf, u32 changes);
1951*4882a593Smuzhiyun void il_tx_cmd_protection(struct il_priv *il, struct ieee80211_tx_info *info,
1952*4882a593Smuzhiyun 			  __le16 fc, __le32 *tx_flags);
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun irqreturn_t il_isr(int irq, void *data);
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun void il_set_bit(struct il_priv *p, u32 r, u32 m);
1957*4882a593Smuzhiyun void il_clear_bit(struct il_priv *p, u32 r, u32 m);
1958*4882a593Smuzhiyun bool _il_grab_nic_access(struct il_priv *il);
1959*4882a593Smuzhiyun int _il_poll_bit(struct il_priv *il, u32 addr, u32 bits, u32 mask, int timeout);
1960*4882a593Smuzhiyun int il_poll_bit(struct il_priv *il, u32 addr, u32 mask, int timeout);
1961*4882a593Smuzhiyun u32 il_rd_prph(struct il_priv *il, u32 reg);
1962*4882a593Smuzhiyun void il_wr_prph(struct il_priv *il, u32 addr, u32 val);
1963*4882a593Smuzhiyun u32 il_read_targ_mem(struct il_priv *il, u32 addr);
1964*4882a593Smuzhiyun void il_write_targ_mem(struct il_priv *il, u32 addr, u32 val);
1965*4882a593Smuzhiyun 
il_need_reclaim(struct il_priv * il,struct il_rx_pkt * pkt)1966*4882a593Smuzhiyun static inline bool il_need_reclaim(struct il_priv *il, struct il_rx_pkt *pkt)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	/* Reclaim a command buffer only if this packet is a response
1969*4882a593Smuzhiyun 	 * to a (driver-originated) command. If the packet (e.g. Rx frame)
1970*4882a593Smuzhiyun 	 * originated from uCode, there is no command buffer to reclaim.
1971*4882a593Smuzhiyun 	 * Ucode should set SEQ_RX_FRAME bit if ucode-originated, but
1972*4882a593Smuzhiyun 	 * apparently a few don't get set; catch them here.
1973*4882a593Smuzhiyun 	 */
1974*4882a593Smuzhiyun 	return !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
1975*4882a593Smuzhiyun 	       pkt->hdr.cmd != N_STATS && pkt->hdr.cmd != C_TX &&
1976*4882a593Smuzhiyun 	       pkt->hdr.cmd != N_RX_PHY && pkt->hdr.cmd != N_RX &&
1977*4882a593Smuzhiyun 	       pkt->hdr.cmd != N_RX_MPDU && pkt->hdr.cmd != N_COMPRESSED_BA;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun static inline void
_il_write8(struct il_priv * il,u32 ofs,u8 val)1981*4882a593Smuzhiyun _il_write8(struct il_priv *il, u32 ofs, u8 val)
1982*4882a593Smuzhiyun {
1983*4882a593Smuzhiyun 	writeb(val, il->hw_base + ofs);
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun #define il_write8(il, ofs, val) _il_write8(il, ofs, val)
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun static inline void
_il_wr(struct il_priv * il,u32 ofs,u32 val)1988*4882a593Smuzhiyun _il_wr(struct il_priv *il, u32 ofs, u32 val)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun 	writel(val, il->hw_base + ofs);
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun static inline u32
_il_rd(struct il_priv * il,u32 ofs)1994*4882a593Smuzhiyun _il_rd(struct il_priv *il, u32 ofs)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun 	return readl(il->hw_base + ofs);
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun static inline void
_il_clear_bit(struct il_priv * il,u32 reg,u32 mask)2000*4882a593Smuzhiyun _il_clear_bit(struct il_priv *il, u32 reg, u32 mask)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun 	_il_wr(il, reg, _il_rd(il, reg) & ~mask);
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun static inline void
_il_set_bit(struct il_priv * il,u32 reg,u32 mask)2006*4882a593Smuzhiyun _il_set_bit(struct il_priv *il, u32 reg, u32 mask)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun 	_il_wr(il, reg, _il_rd(il, reg) | mask);
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun static inline void
_il_release_nic_access(struct il_priv * il)2012*4882a593Smuzhiyun _il_release_nic_access(struct il_priv *il)
2013*4882a593Smuzhiyun {
2014*4882a593Smuzhiyun 	_il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun static inline u32
il_rd(struct il_priv * il,u32 reg)2018*4882a593Smuzhiyun il_rd(struct il_priv *il, u32 reg)
2019*4882a593Smuzhiyun {
2020*4882a593Smuzhiyun 	u32 value;
2021*4882a593Smuzhiyun 	unsigned long reg_flags;
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	spin_lock_irqsave(&il->reg_lock, reg_flags);
2024*4882a593Smuzhiyun 	_il_grab_nic_access(il);
2025*4882a593Smuzhiyun 	value = _il_rd(il, reg);
2026*4882a593Smuzhiyun 	_il_release_nic_access(il);
2027*4882a593Smuzhiyun 	spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2028*4882a593Smuzhiyun 	return value;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun static inline void
il_wr(struct il_priv * il,u32 reg,u32 value)2032*4882a593Smuzhiyun il_wr(struct il_priv *il, u32 reg, u32 value)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun 	unsigned long reg_flags;
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	spin_lock_irqsave(&il->reg_lock, reg_flags);
2037*4882a593Smuzhiyun 	if (likely(_il_grab_nic_access(il))) {
2038*4882a593Smuzhiyun 		_il_wr(il, reg, value);
2039*4882a593Smuzhiyun 		_il_release_nic_access(il);
2040*4882a593Smuzhiyun 	}
2041*4882a593Smuzhiyun 	spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun static inline u32
_il_rd_prph(struct il_priv * il,u32 reg)2045*4882a593Smuzhiyun _il_rd_prph(struct il_priv *il, u32 reg)
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun 	_il_wr(il, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
2048*4882a593Smuzhiyun 	return _il_rd(il, HBUS_TARG_PRPH_RDAT);
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun static inline void
_il_wr_prph(struct il_priv * il,u32 addr,u32 val)2052*4882a593Smuzhiyun _il_wr_prph(struct il_priv *il, u32 addr, u32 val)
2053*4882a593Smuzhiyun {
2054*4882a593Smuzhiyun 	_il_wr(il, HBUS_TARG_PRPH_WADDR, ((addr & 0x0000FFFF) | (3 << 24)));
2055*4882a593Smuzhiyun 	_il_wr(il, HBUS_TARG_PRPH_WDAT, val);
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun static inline void
il_set_bits_prph(struct il_priv * il,u32 reg,u32 mask)2059*4882a593Smuzhiyun il_set_bits_prph(struct il_priv *il, u32 reg, u32 mask)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun 	unsigned long reg_flags;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	spin_lock_irqsave(&il->reg_lock, reg_flags);
2064*4882a593Smuzhiyun 	if (likely(_il_grab_nic_access(il))) {
2065*4882a593Smuzhiyun 		_il_wr_prph(il, reg, (_il_rd_prph(il, reg) | mask));
2066*4882a593Smuzhiyun 		_il_release_nic_access(il);
2067*4882a593Smuzhiyun 	}
2068*4882a593Smuzhiyun 	spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun static inline void
il_set_bits_mask_prph(struct il_priv * il,u32 reg,u32 bits,u32 mask)2072*4882a593Smuzhiyun il_set_bits_mask_prph(struct il_priv *il, u32 reg, u32 bits, u32 mask)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun 	unsigned long reg_flags;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	spin_lock_irqsave(&il->reg_lock, reg_flags);
2077*4882a593Smuzhiyun 	if (likely(_il_grab_nic_access(il))) {
2078*4882a593Smuzhiyun 		_il_wr_prph(il, reg, ((_il_rd_prph(il, reg) & mask) | bits));
2079*4882a593Smuzhiyun 		_il_release_nic_access(il);
2080*4882a593Smuzhiyun 	}
2081*4882a593Smuzhiyun 	spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun static inline void
il_clear_bits_prph(struct il_priv * il,u32 reg,u32 mask)2085*4882a593Smuzhiyun il_clear_bits_prph(struct il_priv *il, u32 reg, u32 mask)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun 	unsigned long reg_flags;
2088*4882a593Smuzhiyun 	u32 val;
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	spin_lock_irqsave(&il->reg_lock, reg_flags);
2091*4882a593Smuzhiyun 	if (likely(_il_grab_nic_access(il))) {
2092*4882a593Smuzhiyun 		val = _il_rd_prph(il, reg);
2093*4882a593Smuzhiyun 		_il_wr_prph(il, reg, (val & ~mask));
2094*4882a593Smuzhiyun 		_il_release_nic_access(il);
2095*4882a593Smuzhiyun 	}
2096*4882a593Smuzhiyun 	spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun #define HW_KEY_DYNAMIC 0
2100*4882a593Smuzhiyun #define HW_KEY_DEFAULT 1
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun #define IL_STA_DRIVER_ACTIVE BIT(0)	/* driver entry is active */
2103*4882a593Smuzhiyun #define IL_STA_UCODE_ACTIVE  BIT(1)	/* ucode entry is active */
2104*4882a593Smuzhiyun #define IL_STA_UCODE_INPROGRESS  BIT(2)	/* ucode entry is in process of
2105*4882a593Smuzhiyun 					   being activated */
2106*4882a593Smuzhiyun #define IL_STA_LOCAL BIT(3)	/* station state not directed by mac80211;
2107*4882a593Smuzhiyun 				   (this is for the IBSS BSSID stations) */
2108*4882a593Smuzhiyun #define IL_STA_BCAST BIT(4)	/* this station is the special bcast station */
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun void il_restore_stations(struct il_priv *il);
2111*4882a593Smuzhiyun void il_clear_ucode_stations(struct il_priv *il);
2112*4882a593Smuzhiyun void il_dealloc_bcast_stations(struct il_priv *il);
2113*4882a593Smuzhiyun int il_get_free_ucode_key_idx(struct il_priv *il);
2114*4882a593Smuzhiyun int il_send_add_sta(struct il_priv *il, struct il_addsta_cmd *sta, u8 flags);
2115*4882a593Smuzhiyun int il_add_station_common(struct il_priv *il, const u8 *addr, bool is_ap,
2116*4882a593Smuzhiyun 			  struct ieee80211_sta *sta, u8 *sta_id_r);
2117*4882a593Smuzhiyun int il_remove_station(struct il_priv *il, const u8 sta_id, const u8 * addr);
2118*4882a593Smuzhiyun int il_mac_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2119*4882a593Smuzhiyun 		      struct ieee80211_sta *sta);
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun u8 il_prep_station(struct il_priv *il, const u8 *addr, bool is_ap,
2122*4882a593Smuzhiyun 		   struct ieee80211_sta *sta);
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun int il_send_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq,
2125*4882a593Smuzhiyun 		   u8 flags, bool init);
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun /**
2128*4882a593Smuzhiyun  * il_clear_driver_stations - clear knowledge of all stations from driver
2129*4882a593Smuzhiyun  * @il: iwl il struct
2130*4882a593Smuzhiyun  *
2131*4882a593Smuzhiyun  * This is called during il_down() to make sure that in the case
2132*4882a593Smuzhiyun  * we're coming there from a hardware restart mac80211 will be
2133*4882a593Smuzhiyun  * able to reconfigure stations -- if we're getting there in the
2134*4882a593Smuzhiyun  * normal down flow then the stations will already be cleared.
2135*4882a593Smuzhiyun  */
2136*4882a593Smuzhiyun static inline void
il_clear_driver_stations(struct il_priv * il)2137*4882a593Smuzhiyun il_clear_driver_stations(struct il_priv *il)
2138*4882a593Smuzhiyun {
2139*4882a593Smuzhiyun 	unsigned long flags;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	spin_lock_irqsave(&il->sta_lock, flags);
2142*4882a593Smuzhiyun 	memset(il->stations, 0, sizeof(il->stations));
2143*4882a593Smuzhiyun 	il->num_stations = 0;
2144*4882a593Smuzhiyun 	il->ucode_key_table = 0;
2145*4882a593Smuzhiyun 	spin_unlock_irqrestore(&il->sta_lock, flags);
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun static inline int
il_sta_id(struct ieee80211_sta * sta)2149*4882a593Smuzhiyun il_sta_id(struct ieee80211_sta *sta)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun 	if (WARN_ON(!sta))
2152*4882a593Smuzhiyun 		return IL_INVALID_STATION;
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	return ((struct il_station_priv_common *)sta->drv_priv)->sta_id;
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun /**
2158*4882a593Smuzhiyun  * il_sta_id_or_broadcast - return sta_id or broadcast sta
2159*4882a593Smuzhiyun  * @il: iwl il
2160*4882a593Smuzhiyun  * @context: the current context
2161*4882a593Smuzhiyun  * @sta: mac80211 station
2162*4882a593Smuzhiyun  *
2163*4882a593Smuzhiyun  * In certain circumstances mac80211 passes a station pointer
2164*4882a593Smuzhiyun  * that may be %NULL, for example during TX or key setup. In
2165*4882a593Smuzhiyun  * that case, we need to use the broadcast station, so this
2166*4882a593Smuzhiyun  * inline wraps that pattern.
2167*4882a593Smuzhiyun  */
2168*4882a593Smuzhiyun static inline int
il_sta_id_or_broadcast(struct il_priv * il,struct ieee80211_sta * sta)2169*4882a593Smuzhiyun il_sta_id_or_broadcast(struct il_priv *il, struct ieee80211_sta *sta)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun 	int sta_id;
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	if (!sta)
2174*4882a593Smuzhiyun 		return il->hw_params.bcast_id;
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	sta_id = il_sta_id(sta);
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	/*
2179*4882a593Smuzhiyun 	 * mac80211 should not be passing a partially
2180*4882a593Smuzhiyun 	 * initialised station!
2181*4882a593Smuzhiyun 	 */
2182*4882a593Smuzhiyun 	WARN_ON(sta_id == IL_INVALID_STATION);
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	return sta_id;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun /**
2188*4882a593Smuzhiyun  * il_queue_inc_wrap - increment queue idx, wrap back to beginning
2189*4882a593Smuzhiyun  * @idx -- current idx
2190*4882a593Smuzhiyun  * @n_bd -- total number of entries in queue (must be power of 2)
2191*4882a593Smuzhiyun  */
2192*4882a593Smuzhiyun static inline int
il_queue_inc_wrap(int idx,int n_bd)2193*4882a593Smuzhiyun il_queue_inc_wrap(int idx, int n_bd)
2194*4882a593Smuzhiyun {
2195*4882a593Smuzhiyun 	return ++idx & (n_bd - 1);
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun /**
2199*4882a593Smuzhiyun  * il_queue_dec_wrap - decrement queue idx, wrap back to end
2200*4882a593Smuzhiyun  * @idx -- current idx
2201*4882a593Smuzhiyun  * @n_bd -- total number of entries in queue (must be power of 2)
2202*4882a593Smuzhiyun  */
2203*4882a593Smuzhiyun static inline int
il_queue_dec_wrap(int idx,int n_bd)2204*4882a593Smuzhiyun il_queue_dec_wrap(int idx, int n_bd)
2205*4882a593Smuzhiyun {
2206*4882a593Smuzhiyun 	return --idx & (n_bd - 1);
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun /* TODO: Move fw_desc functions to iwl-pci.ko */
2210*4882a593Smuzhiyun static inline void
il_free_fw_desc(struct pci_dev * pci_dev,struct fw_desc * desc)2211*4882a593Smuzhiyun il_free_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun 	if (desc->v_addr)
2214*4882a593Smuzhiyun 		dma_free_coherent(&pci_dev->dev, desc->len, desc->v_addr,
2215*4882a593Smuzhiyun 				  desc->p_addr);
2216*4882a593Smuzhiyun 	desc->v_addr = NULL;
2217*4882a593Smuzhiyun 	desc->len = 0;
2218*4882a593Smuzhiyun }
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun static inline int
il_alloc_fw_desc(struct pci_dev * pci_dev,struct fw_desc * desc)2221*4882a593Smuzhiyun il_alloc_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc)
2222*4882a593Smuzhiyun {
2223*4882a593Smuzhiyun 	if (!desc->len) {
2224*4882a593Smuzhiyun 		desc->v_addr = NULL;
2225*4882a593Smuzhiyun 		return -EINVAL;
2226*4882a593Smuzhiyun 	}
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	desc->v_addr = dma_alloc_coherent(&pci_dev->dev, desc->len,
2229*4882a593Smuzhiyun 					  &desc->p_addr, GFP_KERNEL);
2230*4882a593Smuzhiyun 	return (desc->v_addr != NULL) ? 0 : -ENOMEM;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun /*
2234*4882a593Smuzhiyun  * we have 8 bits used like this:
2235*4882a593Smuzhiyun  *
2236*4882a593Smuzhiyun  * 7 6 5 4 3 2 1 0
2237*4882a593Smuzhiyun  * | | | | | | | |
2238*4882a593Smuzhiyun  * | | | | | | +-+-------- AC queue (0-3)
2239*4882a593Smuzhiyun  * | | | | | |
2240*4882a593Smuzhiyun  * | +-+-+-+-+------------ HW queue ID
2241*4882a593Smuzhiyun  * |
2242*4882a593Smuzhiyun  * +---------------------- unused
2243*4882a593Smuzhiyun  */
2244*4882a593Smuzhiyun static inline void
il_set_swq_id(struct il_tx_queue * txq,u8 ac,u8 hwq)2245*4882a593Smuzhiyun il_set_swq_id(struct il_tx_queue *txq, u8 ac, u8 hwq)
2246*4882a593Smuzhiyun {
2247*4882a593Smuzhiyun 	BUG_ON(ac > 3);		/* only have 2 bits */
2248*4882a593Smuzhiyun 	BUG_ON(hwq > 31);	/* only use 5 bits */
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	txq->swq_id = (hwq << 2) | ac;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun static inline void
_il_wake_queue(struct il_priv * il,u8 ac)2254*4882a593Smuzhiyun _il_wake_queue(struct il_priv *il, u8 ac)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun 	if (atomic_dec_return(&il->queue_stop_count[ac]) <= 0)
2257*4882a593Smuzhiyun 		ieee80211_wake_queue(il->hw, ac);
2258*4882a593Smuzhiyun }
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun static inline void
_il_stop_queue(struct il_priv * il,u8 ac)2261*4882a593Smuzhiyun _il_stop_queue(struct il_priv *il, u8 ac)
2262*4882a593Smuzhiyun {
2263*4882a593Smuzhiyun 	if (atomic_inc_return(&il->queue_stop_count[ac]) > 0)
2264*4882a593Smuzhiyun 		ieee80211_stop_queue(il->hw, ac);
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun static inline void
il_wake_queue(struct il_priv * il,struct il_tx_queue * txq)2267*4882a593Smuzhiyun il_wake_queue(struct il_priv *il, struct il_tx_queue *txq)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun 	u8 queue = txq->swq_id;
2270*4882a593Smuzhiyun 	u8 ac = queue & 3;
2271*4882a593Smuzhiyun 	u8 hwq = (queue >> 2) & 0x1f;
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	if (test_and_clear_bit(hwq, il->queue_stopped))
2274*4882a593Smuzhiyun 		_il_wake_queue(il, ac);
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun static inline void
il_stop_queue(struct il_priv * il,struct il_tx_queue * txq)2278*4882a593Smuzhiyun il_stop_queue(struct il_priv *il, struct il_tx_queue *txq)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun 	u8 queue = txq->swq_id;
2281*4882a593Smuzhiyun 	u8 ac = queue & 3;
2282*4882a593Smuzhiyun 	u8 hwq = (queue >> 2) & 0x1f;
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	if (!test_and_set_bit(hwq, il->queue_stopped))
2285*4882a593Smuzhiyun 		_il_stop_queue(il, ac);
2286*4882a593Smuzhiyun }
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun static inline void
il_wake_queues_by_reason(struct il_priv * il,int reason)2289*4882a593Smuzhiyun il_wake_queues_by_reason(struct il_priv *il, int reason)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun 	u8 ac;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	if (test_and_clear_bit(reason, &il->stop_reason))
2294*4882a593Smuzhiyun 		for (ac = 0; ac < 4; ac++)
2295*4882a593Smuzhiyun 			_il_wake_queue(il, ac);
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun static inline void
il_stop_queues_by_reason(struct il_priv * il,int reason)2299*4882a593Smuzhiyun il_stop_queues_by_reason(struct il_priv *il, int reason)
2300*4882a593Smuzhiyun {
2301*4882a593Smuzhiyun 	u8 ac;
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 	if (!test_and_set_bit(reason, &il->stop_reason))
2304*4882a593Smuzhiyun 		for (ac = 0; ac < 4; ac++)
2305*4882a593Smuzhiyun 			_il_stop_queue(il, ac);
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun #ifdef ieee80211_stop_queue
2309*4882a593Smuzhiyun #undef ieee80211_stop_queue
2310*4882a593Smuzhiyun #endif
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun #define ieee80211_stop_queue DO_NOT_USE_ieee80211_stop_queue
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun #ifdef ieee80211_wake_queue
2315*4882a593Smuzhiyun #undef ieee80211_wake_queue
2316*4882a593Smuzhiyun #endif
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun #define ieee80211_wake_queue DO_NOT_USE_ieee80211_wake_queue
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun static inline void
il_disable_interrupts(struct il_priv * il)2321*4882a593Smuzhiyun il_disable_interrupts(struct il_priv *il)
2322*4882a593Smuzhiyun {
2323*4882a593Smuzhiyun 	clear_bit(S_INT_ENABLED, &il->status);
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	/* disable interrupts from uCode/NIC to host */
2326*4882a593Smuzhiyun 	_il_wr(il, CSR_INT_MASK, 0x00000000);
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	/* acknowledge/clear/reset any interrupts still pending
2329*4882a593Smuzhiyun 	 * from uCode or flow handler (Rx/Tx DMA) */
2330*4882a593Smuzhiyun 	_il_wr(il, CSR_INT, 0xffffffff);
2331*4882a593Smuzhiyun 	_il_wr(il, CSR_FH_INT_STATUS, 0xffffffff);
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun static inline void
il_enable_rfkill_int(struct il_priv * il)2335*4882a593Smuzhiyun il_enable_rfkill_int(struct il_priv *il)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun 	_il_wr(il, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun static inline void
il_enable_interrupts(struct il_priv * il)2341*4882a593Smuzhiyun il_enable_interrupts(struct il_priv *il)
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun 	set_bit(S_INT_ENABLED, &il->status);
2344*4882a593Smuzhiyun 	_il_wr(il, CSR_INT_MASK, il->inta_mask);
2345*4882a593Smuzhiyun }
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun /**
2348*4882a593Smuzhiyun  * il_beacon_time_mask_low - mask of lower 32 bit of beacon time
2349*4882a593Smuzhiyun  * @il -- pointer to il_priv data structure
2350*4882a593Smuzhiyun  * @tsf_bits -- number of bits need to shift for masking)
2351*4882a593Smuzhiyun  */
2352*4882a593Smuzhiyun static inline u32
il_beacon_time_mask_low(struct il_priv * il,u16 tsf_bits)2353*4882a593Smuzhiyun il_beacon_time_mask_low(struct il_priv *il, u16 tsf_bits)
2354*4882a593Smuzhiyun {
2355*4882a593Smuzhiyun 	return (1 << tsf_bits) - 1;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun /**
2359*4882a593Smuzhiyun  * il_beacon_time_mask_high - mask of higher 32 bit of beacon time
2360*4882a593Smuzhiyun  * @il -- pointer to il_priv data structure
2361*4882a593Smuzhiyun  * @tsf_bits -- number of bits need to shift for masking)
2362*4882a593Smuzhiyun  */
2363*4882a593Smuzhiyun static inline u32
il_beacon_time_mask_high(struct il_priv * il,u16 tsf_bits)2364*4882a593Smuzhiyun il_beacon_time_mask_high(struct il_priv *il, u16 tsf_bits)
2365*4882a593Smuzhiyun {
2366*4882a593Smuzhiyun 	return ((1 << (32 - tsf_bits)) - 1) << tsf_bits;
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun /**
2370*4882a593Smuzhiyun  * struct il_rb_status - reseve buffer status host memory mapped FH registers
2371*4882a593Smuzhiyun  *
2372*4882a593Smuzhiyun  * @closed_rb_num [0:11] - Indicates the idx of the RB which was closed
2373*4882a593Smuzhiyun  * @closed_fr_num [0:11] - Indicates the idx of the RX Frame which was closed
2374*4882a593Smuzhiyun  * @finished_rb_num [0:11] - Indicates the idx of the current RB
2375*4882a593Smuzhiyun  *			     in which the last frame was written to
2376*4882a593Smuzhiyun  * @finished_fr_num [0:11] - Indicates the idx of the RX Frame
2377*4882a593Smuzhiyun  *			     which was transferred
2378*4882a593Smuzhiyun  */
2379*4882a593Smuzhiyun struct il_rb_status {
2380*4882a593Smuzhiyun 	__le16 closed_rb_num;
2381*4882a593Smuzhiyun 	__le16 closed_fr_num;
2382*4882a593Smuzhiyun 	__le16 finished_rb_num;
2383*4882a593Smuzhiyun 	__le16 finished_fr_nam;
2384*4882a593Smuzhiyun 	__le32 __unused;	/* 3945 only */
2385*4882a593Smuzhiyun } __packed;
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun #define TFD_QUEUE_SIZE_MAX      256
2388*4882a593Smuzhiyun #define TFD_QUEUE_SIZE_BC_DUP	64
2389*4882a593Smuzhiyun #define TFD_QUEUE_BC_SIZE	(TFD_QUEUE_SIZE_MAX + TFD_QUEUE_SIZE_BC_DUP)
2390*4882a593Smuzhiyun #define IL_TX_DMA_MASK		DMA_BIT_MASK(36)
2391*4882a593Smuzhiyun #define IL_NUM_OF_TBS		20
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun static inline u8
il_get_dma_hi_addr(dma_addr_t addr)2394*4882a593Smuzhiyun il_get_dma_hi_addr(dma_addr_t addr)
2395*4882a593Smuzhiyun {
2396*4882a593Smuzhiyun 	return (sizeof(addr) > sizeof(u32) ? (addr >> 16) >> 16 : 0) & 0xF;
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun /**
2400*4882a593Smuzhiyun  * struct il_tfd_tb transmit buffer descriptor within transmit frame descriptor
2401*4882a593Smuzhiyun  *
2402*4882a593Smuzhiyun  * This structure contains dma address and length of transmission address
2403*4882a593Smuzhiyun  *
2404*4882a593Smuzhiyun  * @lo: low [31:0] portion of the dma address of TX buffer every even is
2405*4882a593Smuzhiyun  *	unaligned on 16 bit boundary
2406*4882a593Smuzhiyun  * @hi_n_len: 0-3 [35:32] portion of dma
2407*4882a593Smuzhiyun  *	      4-15 length of the tx buffer
2408*4882a593Smuzhiyun  */
2409*4882a593Smuzhiyun struct il_tfd_tb {
2410*4882a593Smuzhiyun 	__le32 lo;
2411*4882a593Smuzhiyun 	__le16 hi_n_len;
2412*4882a593Smuzhiyun } __packed;
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun /**
2415*4882a593Smuzhiyun  * struct il_tfd
2416*4882a593Smuzhiyun  *
2417*4882a593Smuzhiyun  * Transmit Frame Descriptor (TFD)
2418*4882a593Smuzhiyun  *
2419*4882a593Smuzhiyun  * @ __reserved1[3] reserved
2420*4882a593Smuzhiyun  * @ num_tbs 0-4 number of active tbs
2421*4882a593Smuzhiyun  *	     5   reserved
2422*4882a593Smuzhiyun  * 	     6-7 padding (not used)
2423*4882a593Smuzhiyun  * @ tbs[20]	transmit frame buffer descriptors
2424*4882a593Smuzhiyun  * @ __pad	padding
2425*4882a593Smuzhiyun  *
2426*4882a593Smuzhiyun  * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
2427*4882a593Smuzhiyun  * Both driver and device share these circular buffers, each of which must be
2428*4882a593Smuzhiyun  * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes
2429*4882a593Smuzhiyun  *
2430*4882a593Smuzhiyun  * Driver must indicate the physical address of the base of each
2431*4882a593Smuzhiyun  * circular buffer via the FH49_MEM_CBBC_QUEUE registers.
2432*4882a593Smuzhiyun  *
2433*4882a593Smuzhiyun  * Each TFD contains pointer/size information for up to 20 data buffers
2434*4882a593Smuzhiyun  * in host DRAM.  These buffers collectively contain the (one) frame described
2435*4882a593Smuzhiyun  * by the TFD.  Each buffer must be a single contiguous block of memory within
2436*4882a593Smuzhiyun  * itself, but buffers may be scattered in host DRAM.  Each buffer has max size
2437*4882a593Smuzhiyun  * of (4K - 4).  The concatenates all of a TFD's buffers into a single
2438*4882a593Smuzhiyun  * Tx frame, up to 8 KBytes in size.
2439*4882a593Smuzhiyun  *
2440*4882a593Smuzhiyun  * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
2441*4882a593Smuzhiyun  */
2442*4882a593Smuzhiyun struct il_tfd {
2443*4882a593Smuzhiyun 	u8 __reserved1[3];
2444*4882a593Smuzhiyun 	u8 num_tbs;
2445*4882a593Smuzhiyun 	struct il_tfd_tb tbs[IL_NUM_OF_TBS];
2446*4882a593Smuzhiyun 	__le32 __pad;
2447*4882a593Smuzhiyun } __packed;
2448*4882a593Smuzhiyun /* PCI registers */
2449*4882a593Smuzhiyun #define PCI_CFG_RETRY_TIMEOUT	0x041
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun struct il_rate_info {
2452*4882a593Smuzhiyun 	u8 plcp;		/* uCode API:  RATE_6M_PLCP, etc. */
2453*4882a593Smuzhiyun 	u8 plcp_siso;		/* uCode API:  RATE_SISO_6M_PLCP, etc. */
2454*4882a593Smuzhiyun 	u8 plcp_mimo2;		/* uCode API:  RATE_MIMO2_6M_PLCP, etc. */
2455*4882a593Smuzhiyun 	u8 ieee;		/* MAC header:  RATE_6M_IEEE, etc. */
2456*4882a593Smuzhiyun 	u8 prev_ieee;		/* previous rate in IEEE speeds */
2457*4882a593Smuzhiyun 	u8 next_ieee;		/* next rate in IEEE speeds */
2458*4882a593Smuzhiyun 	u8 prev_rs;		/* previous rate used in rs algo */
2459*4882a593Smuzhiyun 	u8 next_rs;		/* next rate used in rs algo */
2460*4882a593Smuzhiyun 	u8 prev_rs_tgg;		/* previous rate used in TGG rs algo */
2461*4882a593Smuzhiyun 	u8 next_rs_tgg;		/* next rate used in TGG rs algo */
2462*4882a593Smuzhiyun };
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun struct il3945_rate_info {
2465*4882a593Smuzhiyun 	u8 plcp;		/* uCode API:  RATE_6M_PLCP, etc. */
2466*4882a593Smuzhiyun 	u8 ieee;		/* MAC header:  RATE_6M_IEEE, etc. */
2467*4882a593Smuzhiyun 	u8 prev_ieee;		/* previous rate in IEEE speeds */
2468*4882a593Smuzhiyun 	u8 next_ieee;		/* next rate in IEEE speeds */
2469*4882a593Smuzhiyun 	u8 prev_rs;		/* previous rate used in rs algo */
2470*4882a593Smuzhiyun 	u8 next_rs;		/* next rate used in rs algo */
2471*4882a593Smuzhiyun 	u8 prev_rs_tgg;		/* previous rate used in TGG rs algo */
2472*4882a593Smuzhiyun 	u8 next_rs_tgg;		/* next rate used in TGG rs algo */
2473*4882a593Smuzhiyun 	u8 table_rs_idx;	/* idx in rate scale table cmd */
2474*4882a593Smuzhiyun 	u8 prev_table_rs;	/* prev in rate table cmd */
2475*4882a593Smuzhiyun };
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun /*
2478*4882a593Smuzhiyun  * These serve as idxes into
2479*4882a593Smuzhiyun  * struct il_rate_info il_rates[RATE_COUNT];
2480*4882a593Smuzhiyun  */
2481*4882a593Smuzhiyun enum {
2482*4882a593Smuzhiyun 	RATE_1M_IDX = 0,
2483*4882a593Smuzhiyun 	RATE_2M_IDX,
2484*4882a593Smuzhiyun 	RATE_5M_IDX,
2485*4882a593Smuzhiyun 	RATE_11M_IDX,
2486*4882a593Smuzhiyun 	RATE_6M_IDX,
2487*4882a593Smuzhiyun 	RATE_9M_IDX,
2488*4882a593Smuzhiyun 	RATE_12M_IDX,
2489*4882a593Smuzhiyun 	RATE_18M_IDX,
2490*4882a593Smuzhiyun 	RATE_24M_IDX,
2491*4882a593Smuzhiyun 	RATE_36M_IDX,
2492*4882a593Smuzhiyun 	RATE_48M_IDX,
2493*4882a593Smuzhiyun 	RATE_54M_IDX,
2494*4882a593Smuzhiyun 	RATE_60M_IDX,
2495*4882a593Smuzhiyun 	RATE_COUNT,
2496*4882a593Smuzhiyun 	RATE_COUNT_LEGACY = RATE_COUNT - 1,	/* Excluding 60M */
2497*4882a593Smuzhiyun 	RATE_COUNT_3945 = RATE_COUNT - 1,
2498*4882a593Smuzhiyun 	RATE_INVM_IDX = RATE_COUNT,
2499*4882a593Smuzhiyun 	RATE_INVALID = RATE_COUNT,
2500*4882a593Smuzhiyun };
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun enum {
2503*4882a593Smuzhiyun 	RATE_6M_IDX_TBL = 0,
2504*4882a593Smuzhiyun 	RATE_9M_IDX_TBL,
2505*4882a593Smuzhiyun 	RATE_12M_IDX_TBL,
2506*4882a593Smuzhiyun 	RATE_18M_IDX_TBL,
2507*4882a593Smuzhiyun 	RATE_24M_IDX_TBL,
2508*4882a593Smuzhiyun 	RATE_36M_IDX_TBL,
2509*4882a593Smuzhiyun 	RATE_48M_IDX_TBL,
2510*4882a593Smuzhiyun 	RATE_54M_IDX_TBL,
2511*4882a593Smuzhiyun 	RATE_1M_IDX_TBL,
2512*4882a593Smuzhiyun 	RATE_2M_IDX_TBL,
2513*4882a593Smuzhiyun 	RATE_5M_IDX_TBL,
2514*4882a593Smuzhiyun 	RATE_11M_IDX_TBL,
2515*4882a593Smuzhiyun 	RATE_INVM_IDX_TBL = RATE_INVM_IDX - 1,
2516*4882a593Smuzhiyun };
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun enum {
2519*4882a593Smuzhiyun 	IL_FIRST_OFDM_RATE = RATE_6M_IDX,
2520*4882a593Smuzhiyun 	IL39_LAST_OFDM_RATE = RATE_54M_IDX,
2521*4882a593Smuzhiyun 	IL_LAST_OFDM_RATE = RATE_60M_IDX,
2522*4882a593Smuzhiyun 	IL_FIRST_CCK_RATE = RATE_1M_IDX,
2523*4882a593Smuzhiyun 	IL_LAST_CCK_RATE = RATE_11M_IDX,
2524*4882a593Smuzhiyun };
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun /* #define vs. enum to keep from defaulting to 'large integer' */
2527*4882a593Smuzhiyun #define	RATE_6M_MASK   (1 << RATE_6M_IDX)
2528*4882a593Smuzhiyun #define	RATE_9M_MASK   (1 << RATE_9M_IDX)
2529*4882a593Smuzhiyun #define	RATE_12M_MASK  (1 << RATE_12M_IDX)
2530*4882a593Smuzhiyun #define	RATE_18M_MASK  (1 << RATE_18M_IDX)
2531*4882a593Smuzhiyun #define	RATE_24M_MASK  (1 << RATE_24M_IDX)
2532*4882a593Smuzhiyun #define	RATE_36M_MASK  (1 << RATE_36M_IDX)
2533*4882a593Smuzhiyun #define	RATE_48M_MASK  (1 << RATE_48M_IDX)
2534*4882a593Smuzhiyun #define	RATE_54M_MASK  (1 << RATE_54M_IDX)
2535*4882a593Smuzhiyun #define RATE_60M_MASK  (1 << RATE_60M_IDX)
2536*4882a593Smuzhiyun #define	RATE_1M_MASK   (1 << RATE_1M_IDX)
2537*4882a593Smuzhiyun #define	RATE_2M_MASK   (1 << RATE_2M_IDX)
2538*4882a593Smuzhiyun #define	RATE_5M_MASK   (1 << RATE_5M_IDX)
2539*4882a593Smuzhiyun #define	RATE_11M_MASK  (1 << RATE_11M_IDX)
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun /* uCode API values for legacy bit rates, both OFDM and CCK */
2542*4882a593Smuzhiyun enum {
2543*4882a593Smuzhiyun 	RATE_6M_PLCP = 13,
2544*4882a593Smuzhiyun 	RATE_9M_PLCP = 15,
2545*4882a593Smuzhiyun 	RATE_12M_PLCP = 5,
2546*4882a593Smuzhiyun 	RATE_18M_PLCP = 7,
2547*4882a593Smuzhiyun 	RATE_24M_PLCP = 9,
2548*4882a593Smuzhiyun 	RATE_36M_PLCP = 11,
2549*4882a593Smuzhiyun 	RATE_48M_PLCP = 1,
2550*4882a593Smuzhiyun 	RATE_54M_PLCP = 3,
2551*4882a593Smuzhiyun 	RATE_60M_PLCP = 3,	/*FIXME:RS:should be removed */
2552*4882a593Smuzhiyun 	RATE_1M_PLCP = 10,
2553*4882a593Smuzhiyun 	RATE_2M_PLCP = 20,
2554*4882a593Smuzhiyun 	RATE_5M_PLCP = 55,
2555*4882a593Smuzhiyun 	RATE_11M_PLCP = 110,
2556*4882a593Smuzhiyun 	/*FIXME:RS:add RATE_LEGACY_INVM_PLCP = 0, */
2557*4882a593Smuzhiyun };
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun /* uCode API values for OFDM high-throughput (HT) bit rates */
2560*4882a593Smuzhiyun enum {
2561*4882a593Smuzhiyun 	RATE_SISO_6M_PLCP = 0,
2562*4882a593Smuzhiyun 	RATE_SISO_12M_PLCP = 1,
2563*4882a593Smuzhiyun 	RATE_SISO_18M_PLCP = 2,
2564*4882a593Smuzhiyun 	RATE_SISO_24M_PLCP = 3,
2565*4882a593Smuzhiyun 	RATE_SISO_36M_PLCP = 4,
2566*4882a593Smuzhiyun 	RATE_SISO_48M_PLCP = 5,
2567*4882a593Smuzhiyun 	RATE_SISO_54M_PLCP = 6,
2568*4882a593Smuzhiyun 	RATE_SISO_60M_PLCP = 7,
2569*4882a593Smuzhiyun 	RATE_MIMO2_6M_PLCP = 0x8,
2570*4882a593Smuzhiyun 	RATE_MIMO2_12M_PLCP = 0x9,
2571*4882a593Smuzhiyun 	RATE_MIMO2_18M_PLCP = 0xa,
2572*4882a593Smuzhiyun 	RATE_MIMO2_24M_PLCP = 0xb,
2573*4882a593Smuzhiyun 	RATE_MIMO2_36M_PLCP = 0xc,
2574*4882a593Smuzhiyun 	RATE_MIMO2_48M_PLCP = 0xd,
2575*4882a593Smuzhiyun 	RATE_MIMO2_54M_PLCP = 0xe,
2576*4882a593Smuzhiyun 	RATE_MIMO2_60M_PLCP = 0xf,
2577*4882a593Smuzhiyun 	RATE_SISO_INVM_PLCP,
2578*4882a593Smuzhiyun 	RATE_MIMO2_INVM_PLCP = RATE_SISO_INVM_PLCP,
2579*4882a593Smuzhiyun };
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun /* MAC header values for bit rates */
2582*4882a593Smuzhiyun enum {
2583*4882a593Smuzhiyun 	RATE_6M_IEEE = 12,
2584*4882a593Smuzhiyun 	RATE_9M_IEEE = 18,
2585*4882a593Smuzhiyun 	RATE_12M_IEEE = 24,
2586*4882a593Smuzhiyun 	RATE_18M_IEEE = 36,
2587*4882a593Smuzhiyun 	RATE_24M_IEEE = 48,
2588*4882a593Smuzhiyun 	RATE_36M_IEEE = 72,
2589*4882a593Smuzhiyun 	RATE_48M_IEEE = 96,
2590*4882a593Smuzhiyun 	RATE_54M_IEEE = 108,
2591*4882a593Smuzhiyun 	RATE_60M_IEEE = 120,
2592*4882a593Smuzhiyun 	RATE_1M_IEEE = 2,
2593*4882a593Smuzhiyun 	RATE_2M_IEEE = 4,
2594*4882a593Smuzhiyun 	RATE_5M_IEEE = 11,
2595*4882a593Smuzhiyun 	RATE_11M_IEEE = 22,
2596*4882a593Smuzhiyun };
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun #define IL_CCK_BASIC_RATES_MASK    \
2599*4882a593Smuzhiyun 	(RATE_1M_MASK          | \
2600*4882a593Smuzhiyun 	RATE_2M_MASK)
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun #define IL_CCK_RATES_MASK          \
2603*4882a593Smuzhiyun 	(IL_CCK_BASIC_RATES_MASK  | \
2604*4882a593Smuzhiyun 	RATE_5M_MASK          | \
2605*4882a593Smuzhiyun 	RATE_11M_MASK)
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun #define IL_OFDM_BASIC_RATES_MASK   \
2608*4882a593Smuzhiyun 	(RATE_6M_MASK         | \
2609*4882a593Smuzhiyun 	RATE_12M_MASK         | \
2610*4882a593Smuzhiyun 	RATE_24M_MASK)
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun #define IL_OFDM_RATES_MASK         \
2613*4882a593Smuzhiyun 	(IL_OFDM_BASIC_RATES_MASK | \
2614*4882a593Smuzhiyun 	RATE_9M_MASK          | \
2615*4882a593Smuzhiyun 	RATE_18M_MASK         | \
2616*4882a593Smuzhiyun 	RATE_36M_MASK         | \
2617*4882a593Smuzhiyun 	RATE_48M_MASK         | \
2618*4882a593Smuzhiyun 	RATE_54M_MASK)
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun #define IL_BASIC_RATES_MASK         \
2621*4882a593Smuzhiyun 	(IL_OFDM_BASIC_RATES_MASK | \
2622*4882a593Smuzhiyun 	 IL_CCK_BASIC_RATES_MASK)
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun #define RATES_MASK ((1 << RATE_COUNT) - 1)
2625*4882a593Smuzhiyun #define RATES_MASK_3945 ((1 << RATE_COUNT_3945) - 1)
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun #define IL_INVALID_VALUE    -1
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun #define IL_MIN_RSSI_VAL                 -100
2630*4882a593Smuzhiyun #define IL_MAX_RSSI_VAL                    0
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun /* These values specify how many Tx frame attempts before
2633*4882a593Smuzhiyun  * searching for a new modulation mode */
2634*4882a593Smuzhiyun #define IL_LEGACY_FAILURE_LIMIT	160
2635*4882a593Smuzhiyun #define IL_LEGACY_SUCCESS_LIMIT	480
2636*4882a593Smuzhiyun #define IL_LEGACY_TBL_COUNT		160
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun #define IL_NONE_LEGACY_FAILURE_LIMIT	400
2639*4882a593Smuzhiyun #define IL_NONE_LEGACY_SUCCESS_LIMIT	4500
2640*4882a593Smuzhiyun #define IL_NONE_LEGACY_TBL_COUNT	1500
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun /* Success ratio (ACKed / attempted tx frames) values (perfect is 128 * 100) */
2643*4882a593Smuzhiyun #define IL_RS_GOOD_RATIO		12800	/* 100% */
2644*4882a593Smuzhiyun #define RATE_SCALE_SWITCH		10880	/*  85% */
2645*4882a593Smuzhiyun #define RATE_HIGH_TH		10880	/*  85% */
2646*4882a593Smuzhiyun #define RATE_INCREASE_TH		6400	/*  50% */
2647*4882a593Smuzhiyun #define RATE_DECREASE_TH		1920	/*  15% */
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun /* possible actions when in legacy mode */
2650*4882a593Smuzhiyun #define IL_LEGACY_SWITCH_ANTENNA1      0
2651*4882a593Smuzhiyun #define IL_LEGACY_SWITCH_ANTENNA2      1
2652*4882a593Smuzhiyun #define IL_LEGACY_SWITCH_SISO          2
2653*4882a593Smuzhiyun #define IL_LEGACY_SWITCH_MIMO2_AB      3
2654*4882a593Smuzhiyun #define IL_LEGACY_SWITCH_MIMO2_AC      4
2655*4882a593Smuzhiyun #define IL_LEGACY_SWITCH_MIMO2_BC      5
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun /* possible actions when in siso mode */
2658*4882a593Smuzhiyun #define IL_SISO_SWITCH_ANTENNA1        0
2659*4882a593Smuzhiyun #define IL_SISO_SWITCH_ANTENNA2        1
2660*4882a593Smuzhiyun #define IL_SISO_SWITCH_MIMO2_AB        2
2661*4882a593Smuzhiyun #define IL_SISO_SWITCH_MIMO2_AC        3
2662*4882a593Smuzhiyun #define IL_SISO_SWITCH_MIMO2_BC        4
2663*4882a593Smuzhiyun #define IL_SISO_SWITCH_GI              5
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun /* possible actions when in mimo mode */
2666*4882a593Smuzhiyun #define IL_MIMO2_SWITCH_ANTENNA1       0
2667*4882a593Smuzhiyun #define IL_MIMO2_SWITCH_ANTENNA2       1
2668*4882a593Smuzhiyun #define IL_MIMO2_SWITCH_SISO_A         2
2669*4882a593Smuzhiyun #define IL_MIMO2_SWITCH_SISO_B         3
2670*4882a593Smuzhiyun #define IL_MIMO2_SWITCH_SISO_C         4
2671*4882a593Smuzhiyun #define IL_MIMO2_SWITCH_GI             5
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun #define IL_MAX_SEARCH IL_MIMO2_SWITCH_GI
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun #define IL_ACTION_LIMIT		3	/* # possible actions */
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun #define LQ_SIZE		2	/* 2 mode tables:  "Active" and "Search" */
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun /* load per tid defines for A-MPDU activation */
2680*4882a593Smuzhiyun #define IL_AGG_TPT_THREHOLD	0
2681*4882a593Smuzhiyun #define IL_AGG_LOAD_THRESHOLD	10
2682*4882a593Smuzhiyun #define IL_AGG_ALL_TID		0xff
2683*4882a593Smuzhiyun #define TID_QUEUE_CELL_SPACING	50	/*mS */
2684*4882a593Smuzhiyun #define TID_QUEUE_MAX_SIZE	20
2685*4882a593Smuzhiyun #define TID_ROUND_VALUE		5	/* mS */
2686*4882a593Smuzhiyun #define TID_MAX_LOAD_COUNT	8
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun #define TID_MAX_TIME_DIFF ((TID_QUEUE_MAX_SIZE - 1) * TID_QUEUE_CELL_SPACING)
2689*4882a593Smuzhiyun #define TIME_WRAP_AROUND(x, y) (((y) > (x)) ? (y) - (x) : (0-(x)) + (y))
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun extern const struct il_rate_info il_rates[RATE_COUNT];
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun enum il_table_type {
2694*4882a593Smuzhiyun 	LQ_NONE,
2695*4882a593Smuzhiyun 	LQ_G,			/* legacy types */
2696*4882a593Smuzhiyun 	LQ_A,
2697*4882a593Smuzhiyun 	LQ_SISO,		/* high-throughput types */
2698*4882a593Smuzhiyun 	LQ_MIMO2,
2699*4882a593Smuzhiyun 	LQ_MAX,
2700*4882a593Smuzhiyun };
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun #define is_legacy(tbl) ((tbl) == LQ_G || (tbl) == LQ_A)
2703*4882a593Smuzhiyun #define is_siso(tbl) ((tbl) == LQ_SISO)
2704*4882a593Smuzhiyun #define is_mimo2(tbl) ((tbl) == LQ_MIMO2)
2705*4882a593Smuzhiyun #define is_mimo(tbl) (is_mimo2(tbl))
2706*4882a593Smuzhiyun #define is_Ht(tbl) (is_siso(tbl) || is_mimo(tbl))
2707*4882a593Smuzhiyun #define is_a_band(tbl) ((tbl) == LQ_A)
2708*4882a593Smuzhiyun #define is_g_and(tbl) ((tbl) == LQ_G)
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun #define	ANT_NONE	0x0
2711*4882a593Smuzhiyun #define	ANT_A		BIT(0)
2712*4882a593Smuzhiyun #define	ANT_B		BIT(1)
2713*4882a593Smuzhiyun #define	ANT_AB		(ANT_A | ANT_B)
2714*4882a593Smuzhiyun #define ANT_C		BIT(2)
2715*4882a593Smuzhiyun #define	ANT_AC		(ANT_A | ANT_C)
2716*4882a593Smuzhiyun #define ANT_BC		(ANT_B | ANT_C)
2717*4882a593Smuzhiyun #define ANT_ABC		(ANT_AB | ANT_C)
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun #define IL_MAX_MCS_DISPLAY_SIZE	12
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun struct il_rate_mcs_info {
2722*4882a593Smuzhiyun 	char mbps[IL_MAX_MCS_DISPLAY_SIZE];
2723*4882a593Smuzhiyun 	char mcs[IL_MAX_MCS_DISPLAY_SIZE];
2724*4882a593Smuzhiyun };
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun /**
2727*4882a593Smuzhiyun  * struct il_rate_scale_data -- tx success history for one rate
2728*4882a593Smuzhiyun  */
2729*4882a593Smuzhiyun struct il_rate_scale_data {
2730*4882a593Smuzhiyun 	u64 data;		/* bitmap of successful frames */
2731*4882a593Smuzhiyun 	s32 success_counter;	/* number of frames successful */
2732*4882a593Smuzhiyun 	s32 success_ratio;	/* per-cent * 128  */
2733*4882a593Smuzhiyun 	s32 counter;		/* number of frames attempted */
2734*4882a593Smuzhiyun 	s32 average_tpt;	/* success ratio * expected throughput */
2735*4882a593Smuzhiyun 	unsigned long stamp;
2736*4882a593Smuzhiyun };
2737*4882a593Smuzhiyun 
2738*4882a593Smuzhiyun /**
2739*4882a593Smuzhiyun  * struct il_scale_tbl_info -- tx params and success history for all rates
2740*4882a593Smuzhiyun  *
2741*4882a593Smuzhiyun  * There are two of these in struct il_lq_sta,
2742*4882a593Smuzhiyun  * one for "active", and one for "search".
2743*4882a593Smuzhiyun  */
2744*4882a593Smuzhiyun struct il_scale_tbl_info {
2745*4882a593Smuzhiyun 	enum il_table_type lq_type;
2746*4882a593Smuzhiyun 	u8 ant_type;
2747*4882a593Smuzhiyun 	u8 is_SGI;		/* 1 = short guard interval */
2748*4882a593Smuzhiyun 	u8 is_ht40;		/* 1 = 40 MHz channel width */
2749*4882a593Smuzhiyun 	u8 is_dup;		/* 1 = duplicated data streams */
2750*4882a593Smuzhiyun 	u8 action;		/* change modulation; IL_[LEGACY/SISO/MIMO]_SWITCH_* */
2751*4882a593Smuzhiyun 	u8 max_search;		/* maximun number of tables we can search */
2752*4882a593Smuzhiyun 	s32 *expected_tpt;	/* throughput metrics; expected_tpt_G, etc. */
2753*4882a593Smuzhiyun 	u32 current_rate;	/* rate_n_flags, uCode API format */
2754*4882a593Smuzhiyun 	struct il_rate_scale_data win[RATE_COUNT];	/* rate histories */
2755*4882a593Smuzhiyun };
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun struct il_traffic_load {
2758*4882a593Smuzhiyun 	unsigned long time_stamp;	/* age of the oldest stats */
2759*4882a593Smuzhiyun 	u32 packet_count[TID_QUEUE_MAX_SIZE];	/* packet count in this time
2760*4882a593Smuzhiyun 						 * slice */
2761*4882a593Smuzhiyun 	u32 total;		/* total num of packets during the
2762*4882a593Smuzhiyun 				 * last TID_MAX_TIME_DIFF */
2763*4882a593Smuzhiyun 	u8 queue_count;		/* number of queues that has
2764*4882a593Smuzhiyun 				 * been used since the last cleanup */
2765*4882a593Smuzhiyun 	u8 head;		/* start of the circular buffer */
2766*4882a593Smuzhiyun };
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun /**
2769*4882a593Smuzhiyun  * struct il_lq_sta -- driver's rate scaling ilate structure
2770*4882a593Smuzhiyun  *
2771*4882a593Smuzhiyun  * Pointer to this gets passed back and forth between driver and mac80211.
2772*4882a593Smuzhiyun  */
2773*4882a593Smuzhiyun struct il_lq_sta {
2774*4882a593Smuzhiyun 	u8 active_tbl;		/* idx of active table, range 0-1 */
2775*4882a593Smuzhiyun 	u8 enable_counter;	/* indicates HT mode */
2776*4882a593Smuzhiyun 	u8 stay_in_tbl;		/* 1: disallow, 0: allow search for new mode */
2777*4882a593Smuzhiyun 	u8 search_better_tbl;	/* 1: currently trying alternate mode */
2778*4882a593Smuzhiyun 	s32 last_tpt;
2779*4882a593Smuzhiyun 
2780*4882a593Smuzhiyun 	/* The following determine when to search for a new mode */
2781*4882a593Smuzhiyun 	u32 table_count_limit;
2782*4882a593Smuzhiyun 	u32 max_failure_limit;	/* # failed frames before new search */
2783*4882a593Smuzhiyun 	u32 max_success_limit;	/* # successful frames before new search */
2784*4882a593Smuzhiyun 	u32 table_count;
2785*4882a593Smuzhiyun 	u32 total_failed;	/* total failed frames, any/all rates */
2786*4882a593Smuzhiyun 	u32 total_success;	/* total successful frames, any/all rates */
2787*4882a593Smuzhiyun 	u64 flush_timer;	/* time staying in mode before new search */
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	u8 action_counter;	/* # mode-switch actions tried */
2790*4882a593Smuzhiyun 	u8 is_green;
2791*4882a593Smuzhiyun 	u8 is_dup;
2792*4882a593Smuzhiyun 	enum nl80211_band band;
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun 	/* The following are bitmaps of rates; RATE_6M_MASK, etc. */
2795*4882a593Smuzhiyun 	u32 supp_rates;
2796*4882a593Smuzhiyun 	u16 active_legacy_rate;
2797*4882a593Smuzhiyun 	u16 active_siso_rate;
2798*4882a593Smuzhiyun 	u16 active_mimo2_rate;
2799*4882a593Smuzhiyun 	s8 max_rate_idx;	/* Max rate set by user */
2800*4882a593Smuzhiyun 	u8 missed_rate_counter;
2801*4882a593Smuzhiyun 
2802*4882a593Smuzhiyun 	struct il_link_quality_cmd lq;
2803*4882a593Smuzhiyun 	struct il_scale_tbl_info lq_info[LQ_SIZE];	/* "active", "search" */
2804*4882a593Smuzhiyun 	struct il_traffic_load load[TID_MAX_LOAD_COUNT];
2805*4882a593Smuzhiyun 	u8 tx_agg_tid_en;
2806*4882a593Smuzhiyun #ifdef CONFIG_MAC80211_DEBUGFS
2807*4882a593Smuzhiyun 	u32 dbg_fixed_rate;
2808*4882a593Smuzhiyun #endif
2809*4882a593Smuzhiyun 	struct il_priv *drv;
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	/* used to be in sta_info */
2812*4882a593Smuzhiyun 	int last_txrate_idx;
2813*4882a593Smuzhiyun 	/* last tx rate_n_flags */
2814*4882a593Smuzhiyun 	u32 last_rate_n_flags;
2815*4882a593Smuzhiyun 	/* packets destined for this STA are aggregated */
2816*4882a593Smuzhiyun 	u8 is_agg;
2817*4882a593Smuzhiyun };
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun /*
2820*4882a593Smuzhiyun  * il_station_priv: Driver's ilate station information
2821*4882a593Smuzhiyun  *
2822*4882a593Smuzhiyun  * When mac80211 creates a station it reserves some space (hw->sta_data_size)
2823*4882a593Smuzhiyun  * in the structure for use by driver. This structure is places in that
2824*4882a593Smuzhiyun  * space.
2825*4882a593Smuzhiyun  *
2826*4882a593Smuzhiyun  * The common struct MUST be first because it is shared between
2827*4882a593Smuzhiyun  * 3945 and 4965!
2828*4882a593Smuzhiyun  */
2829*4882a593Smuzhiyun struct il_station_priv {
2830*4882a593Smuzhiyun 	struct il_station_priv_common common;
2831*4882a593Smuzhiyun 	struct il_lq_sta lq_sta;
2832*4882a593Smuzhiyun 	atomic_t pending_frames;
2833*4882a593Smuzhiyun 	bool client;
2834*4882a593Smuzhiyun 	bool asleep;
2835*4882a593Smuzhiyun };
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun static inline u8
il4965_num_of_ant(u8 m)2838*4882a593Smuzhiyun il4965_num_of_ant(u8 m)
2839*4882a593Smuzhiyun {
2840*4882a593Smuzhiyun 	return !!(m & ANT_A) + !!(m & ANT_B) + !!(m & ANT_C);
2841*4882a593Smuzhiyun }
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun static inline u8
il4965_first_antenna(u8 mask)2844*4882a593Smuzhiyun il4965_first_antenna(u8 mask)
2845*4882a593Smuzhiyun {
2846*4882a593Smuzhiyun 	if (mask & ANT_A)
2847*4882a593Smuzhiyun 		return ANT_A;
2848*4882a593Smuzhiyun 	if (mask & ANT_B)
2849*4882a593Smuzhiyun 		return ANT_B;
2850*4882a593Smuzhiyun 	return ANT_C;
2851*4882a593Smuzhiyun }
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun /**
2854*4882a593Smuzhiyun  * il3945_rate_scale_init - Initialize the rate scale table based on assoc info
2855*4882a593Smuzhiyun  *
2856*4882a593Smuzhiyun  * The specific throughput table used is based on the type of network
2857*4882a593Smuzhiyun  * the associated with, including A, B, G, and G w/ TGG protection
2858*4882a593Smuzhiyun  */
2859*4882a593Smuzhiyun void il3945_rate_scale_init(struct ieee80211_hw *hw, s32 sta_id);
2860*4882a593Smuzhiyun 
2861*4882a593Smuzhiyun /* Initialize station's rate scaling information after adding station */
2862*4882a593Smuzhiyun void il4965_rs_rate_init(struct il_priv *il, struct ieee80211_sta *sta,
2863*4882a593Smuzhiyun 			 u8 sta_id);
2864*4882a593Smuzhiyun void il3945_rs_rate_init(struct il_priv *il, struct ieee80211_sta *sta,
2865*4882a593Smuzhiyun 			 u8 sta_id);
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun /**
2868*4882a593Smuzhiyun  * il_rate_control_register - Register the rate control algorithm callbacks
2869*4882a593Smuzhiyun  *
2870*4882a593Smuzhiyun  * Since the rate control algorithm is hardware specific, there is no need
2871*4882a593Smuzhiyun  * or reason to place it as a stand alone module.  The driver can call
2872*4882a593Smuzhiyun  * il_rate_control_register in order to register the rate control callbacks
2873*4882a593Smuzhiyun  * with the mac80211 subsystem.  This should be performed prior to calling
2874*4882a593Smuzhiyun  * ieee80211_register_hw
2875*4882a593Smuzhiyun  *
2876*4882a593Smuzhiyun  */
2877*4882a593Smuzhiyun int il4965_rate_control_register(void);
2878*4882a593Smuzhiyun int il3945_rate_control_register(void);
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun /**
2881*4882a593Smuzhiyun  * il_rate_control_unregister - Unregister the rate control callbacks
2882*4882a593Smuzhiyun  *
2883*4882a593Smuzhiyun  * This should be called after calling ieee80211_unregister_hw, but before
2884*4882a593Smuzhiyun  * the driver is unloaded.
2885*4882a593Smuzhiyun  */
2886*4882a593Smuzhiyun void il4965_rate_control_unregister(void);
2887*4882a593Smuzhiyun void il3945_rate_control_unregister(void);
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun int il_power_update_mode(struct il_priv *il, bool force);
2890*4882a593Smuzhiyun void il_power_initialize(struct il_priv *il);
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun extern u32 il_debug_level;
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUG
2895*4882a593Smuzhiyun /*
2896*4882a593Smuzhiyun  * il_get_debug_level: Return active debug level for device
2897*4882a593Smuzhiyun  *
2898*4882a593Smuzhiyun  * Using sysfs it is possible to set per device debug level. This debug
2899*4882a593Smuzhiyun  * level will be used if set, otherwise the global debug level which can be
2900*4882a593Smuzhiyun  * set via module parameter is used.
2901*4882a593Smuzhiyun  */
2902*4882a593Smuzhiyun static inline u32
il_get_debug_level(struct il_priv * il)2903*4882a593Smuzhiyun il_get_debug_level(struct il_priv *il)
2904*4882a593Smuzhiyun {
2905*4882a593Smuzhiyun 	if (il->debug_level)
2906*4882a593Smuzhiyun 		return il->debug_level;
2907*4882a593Smuzhiyun 	else
2908*4882a593Smuzhiyun 		return il_debug_level;
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun #else
2911*4882a593Smuzhiyun static inline u32
il_get_debug_level(struct il_priv * il)2912*4882a593Smuzhiyun il_get_debug_level(struct il_priv *il)
2913*4882a593Smuzhiyun {
2914*4882a593Smuzhiyun 	return il_debug_level;
2915*4882a593Smuzhiyun }
2916*4882a593Smuzhiyun #endif
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun #define il_print_hex_error(il, p, len)					\
2919*4882a593Smuzhiyun do {									\
2920*4882a593Smuzhiyun 	print_hex_dump(KERN_ERR, "iwl data: ",				\
2921*4882a593Smuzhiyun 		       DUMP_PREFIX_OFFSET, 16, 1, p, len, 1);		\
2922*4882a593Smuzhiyun } while (0)
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUG
2925*4882a593Smuzhiyun #define IL_DBG(level, fmt, args...)					\
2926*4882a593Smuzhiyun do {									\
2927*4882a593Smuzhiyun 	if (il_get_debug_level(il) & level)				\
2928*4882a593Smuzhiyun 		dev_err(&il->hw->wiphy->dev, "%s " fmt, __func__,	\
2929*4882a593Smuzhiyun 			 ##args);					\
2930*4882a593Smuzhiyun } while (0)
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun #define il_print_hex_dump(il, level, p, len)				\
2933*4882a593Smuzhiyun do {									\
2934*4882a593Smuzhiyun 	if (il_get_debug_level(il) & level)				\
2935*4882a593Smuzhiyun 		print_hex_dump(KERN_DEBUG, "iwl data: ",		\
2936*4882a593Smuzhiyun 			       DUMP_PREFIX_OFFSET, 16, 1, p, len, 1);	\
2937*4882a593Smuzhiyun } while (0)
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun #else
2940*4882a593Smuzhiyun #define IL_DBG(level, fmt, args...)
2941*4882a593Smuzhiyun static inline void
il_print_hex_dump(struct il_priv * il,int level,const void * p,u32 len)2942*4882a593Smuzhiyun il_print_hex_dump(struct il_priv *il, int level, const void *p, u32 len)
2943*4882a593Smuzhiyun {
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun #endif /* CONFIG_IWLEGACY_DEBUG */
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
2948*4882a593Smuzhiyun void il_dbgfs_register(struct il_priv *il, const char *name);
2949*4882a593Smuzhiyun void il_dbgfs_unregister(struct il_priv *il);
2950*4882a593Smuzhiyun #else
il_dbgfs_register(struct il_priv * il,const char * name)2951*4882a593Smuzhiyun static inline void il_dbgfs_register(struct il_priv *il, const char *name)
2952*4882a593Smuzhiyun {
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun static inline void
il_dbgfs_unregister(struct il_priv * il)2956*4882a593Smuzhiyun il_dbgfs_unregister(struct il_priv *il)
2957*4882a593Smuzhiyun {
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun #endif /* CONFIG_IWLEGACY_DEBUGFS */
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun /*
2962*4882a593Smuzhiyun  * To use the debug system:
2963*4882a593Smuzhiyun  *
2964*4882a593Smuzhiyun  * If you are defining a new debug classification, simply add it to the #define
2965*4882a593Smuzhiyun  * list here in the form of
2966*4882a593Smuzhiyun  *
2967*4882a593Smuzhiyun  * #define IL_DL_xxxx VALUE
2968*4882a593Smuzhiyun  *
2969*4882a593Smuzhiyun  * where xxxx should be the name of the classification (for example, WEP).
2970*4882a593Smuzhiyun  *
2971*4882a593Smuzhiyun  * You then need to either add a IL_xxxx_DEBUG() macro definition for your
2972*4882a593Smuzhiyun  * classification, or use IL_DBG(IL_DL_xxxx, ...) whenever you want
2973*4882a593Smuzhiyun  * to send output to that classification.
2974*4882a593Smuzhiyun  *
2975*4882a593Smuzhiyun  * The active debug levels can be accessed via files
2976*4882a593Smuzhiyun  *
2977*4882a593Smuzhiyun  *	/sys/module/iwl4965/parameters/debug
2978*4882a593Smuzhiyun  *	/sys/module/iwl3945/parameters/debug
2979*4882a593Smuzhiyun  *	/sys/class/net/wlan0/device/debug_level
2980*4882a593Smuzhiyun  *
2981*4882a593Smuzhiyun  * when CONFIG_IWLEGACY_DEBUG=y.
2982*4882a593Smuzhiyun  */
2983*4882a593Smuzhiyun 
2984*4882a593Smuzhiyun /* 0x0000000F - 0x00000001 */
2985*4882a593Smuzhiyun #define IL_DL_INFO		(1 << 0)
2986*4882a593Smuzhiyun #define IL_DL_MAC80211		(1 << 1)
2987*4882a593Smuzhiyun #define IL_DL_HCMD		(1 << 2)
2988*4882a593Smuzhiyun #define IL_DL_STATE		(1 << 3)
2989*4882a593Smuzhiyun /* 0x000000F0 - 0x00000010 */
2990*4882a593Smuzhiyun #define IL_DL_MACDUMP		(1 << 4)
2991*4882a593Smuzhiyun #define IL_DL_HCMD_DUMP		(1 << 5)
2992*4882a593Smuzhiyun #define IL_DL_EEPROM		(1 << 6)
2993*4882a593Smuzhiyun #define IL_DL_RADIO		(1 << 7)
2994*4882a593Smuzhiyun /* 0x00000F00 - 0x00000100 */
2995*4882a593Smuzhiyun #define IL_DL_POWER		(1 << 8)
2996*4882a593Smuzhiyun #define IL_DL_TEMP		(1 << 9)
2997*4882a593Smuzhiyun #define IL_DL_NOTIF		(1 << 10)
2998*4882a593Smuzhiyun #define IL_DL_SCAN		(1 << 11)
2999*4882a593Smuzhiyun /* 0x0000F000 - 0x00001000 */
3000*4882a593Smuzhiyun #define IL_DL_ASSOC		(1 << 12)
3001*4882a593Smuzhiyun #define IL_DL_DROP		(1 << 13)
3002*4882a593Smuzhiyun #define IL_DL_TXPOWER		(1 << 14)
3003*4882a593Smuzhiyun #define IL_DL_AP		(1 << 15)
3004*4882a593Smuzhiyun /* 0x000F0000 - 0x00010000 */
3005*4882a593Smuzhiyun #define IL_DL_FW		(1 << 16)
3006*4882a593Smuzhiyun #define IL_DL_RF_KILL		(1 << 17)
3007*4882a593Smuzhiyun #define IL_DL_FW_ERRORS		(1 << 18)
3008*4882a593Smuzhiyun #define IL_DL_LED		(1 << 19)
3009*4882a593Smuzhiyun /* 0x00F00000 - 0x00100000 */
3010*4882a593Smuzhiyun #define IL_DL_RATE		(1 << 20)
3011*4882a593Smuzhiyun #define IL_DL_CALIB		(1 << 21)
3012*4882a593Smuzhiyun #define IL_DL_WEP		(1 << 22)
3013*4882a593Smuzhiyun #define IL_DL_TX		(1 << 23)
3014*4882a593Smuzhiyun /* 0x0F000000 - 0x01000000 */
3015*4882a593Smuzhiyun #define IL_DL_RX		(1 << 24)
3016*4882a593Smuzhiyun #define IL_DL_ISR		(1 << 25)
3017*4882a593Smuzhiyun #define IL_DL_HT		(1 << 26)
3018*4882a593Smuzhiyun /* 0xF0000000 - 0x10000000 */
3019*4882a593Smuzhiyun #define IL_DL_11H		(1 << 28)
3020*4882a593Smuzhiyun #define IL_DL_STATS		(1 << 29)
3021*4882a593Smuzhiyun #define IL_DL_TX_REPLY		(1 << 30)
3022*4882a593Smuzhiyun #define IL_DL_QOS		(1 << 31)
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun #define D_INFO(f, a...)		IL_DBG(IL_DL_INFO, f, ## a)
3025*4882a593Smuzhiyun #define D_MAC80211(f, a...)	IL_DBG(IL_DL_MAC80211, f, ## a)
3026*4882a593Smuzhiyun #define D_MACDUMP(f, a...)	IL_DBG(IL_DL_MACDUMP, f, ## a)
3027*4882a593Smuzhiyun #define D_TEMP(f, a...)		IL_DBG(IL_DL_TEMP, f, ## a)
3028*4882a593Smuzhiyun #define D_SCAN(f, a...)		IL_DBG(IL_DL_SCAN, f, ## a)
3029*4882a593Smuzhiyun #define D_RX(f, a...)		IL_DBG(IL_DL_RX, f, ## a)
3030*4882a593Smuzhiyun #define D_TX(f, a...)		IL_DBG(IL_DL_TX, f, ## a)
3031*4882a593Smuzhiyun #define D_ISR(f, a...)		IL_DBG(IL_DL_ISR, f, ## a)
3032*4882a593Smuzhiyun #define D_LED(f, a...)		IL_DBG(IL_DL_LED, f, ## a)
3033*4882a593Smuzhiyun #define D_WEP(f, a...)		IL_DBG(IL_DL_WEP, f, ## a)
3034*4882a593Smuzhiyun #define D_HC(f, a...)		IL_DBG(IL_DL_HCMD, f, ## a)
3035*4882a593Smuzhiyun #define D_HC_DUMP(f, a...)	IL_DBG(IL_DL_HCMD_DUMP, f, ## a)
3036*4882a593Smuzhiyun #define D_EEPROM(f, a...)	IL_DBG(IL_DL_EEPROM, f, ## a)
3037*4882a593Smuzhiyun #define D_CALIB(f, a...)	IL_DBG(IL_DL_CALIB, f, ## a)
3038*4882a593Smuzhiyun #define D_FW(f, a...)		IL_DBG(IL_DL_FW, f, ## a)
3039*4882a593Smuzhiyun #define D_RF_KILL(f, a...)	IL_DBG(IL_DL_RF_KILL, f, ## a)
3040*4882a593Smuzhiyun #define D_DROP(f, a...)		IL_DBG(IL_DL_DROP, f, ## a)
3041*4882a593Smuzhiyun #define D_AP(f, a...)		IL_DBG(IL_DL_AP, f, ## a)
3042*4882a593Smuzhiyun #define D_TXPOWER(f, a...)	IL_DBG(IL_DL_TXPOWER, f, ## a)
3043*4882a593Smuzhiyun #define D_RATE(f, a...)		IL_DBG(IL_DL_RATE, f, ## a)
3044*4882a593Smuzhiyun #define D_NOTIF(f, a...)	IL_DBG(IL_DL_NOTIF, f, ## a)
3045*4882a593Smuzhiyun #define D_ASSOC(f, a...)	IL_DBG(IL_DL_ASSOC, f, ## a)
3046*4882a593Smuzhiyun #define D_HT(f, a...)		IL_DBG(IL_DL_HT, f, ## a)
3047*4882a593Smuzhiyun #define D_STATS(f, a...)	IL_DBG(IL_DL_STATS, f, ## a)
3048*4882a593Smuzhiyun #define D_TX_REPLY(f, a...)	IL_DBG(IL_DL_TX_REPLY, f, ## a)
3049*4882a593Smuzhiyun #define D_QOS(f, a...)		IL_DBG(IL_DL_QOS, f, ## a)
3050*4882a593Smuzhiyun #define D_RADIO(f, a...)	IL_DBG(IL_DL_RADIO, f, ## a)
3051*4882a593Smuzhiyun #define D_POWER(f, a...)	IL_DBG(IL_DL_POWER, f, ## a)
3052*4882a593Smuzhiyun #define D_11H(f, a...)		IL_DBG(IL_DL_11H, f, ## a)
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun #endif /* __il_core_h__ */
3055