1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Contact Information:
7*4882a593Smuzhiyun * Intel Linux Wireless <ilw@linux.intel.com>
8*4882a593Smuzhiyun * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *****************************************************************************/
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/sched.h>
18*4882a593Smuzhiyun #include <linux/skbuff.h>
19*4882a593Smuzhiyun #include <linux/netdevice.h>
20*4882a593Smuzhiyun #include <linux/units.h>
21*4882a593Smuzhiyun #include <net/mac80211.h>
22*4882a593Smuzhiyun #include <linux/etherdevice.h>
23*4882a593Smuzhiyun #include <asm/unaligned.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "common.h"
26*4882a593Smuzhiyun #include "4965.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * il_verify_inst_sparse - verify runtime uCode image in card vs. host,
30*4882a593Smuzhiyun * using sample data 100 bytes apart. If these sample points are good,
31*4882a593Smuzhiyun * it's a pretty good bet that everything between them is good, too.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun static int
il4965_verify_inst_sparse(struct il_priv * il,__le32 * image,u32 len)34*4882a593Smuzhiyun il4965_verify_inst_sparse(struct il_priv *il, __le32 * image, u32 len)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun u32 val;
37*4882a593Smuzhiyun int ret = 0;
38*4882a593Smuzhiyun u32 errcnt = 0;
39*4882a593Smuzhiyun u32 i;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun D_INFO("ucode inst image size is %u\n", len);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun for (i = 0; i < len; i += 100, image += 100 / sizeof(u32)) {
44*4882a593Smuzhiyun /* read data comes through single port, auto-incr addr */
45*4882a593Smuzhiyun /* NOTE: Use the debugless read so we don't flood kernel log
46*4882a593Smuzhiyun * if IL_DL_IO is set */
47*4882a593Smuzhiyun il_wr(il, HBUS_TARG_MEM_RADDR, i + IL4965_RTC_INST_LOWER_BOUND);
48*4882a593Smuzhiyun val = _il_rd(il, HBUS_TARG_MEM_RDAT);
49*4882a593Smuzhiyun if (val != le32_to_cpu(*image)) {
50*4882a593Smuzhiyun ret = -EIO;
51*4882a593Smuzhiyun errcnt++;
52*4882a593Smuzhiyun if (errcnt >= 3)
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun return ret;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * il4965_verify_inst_full - verify runtime uCode image in card vs. host,
62*4882a593Smuzhiyun * looking at all data.
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun static int
il4965_verify_inst_full(struct il_priv * il,__le32 * image,u32 len)65*4882a593Smuzhiyun il4965_verify_inst_full(struct il_priv *il, __le32 * image, u32 len)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun u32 val;
68*4882a593Smuzhiyun u32 save_len = len;
69*4882a593Smuzhiyun int ret = 0;
70*4882a593Smuzhiyun u32 errcnt;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun D_INFO("ucode inst image size is %u\n", len);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun il_wr(il, HBUS_TARG_MEM_RADDR, IL4965_RTC_INST_LOWER_BOUND);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun errcnt = 0;
77*4882a593Smuzhiyun for (; len > 0; len -= sizeof(u32), image++) {
78*4882a593Smuzhiyun /* read data comes through single port, auto-incr addr */
79*4882a593Smuzhiyun /* NOTE: Use the debugless read so we don't flood kernel log
80*4882a593Smuzhiyun * if IL_DL_IO is set */
81*4882a593Smuzhiyun val = _il_rd(il, HBUS_TARG_MEM_RDAT);
82*4882a593Smuzhiyun if (val != le32_to_cpu(*image)) {
83*4882a593Smuzhiyun IL_ERR("uCode INST section is invalid at "
84*4882a593Smuzhiyun "offset 0x%x, is 0x%x, s/b 0x%x\n",
85*4882a593Smuzhiyun save_len - len, val, le32_to_cpu(*image));
86*4882a593Smuzhiyun ret = -EIO;
87*4882a593Smuzhiyun errcnt++;
88*4882a593Smuzhiyun if (errcnt >= 20)
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (!errcnt)
94*4882a593Smuzhiyun D_INFO("ucode image in INSTRUCTION memory is good\n");
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return ret;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * il4965_verify_ucode - determine which instruction image is in SRAM,
101*4882a593Smuzhiyun * and verify its contents
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun int
il4965_verify_ucode(struct il_priv * il)104*4882a593Smuzhiyun il4965_verify_ucode(struct il_priv *il)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun __le32 *image;
107*4882a593Smuzhiyun u32 len;
108*4882a593Smuzhiyun int ret;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Try bootstrap */
111*4882a593Smuzhiyun image = (__le32 *) il->ucode_boot.v_addr;
112*4882a593Smuzhiyun len = il->ucode_boot.len;
113*4882a593Smuzhiyun ret = il4965_verify_inst_sparse(il, image, len);
114*4882a593Smuzhiyun if (!ret) {
115*4882a593Smuzhiyun D_INFO("Bootstrap uCode is good in inst SRAM\n");
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Try initialize */
120*4882a593Smuzhiyun image = (__le32 *) il->ucode_init.v_addr;
121*4882a593Smuzhiyun len = il->ucode_init.len;
122*4882a593Smuzhiyun ret = il4965_verify_inst_sparse(il, image, len);
123*4882a593Smuzhiyun if (!ret) {
124*4882a593Smuzhiyun D_INFO("Initialize uCode is good in inst SRAM\n");
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Try runtime/protocol */
129*4882a593Smuzhiyun image = (__le32 *) il->ucode_code.v_addr;
130*4882a593Smuzhiyun len = il->ucode_code.len;
131*4882a593Smuzhiyun ret = il4965_verify_inst_sparse(il, image, len);
132*4882a593Smuzhiyun if (!ret) {
133*4882a593Smuzhiyun D_INFO("Runtime uCode is good in inst SRAM\n");
134*4882a593Smuzhiyun return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun IL_ERR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Since nothing seems to match, show first several data entries in
140*4882a593Smuzhiyun * instruction SRAM, so maybe visual inspection will give a clue.
141*4882a593Smuzhiyun * Selection of bootstrap image (vs. other images) is arbitrary. */
142*4882a593Smuzhiyun image = (__le32 *) il->ucode_boot.v_addr;
143*4882a593Smuzhiyun len = il->ucode_boot.len;
144*4882a593Smuzhiyun ret = il4965_verify_inst_full(il, image, len);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /******************************************************************************
150*4882a593Smuzhiyun *
151*4882a593Smuzhiyun * EEPROM related functions
152*4882a593Smuzhiyun *
153*4882a593Smuzhiyun ******************************************************************************/
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * The device's EEPROM semaphore prevents conflicts between driver and uCode
157*4882a593Smuzhiyun * when accessing the EEPROM; each access is a series of pulses to/from the
158*4882a593Smuzhiyun * EEPROM chip, not a single event, so even reads could conflict if they
159*4882a593Smuzhiyun * weren't arbitrated by the semaphore.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun int
il4965_eeprom_acquire_semaphore(struct il_priv * il)162*4882a593Smuzhiyun il4965_eeprom_acquire_semaphore(struct il_priv *il)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u16 count;
165*4882a593Smuzhiyun int ret;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun for (count = 0; count < EEPROM_SEM_RETRY_LIMIT; count++) {
168*4882a593Smuzhiyun /* Request semaphore */
169*4882a593Smuzhiyun il_set_bit(il, CSR_HW_IF_CONFIG_REG,
170*4882a593Smuzhiyun CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* See if we got it */
173*4882a593Smuzhiyun ret =
174*4882a593Smuzhiyun _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
175*4882a593Smuzhiyun CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM,
176*4882a593Smuzhiyun CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM,
177*4882a593Smuzhiyun EEPROM_SEM_TIMEOUT);
178*4882a593Smuzhiyun if (ret >= 0)
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun void
il4965_eeprom_release_semaphore(struct il_priv * il)186*4882a593Smuzhiyun il4965_eeprom_release_semaphore(struct il_priv *il)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun il_clear_bit(il, CSR_HW_IF_CONFIG_REG,
189*4882a593Smuzhiyun CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun int
il4965_eeprom_check_version(struct il_priv * il)194*4882a593Smuzhiyun il4965_eeprom_check_version(struct il_priv *il)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun u16 eeprom_ver;
197*4882a593Smuzhiyun u16 calib_ver;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun eeprom_ver = il_eeprom_query16(il, EEPROM_VERSION);
200*4882a593Smuzhiyun calib_ver = il_eeprom_query16(il, EEPROM_4965_CALIB_VERSION_OFFSET);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (eeprom_ver < il->cfg->eeprom_ver ||
203*4882a593Smuzhiyun calib_ver < il->cfg->eeprom_calib_ver)
204*4882a593Smuzhiyun goto err;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun IL_INFO("device EEPROM VER=0x%x, CALIB=0x%x\n", eeprom_ver, calib_ver);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun err:
210*4882a593Smuzhiyun IL_ERR("Unsupported (too old) EEPROM VER=0x%x < 0x%x "
211*4882a593Smuzhiyun "CALIB=0x%x < 0x%x\n", eeprom_ver, il->cfg->eeprom_ver,
212*4882a593Smuzhiyun calib_ver, il->cfg->eeprom_calib_ver);
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun void
il4965_eeprom_get_mac(const struct il_priv * il,u8 * mac)218*4882a593Smuzhiyun il4965_eeprom_get_mac(const struct il_priv *il, u8 * mac)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun const u8 *addr = il_eeprom_query_addr(il,
221*4882a593Smuzhiyun EEPROM_MAC_ADDRESS);
222*4882a593Smuzhiyun memcpy(mac, addr, ETH_ALEN);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Send led command */
226*4882a593Smuzhiyun static int
il4965_send_led_cmd(struct il_priv * il,struct il_led_cmd * led_cmd)227*4882a593Smuzhiyun il4965_send_led_cmd(struct il_priv *il, struct il_led_cmd *led_cmd)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct il_host_cmd cmd = {
230*4882a593Smuzhiyun .id = C_LEDS,
231*4882a593Smuzhiyun .len = sizeof(struct il_led_cmd),
232*4882a593Smuzhiyun .data = led_cmd,
233*4882a593Smuzhiyun .flags = CMD_ASYNC,
234*4882a593Smuzhiyun .callback = NULL,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun u32 reg;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun reg = _il_rd(il, CSR_LED_REG);
239*4882a593Smuzhiyun if (reg != (reg & CSR_LED_BSM_CTRL_MSK))
240*4882a593Smuzhiyun _il_wr(il, CSR_LED_REG, reg & CSR_LED_BSM_CTRL_MSK);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return il_send_cmd(il, &cmd);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Set led register off */
246*4882a593Smuzhiyun void
il4965_led_enable(struct il_priv * il)247*4882a593Smuzhiyun il4965_led_enable(struct il_priv *il)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun _il_wr(il, CSR_LED_REG, CSR_LED_REG_TRUN_ON);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static int il4965_send_tx_power(struct il_priv *il);
253*4882a593Smuzhiyun static int il4965_hw_get_temperature(struct il_priv *il);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Highest firmware API version supported */
256*4882a593Smuzhiyun #define IL4965_UCODE_API_MAX 2
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Lowest firmware API version supported */
259*4882a593Smuzhiyun #define IL4965_UCODE_API_MIN 2
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun #define IL4965_FW_PRE "iwlwifi-4965-"
262*4882a593Smuzhiyun #define _IL4965_MODULE_FIRMWARE(api) IL4965_FW_PRE #api ".ucode"
263*4882a593Smuzhiyun #define IL4965_MODULE_FIRMWARE(api) _IL4965_MODULE_FIRMWARE(api)
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* check contents of special bootstrap uCode SRAM */
266*4882a593Smuzhiyun static int
il4965_verify_bsm(struct il_priv * il)267*4882a593Smuzhiyun il4965_verify_bsm(struct il_priv *il)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun __le32 *image = il->ucode_boot.v_addr;
270*4882a593Smuzhiyun u32 len = il->ucode_boot.len;
271*4882a593Smuzhiyun u32 reg;
272*4882a593Smuzhiyun u32 val;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun D_INFO("Begin verify bsm\n");
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* verify BSM SRAM contents */
277*4882a593Smuzhiyun val = il_rd_prph(il, BSM_WR_DWCOUNT_REG);
278*4882a593Smuzhiyun for (reg = BSM_SRAM_LOWER_BOUND; reg < BSM_SRAM_LOWER_BOUND + len;
279*4882a593Smuzhiyun reg += sizeof(u32), image++) {
280*4882a593Smuzhiyun val = il_rd_prph(il, reg);
281*4882a593Smuzhiyun if (val != le32_to_cpu(*image)) {
282*4882a593Smuzhiyun IL_ERR("BSM uCode verification failed at "
283*4882a593Smuzhiyun "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
284*4882a593Smuzhiyun BSM_SRAM_LOWER_BOUND, reg - BSM_SRAM_LOWER_BOUND,
285*4882a593Smuzhiyun len, val, le32_to_cpu(*image));
286*4882a593Smuzhiyun return -EIO;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun D_INFO("BSM bootstrap uCode image OK\n");
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * il4965_load_bsm - Load bootstrap instructions
297*4882a593Smuzhiyun *
298*4882a593Smuzhiyun * BSM operation:
299*4882a593Smuzhiyun *
300*4882a593Smuzhiyun * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
301*4882a593Smuzhiyun * in special SRAM that does not power down during RFKILL. When powering back
302*4882a593Smuzhiyun * up after power-saving sleeps (or during initial uCode load), the BSM loads
303*4882a593Smuzhiyun * the bootstrap program into the on-board processor, and starts it.
304*4882a593Smuzhiyun *
305*4882a593Smuzhiyun * The bootstrap program loads (via DMA) instructions and data for a new
306*4882a593Smuzhiyun * program from host DRAM locations indicated by the host driver in the
307*4882a593Smuzhiyun * BSM_DRAM_* registers. Once the new program is loaded, it starts
308*4882a593Smuzhiyun * automatically.
309*4882a593Smuzhiyun *
310*4882a593Smuzhiyun * When initializing the NIC, the host driver points the BSM to the
311*4882a593Smuzhiyun * "initialize" uCode image. This uCode sets up some internal data, then
312*4882a593Smuzhiyun * notifies host via "initialize alive" that it is complete.
313*4882a593Smuzhiyun *
314*4882a593Smuzhiyun * The host then replaces the BSM_DRAM_* pointer values to point to the
315*4882a593Smuzhiyun * normal runtime uCode instructions and a backup uCode data cache buffer
316*4882a593Smuzhiyun * (filled initially with starting data values for the on-board processor),
317*4882a593Smuzhiyun * then triggers the "initialize" uCode to load and launch the runtime uCode,
318*4882a593Smuzhiyun * which begins normal operation.
319*4882a593Smuzhiyun *
320*4882a593Smuzhiyun * When doing a power-save shutdown, runtime uCode saves data SRAM into
321*4882a593Smuzhiyun * the backup data cache in DRAM before SRAM is powered down.
322*4882a593Smuzhiyun *
323*4882a593Smuzhiyun * When powering back up, the BSM loads the bootstrap program. This reloads
324*4882a593Smuzhiyun * the runtime uCode instructions and the backup data cache into SRAM,
325*4882a593Smuzhiyun * and re-launches the runtime uCode from where it left off.
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun static int
il4965_load_bsm(struct il_priv * il)328*4882a593Smuzhiyun il4965_load_bsm(struct il_priv *il)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun __le32 *image = il->ucode_boot.v_addr;
331*4882a593Smuzhiyun u32 len = il->ucode_boot.len;
332*4882a593Smuzhiyun dma_addr_t pinst;
333*4882a593Smuzhiyun dma_addr_t pdata;
334*4882a593Smuzhiyun u32 inst_len;
335*4882a593Smuzhiyun u32 data_len;
336*4882a593Smuzhiyun int i;
337*4882a593Smuzhiyun u32 done;
338*4882a593Smuzhiyun u32 reg_offset;
339*4882a593Smuzhiyun int ret;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun D_INFO("Begin load bsm\n");
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun il->ucode_type = UCODE_RT;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* make sure bootstrap program is no larger than BSM's SRAM size */
346*4882a593Smuzhiyun if (len > IL49_MAX_BSM_SIZE)
347*4882a593Smuzhiyun return -EINVAL;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* Tell bootstrap uCode where to find the "Initialize" uCode
350*4882a593Smuzhiyun * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
351*4882a593Smuzhiyun * NOTE: il_init_alive_start() will replace these values,
352*4882a593Smuzhiyun * after the "initialize" uCode has run, to point to
353*4882a593Smuzhiyun * runtime/protocol instructions and backup data cache.
354*4882a593Smuzhiyun */
355*4882a593Smuzhiyun pinst = il->ucode_init.p_addr >> 4;
356*4882a593Smuzhiyun pdata = il->ucode_init_data.p_addr >> 4;
357*4882a593Smuzhiyun inst_len = il->ucode_init.len;
358*4882a593Smuzhiyun data_len = il->ucode_init_data.len;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_INST_PTR_REG, pinst);
361*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_DATA_PTR_REG, pdata);
362*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
363*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Fill BSM memory with bootstrap instructions */
366*4882a593Smuzhiyun for (reg_offset = BSM_SRAM_LOWER_BOUND;
367*4882a593Smuzhiyun reg_offset < BSM_SRAM_LOWER_BOUND + len;
368*4882a593Smuzhiyun reg_offset += sizeof(u32), image++)
369*4882a593Smuzhiyun _il_wr_prph(il, reg_offset, le32_to_cpu(*image));
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = il4965_verify_bsm(il);
372*4882a593Smuzhiyun if (ret)
373*4882a593Smuzhiyun return ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
376*4882a593Smuzhiyun il_wr_prph(il, BSM_WR_MEM_SRC_REG, 0x0);
377*4882a593Smuzhiyun il_wr_prph(il, BSM_WR_MEM_DST_REG, IL49_RTC_INST_LOWER_BOUND);
378*4882a593Smuzhiyun il_wr_prph(il, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Load bootstrap code into instruction SRAM now,
381*4882a593Smuzhiyun * to prepare to load "initialize" uCode */
382*4882a593Smuzhiyun il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Wait for load of bootstrap uCode to finish */
385*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
386*4882a593Smuzhiyun done = il_rd_prph(il, BSM_WR_CTRL_REG);
387*4882a593Smuzhiyun if (!(done & BSM_WR_CTRL_REG_BIT_START))
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun udelay(10);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun if (i < 100)
392*4882a593Smuzhiyun D_INFO("BSM write complete, poll %d iterations\n", i);
393*4882a593Smuzhiyun else {
394*4882a593Smuzhiyun IL_ERR("BSM write did not complete!\n");
395*4882a593Smuzhiyun return -EIO;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Enable future boot loads whenever power management unit triggers it
399*4882a593Smuzhiyun * (e.g. when powering back up after power-save shutdown) */
400*4882a593Smuzhiyun il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * il4965_set_ucode_ptrs - Set uCode address location
407*4882a593Smuzhiyun *
408*4882a593Smuzhiyun * Tell initialization uCode where to find runtime uCode.
409*4882a593Smuzhiyun *
410*4882a593Smuzhiyun * BSM registers initially contain pointers to initialization uCode.
411*4882a593Smuzhiyun * We need to replace them to load runtime uCode inst and data,
412*4882a593Smuzhiyun * and to save runtime data when powering down.
413*4882a593Smuzhiyun */
414*4882a593Smuzhiyun static int
il4965_set_ucode_ptrs(struct il_priv * il)415*4882a593Smuzhiyun il4965_set_ucode_ptrs(struct il_priv *il)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun dma_addr_t pinst;
418*4882a593Smuzhiyun dma_addr_t pdata;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* bits 35:4 for 4965 */
421*4882a593Smuzhiyun pinst = il->ucode_code.p_addr >> 4;
422*4882a593Smuzhiyun pdata = il->ucode_data_backup.p_addr >> 4;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Tell bootstrap uCode where to find image to load */
425*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_INST_PTR_REG, pinst);
426*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_DATA_PTR_REG, pdata);
427*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_DATA_BYTECOUNT_REG, il->ucode_data.len);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Inst byte count must be last to set up, bit 31 signals uCode
430*4882a593Smuzhiyun * that all new ptr/size info is in place */
431*4882a593Smuzhiyun il_wr_prph(il, BSM_DRAM_INST_BYTECOUNT_REG,
432*4882a593Smuzhiyun il->ucode_code.len | BSM_DRAM_INST_LOAD);
433*4882a593Smuzhiyun D_INFO("Runtime uCode pointers are set.\n");
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun * il4965_init_alive_start - Called after N_ALIVE notification received
440*4882a593Smuzhiyun *
441*4882a593Smuzhiyun * Called after N_ALIVE notification received from "initialize" uCode.
442*4882a593Smuzhiyun *
443*4882a593Smuzhiyun * The 4965 "initialize" ALIVE reply contains calibration data for:
444*4882a593Smuzhiyun * Voltage, temperature, and MIMO tx gain correction, now stored in il
445*4882a593Smuzhiyun * (3945 does not contain this data).
446*4882a593Smuzhiyun *
447*4882a593Smuzhiyun * Tell "initialize" uCode to go ahead and load the runtime uCode.
448*4882a593Smuzhiyun */
449*4882a593Smuzhiyun static void
il4965_init_alive_start(struct il_priv * il)450*4882a593Smuzhiyun il4965_init_alive_start(struct il_priv *il)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
453*4882a593Smuzhiyun * This is a paranoid check, because we would not have gotten the
454*4882a593Smuzhiyun * "initialize" alive if code weren't properly loaded. */
455*4882a593Smuzhiyun if (il4965_verify_ucode(il)) {
456*4882a593Smuzhiyun /* Runtime instruction load was bad;
457*4882a593Smuzhiyun * take it all the way back down so we can try again */
458*4882a593Smuzhiyun D_INFO("Bad \"initialize\" uCode load.\n");
459*4882a593Smuzhiyun goto restart;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Calculate temperature */
463*4882a593Smuzhiyun il->temperature = il4965_hw_get_temperature(il);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Send pointers to protocol/runtime uCode image ... init code will
466*4882a593Smuzhiyun * load and launch runtime uCode, which will send us another "Alive"
467*4882a593Smuzhiyun * notification. */
468*4882a593Smuzhiyun D_INFO("Initialization Alive received.\n");
469*4882a593Smuzhiyun if (il4965_set_ucode_ptrs(il)) {
470*4882a593Smuzhiyun /* Runtime instruction load won't happen;
471*4882a593Smuzhiyun * take it all the way back down so we can try again */
472*4882a593Smuzhiyun D_INFO("Couldn't set up uCode pointers.\n");
473*4882a593Smuzhiyun goto restart;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun return;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun restart:
478*4882a593Smuzhiyun queue_work(il->workqueue, &il->restart);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static bool
iw4965_is_ht40_channel(__le32 rxon_flags)482*4882a593Smuzhiyun iw4965_is_ht40_channel(__le32 rxon_flags)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun int chan_mod =
485*4882a593Smuzhiyun le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK) >>
486*4882a593Smuzhiyun RXON_FLG_CHANNEL_MODE_POS;
487*4882a593Smuzhiyun return (chan_mod == CHANNEL_MODE_PURE_40 ||
488*4882a593Smuzhiyun chan_mod == CHANNEL_MODE_MIXED);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun void
il4965_nic_config(struct il_priv * il)492*4882a593Smuzhiyun il4965_nic_config(struct il_priv *il)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun unsigned long flags;
495*4882a593Smuzhiyun u16 radio_cfg;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun spin_lock_irqsave(&il->lock, flags);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun radio_cfg = il_eeprom_query16(il, EEPROM_RADIO_CONFIG);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* write radio config values to register */
502*4882a593Smuzhiyun if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
503*4882a593Smuzhiyun il_set_bit(il, CSR_HW_IF_CONFIG_REG,
504*4882a593Smuzhiyun EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
505*4882a593Smuzhiyun EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
506*4882a593Smuzhiyun EEPROM_RF_CFG_DASH_MSK(radio_cfg));
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* set CSR_HW_CONFIG_REG for uCode use */
509*4882a593Smuzhiyun il_set_bit(il, CSR_HW_IF_CONFIG_REG,
510*4882a593Smuzhiyun CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
511*4882a593Smuzhiyun CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun il->calib_info =
514*4882a593Smuzhiyun (struct il_eeprom_calib_info *)
515*4882a593Smuzhiyun il_eeprom_query_addr(il, EEPROM_4965_CALIB_TXPOWER_OFFSET);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun spin_unlock_irqrestore(&il->lock, flags);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
521*4882a593Smuzhiyun * Called after every association, but this runs only once!
522*4882a593Smuzhiyun * ... once chain noise is calibrated the first time, it's good forever. */
523*4882a593Smuzhiyun static void
il4965_chain_noise_reset(struct il_priv * il)524*4882a593Smuzhiyun il4965_chain_noise_reset(struct il_priv *il)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct il_chain_noise_data *data = &(il->chain_noise_data);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (data->state == IL_CHAIN_NOISE_ALIVE && il_is_any_associated(il)) {
529*4882a593Smuzhiyun struct il_calib_diff_gain_cmd cmd;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* clear data for chain noise calibration algorithm */
532*4882a593Smuzhiyun data->chain_noise_a = 0;
533*4882a593Smuzhiyun data->chain_noise_b = 0;
534*4882a593Smuzhiyun data->chain_noise_c = 0;
535*4882a593Smuzhiyun data->chain_signal_a = 0;
536*4882a593Smuzhiyun data->chain_signal_b = 0;
537*4882a593Smuzhiyun data->chain_signal_c = 0;
538*4882a593Smuzhiyun data->beacon_count = 0;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun memset(&cmd, 0, sizeof(cmd));
541*4882a593Smuzhiyun cmd.hdr.op_code = IL_PHY_CALIBRATE_DIFF_GAIN_CMD;
542*4882a593Smuzhiyun cmd.diff_gain_a = 0;
543*4882a593Smuzhiyun cmd.diff_gain_b = 0;
544*4882a593Smuzhiyun cmd.diff_gain_c = 0;
545*4882a593Smuzhiyun if (il_send_cmd_pdu(il, C_PHY_CALIBRATION, sizeof(cmd), &cmd))
546*4882a593Smuzhiyun IL_ERR("Could not send C_PHY_CALIBRATION\n");
547*4882a593Smuzhiyun data->state = IL_CHAIN_NOISE_ACCUMULATE;
548*4882a593Smuzhiyun D_CALIB("Run chain_noise_calibrate\n");
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static s32
il4965_math_div_round(s32 num,s32 denom,s32 * res)553*4882a593Smuzhiyun il4965_math_div_round(s32 num, s32 denom, s32 * res)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun s32 sign = 1;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (num < 0) {
558*4882a593Smuzhiyun sign = -sign;
559*4882a593Smuzhiyun num = -num;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun if (denom < 0) {
562*4882a593Smuzhiyun sign = -sign;
563*4882a593Smuzhiyun denom = -denom;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun *res = ((num * 2 + denom) / (denom * 2)) * sign;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 1;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun * il4965_get_voltage_compensation - Power supply voltage comp for txpower
572*4882a593Smuzhiyun *
573*4882a593Smuzhiyun * Determines power supply voltage compensation for txpower calculations.
574*4882a593Smuzhiyun * Returns number of 1/2-dB steps to subtract from gain table idx,
575*4882a593Smuzhiyun * to compensate for difference between power supply voltage during
576*4882a593Smuzhiyun * factory measurements, vs. current power supply voltage.
577*4882a593Smuzhiyun *
578*4882a593Smuzhiyun * Voltage indication is higher for lower voltage.
579*4882a593Smuzhiyun * Lower voltage requires more gain (lower gain table idx).
580*4882a593Smuzhiyun */
581*4882a593Smuzhiyun static s32
il4965_get_voltage_compensation(s32 eeprom_voltage,s32 current_voltage)582*4882a593Smuzhiyun il4965_get_voltage_compensation(s32 eeprom_voltage, s32 current_voltage)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun s32 comp = 0;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (TX_POWER_IL_ILLEGAL_VOLTAGE == eeprom_voltage ||
587*4882a593Smuzhiyun TX_POWER_IL_ILLEGAL_VOLTAGE == current_voltage)
588*4882a593Smuzhiyun return 0;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun il4965_math_div_round(current_voltage - eeprom_voltage,
591*4882a593Smuzhiyun TX_POWER_IL_VOLTAGE_CODES_PER_03V, &comp);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (current_voltage > eeprom_voltage)
594*4882a593Smuzhiyun comp *= 2;
595*4882a593Smuzhiyun if ((comp < -2) || (comp > 2))
596*4882a593Smuzhiyun comp = 0;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return comp;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static s32
il4965_get_tx_atten_grp(u16 channel)602*4882a593Smuzhiyun il4965_get_tx_atten_grp(u16 channel)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun if (channel >= CALIB_IL_TX_ATTEN_GR5_FCH &&
605*4882a593Smuzhiyun channel <= CALIB_IL_TX_ATTEN_GR5_LCH)
606*4882a593Smuzhiyun return CALIB_CH_GROUP_5;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (channel >= CALIB_IL_TX_ATTEN_GR1_FCH &&
609*4882a593Smuzhiyun channel <= CALIB_IL_TX_ATTEN_GR1_LCH)
610*4882a593Smuzhiyun return CALIB_CH_GROUP_1;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (channel >= CALIB_IL_TX_ATTEN_GR2_FCH &&
613*4882a593Smuzhiyun channel <= CALIB_IL_TX_ATTEN_GR2_LCH)
614*4882a593Smuzhiyun return CALIB_CH_GROUP_2;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (channel >= CALIB_IL_TX_ATTEN_GR3_FCH &&
617*4882a593Smuzhiyun channel <= CALIB_IL_TX_ATTEN_GR3_LCH)
618*4882a593Smuzhiyun return CALIB_CH_GROUP_3;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (channel >= CALIB_IL_TX_ATTEN_GR4_FCH &&
621*4882a593Smuzhiyun channel <= CALIB_IL_TX_ATTEN_GR4_LCH)
622*4882a593Smuzhiyun return CALIB_CH_GROUP_4;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun return -EINVAL;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun static u32
il4965_get_sub_band(const struct il_priv * il,u32 channel)628*4882a593Smuzhiyun il4965_get_sub_band(const struct il_priv *il, u32 channel)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun s32 b = -1;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
633*4882a593Smuzhiyun if (il->calib_info->band_info[b].ch_from == 0)
634*4882a593Smuzhiyun continue;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (channel >= il->calib_info->band_info[b].ch_from &&
637*4882a593Smuzhiyun channel <= il->calib_info->band_info[b].ch_to)
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return b;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static s32
il4965_interpolate_value(s32 x,s32 x1,s32 y1,s32 x2,s32 y2)645*4882a593Smuzhiyun il4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun s32 val;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (x2 == x1)
650*4882a593Smuzhiyun return y1;
651*4882a593Smuzhiyun else {
652*4882a593Smuzhiyun il4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
653*4882a593Smuzhiyun return val + y2;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * il4965_interpolate_chan - Interpolate factory measurements for one channel
659*4882a593Smuzhiyun *
660*4882a593Smuzhiyun * Interpolates factory measurements from the two sample channels within a
661*4882a593Smuzhiyun * sub-band, to apply to channel of interest. Interpolation is proportional to
662*4882a593Smuzhiyun * differences in channel frequencies, which is proportional to differences
663*4882a593Smuzhiyun * in channel number.
664*4882a593Smuzhiyun */
665*4882a593Smuzhiyun static int
il4965_interpolate_chan(struct il_priv * il,u32 channel,struct il_eeprom_calib_ch_info * chan_info)666*4882a593Smuzhiyun il4965_interpolate_chan(struct il_priv *il, u32 channel,
667*4882a593Smuzhiyun struct il_eeprom_calib_ch_info *chan_info)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun s32 s = -1;
670*4882a593Smuzhiyun u32 c;
671*4882a593Smuzhiyun u32 m;
672*4882a593Smuzhiyun const struct il_eeprom_calib_measure *m1;
673*4882a593Smuzhiyun const struct il_eeprom_calib_measure *m2;
674*4882a593Smuzhiyun struct il_eeprom_calib_measure *omeas;
675*4882a593Smuzhiyun u32 ch_i1;
676*4882a593Smuzhiyun u32 ch_i2;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun s = il4965_get_sub_band(il, channel);
679*4882a593Smuzhiyun if (s >= EEPROM_TX_POWER_BANDS) {
680*4882a593Smuzhiyun IL_ERR("Tx Power can not find channel %d\n", channel);
681*4882a593Smuzhiyun return -1;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun ch_i1 = il->calib_info->band_info[s].ch1.ch_num;
685*4882a593Smuzhiyun ch_i2 = il->calib_info->band_info[s].ch2.ch_num;
686*4882a593Smuzhiyun chan_info->ch_num = (u8) channel;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun D_TXPOWER("channel %d subband %d factory cal ch %d & %d\n", channel, s,
689*4882a593Smuzhiyun ch_i1, ch_i2);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
692*4882a593Smuzhiyun for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
693*4882a593Smuzhiyun m1 = &(il->calib_info->band_info[s].ch1.
694*4882a593Smuzhiyun measurements[c][m]);
695*4882a593Smuzhiyun m2 = &(il->calib_info->band_info[s].ch2.
696*4882a593Smuzhiyun measurements[c][m]);
697*4882a593Smuzhiyun omeas = &(chan_info->measurements[c][m]);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun omeas->actual_pow =
700*4882a593Smuzhiyun (u8) il4965_interpolate_value(channel, ch_i1,
701*4882a593Smuzhiyun m1->actual_pow, ch_i2,
702*4882a593Smuzhiyun m2->actual_pow);
703*4882a593Smuzhiyun omeas->gain_idx =
704*4882a593Smuzhiyun (u8) il4965_interpolate_value(channel, ch_i1,
705*4882a593Smuzhiyun m1->gain_idx, ch_i2,
706*4882a593Smuzhiyun m2->gain_idx);
707*4882a593Smuzhiyun omeas->temperature =
708*4882a593Smuzhiyun (u8) il4965_interpolate_value(channel, ch_i1,
709*4882a593Smuzhiyun m1->temperature,
710*4882a593Smuzhiyun ch_i2,
711*4882a593Smuzhiyun m2->temperature);
712*4882a593Smuzhiyun omeas->pa_det =
713*4882a593Smuzhiyun (s8) il4965_interpolate_value(channel, ch_i1,
714*4882a593Smuzhiyun m1->pa_det, ch_i2,
715*4882a593Smuzhiyun m2->pa_det);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun D_TXPOWER("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c,
718*4882a593Smuzhiyun m, m1->actual_pow, m2->actual_pow,
719*4882a593Smuzhiyun omeas->actual_pow);
720*4882a593Smuzhiyun D_TXPOWER("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c,
721*4882a593Smuzhiyun m, m1->gain_idx, m2->gain_idx,
722*4882a593Smuzhiyun omeas->gain_idx);
723*4882a593Smuzhiyun D_TXPOWER("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c,
724*4882a593Smuzhiyun m, m1->pa_det, m2->pa_det, omeas->pa_det);
725*4882a593Smuzhiyun D_TXPOWER("chain %d meas %d T1=%d T2=%d T=%d\n", c,
726*4882a593Smuzhiyun m, m1->temperature, m2->temperature,
727*4882a593Smuzhiyun omeas->temperature);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun return 0;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
735*4882a593Smuzhiyun * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
736*4882a593Smuzhiyun static s32 back_off_table[] = {
737*4882a593Smuzhiyun 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
738*4882a593Smuzhiyun 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
739*4882a593Smuzhiyun 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
740*4882a593Smuzhiyun 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
741*4882a593Smuzhiyun 10 /* CCK */
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Thermal compensation values for txpower for various frequency ranges ...
745*4882a593Smuzhiyun * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
746*4882a593Smuzhiyun static struct il4965_txpower_comp_entry {
747*4882a593Smuzhiyun s32 degrees_per_05db_a;
748*4882a593Smuzhiyun s32 degrees_per_05db_a_denom;
749*4882a593Smuzhiyun } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 9, 2}, /* group 0 5.2, ch 34-43 */
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 4, 1}, /* group 1 5.2, ch 44-70 */
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 4, 1}, /* group 2 5.2, ch 71-124 */
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 4, 1}, /* group 3 5.2, ch 125-200 */
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 3, 1} /* group 4 2.4, ch all */
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static s32
get_min_power_idx(s32 rate_power_idx,u32 band)763*4882a593Smuzhiyun get_min_power_idx(s32 rate_power_idx, u32 band)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun if (!band) {
766*4882a593Smuzhiyun if ((rate_power_idx & 7) <= 4)
767*4882a593Smuzhiyun return MIN_TX_GAIN_IDX_52GHZ_EXT;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun return MIN_TX_GAIN_IDX;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun struct gain_entry {
773*4882a593Smuzhiyun u8 dsp;
774*4882a593Smuzhiyun u8 radio;
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun static const struct gain_entry gain_table[2][108] = {
778*4882a593Smuzhiyun /* 5.2GHz power gain idx table */
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun {123, 0x3F}, /* highest txpower */
781*4882a593Smuzhiyun {117, 0x3F},
782*4882a593Smuzhiyun {110, 0x3F},
783*4882a593Smuzhiyun {104, 0x3F},
784*4882a593Smuzhiyun {98, 0x3F},
785*4882a593Smuzhiyun {110, 0x3E},
786*4882a593Smuzhiyun {104, 0x3E},
787*4882a593Smuzhiyun {98, 0x3E},
788*4882a593Smuzhiyun {110, 0x3D},
789*4882a593Smuzhiyun {104, 0x3D},
790*4882a593Smuzhiyun {98, 0x3D},
791*4882a593Smuzhiyun {110, 0x3C},
792*4882a593Smuzhiyun {104, 0x3C},
793*4882a593Smuzhiyun {98, 0x3C},
794*4882a593Smuzhiyun {110, 0x3B},
795*4882a593Smuzhiyun {104, 0x3B},
796*4882a593Smuzhiyun {98, 0x3B},
797*4882a593Smuzhiyun {110, 0x3A},
798*4882a593Smuzhiyun {104, 0x3A},
799*4882a593Smuzhiyun {98, 0x3A},
800*4882a593Smuzhiyun {110, 0x39},
801*4882a593Smuzhiyun {104, 0x39},
802*4882a593Smuzhiyun {98, 0x39},
803*4882a593Smuzhiyun {110, 0x38},
804*4882a593Smuzhiyun {104, 0x38},
805*4882a593Smuzhiyun {98, 0x38},
806*4882a593Smuzhiyun {110, 0x37},
807*4882a593Smuzhiyun {104, 0x37},
808*4882a593Smuzhiyun {98, 0x37},
809*4882a593Smuzhiyun {110, 0x36},
810*4882a593Smuzhiyun {104, 0x36},
811*4882a593Smuzhiyun {98, 0x36},
812*4882a593Smuzhiyun {110, 0x35},
813*4882a593Smuzhiyun {104, 0x35},
814*4882a593Smuzhiyun {98, 0x35},
815*4882a593Smuzhiyun {110, 0x34},
816*4882a593Smuzhiyun {104, 0x34},
817*4882a593Smuzhiyun {98, 0x34},
818*4882a593Smuzhiyun {110, 0x33},
819*4882a593Smuzhiyun {104, 0x33},
820*4882a593Smuzhiyun {98, 0x33},
821*4882a593Smuzhiyun {110, 0x32},
822*4882a593Smuzhiyun {104, 0x32},
823*4882a593Smuzhiyun {98, 0x32},
824*4882a593Smuzhiyun {110, 0x31},
825*4882a593Smuzhiyun {104, 0x31},
826*4882a593Smuzhiyun {98, 0x31},
827*4882a593Smuzhiyun {110, 0x30},
828*4882a593Smuzhiyun {104, 0x30},
829*4882a593Smuzhiyun {98, 0x30},
830*4882a593Smuzhiyun {110, 0x25},
831*4882a593Smuzhiyun {104, 0x25},
832*4882a593Smuzhiyun {98, 0x25},
833*4882a593Smuzhiyun {110, 0x24},
834*4882a593Smuzhiyun {104, 0x24},
835*4882a593Smuzhiyun {98, 0x24},
836*4882a593Smuzhiyun {110, 0x23},
837*4882a593Smuzhiyun {104, 0x23},
838*4882a593Smuzhiyun {98, 0x23},
839*4882a593Smuzhiyun {110, 0x22},
840*4882a593Smuzhiyun {104, 0x18},
841*4882a593Smuzhiyun {98, 0x18},
842*4882a593Smuzhiyun {110, 0x17},
843*4882a593Smuzhiyun {104, 0x17},
844*4882a593Smuzhiyun {98, 0x17},
845*4882a593Smuzhiyun {110, 0x16},
846*4882a593Smuzhiyun {104, 0x16},
847*4882a593Smuzhiyun {98, 0x16},
848*4882a593Smuzhiyun {110, 0x15},
849*4882a593Smuzhiyun {104, 0x15},
850*4882a593Smuzhiyun {98, 0x15},
851*4882a593Smuzhiyun {110, 0x14},
852*4882a593Smuzhiyun {104, 0x14},
853*4882a593Smuzhiyun {98, 0x14},
854*4882a593Smuzhiyun {110, 0x13},
855*4882a593Smuzhiyun {104, 0x13},
856*4882a593Smuzhiyun {98, 0x13},
857*4882a593Smuzhiyun {110, 0x12},
858*4882a593Smuzhiyun {104, 0x08},
859*4882a593Smuzhiyun {98, 0x08},
860*4882a593Smuzhiyun {110, 0x07},
861*4882a593Smuzhiyun {104, 0x07},
862*4882a593Smuzhiyun {98, 0x07},
863*4882a593Smuzhiyun {110, 0x06},
864*4882a593Smuzhiyun {104, 0x06},
865*4882a593Smuzhiyun {98, 0x06},
866*4882a593Smuzhiyun {110, 0x05},
867*4882a593Smuzhiyun {104, 0x05},
868*4882a593Smuzhiyun {98, 0x05},
869*4882a593Smuzhiyun {110, 0x04},
870*4882a593Smuzhiyun {104, 0x04},
871*4882a593Smuzhiyun {98, 0x04},
872*4882a593Smuzhiyun {110, 0x03},
873*4882a593Smuzhiyun {104, 0x03},
874*4882a593Smuzhiyun {98, 0x03},
875*4882a593Smuzhiyun {110, 0x02},
876*4882a593Smuzhiyun {104, 0x02},
877*4882a593Smuzhiyun {98, 0x02},
878*4882a593Smuzhiyun {110, 0x01},
879*4882a593Smuzhiyun {104, 0x01},
880*4882a593Smuzhiyun {98, 0x01},
881*4882a593Smuzhiyun {110, 0x00},
882*4882a593Smuzhiyun {104, 0x00},
883*4882a593Smuzhiyun {98, 0x00},
884*4882a593Smuzhiyun {93, 0x00},
885*4882a593Smuzhiyun {88, 0x00},
886*4882a593Smuzhiyun {83, 0x00},
887*4882a593Smuzhiyun {78, 0x00},
888*4882a593Smuzhiyun },
889*4882a593Smuzhiyun /* 2.4GHz power gain idx table */
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun {110, 0x3f}, /* highest txpower */
892*4882a593Smuzhiyun {104, 0x3f},
893*4882a593Smuzhiyun {98, 0x3f},
894*4882a593Smuzhiyun {110, 0x3e},
895*4882a593Smuzhiyun {104, 0x3e},
896*4882a593Smuzhiyun {98, 0x3e},
897*4882a593Smuzhiyun {110, 0x3d},
898*4882a593Smuzhiyun {104, 0x3d},
899*4882a593Smuzhiyun {98, 0x3d},
900*4882a593Smuzhiyun {110, 0x3c},
901*4882a593Smuzhiyun {104, 0x3c},
902*4882a593Smuzhiyun {98, 0x3c},
903*4882a593Smuzhiyun {110, 0x3b},
904*4882a593Smuzhiyun {104, 0x3b},
905*4882a593Smuzhiyun {98, 0x3b},
906*4882a593Smuzhiyun {110, 0x3a},
907*4882a593Smuzhiyun {104, 0x3a},
908*4882a593Smuzhiyun {98, 0x3a},
909*4882a593Smuzhiyun {110, 0x39},
910*4882a593Smuzhiyun {104, 0x39},
911*4882a593Smuzhiyun {98, 0x39},
912*4882a593Smuzhiyun {110, 0x38},
913*4882a593Smuzhiyun {104, 0x38},
914*4882a593Smuzhiyun {98, 0x38},
915*4882a593Smuzhiyun {110, 0x37},
916*4882a593Smuzhiyun {104, 0x37},
917*4882a593Smuzhiyun {98, 0x37},
918*4882a593Smuzhiyun {110, 0x36},
919*4882a593Smuzhiyun {104, 0x36},
920*4882a593Smuzhiyun {98, 0x36},
921*4882a593Smuzhiyun {110, 0x35},
922*4882a593Smuzhiyun {104, 0x35},
923*4882a593Smuzhiyun {98, 0x35},
924*4882a593Smuzhiyun {110, 0x34},
925*4882a593Smuzhiyun {104, 0x34},
926*4882a593Smuzhiyun {98, 0x34},
927*4882a593Smuzhiyun {110, 0x33},
928*4882a593Smuzhiyun {104, 0x33},
929*4882a593Smuzhiyun {98, 0x33},
930*4882a593Smuzhiyun {110, 0x32},
931*4882a593Smuzhiyun {104, 0x32},
932*4882a593Smuzhiyun {98, 0x32},
933*4882a593Smuzhiyun {110, 0x31},
934*4882a593Smuzhiyun {104, 0x31},
935*4882a593Smuzhiyun {98, 0x31},
936*4882a593Smuzhiyun {110, 0x30},
937*4882a593Smuzhiyun {104, 0x30},
938*4882a593Smuzhiyun {98, 0x30},
939*4882a593Smuzhiyun {110, 0x6},
940*4882a593Smuzhiyun {104, 0x6},
941*4882a593Smuzhiyun {98, 0x6},
942*4882a593Smuzhiyun {110, 0x5},
943*4882a593Smuzhiyun {104, 0x5},
944*4882a593Smuzhiyun {98, 0x5},
945*4882a593Smuzhiyun {110, 0x4},
946*4882a593Smuzhiyun {104, 0x4},
947*4882a593Smuzhiyun {98, 0x4},
948*4882a593Smuzhiyun {110, 0x3},
949*4882a593Smuzhiyun {104, 0x3},
950*4882a593Smuzhiyun {98, 0x3},
951*4882a593Smuzhiyun {110, 0x2},
952*4882a593Smuzhiyun {104, 0x2},
953*4882a593Smuzhiyun {98, 0x2},
954*4882a593Smuzhiyun {110, 0x1},
955*4882a593Smuzhiyun {104, 0x1},
956*4882a593Smuzhiyun {98, 0x1},
957*4882a593Smuzhiyun {110, 0x0},
958*4882a593Smuzhiyun {104, 0x0},
959*4882a593Smuzhiyun {98, 0x0},
960*4882a593Smuzhiyun {97, 0},
961*4882a593Smuzhiyun {96, 0},
962*4882a593Smuzhiyun {95, 0},
963*4882a593Smuzhiyun {94, 0},
964*4882a593Smuzhiyun {93, 0},
965*4882a593Smuzhiyun {92, 0},
966*4882a593Smuzhiyun {91, 0},
967*4882a593Smuzhiyun {90, 0},
968*4882a593Smuzhiyun {89, 0},
969*4882a593Smuzhiyun {88, 0},
970*4882a593Smuzhiyun {87, 0},
971*4882a593Smuzhiyun {86, 0},
972*4882a593Smuzhiyun {85, 0},
973*4882a593Smuzhiyun {84, 0},
974*4882a593Smuzhiyun {83, 0},
975*4882a593Smuzhiyun {82, 0},
976*4882a593Smuzhiyun {81, 0},
977*4882a593Smuzhiyun {80, 0},
978*4882a593Smuzhiyun {79, 0},
979*4882a593Smuzhiyun {78, 0},
980*4882a593Smuzhiyun {77, 0},
981*4882a593Smuzhiyun {76, 0},
982*4882a593Smuzhiyun {75, 0},
983*4882a593Smuzhiyun {74, 0},
984*4882a593Smuzhiyun {73, 0},
985*4882a593Smuzhiyun {72, 0},
986*4882a593Smuzhiyun {71, 0},
987*4882a593Smuzhiyun {70, 0},
988*4882a593Smuzhiyun {69, 0},
989*4882a593Smuzhiyun {68, 0},
990*4882a593Smuzhiyun {67, 0},
991*4882a593Smuzhiyun {66, 0},
992*4882a593Smuzhiyun {65, 0},
993*4882a593Smuzhiyun {64, 0},
994*4882a593Smuzhiyun {63, 0},
995*4882a593Smuzhiyun {62, 0},
996*4882a593Smuzhiyun {61, 0},
997*4882a593Smuzhiyun {60, 0},
998*4882a593Smuzhiyun {59, 0},
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun static int
il4965_fill_txpower_tbl(struct il_priv * il,u8 band,u16 channel,u8 is_ht40,u8 ctrl_chan_high,struct il4965_tx_power_db * tx_power_tbl)1003*4882a593Smuzhiyun il4965_fill_txpower_tbl(struct il_priv *il, u8 band, u16 channel, u8 is_ht40,
1004*4882a593Smuzhiyun u8 ctrl_chan_high,
1005*4882a593Smuzhiyun struct il4965_tx_power_db *tx_power_tbl)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun u8 saturation_power;
1008*4882a593Smuzhiyun s32 target_power;
1009*4882a593Smuzhiyun s32 user_target_power;
1010*4882a593Smuzhiyun s32 power_limit;
1011*4882a593Smuzhiyun s32 current_temp;
1012*4882a593Smuzhiyun s32 reg_limit;
1013*4882a593Smuzhiyun s32 current_regulatory;
1014*4882a593Smuzhiyun s32 txatten_grp = CALIB_CH_GROUP_MAX;
1015*4882a593Smuzhiyun int i;
1016*4882a593Smuzhiyun int c;
1017*4882a593Smuzhiyun const struct il_channel_info *ch_info = NULL;
1018*4882a593Smuzhiyun struct il_eeprom_calib_ch_info ch_eeprom_info;
1019*4882a593Smuzhiyun const struct il_eeprom_calib_measure *measurement;
1020*4882a593Smuzhiyun s16 voltage;
1021*4882a593Smuzhiyun s32 init_voltage;
1022*4882a593Smuzhiyun s32 voltage_compensation;
1023*4882a593Smuzhiyun s32 degrees_per_05db_num;
1024*4882a593Smuzhiyun s32 degrees_per_05db_denom;
1025*4882a593Smuzhiyun s32 factory_temp;
1026*4882a593Smuzhiyun s32 temperature_comp[2];
1027*4882a593Smuzhiyun s32 factory_gain_idx[2];
1028*4882a593Smuzhiyun s32 factory_actual_pwr[2];
1029*4882a593Smuzhiyun s32 power_idx;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
1032*4882a593Smuzhiyun * are used for idxing into txpower table) */
1033*4882a593Smuzhiyun user_target_power = 2 * il->tx_power_user_lmt;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* Get current (RXON) channel, band, width */
1036*4882a593Smuzhiyun D_TXPOWER("chan %d band %d is_ht40 %d\n", channel, band, is_ht40);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun ch_info = il_get_channel_info(il, il->band, channel);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (!il_is_channel_valid(ch_info))
1041*4882a593Smuzhiyun return -EINVAL;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /* get txatten group, used to select 1) thermal txpower adjustment
1044*4882a593Smuzhiyun * and 2) mimo txpower balance between Tx chains. */
1045*4882a593Smuzhiyun txatten_grp = il4965_get_tx_atten_grp(channel);
1046*4882a593Smuzhiyun if (txatten_grp < 0) {
1047*4882a593Smuzhiyun IL_ERR("Can't find txatten group for channel %d.\n", channel);
1048*4882a593Smuzhiyun return txatten_grp;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun D_TXPOWER("channel %d belongs to txatten group %d\n", channel,
1052*4882a593Smuzhiyun txatten_grp);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (is_ht40) {
1055*4882a593Smuzhiyun if (ctrl_chan_high)
1056*4882a593Smuzhiyun channel -= 2;
1057*4882a593Smuzhiyun else
1058*4882a593Smuzhiyun channel += 2;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* hardware txpower limits ...
1062*4882a593Smuzhiyun * saturation (clipping distortion) txpowers are in half-dBm */
1063*4882a593Smuzhiyun if (band)
1064*4882a593Smuzhiyun saturation_power = il->calib_info->saturation_power24;
1065*4882a593Smuzhiyun else
1066*4882a593Smuzhiyun saturation_power = il->calib_info->saturation_power52;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (saturation_power < IL_TX_POWER_SATURATION_MIN ||
1069*4882a593Smuzhiyun saturation_power > IL_TX_POWER_SATURATION_MAX) {
1070*4882a593Smuzhiyun if (band)
1071*4882a593Smuzhiyun saturation_power = IL_TX_POWER_DEFAULT_SATURATION_24;
1072*4882a593Smuzhiyun else
1073*4882a593Smuzhiyun saturation_power = IL_TX_POWER_DEFAULT_SATURATION_52;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* regulatory txpower limits ... reg_limit values are in half-dBm,
1077*4882a593Smuzhiyun * max_power_avg values are in dBm, convert * 2 */
1078*4882a593Smuzhiyun if (is_ht40)
1079*4882a593Smuzhiyun reg_limit = ch_info->ht40_max_power_avg * 2;
1080*4882a593Smuzhiyun else
1081*4882a593Smuzhiyun reg_limit = ch_info->max_power_avg * 2;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if ((reg_limit < IL_TX_POWER_REGULATORY_MIN) ||
1084*4882a593Smuzhiyun (reg_limit > IL_TX_POWER_REGULATORY_MAX)) {
1085*4882a593Smuzhiyun if (band)
1086*4882a593Smuzhiyun reg_limit = IL_TX_POWER_DEFAULT_REGULATORY_24;
1087*4882a593Smuzhiyun else
1088*4882a593Smuzhiyun reg_limit = IL_TX_POWER_DEFAULT_REGULATORY_52;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* Interpolate txpower calibration values for this channel,
1092*4882a593Smuzhiyun * based on factory calibration tests on spaced channels. */
1093*4882a593Smuzhiyun il4965_interpolate_chan(il, channel, &ch_eeprom_info);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* calculate tx gain adjustment based on power supply voltage */
1096*4882a593Smuzhiyun voltage = le16_to_cpu(il->calib_info->voltage);
1097*4882a593Smuzhiyun init_voltage = (s32) le32_to_cpu(il->card_alive_init.voltage);
1098*4882a593Smuzhiyun voltage_compensation =
1099*4882a593Smuzhiyun il4965_get_voltage_compensation(voltage, init_voltage);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun D_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n", init_voltage,
1102*4882a593Smuzhiyun voltage, voltage_compensation);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun /* get current temperature (Celsius) */
1105*4882a593Smuzhiyun current_temp = max(il->temperature, IL_TX_POWER_TEMPERATURE_MIN);
1106*4882a593Smuzhiyun current_temp = min(il->temperature, IL_TX_POWER_TEMPERATURE_MAX);
1107*4882a593Smuzhiyun current_temp = kelvin_to_celsius(current_temp);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* select thermal txpower adjustment params, based on channel group
1110*4882a593Smuzhiyun * (same frequency group used for mimo txatten adjustment) */
1111*4882a593Smuzhiyun degrees_per_05db_num =
1112*4882a593Smuzhiyun tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1113*4882a593Smuzhiyun degrees_per_05db_denom =
1114*4882a593Smuzhiyun tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /* get per-chain txpower values from factory measurements */
1117*4882a593Smuzhiyun for (c = 0; c < 2; c++) {
1118*4882a593Smuzhiyun measurement = &ch_eeprom_info.measurements[c][1];
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* txgain adjustment (in half-dB steps) based on difference
1121*4882a593Smuzhiyun * between factory and current temperature */
1122*4882a593Smuzhiyun factory_temp = measurement->temperature;
1123*4882a593Smuzhiyun il4965_math_div_round((current_temp -
1124*4882a593Smuzhiyun factory_temp) * degrees_per_05db_denom,
1125*4882a593Smuzhiyun degrees_per_05db_num,
1126*4882a593Smuzhiyun &temperature_comp[c]);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun factory_gain_idx[c] = measurement->gain_idx;
1129*4882a593Smuzhiyun factory_actual_pwr[c] = measurement->actual_pow;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun D_TXPOWER("chain = %d\n", c);
1132*4882a593Smuzhiyun D_TXPOWER("fctry tmp %d, " "curr tmp %d, comp %d steps\n",
1133*4882a593Smuzhiyun factory_temp, current_temp, temperature_comp[c]);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun D_TXPOWER("fctry idx %d, fctry pwr %d\n", factory_gain_idx[c],
1136*4882a593Smuzhiyun factory_actual_pwr[c]);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun /* for each of 33 bit-rates (including 1 for CCK) */
1140*4882a593Smuzhiyun for (i = 0; i < POWER_TBL_NUM_ENTRIES; i++) {
1141*4882a593Smuzhiyun u8 is_mimo_rate;
1142*4882a593Smuzhiyun union il4965_tx_power_dual_stream tx_power;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* for mimo, reduce each chain's txpower by half
1145*4882a593Smuzhiyun * (3dB, 6 steps), so total output power is regulatory
1146*4882a593Smuzhiyun * compliant. */
1147*4882a593Smuzhiyun if (i & 0x8) {
1148*4882a593Smuzhiyun current_regulatory =
1149*4882a593Smuzhiyun reg_limit -
1150*4882a593Smuzhiyun IL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1151*4882a593Smuzhiyun is_mimo_rate = 1;
1152*4882a593Smuzhiyun } else {
1153*4882a593Smuzhiyun current_regulatory = reg_limit;
1154*4882a593Smuzhiyun is_mimo_rate = 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* find txpower limit, either hardware or regulatory */
1158*4882a593Smuzhiyun power_limit = saturation_power - back_off_table[i];
1159*4882a593Smuzhiyun if (power_limit > current_regulatory)
1160*4882a593Smuzhiyun power_limit = current_regulatory;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /* reduce user's txpower request if necessary
1163*4882a593Smuzhiyun * for this rate on this channel */
1164*4882a593Smuzhiyun target_power = user_target_power;
1165*4882a593Smuzhiyun if (target_power > power_limit)
1166*4882a593Smuzhiyun target_power = power_limit;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun D_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n", i,
1169*4882a593Smuzhiyun saturation_power - back_off_table[i],
1170*4882a593Smuzhiyun current_regulatory, user_target_power, target_power);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* for each of 2 Tx chains (radio transmitters) */
1173*4882a593Smuzhiyun for (c = 0; c < 2; c++) {
1174*4882a593Smuzhiyun s32 atten_value;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun if (is_mimo_rate)
1177*4882a593Smuzhiyun atten_value =
1178*4882a593Smuzhiyun (s32) le32_to_cpu(il->card_alive_init.
1179*4882a593Smuzhiyun tx_atten[txatten_grp][c]);
1180*4882a593Smuzhiyun else
1181*4882a593Smuzhiyun atten_value = 0;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* calculate idx; higher idx means lower txpower */
1184*4882a593Smuzhiyun power_idx =
1185*4882a593Smuzhiyun (u8) (factory_gain_idx[c] -
1186*4882a593Smuzhiyun (target_power - factory_actual_pwr[c]) -
1187*4882a593Smuzhiyun temperature_comp[c] - voltage_compensation +
1188*4882a593Smuzhiyun atten_value);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* D_TXPOWER("calculated txpower idx %d\n",
1191*4882a593Smuzhiyun power_idx); */
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun if (power_idx < get_min_power_idx(i, band))
1194*4882a593Smuzhiyun power_idx = get_min_power_idx(i, band);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* adjust 5 GHz idx to support negative idxes */
1197*4882a593Smuzhiyun if (!band)
1198*4882a593Smuzhiyun power_idx += 9;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* CCK, rate 32, reduce txpower for CCK */
1201*4882a593Smuzhiyun if (i == POWER_TBL_CCK_ENTRY)
1202*4882a593Smuzhiyun power_idx +=
1203*4882a593Smuzhiyun IL_TX_POWER_CCK_COMPENSATION_C_STEP;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* stay within the table! */
1206*4882a593Smuzhiyun if (power_idx > 107) {
1207*4882a593Smuzhiyun IL_WARN("txpower idx %d > 107\n", power_idx);
1208*4882a593Smuzhiyun power_idx = 107;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun if (power_idx < 0) {
1211*4882a593Smuzhiyun IL_WARN("txpower idx %d < 0\n", power_idx);
1212*4882a593Smuzhiyun power_idx = 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* fill txpower command for this rate/chain */
1216*4882a593Smuzhiyun tx_power.s.radio_tx_gain[c] =
1217*4882a593Smuzhiyun gain_table[band][power_idx].radio;
1218*4882a593Smuzhiyun tx_power.s.dsp_predis_atten[c] =
1219*4882a593Smuzhiyun gain_table[band][power_idx].dsp;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun D_TXPOWER("chain %d mimo %d idx %d "
1222*4882a593Smuzhiyun "gain 0x%02x dsp %d\n", c, atten_value,
1223*4882a593Smuzhiyun power_idx, tx_power.s.radio_tx_gain[c],
1224*4882a593Smuzhiyun tx_power.s.dsp_predis_atten[c]);
1225*4882a593Smuzhiyun } /* for each chain */
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun } /* for each rate */
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun return 0;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /*
1235*4882a593Smuzhiyun * il4965_send_tx_power - Configure the TXPOWER level user limit
1236*4882a593Smuzhiyun *
1237*4882a593Smuzhiyun * Uses the active RXON for channel, band, and characteristics (ht40, high)
1238*4882a593Smuzhiyun * The power limit is taken from il->tx_power_user_lmt.
1239*4882a593Smuzhiyun */
1240*4882a593Smuzhiyun static int
il4965_send_tx_power(struct il_priv * il)1241*4882a593Smuzhiyun il4965_send_tx_power(struct il_priv *il)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun struct il4965_txpowertable_cmd cmd = { 0 };
1244*4882a593Smuzhiyun int ret;
1245*4882a593Smuzhiyun u8 band = 0;
1246*4882a593Smuzhiyun bool is_ht40 = false;
1247*4882a593Smuzhiyun u8 ctrl_chan_high = 0;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if (WARN_ONCE
1250*4882a593Smuzhiyun (test_bit(S_SCAN_HW, &il->status),
1251*4882a593Smuzhiyun "TX Power requested while scanning!\n"))
1252*4882a593Smuzhiyun return -EAGAIN;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun band = il->band == NL80211_BAND_2GHZ;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun is_ht40 = iw4965_is_ht40_channel(il->active.flags);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun if (is_ht40 && (il->active.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1259*4882a593Smuzhiyun ctrl_chan_high = 1;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun cmd.band = band;
1262*4882a593Smuzhiyun cmd.channel = il->active.channel;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun ret =
1265*4882a593Smuzhiyun il4965_fill_txpower_tbl(il, band, le16_to_cpu(il->active.channel),
1266*4882a593Smuzhiyun is_ht40, ctrl_chan_high, &cmd.tx_power);
1267*4882a593Smuzhiyun if (ret)
1268*4882a593Smuzhiyun goto out;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun ret = il_send_cmd_pdu(il, C_TX_PWR_TBL, sizeof(cmd), &cmd);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun out:
1273*4882a593Smuzhiyun return ret;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static int
il4965_send_rxon_assoc(struct il_priv * il)1277*4882a593Smuzhiyun il4965_send_rxon_assoc(struct il_priv *il)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun int ret = 0;
1280*4882a593Smuzhiyun struct il4965_rxon_assoc_cmd rxon_assoc;
1281*4882a593Smuzhiyun const struct il_rxon_cmd *rxon1 = &il->staging;
1282*4882a593Smuzhiyun const struct il_rxon_cmd *rxon2 = &il->active;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun lockdep_assert_held(&il->mutex);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun if (rxon1->flags == rxon2->flags &&
1287*4882a593Smuzhiyun rxon1->filter_flags == rxon2->filter_flags &&
1288*4882a593Smuzhiyun rxon1->cck_basic_rates == rxon2->cck_basic_rates &&
1289*4882a593Smuzhiyun rxon1->ofdm_ht_single_stream_basic_rates ==
1290*4882a593Smuzhiyun rxon2->ofdm_ht_single_stream_basic_rates &&
1291*4882a593Smuzhiyun rxon1->ofdm_ht_dual_stream_basic_rates ==
1292*4882a593Smuzhiyun rxon2->ofdm_ht_dual_stream_basic_rates &&
1293*4882a593Smuzhiyun rxon1->rx_chain == rxon2->rx_chain &&
1294*4882a593Smuzhiyun rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates) {
1295*4882a593Smuzhiyun D_INFO("Using current RXON_ASSOC. Not resending.\n");
1296*4882a593Smuzhiyun return 0;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun rxon_assoc.flags = il->staging.flags;
1300*4882a593Smuzhiyun rxon_assoc.filter_flags = il->staging.filter_flags;
1301*4882a593Smuzhiyun rxon_assoc.ofdm_basic_rates = il->staging.ofdm_basic_rates;
1302*4882a593Smuzhiyun rxon_assoc.cck_basic_rates = il->staging.cck_basic_rates;
1303*4882a593Smuzhiyun rxon_assoc.reserved = 0;
1304*4882a593Smuzhiyun rxon_assoc.ofdm_ht_single_stream_basic_rates =
1305*4882a593Smuzhiyun il->staging.ofdm_ht_single_stream_basic_rates;
1306*4882a593Smuzhiyun rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1307*4882a593Smuzhiyun il->staging.ofdm_ht_dual_stream_basic_rates;
1308*4882a593Smuzhiyun rxon_assoc.rx_chain_select_flags = il->staging.rx_chain;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun ret =
1311*4882a593Smuzhiyun il_send_cmd_pdu_async(il, C_RXON_ASSOC, sizeof(rxon_assoc),
1312*4882a593Smuzhiyun &rxon_assoc, NULL);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun return ret;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun static int
il4965_commit_rxon(struct il_priv * il)1318*4882a593Smuzhiyun il4965_commit_rxon(struct il_priv *il)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun /* cast away the const for active_rxon in this function */
1321*4882a593Smuzhiyun struct il_rxon_cmd *active_rxon = (void *)&il->active;
1322*4882a593Smuzhiyun int ret;
1323*4882a593Smuzhiyun bool new_assoc = !!(il->staging.filter_flags & RXON_FILTER_ASSOC_MSK);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun if (!il_is_alive(il))
1326*4882a593Smuzhiyun return -EBUSY;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun /* always get timestamp with Rx frame */
1329*4882a593Smuzhiyun il->staging.flags |= RXON_FLG_TSF2HOST_MSK;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun ret = il_check_rxon_cmd(il);
1332*4882a593Smuzhiyun if (ret) {
1333*4882a593Smuzhiyun IL_ERR("Invalid RXON configuration. Not committing.\n");
1334*4882a593Smuzhiyun return -EINVAL;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /*
1338*4882a593Smuzhiyun * receive commit_rxon request
1339*4882a593Smuzhiyun * abort any previous channel switch if still in process
1340*4882a593Smuzhiyun */
1341*4882a593Smuzhiyun if (test_bit(S_CHANNEL_SWITCH_PENDING, &il->status) &&
1342*4882a593Smuzhiyun il->switch_channel != il->staging.channel) {
1343*4882a593Smuzhiyun D_11H("abort channel switch on %d\n",
1344*4882a593Smuzhiyun le16_to_cpu(il->switch_channel));
1345*4882a593Smuzhiyun il_chswitch_done(il, false);
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun /* If we don't need to send a full RXON, we can use
1349*4882a593Smuzhiyun * il_rxon_assoc_cmd which is used to reconfigure filter
1350*4882a593Smuzhiyun * and other flags for the current radio configuration. */
1351*4882a593Smuzhiyun if (!il_full_rxon_required(il)) {
1352*4882a593Smuzhiyun ret = il_send_rxon_assoc(il);
1353*4882a593Smuzhiyun if (ret) {
1354*4882a593Smuzhiyun IL_ERR("Error setting RXON_ASSOC (%d)\n", ret);
1355*4882a593Smuzhiyun return ret;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun memcpy(active_rxon, &il->staging, sizeof(*active_rxon));
1359*4882a593Smuzhiyun il_print_rx_config_cmd(il);
1360*4882a593Smuzhiyun /*
1361*4882a593Smuzhiyun * We do not commit tx power settings while channel changing,
1362*4882a593Smuzhiyun * do it now if tx power changed.
1363*4882a593Smuzhiyun */
1364*4882a593Smuzhiyun il_set_tx_power(il, il->tx_power_next, false);
1365*4882a593Smuzhiyun return 0;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /* If we are currently associated and the new config requires
1369*4882a593Smuzhiyun * an RXON_ASSOC and the new config wants the associated mask enabled,
1370*4882a593Smuzhiyun * we must clear the associated from the active configuration
1371*4882a593Smuzhiyun * before we apply the new config */
1372*4882a593Smuzhiyun if (il_is_associated(il) && new_assoc) {
1373*4882a593Smuzhiyun D_INFO("Toggling associated bit on current RXON\n");
1374*4882a593Smuzhiyun active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun ret =
1377*4882a593Smuzhiyun il_send_cmd_pdu(il, C_RXON,
1378*4882a593Smuzhiyun sizeof(struct il_rxon_cmd), active_rxon);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* If the mask clearing failed then we set
1381*4882a593Smuzhiyun * active_rxon back to what it was previously */
1382*4882a593Smuzhiyun if (ret) {
1383*4882a593Smuzhiyun active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1384*4882a593Smuzhiyun IL_ERR("Error clearing ASSOC_MSK (%d)\n", ret);
1385*4882a593Smuzhiyun return ret;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun il_clear_ucode_stations(il);
1388*4882a593Smuzhiyun il_restore_stations(il);
1389*4882a593Smuzhiyun ret = il4965_restore_default_wep_keys(il);
1390*4882a593Smuzhiyun if (ret) {
1391*4882a593Smuzhiyun IL_ERR("Failed to restore WEP keys (%d)\n", ret);
1392*4882a593Smuzhiyun return ret;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun D_INFO("Sending RXON\n" "* with%s RXON_FILTER_ASSOC_MSK\n"
1397*4882a593Smuzhiyun "* channel = %d\n" "* bssid = %pM\n", (new_assoc ? "" : "out"),
1398*4882a593Smuzhiyun le16_to_cpu(il->staging.channel), il->staging.bssid_addr);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun il_set_rxon_hwcrypto(il, !il->cfg->mod_params->sw_crypto);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* Apply the new configuration
1403*4882a593Smuzhiyun * RXON unassoc clears the station table in uCode so restoration of
1404*4882a593Smuzhiyun * stations is needed after it (the RXON command) completes
1405*4882a593Smuzhiyun */
1406*4882a593Smuzhiyun if (!new_assoc) {
1407*4882a593Smuzhiyun ret =
1408*4882a593Smuzhiyun il_send_cmd_pdu(il, C_RXON,
1409*4882a593Smuzhiyun sizeof(struct il_rxon_cmd), &il->staging);
1410*4882a593Smuzhiyun if (ret) {
1411*4882a593Smuzhiyun IL_ERR("Error setting new RXON (%d)\n", ret);
1412*4882a593Smuzhiyun return ret;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun D_INFO("Return from !new_assoc RXON.\n");
1415*4882a593Smuzhiyun memcpy(active_rxon, &il->staging, sizeof(*active_rxon));
1416*4882a593Smuzhiyun il_clear_ucode_stations(il);
1417*4882a593Smuzhiyun il_restore_stations(il);
1418*4882a593Smuzhiyun ret = il4965_restore_default_wep_keys(il);
1419*4882a593Smuzhiyun if (ret) {
1420*4882a593Smuzhiyun IL_ERR("Failed to restore WEP keys (%d)\n", ret);
1421*4882a593Smuzhiyun return ret;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun if (new_assoc) {
1425*4882a593Smuzhiyun il->start_calib = 0;
1426*4882a593Smuzhiyun /* Apply the new configuration
1427*4882a593Smuzhiyun * RXON assoc doesn't clear the station table in uCode,
1428*4882a593Smuzhiyun */
1429*4882a593Smuzhiyun ret =
1430*4882a593Smuzhiyun il_send_cmd_pdu(il, C_RXON,
1431*4882a593Smuzhiyun sizeof(struct il_rxon_cmd), &il->staging);
1432*4882a593Smuzhiyun if (ret) {
1433*4882a593Smuzhiyun IL_ERR("Error setting new RXON (%d)\n", ret);
1434*4882a593Smuzhiyun return ret;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun memcpy(active_rxon, &il->staging, sizeof(*active_rxon));
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun il_print_rx_config_cmd(il);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun il4965_init_sensitivity(il);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* If we issue a new RXON command which required a tune then we must
1443*4882a593Smuzhiyun * send a new TXPOWER command or we won't be able to Tx any frames */
1444*4882a593Smuzhiyun ret = il_set_tx_power(il, il->tx_power_next, true);
1445*4882a593Smuzhiyun if (ret) {
1446*4882a593Smuzhiyun IL_ERR("Error sending TX power (%d)\n", ret);
1447*4882a593Smuzhiyun return ret;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun return 0;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun static int
il4965_hw_channel_switch(struct il_priv * il,struct ieee80211_channel_switch * ch_switch)1454*4882a593Smuzhiyun il4965_hw_channel_switch(struct il_priv *il,
1455*4882a593Smuzhiyun struct ieee80211_channel_switch *ch_switch)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun int rc;
1458*4882a593Smuzhiyun u8 band = 0;
1459*4882a593Smuzhiyun bool is_ht40 = false;
1460*4882a593Smuzhiyun u8 ctrl_chan_high = 0;
1461*4882a593Smuzhiyun struct il4965_channel_switch_cmd cmd;
1462*4882a593Smuzhiyun const struct il_channel_info *ch_info;
1463*4882a593Smuzhiyun u32 switch_time_in_usec, ucode_switch_time;
1464*4882a593Smuzhiyun u16 ch;
1465*4882a593Smuzhiyun u32 tsf_low;
1466*4882a593Smuzhiyun u8 switch_count;
1467*4882a593Smuzhiyun u16 beacon_interval = le16_to_cpu(il->timing.beacon_interval);
1468*4882a593Smuzhiyun struct ieee80211_vif *vif = il->vif;
1469*4882a593Smuzhiyun band = (il->band == NL80211_BAND_2GHZ);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (WARN_ON_ONCE(vif == NULL))
1472*4882a593Smuzhiyun return -EIO;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun is_ht40 = iw4965_is_ht40_channel(il->staging.flags);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun if (is_ht40 && (il->staging.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1477*4882a593Smuzhiyun ctrl_chan_high = 1;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun cmd.band = band;
1480*4882a593Smuzhiyun cmd.expect_beacon = 0;
1481*4882a593Smuzhiyun ch = ch_switch->chandef.chan->hw_value;
1482*4882a593Smuzhiyun cmd.channel = cpu_to_le16(ch);
1483*4882a593Smuzhiyun cmd.rxon_flags = il->staging.flags;
1484*4882a593Smuzhiyun cmd.rxon_filter_flags = il->staging.filter_flags;
1485*4882a593Smuzhiyun switch_count = ch_switch->count;
1486*4882a593Smuzhiyun tsf_low = ch_switch->timestamp & 0x0ffffffff;
1487*4882a593Smuzhiyun /*
1488*4882a593Smuzhiyun * calculate the ucode channel switch time
1489*4882a593Smuzhiyun * adding TSF as one of the factor for when to switch
1490*4882a593Smuzhiyun */
1491*4882a593Smuzhiyun if (il->ucode_beacon_time > tsf_low && beacon_interval) {
1492*4882a593Smuzhiyun if (switch_count >
1493*4882a593Smuzhiyun ((il->ucode_beacon_time - tsf_low) / beacon_interval)) {
1494*4882a593Smuzhiyun switch_count -=
1495*4882a593Smuzhiyun (il->ucode_beacon_time - tsf_low) / beacon_interval;
1496*4882a593Smuzhiyun } else
1497*4882a593Smuzhiyun switch_count = 0;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun if (switch_count <= 1)
1500*4882a593Smuzhiyun cmd.switch_time = cpu_to_le32(il->ucode_beacon_time);
1501*4882a593Smuzhiyun else {
1502*4882a593Smuzhiyun switch_time_in_usec =
1503*4882a593Smuzhiyun vif->bss_conf.beacon_int * switch_count * TIME_UNIT;
1504*4882a593Smuzhiyun ucode_switch_time =
1505*4882a593Smuzhiyun il_usecs_to_beacons(il, switch_time_in_usec,
1506*4882a593Smuzhiyun beacon_interval);
1507*4882a593Smuzhiyun cmd.switch_time =
1508*4882a593Smuzhiyun il_add_beacon_time(il, il->ucode_beacon_time,
1509*4882a593Smuzhiyun ucode_switch_time, beacon_interval);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun D_11H("uCode time for the switch is 0x%x\n", cmd.switch_time);
1512*4882a593Smuzhiyun ch_info = il_get_channel_info(il, il->band, ch);
1513*4882a593Smuzhiyun if (ch_info)
1514*4882a593Smuzhiyun cmd.expect_beacon = il_is_channel_radar(ch_info);
1515*4882a593Smuzhiyun else {
1516*4882a593Smuzhiyun IL_ERR("invalid channel switch from %u to %u\n",
1517*4882a593Smuzhiyun il->active.channel, ch);
1518*4882a593Smuzhiyun return -EFAULT;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun rc = il4965_fill_txpower_tbl(il, band, ch, is_ht40, ctrl_chan_high,
1522*4882a593Smuzhiyun &cmd.tx_power);
1523*4882a593Smuzhiyun if (rc) {
1524*4882a593Smuzhiyun D_11H("error:%d fill txpower_tbl\n", rc);
1525*4882a593Smuzhiyun return rc;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun return il_send_cmd_pdu(il, C_CHANNEL_SWITCH, sizeof(cmd), &cmd);
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun /*
1532*4882a593Smuzhiyun * il4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
1533*4882a593Smuzhiyun */
1534*4882a593Smuzhiyun static void
il4965_txq_update_byte_cnt_tbl(struct il_priv * il,struct il_tx_queue * txq,u16 byte_cnt)1535*4882a593Smuzhiyun il4965_txq_update_byte_cnt_tbl(struct il_priv *il, struct il_tx_queue *txq,
1536*4882a593Smuzhiyun u16 byte_cnt)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun struct il4965_scd_bc_tbl *scd_bc_tbl = il->scd_bc_tbls.addr;
1539*4882a593Smuzhiyun int txq_id = txq->q.id;
1540*4882a593Smuzhiyun int write_ptr = txq->q.write_ptr;
1541*4882a593Smuzhiyun int len = byte_cnt + IL_TX_CRC_SIZE + IL_TX_DELIMITER_SIZE;
1542*4882a593Smuzhiyun __le16 bc_ent;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun bc_ent = cpu_to_le16(len & 0xFFF);
1547*4882a593Smuzhiyun /* Set up byte count within first 256 entries */
1548*4882a593Smuzhiyun scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* If within first 64 entries, duplicate at end */
1551*4882a593Smuzhiyun if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
1552*4882a593Smuzhiyun scd_bc_tbl[txq_id].tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] =
1553*4882a593Smuzhiyun bc_ent;
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun /*
1557*4882a593Smuzhiyun * il4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
1558*4882a593Smuzhiyun *
1559*4882a593Smuzhiyun * A return of <0 indicates bogus data in the stats
1560*4882a593Smuzhiyun */
1561*4882a593Smuzhiyun static int
il4965_hw_get_temperature(struct il_priv * il)1562*4882a593Smuzhiyun il4965_hw_get_temperature(struct il_priv *il)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun s32 temperature;
1565*4882a593Smuzhiyun s32 vt;
1566*4882a593Smuzhiyun s32 R1, R2, R3;
1567*4882a593Smuzhiyun u32 R4;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun if (test_bit(S_TEMPERATURE, &il->status) &&
1570*4882a593Smuzhiyun (il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)) {
1571*4882a593Smuzhiyun D_TEMP("Running HT40 temperature calibration\n");
1572*4882a593Smuzhiyun R1 = (s32) le32_to_cpu(il->card_alive_init.therm_r1[1]);
1573*4882a593Smuzhiyun R2 = (s32) le32_to_cpu(il->card_alive_init.therm_r2[1]);
1574*4882a593Smuzhiyun R3 = (s32) le32_to_cpu(il->card_alive_init.therm_r3[1]);
1575*4882a593Smuzhiyun R4 = le32_to_cpu(il->card_alive_init.therm_r4[1]);
1576*4882a593Smuzhiyun } else {
1577*4882a593Smuzhiyun D_TEMP("Running temperature calibration\n");
1578*4882a593Smuzhiyun R1 = (s32) le32_to_cpu(il->card_alive_init.therm_r1[0]);
1579*4882a593Smuzhiyun R2 = (s32) le32_to_cpu(il->card_alive_init.therm_r2[0]);
1580*4882a593Smuzhiyun R3 = (s32) le32_to_cpu(il->card_alive_init.therm_r3[0]);
1581*4882a593Smuzhiyun R4 = le32_to_cpu(il->card_alive_init.therm_r4[0]);
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun /*
1585*4882a593Smuzhiyun * Temperature is only 23 bits, so sign extend out to 32.
1586*4882a593Smuzhiyun *
1587*4882a593Smuzhiyun * NOTE If we haven't received a stats notification yet
1588*4882a593Smuzhiyun * with an updated temperature, use R4 provided to us in the
1589*4882a593Smuzhiyun * "initialize" ALIVE response.
1590*4882a593Smuzhiyun */
1591*4882a593Smuzhiyun if (!test_bit(S_TEMPERATURE, &il->status))
1592*4882a593Smuzhiyun vt = sign_extend32(R4, 23);
1593*4882a593Smuzhiyun else
1594*4882a593Smuzhiyun vt = sign_extend32(le32_to_cpu
1595*4882a593Smuzhiyun (il->_4965.stats.general.common.temperature),
1596*4882a593Smuzhiyun 23);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun D_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun if (R3 == R1) {
1601*4882a593Smuzhiyun IL_ERR("Calibration conflict R1 == R3\n");
1602*4882a593Smuzhiyun return -1;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* Calculate temperature in degrees Kelvin, adjust by 97%.
1606*4882a593Smuzhiyun * Add offset to center the adjustment around 0 degrees Centigrade. */
1607*4882a593Smuzhiyun temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1608*4882a593Smuzhiyun temperature /= (R3 - R1);
1609*4882a593Smuzhiyun temperature =
1610*4882a593Smuzhiyun (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun D_TEMP("Calibrated temperature: %dK, %ldC\n", temperature,
1613*4882a593Smuzhiyun kelvin_to_celsius(temperature));
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun return temperature;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun /* Adjust Txpower only if temperature variance is greater than threshold. */
1619*4882a593Smuzhiyun #define IL_TEMPERATURE_THRESHOLD 3
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /*
1622*4882a593Smuzhiyun * il4965_is_temp_calib_needed - determines if new calibration is needed
1623*4882a593Smuzhiyun *
1624*4882a593Smuzhiyun * If the temperature changed has changed sufficiently, then a recalibration
1625*4882a593Smuzhiyun * is needed.
1626*4882a593Smuzhiyun *
1627*4882a593Smuzhiyun * Assumes caller will replace il->last_temperature once calibration
1628*4882a593Smuzhiyun * executed.
1629*4882a593Smuzhiyun */
1630*4882a593Smuzhiyun static int
il4965_is_temp_calib_needed(struct il_priv * il)1631*4882a593Smuzhiyun il4965_is_temp_calib_needed(struct il_priv *il)
1632*4882a593Smuzhiyun {
1633*4882a593Smuzhiyun int temp_diff;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun if (!test_bit(S_STATS, &il->status)) {
1636*4882a593Smuzhiyun D_TEMP("Temperature not updated -- no stats.\n");
1637*4882a593Smuzhiyun return 0;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun temp_diff = il->temperature - il->last_temperature;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun /* get absolute value */
1643*4882a593Smuzhiyun if (temp_diff < 0) {
1644*4882a593Smuzhiyun D_POWER("Getting cooler, delta %d\n", temp_diff);
1645*4882a593Smuzhiyun temp_diff = -temp_diff;
1646*4882a593Smuzhiyun } else if (temp_diff == 0)
1647*4882a593Smuzhiyun D_POWER("Temperature unchanged\n");
1648*4882a593Smuzhiyun else
1649*4882a593Smuzhiyun D_POWER("Getting warmer, delta %d\n", temp_diff);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if (temp_diff < IL_TEMPERATURE_THRESHOLD) {
1652*4882a593Smuzhiyun D_POWER(" => thermal txpower calib not needed\n");
1653*4882a593Smuzhiyun return 0;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun D_POWER(" => thermal txpower calib needed\n");
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun return 1;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun void
il4965_temperature_calib(struct il_priv * il)1662*4882a593Smuzhiyun il4965_temperature_calib(struct il_priv *il)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun s32 temp;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun temp = il4965_hw_get_temperature(il);
1667*4882a593Smuzhiyun if (IL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(temp))
1668*4882a593Smuzhiyun return;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun if (il->temperature != temp) {
1671*4882a593Smuzhiyun if (il->temperature)
1672*4882a593Smuzhiyun D_TEMP("Temperature changed " "from %ldC to %ldC\n",
1673*4882a593Smuzhiyun kelvin_to_celsius(il->temperature),
1674*4882a593Smuzhiyun kelvin_to_celsius(temp));
1675*4882a593Smuzhiyun else
1676*4882a593Smuzhiyun D_TEMP("Temperature " "initialized to %ldC\n",
1677*4882a593Smuzhiyun kelvin_to_celsius(temp));
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun il->temperature = temp;
1681*4882a593Smuzhiyun set_bit(S_TEMPERATURE, &il->status);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun if (!il->disable_tx_power_cal &&
1684*4882a593Smuzhiyun unlikely(!test_bit(S_SCANNING, &il->status)) &&
1685*4882a593Smuzhiyun il4965_is_temp_calib_needed(il))
1686*4882a593Smuzhiyun queue_work(il->workqueue, &il->txpower_work);
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun static u16
il4965_get_hcmd_size(u8 cmd_id,u16 len)1690*4882a593Smuzhiyun il4965_get_hcmd_size(u8 cmd_id, u16 len)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun switch (cmd_id) {
1693*4882a593Smuzhiyun case C_RXON:
1694*4882a593Smuzhiyun return (u16) sizeof(struct il4965_rxon_cmd);
1695*4882a593Smuzhiyun default:
1696*4882a593Smuzhiyun return len;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun static u16
il4965_build_addsta_hcmd(const struct il_addsta_cmd * cmd,u8 * data)1701*4882a593Smuzhiyun il4965_build_addsta_hcmd(const struct il_addsta_cmd *cmd, u8 * data)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun struct il4965_addsta_cmd *addsta = (struct il4965_addsta_cmd *)data;
1704*4882a593Smuzhiyun addsta->mode = cmd->mode;
1705*4882a593Smuzhiyun memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
1706*4882a593Smuzhiyun memcpy(&addsta->key, &cmd->key, sizeof(struct il4965_keyinfo));
1707*4882a593Smuzhiyun addsta->station_flags = cmd->station_flags;
1708*4882a593Smuzhiyun addsta->station_flags_msk = cmd->station_flags_msk;
1709*4882a593Smuzhiyun addsta->tid_disable_tx = cmd->tid_disable_tx;
1710*4882a593Smuzhiyun addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
1711*4882a593Smuzhiyun addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
1712*4882a593Smuzhiyun addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
1713*4882a593Smuzhiyun addsta->sleep_tx_count = cmd->sleep_tx_count;
1714*4882a593Smuzhiyun addsta->reserved1 = cpu_to_le16(0);
1715*4882a593Smuzhiyun addsta->reserved2 = cpu_to_le16(0);
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun return (u16) sizeof(struct il4965_addsta_cmd);
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun static void
il4965_post_scan(struct il_priv * il)1721*4882a593Smuzhiyun il4965_post_scan(struct il_priv *il)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun /*
1724*4882a593Smuzhiyun * Since setting the RXON may have been deferred while
1725*4882a593Smuzhiyun * performing the scan, fire one off if needed
1726*4882a593Smuzhiyun */
1727*4882a593Smuzhiyun if (memcmp(&il->staging, &il->active, sizeof(il->staging)))
1728*4882a593Smuzhiyun il_commit_rxon(il);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun static void
il4965_post_associate(struct il_priv * il)1732*4882a593Smuzhiyun il4965_post_associate(struct il_priv *il)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun struct ieee80211_vif *vif = il->vif;
1735*4882a593Smuzhiyun int ret = 0;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (!vif || !il->is_open)
1738*4882a593Smuzhiyun return;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if (test_bit(S_EXIT_PENDING, &il->status))
1741*4882a593Smuzhiyun return;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun il_scan_cancel_timeout(il, 200);
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun il->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1746*4882a593Smuzhiyun il_commit_rxon(il);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun ret = il_send_rxon_timing(il);
1749*4882a593Smuzhiyun if (ret)
1750*4882a593Smuzhiyun IL_WARN("RXON timing - " "Attempting to continue.\n");
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun il_set_rxon_ht(il, &il->current_ht_config);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun if (il->ops->set_rxon_chain)
1757*4882a593Smuzhiyun il->ops->set_rxon_chain(il);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun il->staging.assoc_id = cpu_to_le16(vif->bss_conf.aid);
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun D_ASSOC("assoc id %d beacon interval %d\n", vif->bss_conf.aid,
1762*4882a593Smuzhiyun vif->bss_conf.beacon_int);
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun if (vif->bss_conf.use_short_preamble)
1765*4882a593Smuzhiyun il->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
1766*4882a593Smuzhiyun else
1767*4882a593Smuzhiyun il->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun if (il->staging.flags & RXON_FLG_BAND_24G_MSK) {
1770*4882a593Smuzhiyun if (vif->bss_conf.use_short_slot)
1771*4882a593Smuzhiyun il->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
1772*4882a593Smuzhiyun else
1773*4882a593Smuzhiyun il->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun il_commit_rxon(il);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun D_ASSOC("Associated as %d to: %pM\n", vif->bss_conf.aid,
1779*4882a593Smuzhiyun il->active.bssid_addr);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun switch (vif->type) {
1782*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
1783*4882a593Smuzhiyun break;
1784*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
1785*4882a593Smuzhiyun il4965_send_beacon_cmd(il);
1786*4882a593Smuzhiyun break;
1787*4882a593Smuzhiyun default:
1788*4882a593Smuzhiyun IL_ERR("%s Should not be called in %d mode\n", __func__,
1789*4882a593Smuzhiyun vif->type);
1790*4882a593Smuzhiyun break;
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /* the chain noise calibration will enabled PM upon completion
1794*4882a593Smuzhiyun * If chain noise has already been run, then we need to enable
1795*4882a593Smuzhiyun * power management here */
1796*4882a593Smuzhiyun if (il->chain_noise_data.state == IL_CHAIN_NOISE_DONE)
1797*4882a593Smuzhiyun il_power_update_mode(il, false);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun /* Enable Rx differential gain and sensitivity calibrations */
1800*4882a593Smuzhiyun il4965_chain_noise_reset(il);
1801*4882a593Smuzhiyun il->start_calib = 1;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun static void
il4965_config_ap(struct il_priv * il)1805*4882a593Smuzhiyun il4965_config_ap(struct il_priv *il)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun struct ieee80211_vif *vif = il->vif;
1808*4882a593Smuzhiyun int ret = 0;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun lockdep_assert_held(&il->mutex);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun if (test_bit(S_EXIT_PENDING, &il->status))
1813*4882a593Smuzhiyun return;
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun /* The following should be done only at AP bring up */
1816*4882a593Smuzhiyun if (!il_is_associated(il)) {
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun /* RXON - unassoc (to set timing command) */
1819*4882a593Smuzhiyun il->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1820*4882a593Smuzhiyun il_commit_rxon(il);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun /* RXON Timing */
1823*4882a593Smuzhiyun ret = il_send_rxon_timing(il);
1824*4882a593Smuzhiyun if (ret)
1825*4882a593Smuzhiyun IL_WARN("RXON timing failed - "
1826*4882a593Smuzhiyun "Attempting to continue.\n");
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun /* AP has all antennas */
1829*4882a593Smuzhiyun il->chain_noise_data.active_chains = il->hw_params.valid_rx_ant;
1830*4882a593Smuzhiyun il_set_rxon_ht(il, &il->current_ht_config);
1831*4882a593Smuzhiyun if (il->ops->set_rxon_chain)
1832*4882a593Smuzhiyun il->ops->set_rxon_chain(il);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun il->staging.assoc_id = 0;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun if (vif->bss_conf.use_short_preamble)
1837*4882a593Smuzhiyun il->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
1838*4882a593Smuzhiyun else
1839*4882a593Smuzhiyun il->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun if (il->staging.flags & RXON_FLG_BAND_24G_MSK) {
1842*4882a593Smuzhiyun if (vif->bss_conf.use_short_slot)
1843*4882a593Smuzhiyun il->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
1844*4882a593Smuzhiyun else
1845*4882a593Smuzhiyun il->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun /* need to send beacon cmd before committing assoc RXON! */
1848*4882a593Smuzhiyun il4965_send_beacon_cmd(il);
1849*4882a593Smuzhiyun /* restore RXON assoc */
1850*4882a593Smuzhiyun il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
1851*4882a593Smuzhiyun il_commit_rxon(il);
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun il4965_send_beacon_cmd(il);
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun const struct il_ops il4965_ops = {
1857*4882a593Smuzhiyun .txq_update_byte_cnt_tbl = il4965_txq_update_byte_cnt_tbl,
1858*4882a593Smuzhiyun .txq_attach_buf_to_tfd = il4965_hw_txq_attach_buf_to_tfd,
1859*4882a593Smuzhiyun .txq_free_tfd = il4965_hw_txq_free_tfd,
1860*4882a593Smuzhiyun .txq_init = il4965_hw_tx_queue_init,
1861*4882a593Smuzhiyun .is_valid_rtc_data_addr = il4965_hw_valid_rtc_data_addr,
1862*4882a593Smuzhiyun .init_alive_start = il4965_init_alive_start,
1863*4882a593Smuzhiyun .load_ucode = il4965_load_bsm,
1864*4882a593Smuzhiyun .dump_nic_error_log = il4965_dump_nic_error_log,
1865*4882a593Smuzhiyun .dump_fh = il4965_dump_fh,
1866*4882a593Smuzhiyun .set_channel_switch = il4965_hw_channel_switch,
1867*4882a593Smuzhiyun .apm_init = il_apm_init,
1868*4882a593Smuzhiyun .send_tx_power = il4965_send_tx_power,
1869*4882a593Smuzhiyun .update_chain_flags = il4965_update_chain_flags,
1870*4882a593Smuzhiyun .eeprom_acquire_semaphore = il4965_eeprom_acquire_semaphore,
1871*4882a593Smuzhiyun .eeprom_release_semaphore = il4965_eeprom_release_semaphore,
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun .rxon_assoc = il4965_send_rxon_assoc,
1874*4882a593Smuzhiyun .commit_rxon = il4965_commit_rxon,
1875*4882a593Smuzhiyun .set_rxon_chain = il4965_set_rxon_chain,
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun .get_hcmd_size = il4965_get_hcmd_size,
1878*4882a593Smuzhiyun .build_addsta_hcmd = il4965_build_addsta_hcmd,
1879*4882a593Smuzhiyun .request_scan = il4965_request_scan,
1880*4882a593Smuzhiyun .post_scan = il4965_post_scan,
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun .post_associate = il4965_post_associate,
1883*4882a593Smuzhiyun .config_ap = il4965_config_ap,
1884*4882a593Smuzhiyun .manage_ibss_station = il4965_manage_ibss_station,
1885*4882a593Smuzhiyun .update_bcast_stations = il4965_update_bcast_stations,
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun .send_led_cmd = il4965_send_led_cmd,
1888*4882a593Smuzhiyun };
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun struct il_cfg il4965_cfg = {
1891*4882a593Smuzhiyun .name = "Intel(R) Wireless WiFi Link 4965AGN",
1892*4882a593Smuzhiyun .fw_name_pre = IL4965_FW_PRE,
1893*4882a593Smuzhiyun .ucode_api_max = IL4965_UCODE_API_MAX,
1894*4882a593Smuzhiyun .ucode_api_min = IL4965_UCODE_API_MIN,
1895*4882a593Smuzhiyun .sku = IL_SKU_A | IL_SKU_G | IL_SKU_N,
1896*4882a593Smuzhiyun .valid_tx_ant = ANT_AB,
1897*4882a593Smuzhiyun .valid_rx_ant = ANT_ABC,
1898*4882a593Smuzhiyun .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
1899*4882a593Smuzhiyun .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
1900*4882a593Smuzhiyun .mod_params = &il4965_mod_params,
1901*4882a593Smuzhiyun .led_mode = IL_LED_BLINK,
1902*4882a593Smuzhiyun /*
1903*4882a593Smuzhiyun * Force use of chains B and C for scan RX on 5 GHz band
1904*4882a593Smuzhiyun * because the device has off-channel reception on chain A.
1905*4882a593Smuzhiyun */
1906*4882a593Smuzhiyun .scan_rx_antennas[NL80211_BAND_5GHZ] = ANT_BC,
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun .eeprom_size = IL4965_EEPROM_IMG_SIZE,
1909*4882a593Smuzhiyun .num_of_queues = IL49_NUM_QUEUES,
1910*4882a593Smuzhiyun .num_of_ampdu_queues = IL49_NUM_AMPDU_QUEUES,
1911*4882a593Smuzhiyun .pll_cfg_val = 0,
1912*4882a593Smuzhiyun .set_l0s = true,
1913*4882a593Smuzhiyun .use_bsm = true,
1914*4882a593Smuzhiyun .led_compensation = 61,
1915*4882a593Smuzhiyun .chain_noise_num_beacons = IL4965_CAL_NUM_BEACONS,
1916*4882a593Smuzhiyun .wd_timeout = IL_DEF_WD_TIMEOUT,
1917*4882a593Smuzhiyun .temperature_kelvin = true,
1918*4882a593Smuzhiyun .ucode_tracing = true,
1919*4882a593Smuzhiyun .sensitivity_calib_by_driver = true,
1920*4882a593Smuzhiyun .chain_noise_calib_by_driver = true,
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun .regulatory_bands = {
1923*4882a593Smuzhiyun EEPROM_REGULATORY_BAND_1_CHANNELS,
1924*4882a593Smuzhiyun EEPROM_REGULATORY_BAND_2_CHANNELS,
1925*4882a593Smuzhiyun EEPROM_REGULATORY_BAND_3_CHANNELS,
1926*4882a593Smuzhiyun EEPROM_REGULATORY_BAND_4_CHANNELS,
1927*4882a593Smuzhiyun EEPROM_REGULATORY_BAND_5_CHANNELS,
1928*4882a593Smuzhiyun EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS,
1929*4882a593Smuzhiyun EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS
1930*4882a593Smuzhiyun },
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun /* Module firmware */
1935*4882a593Smuzhiyun MODULE_FIRMWARE(IL4965_MODULE_FIRMWARE(IL4965_UCODE_API_MAX));
1936