1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Contact Information:
7*4882a593Smuzhiyun * Intel Linux Wireless <ilw@linux.intel.com>
8*4882a593Smuzhiyun * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *****************************************************************************/
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef __il_3945_h__
13*4882a593Smuzhiyun #define __il_3945_h__
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/pci.h> /* for struct pci_device_id */
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <net/ieee80211_radiotap.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Hardware specific file defines the PCI IDs table for that hardware module */
20*4882a593Smuzhiyun extern const struct pci_device_id il3945_hw_card_ids[];
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "common.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun extern const struct il_ops il3945_ops;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Highest firmware API version supported */
27*4882a593Smuzhiyun #define IL3945_UCODE_API_MAX 2
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Lowest firmware API version supported */
30*4882a593Smuzhiyun #define IL3945_UCODE_API_MIN 1
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define IL3945_FW_PRE "iwlwifi-3945-"
33*4882a593Smuzhiyun #define _IL3945_MODULE_FIRMWARE(api) IL3945_FW_PRE #api ".ucode"
34*4882a593Smuzhiyun #define IL3945_MODULE_FIRMWARE(api) _IL3945_MODULE_FIRMWARE(api)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Default noise level to report when noise measurement is not available.
37*4882a593Smuzhiyun * This may be because we're:
38*4882a593Smuzhiyun * 1) Not associated (4965, no beacon stats being sent to driver)
39*4882a593Smuzhiyun * 2) Scanning (noise measurement does not apply to associated channel)
40*4882a593Smuzhiyun * 3) Receiving CCK (3945 delivers noise info only for OFDM frames)
41*4882a593Smuzhiyun * Use default noise value of -127 ... this is below the range of measurable
42*4882a593Smuzhiyun * Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user.
43*4882a593Smuzhiyun * Also, -127 works better than 0 when averaging frames with/without
44*4882a593Smuzhiyun * noise info (e.g. averaging might be done in app); measured dBm values are
45*4882a593Smuzhiyun * always negative ... using a negative value as the default keeps all
46*4882a593Smuzhiyun * averages within an s8's (used in some apps) range of negative values. */
47*4882a593Smuzhiyun #define IL_NOISE_MEAS_NOT_AVAILABLE (-127)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Module parameters accessible from iwl-*.c */
50*4882a593Smuzhiyun extern struct il_mod_params il3945_mod_params;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct il3945_rate_scale_data {
53*4882a593Smuzhiyun u64 data;
54*4882a593Smuzhiyun s32 success_counter;
55*4882a593Smuzhiyun s32 success_ratio;
56*4882a593Smuzhiyun s32 counter;
57*4882a593Smuzhiyun s32 average_tpt;
58*4882a593Smuzhiyun unsigned long stamp;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct il3945_rs_sta {
62*4882a593Smuzhiyun spinlock_t lock;
63*4882a593Smuzhiyun struct il_priv *il;
64*4882a593Smuzhiyun s32 *expected_tpt;
65*4882a593Smuzhiyun unsigned long last_partial_flush;
66*4882a593Smuzhiyun unsigned long last_flush;
67*4882a593Smuzhiyun u32 flush_time;
68*4882a593Smuzhiyun u32 last_tx_packets;
69*4882a593Smuzhiyun u32 tx_packets;
70*4882a593Smuzhiyun u8 tgg;
71*4882a593Smuzhiyun u8 flush_pending;
72*4882a593Smuzhiyun u8 start_rate;
73*4882a593Smuzhiyun struct timer_list rate_scale_flush;
74*4882a593Smuzhiyun struct il3945_rate_scale_data win[RATE_COUNT_3945];
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* used to be in sta_info */
77*4882a593Smuzhiyun int last_txrate_idx;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * The common struct MUST be first because it is shared between
82*4882a593Smuzhiyun * 3945 and 4965!
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun struct il3945_sta_priv {
85*4882a593Smuzhiyun struct il_station_priv_common common;
86*4882a593Smuzhiyun struct il3945_rs_sta rs_sta;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun enum il3945_antenna {
90*4882a593Smuzhiyun IL_ANTENNA_DIVERSITY,
91*4882a593Smuzhiyun IL_ANTENNA_MAIN,
92*4882a593Smuzhiyun IL_ANTENNA_AUX
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * RTS threshold here is total size [2347] minus 4 FCS bytes
97*4882a593Smuzhiyun * Per spec:
98*4882a593Smuzhiyun * a value of 0 means RTS on all data/management packets
99*4882a593Smuzhiyun * a value > max MSDU size means no RTS
100*4882a593Smuzhiyun * else RTS for data/management frames where MPDU is larger
101*4882a593Smuzhiyun * than RTS value.
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun #define DEFAULT_RTS_THRESHOLD 2347U
104*4882a593Smuzhiyun #define MIN_RTS_THRESHOLD 0U
105*4882a593Smuzhiyun #define MAX_RTS_THRESHOLD 2347U
106*4882a593Smuzhiyun #define MAX_MSDU_SIZE 2304U
107*4882a593Smuzhiyun #define MAX_MPDU_SIZE 2346U
108*4882a593Smuzhiyun #define DEFAULT_BEACON_INTERVAL 100U
109*4882a593Smuzhiyun #define DEFAULT_SHORT_RETRY_LIMIT 7U
110*4882a593Smuzhiyun #define DEFAULT_LONG_RETRY_LIMIT 4U
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define IL_TX_FIFO_AC0 0
113*4882a593Smuzhiyun #define IL_TX_FIFO_AC1 1
114*4882a593Smuzhiyun #define IL_TX_FIFO_AC2 2
115*4882a593Smuzhiyun #define IL_TX_FIFO_AC3 3
116*4882a593Smuzhiyun #define IL_TX_FIFO_HCCA_1 5
117*4882a593Smuzhiyun #define IL_TX_FIFO_HCCA_2 6
118*4882a593Smuzhiyun #define IL_TX_FIFO_NONE 7
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define IEEE80211_DATA_LEN 2304
121*4882a593Smuzhiyun #define IEEE80211_4ADDR_LEN 30
122*4882a593Smuzhiyun #define IEEE80211_HLEN (IEEE80211_4ADDR_LEN)
123*4882a593Smuzhiyun #define IEEE80211_FRAME_LEN (IEEE80211_DATA_LEN + IEEE80211_HLEN)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct il3945_frame {
126*4882a593Smuzhiyun union {
127*4882a593Smuzhiyun struct ieee80211_hdr frame;
128*4882a593Smuzhiyun struct il3945_tx_beacon_cmd beacon;
129*4882a593Smuzhiyun u8 raw[IEEE80211_FRAME_LEN];
130*4882a593Smuzhiyun u8 cmd[360];
131*4882a593Smuzhiyun } u;
132*4882a593Smuzhiyun struct list_head list;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define SUP_RATE_11A_MAX_NUM_CHANNELS 8
136*4882a593Smuzhiyun #define SUP_RATE_11B_MAX_NUM_CHANNELS 4
137*4882a593Smuzhiyun #define SUP_RATE_11G_MAX_NUM_CHANNELS 12
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define IL_SUPPORTED_RATES_IE_LEN 8
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define SCAN_INTERVAL 100
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define MAX_TID_COUNT 9
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define IL_INVALID_RATE 0xFF
146*4882a593Smuzhiyun #define IL_INVALID_VALUE -1
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define STA_PS_STATUS_WAKE 0
149*4882a593Smuzhiyun #define STA_PS_STATUS_SLEEP 1
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct il3945_ibss_seq {
152*4882a593Smuzhiyun u8 mac[ETH_ALEN];
153*4882a593Smuzhiyun u16 seq_num;
154*4882a593Smuzhiyun u16 frag_num;
155*4882a593Smuzhiyun unsigned long packet_time;
156*4882a593Smuzhiyun struct list_head list;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define IL_RX_HDR(x) ((struct il3945_rx_frame_hdr *)(\
160*4882a593Smuzhiyun x->u.rx_frame.stats.payload + \
161*4882a593Smuzhiyun x->u.rx_frame.stats.phy_count))
162*4882a593Smuzhiyun #define IL_RX_END(x) ((struct il3945_rx_frame_end *)(\
163*4882a593Smuzhiyun IL_RX_HDR(x)->payload + \
164*4882a593Smuzhiyun le16_to_cpu(IL_RX_HDR(x)->len)))
165*4882a593Smuzhiyun #define IL_RX_STATS(x) (&x->u.rx_frame.stats)
166*4882a593Smuzhiyun #define IL_RX_DATA(x) (IL_RX_HDR(x)->payload)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /******************************************************************************
169*4882a593Smuzhiyun *
170*4882a593Smuzhiyun * Functions implemented in iwl3945-base.c which are forward declared here
171*4882a593Smuzhiyun * for use by iwl-*.c
172*4882a593Smuzhiyun *
173*4882a593Smuzhiyun *****************************************************************************/
174*4882a593Smuzhiyun int il3945_calc_db_from_ratio(int sig_ratio);
175*4882a593Smuzhiyun void il3945_rx_replenish(void *data);
176*4882a593Smuzhiyun void il3945_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq);
177*4882a593Smuzhiyun unsigned int il3945_fill_beacon_frame(struct il_priv *il,
178*4882a593Smuzhiyun struct ieee80211_hdr *hdr, int left);
179*4882a593Smuzhiyun int il3945_dump_nic_event_log(struct il_priv *il, bool full_log, char **buf,
180*4882a593Smuzhiyun bool display);
181*4882a593Smuzhiyun void il3945_dump_nic_error_log(struct il_priv *il);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /******************************************************************************
184*4882a593Smuzhiyun *
185*4882a593Smuzhiyun * Functions implemented in iwl-[34]*.c which are forward declared here
186*4882a593Smuzhiyun * for use by iwl3945-base.c
187*4882a593Smuzhiyun *
188*4882a593Smuzhiyun * NOTE: The implementation of these functions are hardware specific
189*4882a593Smuzhiyun * which is why they are in the hardware specific files (vs. iwl-base.c)
190*4882a593Smuzhiyun *
191*4882a593Smuzhiyun * Naming convention --
192*4882a593Smuzhiyun * il3945_ <-- Its part of iwlwifi (should be changed to il3945_)
193*4882a593Smuzhiyun * il3945_hw_ <-- Hardware specific (implemented in iwl-XXXX.c by all HW)
194*4882a593Smuzhiyun * iwlXXXX_ <-- Hardware specific (implemented in iwl-XXXX.c for XXXX)
195*4882a593Smuzhiyun * il3945_bg_ <-- Called from work queue context
196*4882a593Smuzhiyun * il3945_mac_ <-- mac80211 callback
197*4882a593Smuzhiyun *
198*4882a593Smuzhiyun ****************************************************************************/
199*4882a593Smuzhiyun void il3945_hw_handler_setup(struct il_priv *il);
200*4882a593Smuzhiyun void il3945_hw_setup_deferred_work(struct il_priv *il);
201*4882a593Smuzhiyun void il3945_hw_cancel_deferred_work(struct il_priv *il);
202*4882a593Smuzhiyun int il3945_hw_rxq_stop(struct il_priv *il);
203*4882a593Smuzhiyun int il3945_hw_set_hw_params(struct il_priv *il);
204*4882a593Smuzhiyun int il3945_hw_nic_init(struct il_priv *il);
205*4882a593Smuzhiyun int il3945_hw_nic_stop_master(struct il_priv *il);
206*4882a593Smuzhiyun void il3945_hw_txq_ctx_free(struct il_priv *il);
207*4882a593Smuzhiyun void il3945_hw_txq_ctx_stop(struct il_priv *il);
208*4882a593Smuzhiyun int il3945_hw_nic_reset(struct il_priv *il);
209*4882a593Smuzhiyun int il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
210*4882a593Smuzhiyun dma_addr_t addr, u16 len, u8 reset, u8 pad);
211*4882a593Smuzhiyun void il3945_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq);
212*4882a593Smuzhiyun int il3945_hw_get_temperature(struct il_priv *il);
213*4882a593Smuzhiyun int il3945_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq);
214*4882a593Smuzhiyun unsigned int il3945_hw_get_beacon_cmd(struct il_priv *il,
215*4882a593Smuzhiyun struct il3945_frame *frame, u8 rate);
216*4882a593Smuzhiyun void il3945_hw_build_tx_cmd_rate(struct il_priv *il, struct il_device_cmd *cmd,
217*4882a593Smuzhiyun struct ieee80211_tx_info *info,
218*4882a593Smuzhiyun struct ieee80211_hdr *hdr, int sta_id);
219*4882a593Smuzhiyun int il3945_hw_reg_send_txpower(struct il_priv *il);
220*4882a593Smuzhiyun int il3945_hw_reg_set_txpower(struct il_priv *il, s8 power);
221*4882a593Smuzhiyun void il3945_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb);
222*4882a593Smuzhiyun void il3945_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb);
223*4882a593Smuzhiyun void il3945_disable_events(struct il_priv *il);
224*4882a593Smuzhiyun int il4965_get_temperature(const struct il_priv *il);
225*4882a593Smuzhiyun void il3945_post_associate(struct il_priv *il);
226*4882a593Smuzhiyun void il3945_config_ap(struct il_priv *il);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun int il3945_commit_rxon(struct il_priv *il);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /**
231*4882a593Smuzhiyun * il3945_hw_find_station - Find station id for a given BSSID
232*4882a593Smuzhiyun * @bssid: MAC address of station ID to find
233*4882a593Smuzhiyun *
234*4882a593Smuzhiyun * NOTE: This should not be hardware specific but the code has
235*4882a593Smuzhiyun * not yet been merged into a single common layer for managing the
236*4882a593Smuzhiyun * station tables.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun u8 il3945_hw_find_station(struct il_priv *il, const u8 *bssid);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun __le32 il3945_get_antenna_flags(const struct il_priv *il);
241*4882a593Smuzhiyun int il3945_init_hw_rate_table(struct il_priv *il);
242*4882a593Smuzhiyun void il3945_reg_txpower_periodic(struct il_priv *il);
243*4882a593Smuzhiyun int il3945_txpower_set_from_eeprom(struct il_priv *il);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun int il3945_rs_next_rate(struct il_priv *il, int rate);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* scanning */
248*4882a593Smuzhiyun int il3945_request_scan(struct il_priv *il, struct ieee80211_vif *vif);
249*4882a593Smuzhiyun void il3945_post_scan(struct il_priv *il);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* rates */
252*4882a593Smuzhiyun extern const struct il3945_rate_info il3945_rates[RATE_COUNT_3945];
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* RSSI to dBm */
255*4882a593Smuzhiyun #define IL39_RSSI_OFFSET 95
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * EEPROM related constants, enums, and structures.
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun #define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * Mapping of a Tx power level, at factory calibration temperature,
264*4882a593Smuzhiyun * to a radio/DSP gain table idx.
265*4882a593Smuzhiyun * One for each of 5 "sample" power levels in each band.
266*4882a593Smuzhiyun * v_det is measured at the factory, using the 3945's built-in power amplifier
267*4882a593Smuzhiyun * (PA) output voltage detector. This same detector is used during Tx of
268*4882a593Smuzhiyun * long packets in normal operation to provide feedback as to proper output
269*4882a593Smuzhiyun * level.
270*4882a593Smuzhiyun * Data copied from EEPROM.
271*4882a593Smuzhiyun * DO NOT ALTER THIS STRUCTURE!!!
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun struct il3945_eeprom_txpower_sample {
274*4882a593Smuzhiyun u8 gain_idx; /* idx into power (gain) setup table ... */
275*4882a593Smuzhiyun s8 power; /* ... for this pwr level for this chnl group */
276*4882a593Smuzhiyun u16 v_det; /* PA output voltage */
277*4882a593Smuzhiyun } __packed;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Mappings of Tx power levels -> nominal radio/DSP gain table idxes.
281*4882a593Smuzhiyun * One for each channel group (a.k.a. "band") (1 for BG, 4 for A).
282*4882a593Smuzhiyun * Tx power setup code interpolates between the 5 "sample" power levels
283*4882a593Smuzhiyun * to determine the nominal setup for a requested power level.
284*4882a593Smuzhiyun * Data copied from EEPROM.
285*4882a593Smuzhiyun * DO NOT ALTER THIS STRUCTURE!!!
286*4882a593Smuzhiyun */
287*4882a593Smuzhiyun struct il3945_eeprom_txpower_group {
288*4882a593Smuzhiyun struct il3945_eeprom_txpower_sample samples[5]; /* 5 power levels */
289*4882a593Smuzhiyun s32 a, b, c, d, e; /* coefficients for voltage->power
290*4882a593Smuzhiyun * formula (signed) */
291*4882a593Smuzhiyun s32 Fa, Fb, Fc, Fd, Fe; /* these modify coeffs based on
292*4882a593Smuzhiyun * frequency (signed) */
293*4882a593Smuzhiyun s8 saturation_power; /* highest power possible by h/w in this
294*4882a593Smuzhiyun * band */
295*4882a593Smuzhiyun u8 group_channel; /* "representative" channel # in this band */
296*4882a593Smuzhiyun s16 temperature; /* h/w temperature at factory calib this band
297*4882a593Smuzhiyun * (signed) */
298*4882a593Smuzhiyun } __packed;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * Temperature-based Tx-power compensation data, not band-specific.
302*4882a593Smuzhiyun * These coefficients are use to modify a/b/c/d/e coeffs based on
303*4882a593Smuzhiyun * difference between current temperature and factory calib temperature.
304*4882a593Smuzhiyun * Data copied from EEPROM.
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun struct il3945_eeprom_temperature_corr {
307*4882a593Smuzhiyun u32 Ta;
308*4882a593Smuzhiyun u32 Tb;
309*4882a593Smuzhiyun u32 Tc;
310*4882a593Smuzhiyun u32 Td;
311*4882a593Smuzhiyun u32 Te;
312*4882a593Smuzhiyun } __packed;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun * EEPROM map
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun struct il3945_eeprom {
318*4882a593Smuzhiyun u8 reserved0[16];
319*4882a593Smuzhiyun u16 device_id; /* abs.ofs: 16 */
320*4882a593Smuzhiyun u8 reserved1[2];
321*4882a593Smuzhiyun u16 pmc; /* abs.ofs: 20 */
322*4882a593Smuzhiyun u8 reserved2[20];
323*4882a593Smuzhiyun u8 mac_address[6]; /* abs.ofs: 42 */
324*4882a593Smuzhiyun u8 reserved3[58];
325*4882a593Smuzhiyun u16 board_revision; /* abs.ofs: 106 */
326*4882a593Smuzhiyun u8 reserved4[11];
327*4882a593Smuzhiyun u8 board_pba_number[9]; /* abs.ofs: 119 */
328*4882a593Smuzhiyun u8 reserved5[8];
329*4882a593Smuzhiyun u16 version; /* abs.ofs: 136 */
330*4882a593Smuzhiyun u8 sku_cap; /* abs.ofs: 138 */
331*4882a593Smuzhiyun u8 leds_mode; /* abs.ofs: 139 */
332*4882a593Smuzhiyun u16 oem_mode;
333*4882a593Smuzhiyun u16 wowlan_mode; /* abs.ofs: 142 */
334*4882a593Smuzhiyun u16 leds_time_interval; /* abs.ofs: 144 */
335*4882a593Smuzhiyun u8 leds_off_time; /* abs.ofs: 146 */
336*4882a593Smuzhiyun u8 leds_on_time; /* abs.ofs: 147 */
337*4882a593Smuzhiyun u8 almgor_m_version; /* abs.ofs: 148 */
338*4882a593Smuzhiyun u8 antenna_switch_type; /* abs.ofs: 149 */
339*4882a593Smuzhiyun u8 reserved6[42];
340*4882a593Smuzhiyun u8 sku_id[4]; /* abs.ofs: 192 */
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun * Per-channel regulatory data.
344*4882a593Smuzhiyun *
345*4882a593Smuzhiyun * Each channel that *might* be supported by 3945 has a fixed location
346*4882a593Smuzhiyun * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
347*4882a593Smuzhiyun * txpower (MSB).
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun * Entries immediately below are for 20 MHz channel width.
350*4882a593Smuzhiyun *
351*4882a593Smuzhiyun * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun u16 band_1_count; /* abs.ofs: 196 */
354*4882a593Smuzhiyun struct il_eeprom_channel band_1_channels[14]; /* abs.ofs: 198 */
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
358*4882a593Smuzhiyun * 5.0 GHz channels 7, 8, 11, 12, 16
359*4882a593Smuzhiyun * (4915-5080MHz) (none of these is ever supported)
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun u16 band_2_count; /* abs.ofs: 226 */
362*4882a593Smuzhiyun struct il_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
366*4882a593Smuzhiyun * (5170-5320MHz)
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun u16 band_3_count; /* abs.ofs: 254 */
369*4882a593Smuzhiyun struct il_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
373*4882a593Smuzhiyun * (5500-5700MHz)
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun u16 band_4_count; /* abs.ofs: 280 */
376*4882a593Smuzhiyun struct il_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun * 5.7 GHz channels 145, 149, 153, 157, 161, 165
380*4882a593Smuzhiyun * (5725-5825MHz)
381*4882a593Smuzhiyun */
382*4882a593Smuzhiyun u16 band_5_count; /* abs.ofs: 304 */
383*4882a593Smuzhiyun struct il_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun u8 reserved9[194];
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun * 3945 Txpower calibration data.
389*4882a593Smuzhiyun */
390*4882a593Smuzhiyun #define IL_NUM_TX_CALIB_GROUPS 5
391*4882a593Smuzhiyun struct il3945_eeprom_txpower_group groups[IL_NUM_TX_CALIB_GROUPS];
392*4882a593Smuzhiyun /* abs.ofs: 512 */
393*4882a593Smuzhiyun struct il3945_eeprom_temperature_corr corrections; /* abs.ofs: 832 */
394*4882a593Smuzhiyun u8 reserved16[172]; /* fill out to full 1024 byte block */
395*4882a593Smuzhiyun } __packed;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define IL3945_EEPROM_IMG_SIZE 1024
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* End of EEPROM */
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun #define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
402*4882a593Smuzhiyun #define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* 4 DATA + 1 CMD. There are 2 HCCA queues that are not used. */
405*4882a593Smuzhiyun #define IL39_NUM_QUEUES 5
406*4882a593Smuzhiyun #define IL39_CMD_QUEUE_NUM 4
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #define IL_DEFAULT_TX_RETRY 15
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /*********************************************/
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun #define RFD_SIZE 4
413*4882a593Smuzhiyun #define NUM_TFD_CHUNKS 4
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun #define TFD_CTL_COUNT_SET(n) (n << 24)
416*4882a593Smuzhiyun #define TFD_CTL_COUNT_GET(ctl) ((ctl >> 24) & 7)
417*4882a593Smuzhiyun #define TFD_CTL_PAD_SET(n) (n << 28)
418*4882a593Smuzhiyun #define TFD_CTL_PAD_GET(ctl) (ctl >> 28)
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Sizes and addresses for instruction and data memory (SRAM) in
421*4882a593Smuzhiyun * 3945's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
422*4882a593Smuzhiyun #define IL39_RTC_INST_LOWER_BOUND (0x000000)
423*4882a593Smuzhiyun #define IL39_RTC_INST_UPPER_BOUND (0x014000)
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #define IL39_RTC_DATA_LOWER_BOUND (0x800000)
426*4882a593Smuzhiyun #define IL39_RTC_DATA_UPPER_BOUND (0x808000)
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun #define IL39_RTC_INST_SIZE (IL39_RTC_INST_UPPER_BOUND - \
429*4882a593Smuzhiyun IL39_RTC_INST_LOWER_BOUND)
430*4882a593Smuzhiyun #define IL39_RTC_DATA_SIZE (IL39_RTC_DATA_UPPER_BOUND - \
431*4882a593Smuzhiyun IL39_RTC_DATA_LOWER_BOUND)
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define IL39_MAX_INST_SIZE IL39_RTC_INST_SIZE
434*4882a593Smuzhiyun #define IL39_MAX_DATA_SIZE IL39_RTC_DATA_SIZE
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Size of uCode instruction memory in bootstrap state machine */
437*4882a593Smuzhiyun #define IL39_MAX_BSM_SIZE IL39_RTC_INST_SIZE
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static inline int
il3945_hw_valid_rtc_data_addr(u32 addr)440*4882a593Smuzhiyun il3945_hw_valid_rtc_data_addr(u32 addr)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun return (addr >= IL39_RTC_DATA_LOWER_BOUND &&
443*4882a593Smuzhiyun addr < IL39_RTC_DATA_UPPER_BOUND);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* Base physical address of il3945_shared is provided to FH39_TSSR_CBB_BASE
447*4882a593Smuzhiyun * and &il3945_shared.rx_read_ptr[0] is provided to FH39_RCSR_RPTR_ADDR(0) */
448*4882a593Smuzhiyun struct il3945_shared {
449*4882a593Smuzhiyun __le32 tx_base_ptr[8];
450*4882a593Smuzhiyun } __packed;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /************************************/
453*4882a593Smuzhiyun /* iwl3945 Flow Handler Definitions */
454*4882a593Smuzhiyun /************************************/
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /**
457*4882a593Smuzhiyun * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
458*4882a593Smuzhiyun * Addresses are offsets from device's PCI hardware base address.
459*4882a593Smuzhiyun */
460*4882a593Smuzhiyun #define FH39_MEM_LOWER_BOUND (0x0800)
461*4882a593Smuzhiyun #define FH39_MEM_UPPER_BOUND (0x1000)
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun #define FH39_CBCC_TBL (FH39_MEM_LOWER_BOUND + 0x140)
464*4882a593Smuzhiyun #define FH39_TFDB_TBL (FH39_MEM_LOWER_BOUND + 0x180)
465*4882a593Smuzhiyun #define FH39_RCSR_TBL (FH39_MEM_LOWER_BOUND + 0x400)
466*4882a593Smuzhiyun #define FH39_RSSR_TBL (FH39_MEM_LOWER_BOUND + 0x4c0)
467*4882a593Smuzhiyun #define FH39_TCSR_TBL (FH39_MEM_LOWER_BOUND + 0x500)
468*4882a593Smuzhiyun #define FH39_TSSR_TBL (FH39_MEM_LOWER_BOUND + 0x680)
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* TFDB (Transmit Frame Buffer Descriptor) */
471*4882a593Smuzhiyun #define FH39_TFDB(_ch, buf) (FH39_TFDB_TBL + \
472*4882a593Smuzhiyun ((_ch) * 2 + (buf)) * 0x28)
473*4882a593Smuzhiyun #define FH39_TFDB_CHNL_BUF_CTRL_REG(_ch) (FH39_TFDB_TBL + 0x50 * (_ch))
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* CBCC channel is [0,2] */
476*4882a593Smuzhiyun #define FH39_CBCC(_ch) (FH39_CBCC_TBL + (_ch) * 0x8)
477*4882a593Smuzhiyun #define FH39_CBCC_CTRL(_ch) (FH39_CBCC(_ch) + 0x00)
478*4882a593Smuzhiyun #define FH39_CBCC_BASE(_ch) (FH39_CBCC(_ch) + 0x04)
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* RCSR channel is [0,2] */
481*4882a593Smuzhiyun #define FH39_RCSR(_ch) (FH39_RCSR_TBL + (_ch) * 0x40)
482*4882a593Smuzhiyun #define FH39_RCSR_CONFIG(_ch) (FH39_RCSR(_ch) + 0x00)
483*4882a593Smuzhiyun #define FH39_RCSR_RBD_BASE(_ch) (FH39_RCSR(_ch) + 0x04)
484*4882a593Smuzhiyun #define FH39_RCSR_WPTR(_ch) (FH39_RCSR(_ch) + 0x20)
485*4882a593Smuzhiyun #define FH39_RCSR_RPTR_ADDR(_ch) (FH39_RCSR(_ch) + 0x24)
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #define FH39_RSCSR_CHNL0_WPTR (FH39_RCSR_WPTR(0))
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* RSSR */
490*4882a593Smuzhiyun #define FH39_RSSR_CTRL (FH39_RSSR_TBL + 0x000)
491*4882a593Smuzhiyun #define FH39_RSSR_STATUS (FH39_RSSR_TBL + 0x004)
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* TCSR */
494*4882a593Smuzhiyun #define FH39_TCSR(_ch) (FH39_TCSR_TBL + (_ch) * 0x20)
495*4882a593Smuzhiyun #define FH39_TCSR_CONFIG(_ch) (FH39_TCSR(_ch) + 0x00)
496*4882a593Smuzhiyun #define FH39_TCSR_CREDIT(_ch) (FH39_TCSR(_ch) + 0x04)
497*4882a593Smuzhiyun #define FH39_TCSR_BUFF_STTS(_ch) (FH39_TCSR(_ch) + 0x08)
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* TSSR */
500*4882a593Smuzhiyun #define FH39_TSSR_CBB_BASE (FH39_TSSR_TBL + 0x000)
501*4882a593Smuzhiyun #define FH39_TSSR_MSG_CONFIG (FH39_TSSR_TBL + 0x008)
502*4882a593Smuzhiyun #define FH39_TSSR_TX_STATUS (FH39_TSSR_TBL + 0x010)
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* DBM */
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun #define FH39_SRVC_CHNL (6)
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE (20)
509*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH (4)
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN (0x08000000)
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE (0x80000000)
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE (0x20000000)
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 (0x01000000)
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST (0x00001000)
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun #define FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH (0x00000000)
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
524*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001)
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
527*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
534*4882a593Smuzhiyun #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun #define FH39_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00004000)
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun #define FH39_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001)
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000)
541*4882a593Smuzhiyun #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000)
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400)
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100)
546*4882a593Smuzhiyun #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080)
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020)
549*4882a593Smuzhiyun #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005)
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun #define FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) (BIT(_ch) << 24)
552*4882a593Smuzhiyun #define FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch) (BIT(_ch) << 16)
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun #define FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_ch) \
555*4882a593Smuzhiyun (FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) | \
556*4882a593Smuzhiyun FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch))
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun #define FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun struct il3945_tfd_tb {
561*4882a593Smuzhiyun __le32 addr;
562*4882a593Smuzhiyun __le32 len;
563*4882a593Smuzhiyun } __packed;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun struct il3945_tfd {
566*4882a593Smuzhiyun __le32 control_flags;
567*4882a593Smuzhiyun struct il3945_tfd_tb tbs[4];
568*4882a593Smuzhiyun u8 __pad[28];
569*4882a593Smuzhiyun } __packed;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun #ifdef CONFIG_IWLEGACY_DEBUGFS
572*4882a593Smuzhiyun extern const struct il_debugfs_ops il3945_debugfs_ops;
573*4882a593Smuzhiyun #endif
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #endif
576