xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/intel/ipw2x00/ipw2200.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun   Copyright(c) 2003 - 2006 Intel Corporation. All rights reserved.
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun   Contact Information:
8*4882a593Smuzhiyun   Intel Linux Wireless <ilw@linux.intel.com>
9*4882a593Smuzhiyun   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun ******************************************************************************/
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __ipw2200_h__
14*4882a593Smuzhiyun #define __ipw2200_h__
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/moduleparam.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/mutex.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/netdevice.h>
23*4882a593Smuzhiyun #include <linux/ethtool.h>
24*4882a593Smuzhiyun #include <linux/skbuff.h>
25*4882a593Smuzhiyun #include <linux/etherdevice.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/random.h>
28*4882a593Smuzhiyun #include <linux/dma-mapping.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/firmware.h>
31*4882a593Smuzhiyun #include <linux/wireless.h>
32*4882a593Smuzhiyun #include <linux/jiffies.h>
33*4882a593Smuzhiyun #include <asm/io.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <net/lib80211.h>
36*4882a593Smuzhiyun #include <net/ieee80211_radiotap.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define DRV_NAME	"ipw2200"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <linux/workqueue.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "libipw.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Authentication  and Association States */
45*4882a593Smuzhiyun enum connection_manager_assoc_states {
46*4882a593Smuzhiyun 	CMAS_INIT = 0,
47*4882a593Smuzhiyun 	CMAS_TX_AUTH_SEQ_1,
48*4882a593Smuzhiyun 	CMAS_RX_AUTH_SEQ_2,
49*4882a593Smuzhiyun 	CMAS_AUTH_SEQ_1_PASS,
50*4882a593Smuzhiyun 	CMAS_AUTH_SEQ_1_FAIL,
51*4882a593Smuzhiyun 	CMAS_TX_AUTH_SEQ_3,
52*4882a593Smuzhiyun 	CMAS_RX_AUTH_SEQ_4,
53*4882a593Smuzhiyun 	CMAS_AUTH_SEQ_2_PASS,
54*4882a593Smuzhiyun 	CMAS_AUTH_SEQ_2_FAIL,
55*4882a593Smuzhiyun 	CMAS_AUTHENTICATED,
56*4882a593Smuzhiyun 	CMAS_TX_ASSOC,
57*4882a593Smuzhiyun 	CMAS_RX_ASSOC_RESP,
58*4882a593Smuzhiyun 	CMAS_ASSOCIATED,
59*4882a593Smuzhiyun 	CMAS_LAST
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define IPW_WAIT                     (1<<0)
63*4882a593Smuzhiyun #define IPW_QUIET                    (1<<1)
64*4882a593Smuzhiyun #define IPW_ROAMING                  (1<<2)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define IPW_POWER_MODE_CAM           0x00	//(always on)
67*4882a593Smuzhiyun #define IPW_POWER_INDEX_1            0x01
68*4882a593Smuzhiyun #define IPW_POWER_INDEX_2            0x02
69*4882a593Smuzhiyun #define IPW_POWER_INDEX_3            0x03
70*4882a593Smuzhiyun #define IPW_POWER_INDEX_4            0x04
71*4882a593Smuzhiyun #define IPW_POWER_INDEX_5            0x05
72*4882a593Smuzhiyun #define IPW_POWER_AC                 0x06
73*4882a593Smuzhiyun #define IPW_POWER_BATTERY            0x07
74*4882a593Smuzhiyun #define IPW_POWER_LIMIT              0x07
75*4882a593Smuzhiyun #define IPW_POWER_MASK               0x0F
76*4882a593Smuzhiyun #define IPW_POWER_ENABLED            0x10
77*4882a593Smuzhiyun #define IPW_POWER_LEVEL(x)           ((x) & IPW_POWER_MASK)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define IPW_CMD_HOST_COMPLETE                 2
80*4882a593Smuzhiyun #define IPW_CMD_POWER_DOWN                    4
81*4882a593Smuzhiyun #define IPW_CMD_SYSTEM_CONFIG                 6
82*4882a593Smuzhiyun #define IPW_CMD_MULTICAST_ADDRESS             7
83*4882a593Smuzhiyun #define IPW_CMD_SSID                          8
84*4882a593Smuzhiyun #define IPW_CMD_ADAPTER_ADDRESS              11
85*4882a593Smuzhiyun #define IPW_CMD_PORT_TYPE                    12
86*4882a593Smuzhiyun #define IPW_CMD_RTS_THRESHOLD                15
87*4882a593Smuzhiyun #define IPW_CMD_FRAG_THRESHOLD               16
88*4882a593Smuzhiyun #define IPW_CMD_POWER_MODE                   17
89*4882a593Smuzhiyun #define IPW_CMD_WEP_KEY                      18
90*4882a593Smuzhiyun #define IPW_CMD_TGI_TX_KEY                   19
91*4882a593Smuzhiyun #define IPW_CMD_SCAN_REQUEST                 20
92*4882a593Smuzhiyun #define IPW_CMD_ASSOCIATE                    21
93*4882a593Smuzhiyun #define IPW_CMD_SUPPORTED_RATES              22
94*4882a593Smuzhiyun #define IPW_CMD_SCAN_ABORT                   23
95*4882a593Smuzhiyun #define IPW_CMD_TX_FLUSH                     24
96*4882a593Smuzhiyun #define IPW_CMD_QOS_PARAMETERS               25
97*4882a593Smuzhiyun #define IPW_CMD_SCAN_REQUEST_EXT             26
98*4882a593Smuzhiyun #define IPW_CMD_DINO_CONFIG                  30
99*4882a593Smuzhiyun #define IPW_CMD_RSN_CAPABILITIES             31
100*4882a593Smuzhiyun #define IPW_CMD_RX_KEY                       32
101*4882a593Smuzhiyun #define IPW_CMD_CARD_DISABLE                 33
102*4882a593Smuzhiyun #define IPW_CMD_SEED_NUMBER                  34
103*4882a593Smuzhiyun #define IPW_CMD_TX_POWER                     35
104*4882a593Smuzhiyun #define IPW_CMD_COUNTRY_INFO                 36
105*4882a593Smuzhiyun #define IPW_CMD_AIRONET_INFO                 37
106*4882a593Smuzhiyun #define IPW_CMD_AP_TX_POWER                  38
107*4882a593Smuzhiyun #define IPW_CMD_CCKM_INFO                    39
108*4882a593Smuzhiyun #define IPW_CMD_CCX_VER_INFO                 40
109*4882a593Smuzhiyun #define IPW_CMD_SET_CALIBRATION              41
110*4882a593Smuzhiyun #define IPW_CMD_SENSITIVITY_CALIB            42
111*4882a593Smuzhiyun #define IPW_CMD_RETRY_LIMIT                  51
112*4882a593Smuzhiyun #define IPW_CMD_IPW_PRE_POWER_DOWN           58
113*4882a593Smuzhiyun #define IPW_CMD_VAP_BEACON_TEMPLATE          60
114*4882a593Smuzhiyun #define IPW_CMD_VAP_DTIM_PERIOD              61
115*4882a593Smuzhiyun #define IPW_CMD_EXT_SUPPORTED_RATES          62
116*4882a593Smuzhiyun #define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT  63
117*4882a593Smuzhiyun #define IPW_CMD_VAP_QUIET_INTERVALS          64
118*4882a593Smuzhiyun #define IPW_CMD_VAP_CHANNEL_SWITCH           65
119*4882a593Smuzhiyun #define IPW_CMD_VAP_MANDATORY_CHANNELS       66
120*4882a593Smuzhiyun #define IPW_CMD_VAP_CELL_PWR_LIMIT           67
121*4882a593Smuzhiyun #define IPW_CMD_VAP_CF_PARAM_SET             68
122*4882a593Smuzhiyun #define IPW_CMD_VAP_SET_BEACONING_STATE      69
123*4882a593Smuzhiyun #define IPW_CMD_MEASUREMENT                  80
124*4882a593Smuzhiyun #define IPW_CMD_POWER_CAPABILITY             81
125*4882a593Smuzhiyun #define IPW_CMD_SUPPORTED_CHANNELS           82
126*4882a593Smuzhiyun #define IPW_CMD_TPC_REPORT                   83
127*4882a593Smuzhiyun #define IPW_CMD_WME_INFO                     84
128*4882a593Smuzhiyun #define IPW_CMD_PRODUCTION_COMMAND	     85
129*4882a593Smuzhiyun #define IPW_CMD_LINKSYS_EOU_INFO             90
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define RFD_SIZE                              4
132*4882a593Smuzhiyun #define NUM_TFD_CHUNKS                        6
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define TX_QUEUE_SIZE                        32
135*4882a593Smuzhiyun #define RX_QUEUE_SIZE                        32
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define DINO_CMD_WEP_KEY                   0x08
138*4882a593Smuzhiyun #define DINO_CMD_TX                        0x0B
139*4882a593Smuzhiyun #define DCT_ANTENNA_A                      0x01
140*4882a593Smuzhiyun #define DCT_ANTENNA_B                      0x02
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define IPW_A_MODE                         0
143*4882a593Smuzhiyun #define IPW_B_MODE                         1
144*4882a593Smuzhiyun #define IPW_G_MODE                         2
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun  * TX Queue Flag Definitions
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* tx wep key definition */
151*4882a593Smuzhiyun #define DCT_WEP_KEY_NOT_IMMIDIATE	0x00
152*4882a593Smuzhiyun #define DCT_WEP_KEY_64Bit		0x40
153*4882a593Smuzhiyun #define DCT_WEP_KEY_128Bit		0x80
154*4882a593Smuzhiyun #define DCT_WEP_KEY_128bitIV		0xC0
155*4882a593Smuzhiyun #define DCT_WEP_KEY_SIZE_MASK		0xC0
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define DCT_WEP_KEY_INDEX_MASK		0x0F
158*4882a593Smuzhiyun #define DCT_WEP_INDEX_USE_IMMEDIATE	0x20
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* abort attempt if mgmt frame is rx'd */
161*4882a593Smuzhiyun #define DCT_FLAG_ABORT_MGMT                0x01
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* require CTS */
164*4882a593Smuzhiyun #define DCT_FLAG_CTS_REQUIRED              0x02
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* use short preamble */
167*4882a593Smuzhiyun #define DCT_FLAG_LONG_PREAMBLE             0x00
168*4882a593Smuzhiyun #define DCT_FLAG_SHORT_PREAMBLE            0x04
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* RTS/CTS first */
171*4882a593Smuzhiyun #define DCT_FLAG_RTS_REQD                  0x08
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* dont calculate duration field */
174*4882a593Smuzhiyun #define DCT_FLAG_DUR_SET                   0x10
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* even if MAC WEP set (allows pre-encrypt) */
177*4882a593Smuzhiyun #define DCT_FLAG_NO_WEP              0x20
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* overwrite TSF field */
180*4882a593Smuzhiyun #define DCT_FLAG_TSF_REQD                  0x40
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* ACK rx is expected to follow */
183*4882a593Smuzhiyun #define DCT_FLAG_ACK_REQD                  0x80
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* TX flags extension */
186*4882a593Smuzhiyun #define DCT_FLAG_EXT_MODE_CCK  0x01
187*4882a593Smuzhiyun #define DCT_FLAG_EXT_MODE_OFDM 0x00
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define DCT_FLAG_EXT_SECURITY_WEP     0x00
190*4882a593Smuzhiyun #define DCT_FLAG_EXT_SECURITY_NO      DCT_FLAG_EXT_SECURITY_WEP
191*4882a593Smuzhiyun #define DCT_FLAG_EXT_SECURITY_CKIP    0x04
192*4882a593Smuzhiyun #define DCT_FLAG_EXT_SECURITY_CCM     0x08
193*4882a593Smuzhiyun #define DCT_FLAG_EXT_SECURITY_TKIP    0x0C
194*4882a593Smuzhiyun #define DCT_FLAG_EXT_SECURITY_MASK    0x0C
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define DCT_FLAG_EXT_QOS_ENABLED      0x10
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define DCT_FLAG_EXT_HC_NO_SIFS_PIFS  0x00
199*4882a593Smuzhiyun #define DCT_FLAG_EXT_HC_SIFS          0x20
200*4882a593Smuzhiyun #define DCT_FLAG_EXT_HC_PIFS          0x40
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define TX_RX_TYPE_MASK                    0xFF
203*4882a593Smuzhiyun #define TX_FRAME_TYPE                      0x00
204*4882a593Smuzhiyun #define TX_HOST_COMMAND_TYPE               0x01
205*4882a593Smuzhiyun #define RX_FRAME_TYPE                      0x09
206*4882a593Smuzhiyun #define RX_HOST_NOTIFICATION_TYPE          0x03
207*4882a593Smuzhiyun #define RX_HOST_CMD_RESPONSE_TYPE          0x04
208*4882a593Smuzhiyun #define RX_TX_FRAME_RESPONSE_TYPE          0x05
209*4882a593Smuzhiyun #define TFD_NEED_IRQ_MASK                  0x04
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define HOST_CMD_DINO_CONFIG               30
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_ASSOCIATED             10
214*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_AUTHENTICATE           11
215*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT    12
216*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED         13
217*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_FRAG_LENGTH            14
218*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION     15
219*4882a593Smuzhiyun #define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE          16
220*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_BEACON_STATE           17
221*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_TGI_TX_KEY             18
222*4882a593Smuzhiyun #define HOST_NOTIFICATION_TX_STATUS                     19
223*4882a593Smuzhiyun #define HOST_NOTIFICATION_CALIB_KEEP_RESULTS            20
224*4882a593Smuzhiyun #define HOST_NOTIFICATION_MEASUREMENT_STARTED           21
225*4882a593Smuzhiyun #define HOST_NOTIFICATION_MEASUREMENT_ENDED             22
226*4882a593Smuzhiyun #define HOST_NOTIFICATION_CHANNEL_SWITCHED              23
227*4882a593Smuzhiyun #define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD        24
228*4882a593Smuzhiyun #define HOST_NOTIFICATION_NOISE_STATS			25
229*4882a593Smuzhiyun #define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED      30
230*4882a593Smuzhiyun #define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED       31
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define HOST_NOTIFICATION_STATUS_BEACON_MISSING         1
233*4882a593Smuzhiyun #define IPW_MB_SCAN_CANCEL_THRESHOLD                    3
234*4882a593Smuzhiyun #define IPW_MB_ROAMING_THRESHOLD_MIN                    1
235*4882a593Smuzhiyun #define IPW_MB_ROAMING_THRESHOLD_DEFAULT                8
236*4882a593Smuzhiyun #define IPW_MB_ROAMING_THRESHOLD_MAX                    30
237*4882a593Smuzhiyun #define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT           3*IPW_MB_ROAMING_THRESHOLD_DEFAULT
238*4882a593Smuzhiyun #define IPW_REAL_RATE_RX_PACKET_THRESHOLD               300
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define MACADRR_BYTE_LEN                     6
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define DCR_TYPE_AP                       0x01
243*4882a593Smuzhiyun #define DCR_TYPE_WLAP                     0x02
244*4882a593Smuzhiyun #define DCR_TYPE_MU_ESS                   0x03
245*4882a593Smuzhiyun #define DCR_TYPE_MU_IBSS                  0x04
246*4882a593Smuzhiyun #define DCR_TYPE_MU_PIBSS                 0x05
247*4882a593Smuzhiyun #define DCR_TYPE_SNIFFER                  0x06
248*4882a593Smuzhiyun #define DCR_TYPE_MU_BSS        DCR_TYPE_MU_ESS
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* QoS  definitions */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define CW_MIN_OFDM          15
253*4882a593Smuzhiyun #define CW_MAX_OFDM          1023
254*4882a593Smuzhiyun #define CW_MIN_CCK           31
255*4882a593Smuzhiyun #define CW_MAX_CCK           1023
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define QOS_TX0_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
258*4882a593Smuzhiyun #define QOS_TX1_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
259*4882a593Smuzhiyun #define QOS_TX2_CW_MIN_OFDM      cpu_to_le16((CW_MIN_OFDM + 1)/2 - 1)
260*4882a593Smuzhiyun #define QOS_TX3_CW_MIN_OFDM      cpu_to_le16((CW_MIN_OFDM + 1)/4 - 1)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define QOS_TX0_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
263*4882a593Smuzhiyun #define QOS_TX1_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
264*4882a593Smuzhiyun #define QOS_TX2_CW_MIN_CCK       cpu_to_le16((CW_MIN_CCK + 1)/2 - 1)
265*4882a593Smuzhiyun #define QOS_TX3_CW_MIN_CCK       cpu_to_le16((CW_MIN_CCK + 1)/4 - 1)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define QOS_TX0_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
268*4882a593Smuzhiyun #define QOS_TX1_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
269*4882a593Smuzhiyun #define QOS_TX2_CW_MAX_OFDM      cpu_to_le16(CW_MIN_OFDM)
270*4882a593Smuzhiyun #define QOS_TX3_CW_MAX_OFDM      cpu_to_le16((CW_MIN_OFDM + 1)/2 - 1)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define QOS_TX0_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
273*4882a593Smuzhiyun #define QOS_TX1_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
274*4882a593Smuzhiyun #define QOS_TX2_CW_MAX_CCK       cpu_to_le16(CW_MIN_CCK)
275*4882a593Smuzhiyun #define QOS_TX3_CW_MAX_CCK       cpu_to_le16((CW_MIN_CCK + 1)/2 - 1)
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define QOS_TX0_AIFS            (3 - QOS_AIFSN_MIN_VALUE)
278*4882a593Smuzhiyun #define QOS_TX1_AIFS            (7 - QOS_AIFSN_MIN_VALUE)
279*4882a593Smuzhiyun #define QOS_TX2_AIFS            (2 - QOS_AIFSN_MIN_VALUE)
280*4882a593Smuzhiyun #define QOS_TX3_AIFS            (2 - QOS_AIFSN_MIN_VALUE)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define QOS_TX0_ACM             0
283*4882a593Smuzhiyun #define QOS_TX1_ACM             0
284*4882a593Smuzhiyun #define QOS_TX2_ACM             0
285*4882a593Smuzhiyun #define QOS_TX3_ACM             0
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define QOS_TX0_TXOP_LIMIT_CCK          0
288*4882a593Smuzhiyun #define QOS_TX1_TXOP_LIMIT_CCK          0
289*4882a593Smuzhiyun #define QOS_TX2_TXOP_LIMIT_CCK          cpu_to_le16(6016)
290*4882a593Smuzhiyun #define QOS_TX3_TXOP_LIMIT_CCK          cpu_to_le16(3264)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define QOS_TX0_TXOP_LIMIT_OFDM      0
293*4882a593Smuzhiyun #define QOS_TX1_TXOP_LIMIT_OFDM      0
294*4882a593Smuzhiyun #define QOS_TX2_TXOP_LIMIT_OFDM      cpu_to_le16(3008)
295*4882a593Smuzhiyun #define QOS_TX3_TXOP_LIMIT_OFDM      cpu_to_le16(1504)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define DEF_TX0_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
298*4882a593Smuzhiyun #define DEF_TX1_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
299*4882a593Smuzhiyun #define DEF_TX2_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
300*4882a593Smuzhiyun #define DEF_TX3_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #define DEF_TX0_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
303*4882a593Smuzhiyun #define DEF_TX1_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
304*4882a593Smuzhiyun #define DEF_TX2_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
305*4882a593Smuzhiyun #define DEF_TX3_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define DEF_TX0_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
308*4882a593Smuzhiyun #define DEF_TX1_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
309*4882a593Smuzhiyun #define DEF_TX2_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
310*4882a593Smuzhiyun #define DEF_TX3_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define DEF_TX0_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
313*4882a593Smuzhiyun #define DEF_TX1_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
314*4882a593Smuzhiyun #define DEF_TX2_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
315*4882a593Smuzhiyun #define DEF_TX3_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define DEF_TX0_AIFS            0
318*4882a593Smuzhiyun #define DEF_TX1_AIFS            0
319*4882a593Smuzhiyun #define DEF_TX2_AIFS            0
320*4882a593Smuzhiyun #define DEF_TX3_AIFS            0
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define DEF_TX0_ACM             0
323*4882a593Smuzhiyun #define DEF_TX1_ACM             0
324*4882a593Smuzhiyun #define DEF_TX2_ACM             0
325*4882a593Smuzhiyun #define DEF_TX3_ACM             0
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define DEF_TX0_TXOP_LIMIT_CCK        0
328*4882a593Smuzhiyun #define DEF_TX1_TXOP_LIMIT_CCK        0
329*4882a593Smuzhiyun #define DEF_TX2_TXOP_LIMIT_CCK        0
330*4882a593Smuzhiyun #define DEF_TX3_TXOP_LIMIT_CCK        0
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun #define DEF_TX0_TXOP_LIMIT_OFDM       0
333*4882a593Smuzhiyun #define DEF_TX1_TXOP_LIMIT_OFDM       0
334*4882a593Smuzhiyun #define DEF_TX2_TXOP_LIMIT_OFDM       0
335*4882a593Smuzhiyun #define DEF_TX3_TXOP_LIMIT_OFDM       0
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define QOS_QOS_SETS                  3
338*4882a593Smuzhiyun #define QOS_PARAM_SET_ACTIVE          0
339*4882a593Smuzhiyun #define QOS_PARAM_SET_DEF_CCK         1
340*4882a593Smuzhiyun #define QOS_PARAM_SET_DEF_OFDM        2
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define CTRL_QOS_NO_ACK               (0x0020)
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define IPW_TX_QUEUE_1        1
345*4882a593Smuzhiyun #define IPW_TX_QUEUE_2        2
346*4882a593Smuzhiyun #define IPW_TX_QUEUE_3        3
347*4882a593Smuzhiyun #define IPW_TX_QUEUE_4        4
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* QoS sturctures */
350*4882a593Smuzhiyun struct ipw_qos_info {
351*4882a593Smuzhiyun 	int qos_enable;
352*4882a593Smuzhiyun 	struct libipw_qos_parameters *def_qos_parm_OFDM;
353*4882a593Smuzhiyun 	struct libipw_qos_parameters *def_qos_parm_CCK;
354*4882a593Smuzhiyun 	u32 burst_duration_CCK;
355*4882a593Smuzhiyun 	u32 burst_duration_OFDM;
356*4882a593Smuzhiyun 	u16 qos_no_ack_mask;
357*4882a593Smuzhiyun 	int burst_enable;
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /**************************************************************/
361*4882a593Smuzhiyun /**
362*4882a593Smuzhiyun  * Generic queue structure
363*4882a593Smuzhiyun  *
364*4882a593Smuzhiyun  * Contains common data for Rx and Tx queues
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun struct clx2_queue {
367*4882a593Smuzhiyun 	int n_bd;		       /**< number of BDs in this queue */
368*4882a593Smuzhiyun 	int first_empty;	       /**< 1-st empty entry (index) */
369*4882a593Smuzhiyun 	int last_used;		       /**< last used entry (index) */
370*4882a593Smuzhiyun 	u32 reg_w;		     /**< 'write' reg (queue head), addr in domain 1 */
371*4882a593Smuzhiyun 	u32 reg_r;		     /**< 'read' reg (queue tail), addr in domain 1 */
372*4882a593Smuzhiyun 	dma_addr_t dma_addr;		/**< physical addr for BD's */
373*4882a593Smuzhiyun 	int low_mark;		       /**< low watermark, resume queue if free space more than this */
374*4882a593Smuzhiyun 	int high_mark;		       /**< high watermark, stop queue if free space less than this */
375*4882a593Smuzhiyun } __packed; /* XXX */
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun struct machdr32 {
378*4882a593Smuzhiyun 	__le16 frame_ctl;
379*4882a593Smuzhiyun 	__le16 duration;		// watch out for endians!
380*4882a593Smuzhiyun 	u8 addr1[MACADRR_BYTE_LEN];
381*4882a593Smuzhiyun 	u8 addr2[MACADRR_BYTE_LEN];
382*4882a593Smuzhiyun 	u8 addr3[MACADRR_BYTE_LEN];
383*4882a593Smuzhiyun 	__le16 seq_ctrl;		// more endians!
384*4882a593Smuzhiyun 	u8 addr4[MACADRR_BYTE_LEN];
385*4882a593Smuzhiyun 	__le16 qos_ctrl;
386*4882a593Smuzhiyun } __packed;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun struct machdr30 {
389*4882a593Smuzhiyun 	__le16 frame_ctl;
390*4882a593Smuzhiyun 	__le16 duration;		// watch out for endians!
391*4882a593Smuzhiyun 	u8 addr1[MACADRR_BYTE_LEN];
392*4882a593Smuzhiyun 	u8 addr2[MACADRR_BYTE_LEN];
393*4882a593Smuzhiyun 	u8 addr3[MACADRR_BYTE_LEN];
394*4882a593Smuzhiyun 	__le16 seq_ctrl;		// more endians!
395*4882a593Smuzhiyun 	u8 addr4[MACADRR_BYTE_LEN];
396*4882a593Smuzhiyun } __packed;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun struct machdr26 {
399*4882a593Smuzhiyun 	__le16 frame_ctl;
400*4882a593Smuzhiyun 	__le16 duration;		// watch out for endians!
401*4882a593Smuzhiyun 	u8 addr1[MACADRR_BYTE_LEN];
402*4882a593Smuzhiyun 	u8 addr2[MACADRR_BYTE_LEN];
403*4882a593Smuzhiyun 	u8 addr3[MACADRR_BYTE_LEN];
404*4882a593Smuzhiyun 	__le16 seq_ctrl;		// more endians!
405*4882a593Smuzhiyun 	__le16 qos_ctrl;
406*4882a593Smuzhiyun } __packed;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun struct machdr24 {
409*4882a593Smuzhiyun 	__le16 frame_ctl;
410*4882a593Smuzhiyun 	__le16 duration;		// watch out for endians!
411*4882a593Smuzhiyun 	u8 addr1[MACADRR_BYTE_LEN];
412*4882a593Smuzhiyun 	u8 addr2[MACADRR_BYTE_LEN];
413*4882a593Smuzhiyun 	u8 addr3[MACADRR_BYTE_LEN];
414*4882a593Smuzhiyun 	__le16 seq_ctrl;		// more endians!
415*4882a593Smuzhiyun } __packed;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun // TX TFD with 32 byte MAC Header
418*4882a593Smuzhiyun struct tx_tfd_32 {
419*4882a593Smuzhiyun 	struct machdr32 mchdr;	// 32
420*4882a593Smuzhiyun 	__le32 uivplaceholder[2];	// 8
421*4882a593Smuzhiyun } __packed;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun // TX TFD with 30 byte MAC Header
424*4882a593Smuzhiyun struct tx_tfd_30 {
425*4882a593Smuzhiyun 	struct machdr30 mchdr;	// 30
426*4882a593Smuzhiyun 	u8 reserved[2];		// 2
427*4882a593Smuzhiyun 	__le32 uivplaceholder[2];	// 8
428*4882a593Smuzhiyun } __packed;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun // tx tfd with 26 byte mac header
431*4882a593Smuzhiyun struct tx_tfd_26 {
432*4882a593Smuzhiyun 	struct machdr26 mchdr;	// 26
433*4882a593Smuzhiyun 	u8 reserved1[2];	// 2
434*4882a593Smuzhiyun 	__le32 uivplaceholder[2];	// 8
435*4882a593Smuzhiyun 	u8 reserved2[4];	// 4
436*4882a593Smuzhiyun } __packed;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun // tx tfd with 24 byte mac header
439*4882a593Smuzhiyun struct tx_tfd_24 {
440*4882a593Smuzhiyun 	struct machdr24 mchdr;	// 24
441*4882a593Smuzhiyun 	__le32 uivplaceholder[2];	// 8
442*4882a593Smuzhiyun 	u8 reserved[8];		// 8
443*4882a593Smuzhiyun } __packed;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #define DCT_WEP_KEY_FIELD_LENGTH 16
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun struct tfd_command {
448*4882a593Smuzhiyun 	u8 index;
449*4882a593Smuzhiyun 	u8 length;
450*4882a593Smuzhiyun 	__le16 reserved;
451*4882a593Smuzhiyun 	u8 payload[];
452*4882a593Smuzhiyun } __packed;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun struct tfd_data {
455*4882a593Smuzhiyun 	/* Header */
456*4882a593Smuzhiyun 	__le32 work_area_ptr;
457*4882a593Smuzhiyun 	u8 station_number;	/* 0 for BSS */
458*4882a593Smuzhiyun 	u8 reserved1;
459*4882a593Smuzhiyun 	__le16 reserved2;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* Tx Parameters */
462*4882a593Smuzhiyun 	u8 cmd_id;
463*4882a593Smuzhiyun 	u8 seq_num;
464*4882a593Smuzhiyun 	__le16 len;
465*4882a593Smuzhiyun 	u8 priority;
466*4882a593Smuzhiyun 	u8 tx_flags;
467*4882a593Smuzhiyun 	u8 tx_flags_ext;
468*4882a593Smuzhiyun 	u8 key_index;
469*4882a593Smuzhiyun 	u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
470*4882a593Smuzhiyun 	u8 rate;
471*4882a593Smuzhiyun 	u8 antenna;
472*4882a593Smuzhiyun 	__le16 next_packet_duration;
473*4882a593Smuzhiyun 	__le16 next_frag_len;
474*4882a593Smuzhiyun 	__le16 back_off_counter;	//////txop;
475*4882a593Smuzhiyun 	u8 retrylimit;
476*4882a593Smuzhiyun 	__le16 cwcurrent;
477*4882a593Smuzhiyun 	u8 reserved3;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* 802.11 MAC Header */
480*4882a593Smuzhiyun 	union {
481*4882a593Smuzhiyun 		struct tx_tfd_24 tfd_24;
482*4882a593Smuzhiyun 		struct tx_tfd_26 tfd_26;
483*4882a593Smuzhiyun 		struct tx_tfd_30 tfd_30;
484*4882a593Smuzhiyun 		struct tx_tfd_32 tfd_32;
485*4882a593Smuzhiyun 	} tfd;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Payload DMA info */
488*4882a593Smuzhiyun 	__le32 num_chunks;
489*4882a593Smuzhiyun 	__le32 chunk_ptr[NUM_TFD_CHUNKS];
490*4882a593Smuzhiyun 	__le16 chunk_len[NUM_TFD_CHUNKS];
491*4882a593Smuzhiyun } __packed;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun struct txrx_control_flags {
494*4882a593Smuzhiyun 	u8 message_type;
495*4882a593Smuzhiyun 	u8 rx_seq_num;
496*4882a593Smuzhiyun 	u8 control_bits;
497*4882a593Smuzhiyun 	u8 reserved;
498*4882a593Smuzhiyun } __packed;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun #define  TFD_SIZE                           128
501*4882a593Smuzhiyun #define  TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH   (TFD_SIZE - sizeof(struct txrx_control_flags))
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun struct tfd_frame {
504*4882a593Smuzhiyun 	struct txrx_control_flags control_flags;
505*4882a593Smuzhiyun 	union {
506*4882a593Smuzhiyun 		struct tfd_data data;
507*4882a593Smuzhiyun 		struct tfd_command cmd;
508*4882a593Smuzhiyun 		u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
509*4882a593Smuzhiyun 	} u;
510*4882a593Smuzhiyun } __packed;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun typedef void destructor_func(const void *);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /**
515*4882a593Smuzhiyun  * Tx Queue for DMA. Queue consists of circular buffer of
516*4882a593Smuzhiyun  * BD's and required locking structures.
517*4882a593Smuzhiyun  */
518*4882a593Smuzhiyun struct clx2_tx_queue {
519*4882a593Smuzhiyun 	struct clx2_queue q;
520*4882a593Smuzhiyun 	struct tfd_frame *bd;
521*4882a593Smuzhiyun 	struct libipw_txb **txb;
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /*
525*4882a593Smuzhiyun  * RX related structures and functions
526*4882a593Smuzhiyun  */
527*4882a593Smuzhiyun #define RX_FREE_BUFFERS 32
528*4882a593Smuzhiyun #define RX_LOW_WATERMARK 8
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun #define SUP_RATE_11A_MAX_NUM_CHANNELS  8
531*4882a593Smuzhiyun #define SUP_RATE_11B_MAX_NUM_CHANNELS  4
532*4882a593Smuzhiyun #define SUP_RATE_11G_MAX_NUM_CHANNELS  12
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun // Used for passing to driver number of successes and failures per rate
535*4882a593Smuzhiyun struct rate_histogram {
536*4882a593Smuzhiyun 	union {
537*4882a593Smuzhiyun 		__le32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
538*4882a593Smuzhiyun 		__le32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
539*4882a593Smuzhiyun 		__le32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
540*4882a593Smuzhiyun 	} success;
541*4882a593Smuzhiyun 	union {
542*4882a593Smuzhiyun 		__le32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
543*4882a593Smuzhiyun 		__le32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
544*4882a593Smuzhiyun 		__le32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
545*4882a593Smuzhiyun 	} failed;
546*4882a593Smuzhiyun } __packed;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /* statistics command response */
549*4882a593Smuzhiyun struct ipw_cmd_stats {
550*4882a593Smuzhiyun 	u8 cmd_id;
551*4882a593Smuzhiyun 	u8 seq_num;
552*4882a593Smuzhiyun 	__le16 good_sfd;
553*4882a593Smuzhiyun 	__le16 bad_plcp;
554*4882a593Smuzhiyun 	__le16 wrong_bssid;
555*4882a593Smuzhiyun 	__le16 valid_mpdu;
556*4882a593Smuzhiyun 	__le16 bad_mac_header;
557*4882a593Smuzhiyun 	__le16 reserved_frame_types;
558*4882a593Smuzhiyun 	__le16 rx_ina;
559*4882a593Smuzhiyun 	__le16 bad_crc32;
560*4882a593Smuzhiyun 	__le16 invalid_cts;
561*4882a593Smuzhiyun 	__le16 invalid_acks;
562*4882a593Smuzhiyun 	__le16 long_distance_ina_fina;
563*4882a593Smuzhiyun 	__le16 dsp_silence_unreachable;
564*4882a593Smuzhiyun 	__le16 accumulated_rssi;
565*4882a593Smuzhiyun 	__le16 rx_ovfl_frame_tossed;
566*4882a593Smuzhiyun 	__le16 rssi_silence_threshold;
567*4882a593Smuzhiyun 	__le16 rx_ovfl_frame_supplied;
568*4882a593Smuzhiyun 	__le16 last_rx_frame_signal;
569*4882a593Smuzhiyun 	__le16 last_rx_frame_noise;
570*4882a593Smuzhiyun 	__le16 rx_autodetec_no_ofdm;
571*4882a593Smuzhiyun 	__le16 rx_autodetec_no_barker;
572*4882a593Smuzhiyun 	__le16 reserved;
573*4882a593Smuzhiyun } __packed;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun struct notif_channel_result {
576*4882a593Smuzhiyun 	u8 channel_num;
577*4882a593Smuzhiyun 	struct ipw_cmd_stats stats;
578*4882a593Smuzhiyun 	u8 uReserved;
579*4882a593Smuzhiyun } __packed;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #define SCAN_COMPLETED_STATUS_COMPLETE  1
582*4882a593Smuzhiyun #define SCAN_COMPLETED_STATUS_ABORTED   2
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun struct notif_scan_complete {
585*4882a593Smuzhiyun 	u8 scan_type;
586*4882a593Smuzhiyun 	u8 num_channels;
587*4882a593Smuzhiyun 	u8 status;
588*4882a593Smuzhiyun 	u8 reserved;
589*4882a593Smuzhiyun } __packed;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun struct notif_frag_length {
592*4882a593Smuzhiyun 	__le16 frag_length;
593*4882a593Smuzhiyun 	__le16 reserved;
594*4882a593Smuzhiyun } __packed;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun struct notif_beacon_state {
597*4882a593Smuzhiyun 	__le32 state;
598*4882a593Smuzhiyun 	__le32 number;
599*4882a593Smuzhiyun } __packed;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun struct notif_tgi_tx_key {
602*4882a593Smuzhiyun 	u8 key_state;
603*4882a593Smuzhiyun 	u8 security_type;
604*4882a593Smuzhiyun 	u8 station_index;
605*4882a593Smuzhiyun 	u8 reserved;
606*4882a593Smuzhiyun } __packed;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun #define SILENCE_OVER_THRESH (1)
609*4882a593Smuzhiyun #define SILENCE_UNDER_THRESH (2)
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun struct notif_link_deterioration {
612*4882a593Smuzhiyun 	struct ipw_cmd_stats stats;
613*4882a593Smuzhiyun 	u8 rate;
614*4882a593Smuzhiyun 	u8 modulation;
615*4882a593Smuzhiyun 	struct rate_histogram histogram;
616*4882a593Smuzhiyun 	u8 silence_notification_type;	/* SILENCE_OVER/UNDER_THRESH */
617*4882a593Smuzhiyun 	__le16 silence_count;
618*4882a593Smuzhiyun } __packed;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun struct notif_association {
621*4882a593Smuzhiyun 	u8 state;
622*4882a593Smuzhiyun } __packed;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun struct notif_authenticate {
625*4882a593Smuzhiyun 	u8 state;
626*4882a593Smuzhiyun 	struct machdr24 addr;
627*4882a593Smuzhiyun 	__le16 status;
628*4882a593Smuzhiyun } __packed;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun struct notif_calibration {
631*4882a593Smuzhiyun 	u8 data[104];
632*4882a593Smuzhiyun } __packed;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun struct notif_noise {
635*4882a593Smuzhiyun 	__le32 value;
636*4882a593Smuzhiyun } __packed;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun struct ipw_rx_notification {
639*4882a593Smuzhiyun 	u8 reserved[8];
640*4882a593Smuzhiyun 	u8 subtype;
641*4882a593Smuzhiyun 	u8 flags;
642*4882a593Smuzhiyun 	__le16 size;
643*4882a593Smuzhiyun 	union {
644*4882a593Smuzhiyun 		struct notif_association assoc;
645*4882a593Smuzhiyun 		struct notif_authenticate auth;
646*4882a593Smuzhiyun 		struct notif_channel_result channel_result;
647*4882a593Smuzhiyun 		struct notif_scan_complete scan_complete;
648*4882a593Smuzhiyun 		struct notif_frag_length frag_len;
649*4882a593Smuzhiyun 		struct notif_beacon_state beacon_state;
650*4882a593Smuzhiyun 		struct notif_tgi_tx_key tgi_tx_key;
651*4882a593Smuzhiyun 		struct notif_link_deterioration link_deterioration;
652*4882a593Smuzhiyun 		struct notif_calibration calibration;
653*4882a593Smuzhiyun 		struct notif_noise noise;
654*4882a593Smuzhiyun 		u8 raw[0];
655*4882a593Smuzhiyun 	} u;
656*4882a593Smuzhiyun } __packed;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun struct ipw_rx_frame {
659*4882a593Smuzhiyun 	__le32 reserved1;
660*4882a593Smuzhiyun 	u8 parent_tsf[4];	// fw_use[0] is boolean for OUR_TSF_IS_GREATER
661*4882a593Smuzhiyun 	u8 received_channel;	// The channel that this frame was received on.
662*4882a593Smuzhiyun 	// Note that for .11b this does not have to be
663*4882a593Smuzhiyun 	// the same as the channel that it was sent.
664*4882a593Smuzhiyun 	// Filled by LMAC
665*4882a593Smuzhiyun 	u8 frameStatus;
666*4882a593Smuzhiyun 	u8 rate;
667*4882a593Smuzhiyun 	u8 rssi;
668*4882a593Smuzhiyun 	u8 agc;
669*4882a593Smuzhiyun 	u8 rssi_dbm;
670*4882a593Smuzhiyun 	__le16 signal;
671*4882a593Smuzhiyun 	__le16 noise;
672*4882a593Smuzhiyun 	u8 antennaAndPhy;
673*4882a593Smuzhiyun 	u8 control;		// control bit should be on in bg
674*4882a593Smuzhiyun 	u8 rtscts_rate;		// rate of rts or cts (in rts cts sequence rate
675*4882a593Smuzhiyun 	// is identical)
676*4882a593Smuzhiyun 	u8 rtscts_seen;		// 0x1 RTS seen ; 0x2 CTS seen
677*4882a593Smuzhiyun 	__le16 length;
678*4882a593Smuzhiyun 	u8 data[];
679*4882a593Smuzhiyun } __packed;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun struct ipw_rx_header {
682*4882a593Smuzhiyun 	u8 message_type;
683*4882a593Smuzhiyun 	u8 rx_seq_num;
684*4882a593Smuzhiyun 	u8 control_bits;
685*4882a593Smuzhiyun 	u8 reserved;
686*4882a593Smuzhiyun } __packed;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun struct ipw_rx_packet {
689*4882a593Smuzhiyun 	struct ipw_rx_header header;
690*4882a593Smuzhiyun 	union {
691*4882a593Smuzhiyun 		struct ipw_rx_frame frame;
692*4882a593Smuzhiyun 		struct ipw_rx_notification notification;
693*4882a593Smuzhiyun 	} u;
694*4882a593Smuzhiyun } __packed;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun #define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
697*4882a593Smuzhiyun #define IPW_RX_FRAME_SIZE        (unsigned int)(sizeof(struct ipw_rx_header) + \
698*4882a593Smuzhiyun                                  sizeof(struct ipw_rx_frame))
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun struct ipw_rx_mem_buffer {
701*4882a593Smuzhiyun 	dma_addr_t dma_addr;
702*4882a593Smuzhiyun 	struct sk_buff *skb;
703*4882a593Smuzhiyun 	struct list_head list;
704*4882a593Smuzhiyun };				/* Not transferred over network, so not  __packed */
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun struct ipw_rx_queue {
707*4882a593Smuzhiyun 	struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
708*4882a593Smuzhiyun 	struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
709*4882a593Smuzhiyun 	u32 processed;		/* Internal index to last handled Rx packet */
710*4882a593Smuzhiyun 	u32 read;		/* Shared index to newest available Rx buffer */
711*4882a593Smuzhiyun 	u32 write;		/* Shared index to oldest written Rx packet */
712*4882a593Smuzhiyun 	u32 free_count;		/* Number of pre-allocated buffers in rx_free */
713*4882a593Smuzhiyun 	/* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
714*4882a593Smuzhiyun 	struct list_head rx_free;	/* Own an SKBs */
715*4882a593Smuzhiyun 	struct list_head rx_used;	/* No SKB allocated */
716*4882a593Smuzhiyun 	spinlock_t lock;
717*4882a593Smuzhiyun };				/* Not transferred over network, so not  __packed */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun struct alive_command_responce {
720*4882a593Smuzhiyun 	u8 alive_command;
721*4882a593Smuzhiyun 	u8 sequence_number;
722*4882a593Smuzhiyun 	__le16 software_revision;
723*4882a593Smuzhiyun 	u8 device_identifier;
724*4882a593Smuzhiyun 	u8 reserved1[5];
725*4882a593Smuzhiyun 	__le16 reserved2;
726*4882a593Smuzhiyun 	__le16 reserved3;
727*4882a593Smuzhiyun 	__le16 clock_settle_time;
728*4882a593Smuzhiyun 	__le16 powerup_settle_time;
729*4882a593Smuzhiyun 	__le16 reserved4;
730*4882a593Smuzhiyun 	u8 time_stamp[5];	/* month, day, year, hours, minutes */
731*4882a593Smuzhiyun 	u8 ucode_valid;
732*4882a593Smuzhiyun } __packed;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun #define IPW_MAX_RATES 12
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun struct ipw_rates {
737*4882a593Smuzhiyun 	u8 num_rates;
738*4882a593Smuzhiyun 	u8 rates[IPW_MAX_RATES];
739*4882a593Smuzhiyun } __packed;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun struct command_block {
742*4882a593Smuzhiyun 	unsigned int control;
743*4882a593Smuzhiyun 	u32 source_addr;
744*4882a593Smuzhiyun 	u32 dest_addr;
745*4882a593Smuzhiyun 	unsigned int status;
746*4882a593Smuzhiyun } __packed;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun #define CB_NUMBER_OF_ELEMENTS_SMALL 64
749*4882a593Smuzhiyun struct fw_image_desc {
750*4882a593Smuzhiyun 	unsigned long last_cb_index;
751*4882a593Smuzhiyun 	unsigned long current_cb_index;
752*4882a593Smuzhiyun 	struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
753*4882a593Smuzhiyun 	void *v_addr;
754*4882a593Smuzhiyun 	unsigned long p_addr;
755*4882a593Smuzhiyun 	unsigned long len;
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun struct ipw_sys_config {
759*4882a593Smuzhiyun 	u8 bt_coexistence;
760*4882a593Smuzhiyun 	u8 reserved1;
761*4882a593Smuzhiyun 	u8 answer_broadcast_ssid_probe;
762*4882a593Smuzhiyun 	u8 accept_all_data_frames;
763*4882a593Smuzhiyun 	u8 accept_non_directed_frames;
764*4882a593Smuzhiyun 	u8 exclude_unicast_unencrypted;
765*4882a593Smuzhiyun 	u8 disable_unicast_decryption;
766*4882a593Smuzhiyun 	u8 exclude_multicast_unencrypted;
767*4882a593Smuzhiyun 	u8 disable_multicast_decryption;
768*4882a593Smuzhiyun 	u8 antenna_diversity;
769*4882a593Smuzhiyun 	u8 pass_crc_to_host;
770*4882a593Smuzhiyun 	u8 dot11g_auto_detection;
771*4882a593Smuzhiyun 	u8 enable_cts_to_self;
772*4882a593Smuzhiyun 	u8 enable_multicast_filtering;
773*4882a593Smuzhiyun 	u8 bt_coexist_collision_thr;
774*4882a593Smuzhiyun 	u8 silence_threshold;
775*4882a593Smuzhiyun 	u8 accept_all_mgmt_bcpr;
776*4882a593Smuzhiyun 	u8 accept_all_mgmt_frames;
777*4882a593Smuzhiyun 	u8 pass_noise_stats_to_host;
778*4882a593Smuzhiyun 	u8 reserved3;
779*4882a593Smuzhiyun } __packed;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun struct ipw_multicast_addr {
782*4882a593Smuzhiyun 	u8 num_of_multicast_addresses;
783*4882a593Smuzhiyun 	u8 reserved[3];
784*4882a593Smuzhiyun 	u8 mac1[6];
785*4882a593Smuzhiyun 	u8 mac2[6];
786*4882a593Smuzhiyun 	u8 mac3[6];
787*4882a593Smuzhiyun 	u8 mac4[6];
788*4882a593Smuzhiyun } __packed;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun #define DCW_WEP_KEY_INDEX_MASK		0x03	/* bits [0:1] */
791*4882a593Smuzhiyun #define DCW_WEP_KEY_SEC_TYPE_MASK	0x30	/* bits [4:5] */
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun #define DCW_WEP_KEY_SEC_TYPE_WEP	0x00
794*4882a593Smuzhiyun #define DCW_WEP_KEY_SEC_TYPE_CCM	0x20
795*4882a593Smuzhiyun #define DCW_WEP_KEY_SEC_TYPE_TKIP	0x30
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun #define DCW_WEP_KEY_INVALID_SIZE	0x00	/* 0 = Invalid key */
798*4882a593Smuzhiyun #define DCW_WEP_KEY64Bit_SIZE		0x05	/* 64-bit encryption */
799*4882a593Smuzhiyun #define DCW_WEP_KEY128Bit_SIZE		0x0D	/* 128-bit encryption */
800*4882a593Smuzhiyun #define DCW_CCM_KEY128Bit_SIZE		0x10	/* 128-bit key */
801*4882a593Smuzhiyun //#define DCW_WEP_KEY128BitIV_SIZE      0x10    /* 128-bit key and 128-bit IV */
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun struct ipw_wep_key {
804*4882a593Smuzhiyun 	u8 cmd_id;
805*4882a593Smuzhiyun 	u8 seq_num;
806*4882a593Smuzhiyun 	u8 key_index;
807*4882a593Smuzhiyun 	u8 key_size;
808*4882a593Smuzhiyun 	u8 key[16];
809*4882a593Smuzhiyun } __packed;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun struct ipw_tgi_tx_key {
812*4882a593Smuzhiyun 	u8 key_id;
813*4882a593Smuzhiyun 	u8 security_type;
814*4882a593Smuzhiyun 	u8 station_index;
815*4882a593Smuzhiyun 	u8 flags;
816*4882a593Smuzhiyun 	u8 key[16];
817*4882a593Smuzhiyun 	__le32 tx_counter[2];
818*4882a593Smuzhiyun } __packed;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun #define IPW_SCAN_CHANNELS 54
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun struct ipw_scan_request {
823*4882a593Smuzhiyun 	u8 scan_type;
824*4882a593Smuzhiyun 	__le16 dwell_time;
825*4882a593Smuzhiyun 	u8 channels_list[IPW_SCAN_CHANNELS];
826*4882a593Smuzhiyun 	u8 channels_reserved[3];
827*4882a593Smuzhiyun } __packed;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun enum {
830*4882a593Smuzhiyun 	IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
831*4882a593Smuzhiyun 	IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
832*4882a593Smuzhiyun 	IPW_SCAN_ACTIVE_DIRECT_SCAN,
833*4882a593Smuzhiyun 	IPW_SCAN_ACTIVE_BROADCAST_SCAN,
834*4882a593Smuzhiyun 	IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
835*4882a593Smuzhiyun 	IPW_SCAN_TYPES
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun struct ipw_scan_request_ext {
839*4882a593Smuzhiyun 	__le32 full_scan_index;
840*4882a593Smuzhiyun 	u8 channels_list[IPW_SCAN_CHANNELS];
841*4882a593Smuzhiyun 	u8 scan_type[IPW_SCAN_CHANNELS / 2];
842*4882a593Smuzhiyun 	u8 reserved;
843*4882a593Smuzhiyun 	__le16 dwell_time[IPW_SCAN_TYPES];
844*4882a593Smuzhiyun } __packed;
845*4882a593Smuzhiyun 
ipw_get_scan_type(struct ipw_scan_request_ext * scan,u8 index)846*4882a593Smuzhiyun static inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	if (index % 2)
849*4882a593Smuzhiyun 		return scan->scan_type[index / 2] & 0x0F;
850*4882a593Smuzhiyun 	else
851*4882a593Smuzhiyun 		return (scan->scan_type[index / 2] & 0xF0) >> 4;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
ipw_set_scan_type(struct ipw_scan_request_ext * scan,u8 index,u8 scan_type)854*4882a593Smuzhiyun static inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
855*4882a593Smuzhiyun 				     u8 index, u8 scan_type)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	if (index % 2)
858*4882a593Smuzhiyun 		scan->scan_type[index / 2] =
859*4882a593Smuzhiyun 		    (scan->scan_type[index / 2] & 0xF0) | (scan_type & 0x0F);
860*4882a593Smuzhiyun 	else
861*4882a593Smuzhiyun 		scan->scan_type[index / 2] =
862*4882a593Smuzhiyun 		    (scan->scan_type[index / 2] & 0x0F) |
863*4882a593Smuzhiyun 		    ((scan_type & 0x0F) << 4);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun struct ipw_associate {
867*4882a593Smuzhiyun 	u8 channel;
868*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN_BITFIELD
869*4882a593Smuzhiyun 	u8 auth_type:4, auth_key:4;
870*4882a593Smuzhiyun #else
871*4882a593Smuzhiyun 	u8 auth_key:4, auth_type:4;
872*4882a593Smuzhiyun #endif
873*4882a593Smuzhiyun 	u8 assoc_type;
874*4882a593Smuzhiyun 	u8 reserved;
875*4882a593Smuzhiyun 	__le16 policy_support;
876*4882a593Smuzhiyun 	u8 preamble_length;
877*4882a593Smuzhiyun 	u8 ieee_mode;
878*4882a593Smuzhiyun 	u8 bssid[ETH_ALEN];
879*4882a593Smuzhiyun 	__le32 assoc_tsf_msw;
880*4882a593Smuzhiyun 	__le32 assoc_tsf_lsw;
881*4882a593Smuzhiyun 	__le16 capability;
882*4882a593Smuzhiyun 	__le16 listen_interval;
883*4882a593Smuzhiyun 	__le16 beacon_interval;
884*4882a593Smuzhiyun 	u8 dest[ETH_ALEN];
885*4882a593Smuzhiyun 	__le16 atim_window;
886*4882a593Smuzhiyun 	u8 smr;
887*4882a593Smuzhiyun 	u8 reserved1;
888*4882a593Smuzhiyun 	__le16 reserved2;
889*4882a593Smuzhiyun } __packed;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun struct ipw_supported_rates {
892*4882a593Smuzhiyun 	u8 ieee_mode;
893*4882a593Smuzhiyun 	u8 num_rates;
894*4882a593Smuzhiyun 	u8 purpose;
895*4882a593Smuzhiyun 	u8 reserved;
896*4882a593Smuzhiyun 	u8 supported_rates[IPW_MAX_RATES];
897*4882a593Smuzhiyun } __packed;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun struct ipw_rts_threshold {
900*4882a593Smuzhiyun 	__le16 rts_threshold;
901*4882a593Smuzhiyun 	__le16 reserved;
902*4882a593Smuzhiyun } __packed;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun struct ipw_frag_threshold {
905*4882a593Smuzhiyun 	__le16 frag_threshold;
906*4882a593Smuzhiyun 	__le16 reserved;
907*4882a593Smuzhiyun } __packed;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun struct ipw_retry_limit {
910*4882a593Smuzhiyun 	u8 short_retry_limit;
911*4882a593Smuzhiyun 	u8 long_retry_limit;
912*4882a593Smuzhiyun 	__le16 reserved;
913*4882a593Smuzhiyun } __packed;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun struct ipw_dino_config {
916*4882a593Smuzhiyun 	__le32 dino_config_addr;
917*4882a593Smuzhiyun 	__le16 dino_config_size;
918*4882a593Smuzhiyun 	u8 dino_response;
919*4882a593Smuzhiyun 	u8 reserved;
920*4882a593Smuzhiyun } __packed;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun struct ipw_aironet_info {
923*4882a593Smuzhiyun 	u8 id;
924*4882a593Smuzhiyun 	u8 length;
925*4882a593Smuzhiyun 	__le16 reserved;
926*4882a593Smuzhiyun } __packed;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun struct ipw_rx_key {
929*4882a593Smuzhiyun 	u8 station_index;
930*4882a593Smuzhiyun 	u8 key_type;
931*4882a593Smuzhiyun 	u8 key_id;
932*4882a593Smuzhiyun 	u8 key_flag;
933*4882a593Smuzhiyun 	u8 key[16];
934*4882a593Smuzhiyun 	u8 station_address[6];
935*4882a593Smuzhiyun 	u8 key_index;
936*4882a593Smuzhiyun 	u8 reserved;
937*4882a593Smuzhiyun } __packed;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun struct ipw_country_channel_info {
940*4882a593Smuzhiyun 	u8 first_channel;
941*4882a593Smuzhiyun 	u8 no_channels;
942*4882a593Smuzhiyun 	s8 max_tx_power;
943*4882a593Smuzhiyun } __packed;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun struct ipw_country_info {
946*4882a593Smuzhiyun 	u8 id;
947*4882a593Smuzhiyun 	u8 length;
948*4882a593Smuzhiyun 	u8 country_str[IEEE80211_COUNTRY_STRING_LEN];
949*4882a593Smuzhiyun 	struct ipw_country_channel_info groups[7];
950*4882a593Smuzhiyun } __packed;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun struct ipw_channel_tx_power {
953*4882a593Smuzhiyun 	u8 channel_number;
954*4882a593Smuzhiyun 	s8 tx_power;
955*4882a593Smuzhiyun } __packed;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun #define SCAN_ASSOCIATED_INTERVAL (HZ)
958*4882a593Smuzhiyun #define SCAN_INTERVAL (HZ / 10)
959*4882a593Smuzhiyun #define MAX_A_CHANNELS  37
960*4882a593Smuzhiyun #define MAX_B_CHANNELS  14
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun struct ipw_tx_power {
963*4882a593Smuzhiyun 	u8 num_channels;
964*4882a593Smuzhiyun 	u8 ieee_mode;
965*4882a593Smuzhiyun 	struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
966*4882a593Smuzhiyun } __packed;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun struct ipw_rsn_capabilities {
969*4882a593Smuzhiyun 	u8 id;
970*4882a593Smuzhiyun 	u8 length;
971*4882a593Smuzhiyun 	__le16 version;
972*4882a593Smuzhiyun } __packed;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun struct ipw_sensitivity_calib {
975*4882a593Smuzhiyun 	__le16 beacon_rssi_raw;
976*4882a593Smuzhiyun 	__le16 reserved;
977*4882a593Smuzhiyun } __packed;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun /**
980*4882a593Smuzhiyun  * Host command structure.
981*4882a593Smuzhiyun  *
982*4882a593Smuzhiyun  * On input, the following fields should be filled:
983*4882a593Smuzhiyun  * - cmd
984*4882a593Smuzhiyun  * - len
985*4882a593Smuzhiyun  * - status_len
986*4882a593Smuzhiyun  * - param (if needed)
987*4882a593Smuzhiyun  *
988*4882a593Smuzhiyun  * On output,
989*4882a593Smuzhiyun  * - \a status contains status;
990*4882a593Smuzhiyun  * - \a param filled with status parameters.
991*4882a593Smuzhiyun  */
992*4882a593Smuzhiyun struct ipw_cmd {	 /* XXX */
993*4882a593Smuzhiyun 	u32 cmd;   /**< Host command */
994*4882a593Smuzhiyun 	u32 status;/**< Status */
995*4882a593Smuzhiyun 	u32 status_len;
996*4882a593Smuzhiyun 		   /**< How many 32 bit parameters in the status */
997*4882a593Smuzhiyun 	u32 len;   /**< incoming parameters length, bytes */
998*4882a593Smuzhiyun   /**
999*4882a593Smuzhiyun    * command parameters.
1000*4882a593Smuzhiyun    * There should be enough space for incoming and
1001*4882a593Smuzhiyun    * outcoming parameters.
1002*4882a593Smuzhiyun    * Incoming parameters listed 1-st, followed by outcoming params.
1003*4882a593Smuzhiyun    * nParams=(len+3)/4+status_len
1004*4882a593Smuzhiyun    */
1005*4882a593Smuzhiyun 	u32 param[];
1006*4882a593Smuzhiyun } __packed;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun #define STATUS_HCMD_ACTIVE      (1<<0)	/**< host command in progress */
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun #define STATUS_INT_ENABLED      (1<<1)
1011*4882a593Smuzhiyun #define STATUS_RF_KILL_HW       (1<<2)
1012*4882a593Smuzhiyun #define STATUS_RF_KILL_SW       (1<<3)
1013*4882a593Smuzhiyun #define STATUS_RF_KILL_MASK     (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun #define STATUS_INIT             (1<<5)
1016*4882a593Smuzhiyun #define STATUS_AUTH             (1<<6)
1017*4882a593Smuzhiyun #define STATUS_ASSOCIATED       (1<<7)
1018*4882a593Smuzhiyun #define STATUS_STATE_MASK       (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun #define STATUS_ASSOCIATING      (1<<8)
1021*4882a593Smuzhiyun #define STATUS_DISASSOCIATING   (1<<9)
1022*4882a593Smuzhiyun #define STATUS_ROAMING          (1<<10)
1023*4882a593Smuzhiyun #define STATUS_EXIT_PENDING     (1<<11)
1024*4882a593Smuzhiyun #define STATUS_DISASSOC_PENDING (1<<12)
1025*4882a593Smuzhiyun #define STATUS_STATE_PENDING    (1<<13)
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun #define STATUS_DIRECT_SCAN_PENDING (1<<19)
1028*4882a593Smuzhiyun #define STATUS_SCAN_PENDING     (1<<20)
1029*4882a593Smuzhiyun #define STATUS_SCANNING         (1<<21)
1030*4882a593Smuzhiyun #define STATUS_SCAN_ABORTING    (1<<22)
1031*4882a593Smuzhiyun #define STATUS_SCAN_FORCED      (1<<23)
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun #define STATUS_LED_LINK_ON      (1<<24)
1034*4882a593Smuzhiyun #define STATUS_LED_ACT_ON       (1<<25)
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun #define STATUS_INDIRECT_BYTE    (1<<28)	/* sysfs entry configured for access */
1037*4882a593Smuzhiyun #define STATUS_INDIRECT_DWORD   (1<<29)	/* sysfs entry configured for access */
1038*4882a593Smuzhiyun #define STATUS_DIRECT_DWORD     (1<<30)	/* sysfs entry configured for access */
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun #define STATUS_SECURITY_UPDATED (1<<31)	/* Security sync needed */
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun #define CFG_STATIC_CHANNEL      (1<<0)	/* Restrict assoc. to single channel */
1043*4882a593Smuzhiyun #define CFG_STATIC_ESSID        (1<<1)	/* Restrict assoc. to single SSID */
1044*4882a593Smuzhiyun #define CFG_STATIC_BSSID        (1<<2)	/* Restrict assoc. to single BSSID */
1045*4882a593Smuzhiyun #define CFG_CUSTOM_MAC          (1<<3)
1046*4882a593Smuzhiyun #define CFG_PREAMBLE_LONG       (1<<4)
1047*4882a593Smuzhiyun #define CFG_ADHOC_PERSIST       (1<<5)
1048*4882a593Smuzhiyun #define CFG_ASSOCIATE           (1<<6)
1049*4882a593Smuzhiyun #define CFG_FIXED_RATE          (1<<7)
1050*4882a593Smuzhiyun #define CFG_ADHOC_CREATE        (1<<8)
1051*4882a593Smuzhiyun #define CFG_NO_LED              (1<<9)
1052*4882a593Smuzhiyun #define CFG_BACKGROUND_SCAN     (1<<10)
1053*4882a593Smuzhiyun #define CFG_SPEED_SCAN          (1<<11)
1054*4882a593Smuzhiyun #define CFG_NET_STATS           (1<<12)
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun #define CAP_SHARED_KEY          (1<<0)	/* Off = OPEN */
1057*4882a593Smuzhiyun #define CAP_PRIVACY_ON          (1<<1)	/* Off = No privacy */
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun #define MAX_STATIONS            32
1060*4882a593Smuzhiyun #define IPW_INVALID_STATION     (0xff)
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun struct ipw_station_entry {
1063*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
1064*4882a593Smuzhiyun 	u8 reserved;
1065*4882a593Smuzhiyun 	u8 support_mode;
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun #define AVG_ENTRIES 8
1069*4882a593Smuzhiyun struct average {
1070*4882a593Smuzhiyun 	s16 entries[AVG_ENTRIES];
1071*4882a593Smuzhiyun 	u8 pos;
1072*4882a593Smuzhiyun 	u8 init;
1073*4882a593Smuzhiyun 	s32 sum;
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun #define MAX_SPEED_SCAN 100
1077*4882a593Smuzhiyun #define IPW_IBSS_MAC_HASH_SIZE 31
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun struct ipw_ibss_seq {
1080*4882a593Smuzhiyun 	u8 mac[ETH_ALEN];
1081*4882a593Smuzhiyun 	u16 seq_num;
1082*4882a593Smuzhiyun 	u16 frag_num;
1083*4882a593Smuzhiyun 	unsigned long packet_time;
1084*4882a593Smuzhiyun 	struct list_head list;
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun struct ipw_error_elem {	 /* XXX */
1088*4882a593Smuzhiyun 	u32 desc;
1089*4882a593Smuzhiyun 	u32 time;
1090*4882a593Smuzhiyun 	u32 blink1;
1091*4882a593Smuzhiyun 	u32 blink2;
1092*4882a593Smuzhiyun 	u32 link1;
1093*4882a593Smuzhiyun 	u32 link2;
1094*4882a593Smuzhiyun 	u32 data;
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun struct ipw_event {	 /* XXX */
1098*4882a593Smuzhiyun 	u32 event;
1099*4882a593Smuzhiyun 	u32 time;
1100*4882a593Smuzhiyun 	u32 data;
1101*4882a593Smuzhiyun } __packed;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun struct ipw_fw_error {	 /* XXX */
1104*4882a593Smuzhiyun 	unsigned long jiffies;
1105*4882a593Smuzhiyun 	u32 status;
1106*4882a593Smuzhiyun 	u32 config;
1107*4882a593Smuzhiyun 	u32 elem_len;
1108*4882a593Smuzhiyun 	u32 log_len;
1109*4882a593Smuzhiyun 	struct ipw_error_elem *elem;
1110*4882a593Smuzhiyun 	struct ipw_event *log;
1111*4882a593Smuzhiyun 	u8 payload[];
1112*4882a593Smuzhiyun } __packed;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun #ifdef CONFIG_IPW2200_PROMISCUOUS
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun enum ipw_prom_filter {
1117*4882a593Smuzhiyun 	IPW_PROM_CTL_HEADER_ONLY = (1 << 0),
1118*4882a593Smuzhiyun 	IPW_PROM_MGMT_HEADER_ONLY = (1 << 1),
1119*4882a593Smuzhiyun 	IPW_PROM_DATA_HEADER_ONLY = (1 << 2),
1120*4882a593Smuzhiyun 	IPW_PROM_ALL_HEADER_ONLY = 0xf, /* bits 0..3 */
1121*4882a593Smuzhiyun 	IPW_PROM_NO_TX = (1 << 4),
1122*4882a593Smuzhiyun 	IPW_PROM_NO_RX = (1 << 5),
1123*4882a593Smuzhiyun 	IPW_PROM_NO_CTL = (1 << 6),
1124*4882a593Smuzhiyun 	IPW_PROM_NO_MGMT = (1 << 7),
1125*4882a593Smuzhiyun 	IPW_PROM_NO_DATA = (1 << 8),
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun struct ipw_priv;
1129*4882a593Smuzhiyun struct ipw_prom_priv {
1130*4882a593Smuzhiyun 	struct ipw_priv *priv;
1131*4882a593Smuzhiyun 	struct libipw_device *ieee;
1132*4882a593Smuzhiyun 	enum ipw_prom_filter filter;
1133*4882a593Smuzhiyun 	int tx_packets;
1134*4882a593Smuzhiyun 	int rx_packets;
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun #endif
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun #if defined(CONFIG_IPW2200_RADIOTAP) || defined(CONFIG_IPW2200_PROMISCUOUS)
1139*4882a593Smuzhiyun /* Magic struct that slots into the radiotap header -- no reason
1140*4882a593Smuzhiyun  * to build this manually element by element, we can write it much
1141*4882a593Smuzhiyun  * more efficiently than we can parse it. ORDER MATTERS HERE
1142*4882a593Smuzhiyun  *
1143*4882a593Smuzhiyun  * When sent to us via the simulated Rx interface in sysfs, the entire
1144*4882a593Smuzhiyun  * structure is provided regardless of any bits unset.
1145*4882a593Smuzhiyun  */
1146*4882a593Smuzhiyun struct ipw_rt_hdr {
1147*4882a593Smuzhiyun 	struct ieee80211_radiotap_header rt_hdr;
1148*4882a593Smuzhiyun 	u64 rt_tsf;      /* TSF */	/* XXX */
1149*4882a593Smuzhiyun 	u8 rt_flags;	/* radiotap packet flags */
1150*4882a593Smuzhiyun 	u8 rt_rate;	/* rate in 500kb/s */
1151*4882a593Smuzhiyun 	__le16 rt_channel;	/* channel in mhz */
1152*4882a593Smuzhiyun 	__le16 rt_chbitmask;	/* channel bitfield */
1153*4882a593Smuzhiyun 	s8 rt_dbmsignal;	/* signal in dbM, kluged to signed */
1154*4882a593Smuzhiyun 	s8 rt_dbmnoise;
1155*4882a593Smuzhiyun 	u8 rt_antenna;	/* antenna number */
1156*4882a593Smuzhiyun 	u8 payload[];  /* payload... */
1157*4882a593Smuzhiyun } __packed;
1158*4882a593Smuzhiyun #endif
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun struct ipw_priv {
1161*4882a593Smuzhiyun 	/* ieee device used by generic ieee processing code */
1162*4882a593Smuzhiyun 	struct libipw_device *ieee;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	spinlock_t lock;
1165*4882a593Smuzhiyun 	spinlock_t irq_lock;
1166*4882a593Smuzhiyun 	struct mutex mutex;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* basic pci-network driver stuff */
1169*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
1170*4882a593Smuzhiyun 	struct net_device *net_dev;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun #ifdef CONFIG_IPW2200_PROMISCUOUS
1173*4882a593Smuzhiyun 	/* Promiscuous mode */
1174*4882a593Smuzhiyun 	struct ipw_prom_priv *prom_priv;
1175*4882a593Smuzhiyun 	struct net_device *prom_net_dev;
1176*4882a593Smuzhiyun #endif
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* pci hardware address support */
1179*4882a593Smuzhiyun 	void __iomem *hw_base;
1180*4882a593Smuzhiyun 	unsigned long hw_len;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	struct fw_image_desc sram_desc;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	/* result of ucode download */
1185*4882a593Smuzhiyun 	struct alive_command_responce dino_alive;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	wait_queue_head_t wait_command_queue;
1188*4882a593Smuzhiyun 	wait_queue_head_t wait_state;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* Rx and Tx DMA processing queues */
1191*4882a593Smuzhiyun 	struct ipw_rx_queue *rxq;
1192*4882a593Smuzhiyun 	struct clx2_tx_queue txq_cmd;
1193*4882a593Smuzhiyun 	struct clx2_tx_queue txq[4];
1194*4882a593Smuzhiyun 	u32 status;
1195*4882a593Smuzhiyun 	u32 config;
1196*4882a593Smuzhiyun 	u32 capability;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	struct average average_missed_beacons;
1199*4882a593Smuzhiyun 	s16 exp_avg_rssi;
1200*4882a593Smuzhiyun 	s16 exp_avg_noise;
1201*4882a593Smuzhiyun 	u32 port_type;
1202*4882a593Smuzhiyun 	int rx_bufs_min;	  /**< minimum number of bufs in Rx queue */
1203*4882a593Smuzhiyun 	int rx_pend_max;	  /**< maximum pending buffers for one IRQ */
1204*4882a593Smuzhiyun 	u32 hcmd_seq;		  /**< sequence number for hcmd */
1205*4882a593Smuzhiyun 	u32 disassociate_threshold;
1206*4882a593Smuzhiyun 	u32 roaming_threshold;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	struct ipw_associate assoc_request;
1209*4882a593Smuzhiyun 	struct libipw_network *assoc_network;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	unsigned long ts_scan_abort;
1212*4882a593Smuzhiyun 	struct ipw_supported_rates rates;
1213*4882a593Smuzhiyun 	struct ipw_rates phy[3];	   /**< PHY restrictions, per band */
1214*4882a593Smuzhiyun 	struct ipw_rates supp;		   /**< software defined */
1215*4882a593Smuzhiyun 	struct ipw_rates extended;	   /**< use for corresp. IE, AP only */
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	struct notif_link_deterioration last_link_deterioration; /** for statistics */
1218*4882a593Smuzhiyun 	struct ipw_cmd *hcmd; /**< host command currently executed */
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	wait_queue_head_t hcmd_wq;     /**< host command waits for execution */
1221*4882a593Smuzhiyun 	u32 tsf_bcn[2];		     /**< TSF from latest beacon */
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	struct notif_calibration calib;	/**< last calibration */
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* ordinal interface with firmware */
1226*4882a593Smuzhiyun 	u32 table0_addr;
1227*4882a593Smuzhiyun 	u32 table0_len;
1228*4882a593Smuzhiyun 	u32 table1_addr;
1229*4882a593Smuzhiyun 	u32 table1_len;
1230*4882a593Smuzhiyun 	u32 table2_addr;
1231*4882a593Smuzhiyun 	u32 table2_len;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	/* context information */
1234*4882a593Smuzhiyun 	u8 essid[IW_ESSID_MAX_SIZE];
1235*4882a593Smuzhiyun 	u8 essid_len;
1236*4882a593Smuzhiyun 	u8 nick[IW_ESSID_MAX_SIZE];
1237*4882a593Smuzhiyun 	u16 rates_mask;
1238*4882a593Smuzhiyun 	u8 channel;
1239*4882a593Smuzhiyun 	struct ipw_sys_config sys_config;
1240*4882a593Smuzhiyun 	u32 power_mode;
1241*4882a593Smuzhiyun 	u8 bssid[ETH_ALEN];
1242*4882a593Smuzhiyun 	u16 rts_threshold;
1243*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
1244*4882a593Smuzhiyun 	u8 num_stations;
1245*4882a593Smuzhiyun 	u8 stations[MAX_STATIONS][ETH_ALEN];
1246*4882a593Smuzhiyun 	u8 short_retry_limit;
1247*4882a593Smuzhiyun 	u8 long_retry_limit;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	u32 notif_missed_beacons;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	/* Statistics and counters normalized with each association */
1252*4882a593Smuzhiyun 	u32 last_missed_beacons;
1253*4882a593Smuzhiyun 	u32 last_tx_packets;
1254*4882a593Smuzhiyun 	u32 last_rx_packets;
1255*4882a593Smuzhiyun 	u32 last_tx_failures;
1256*4882a593Smuzhiyun 	u32 last_rx_err;
1257*4882a593Smuzhiyun 	u32 last_rate;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	u32 missed_adhoc_beacons;
1260*4882a593Smuzhiyun 	u32 missed_beacons;
1261*4882a593Smuzhiyun 	u32 rx_packets;
1262*4882a593Smuzhiyun 	u32 tx_packets;
1263*4882a593Smuzhiyun 	u32 quality;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	u8 speed_scan[MAX_SPEED_SCAN];
1266*4882a593Smuzhiyun 	u8 speed_scan_pos;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	u16 last_seq_num;
1269*4882a593Smuzhiyun 	u16 last_frag_num;
1270*4882a593Smuzhiyun 	unsigned long last_packet_time;
1271*4882a593Smuzhiyun 	struct list_head ibss_mac_hash[IPW_IBSS_MAC_HASH_SIZE];
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	/* eeprom */
1274*4882a593Smuzhiyun 	u8 eeprom[0x100];	/* 256 bytes of eeprom */
1275*4882a593Smuzhiyun 	u8 country[4];
1276*4882a593Smuzhiyun 	int eeprom_delay;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	struct iw_statistics wstats;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	struct iw_public_data wireless_data;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	int user_requested_scan;
1283*4882a593Smuzhiyun 	u8 direct_scan_ssid[IW_ESSID_MAX_SIZE];
1284*4882a593Smuzhiyun 	u8 direct_scan_ssid_len;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	struct delayed_work adhoc_check;
1287*4882a593Smuzhiyun 	struct work_struct associate;
1288*4882a593Smuzhiyun 	struct work_struct disassociate;
1289*4882a593Smuzhiyun 	struct work_struct system_config;
1290*4882a593Smuzhiyun 	struct work_struct rx_replenish;
1291*4882a593Smuzhiyun 	struct delayed_work request_scan;
1292*4882a593Smuzhiyun 	struct delayed_work request_direct_scan;
1293*4882a593Smuzhiyun 	struct delayed_work request_passive_scan;
1294*4882a593Smuzhiyun 	struct delayed_work scan_event;
1295*4882a593Smuzhiyun 	struct work_struct adapter_restart;
1296*4882a593Smuzhiyun 	struct delayed_work rf_kill;
1297*4882a593Smuzhiyun 	struct work_struct up;
1298*4882a593Smuzhiyun 	struct work_struct down;
1299*4882a593Smuzhiyun 	struct delayed_work gather_stats;
1300*4882a593Smuzhiyun 	struct work_struct abort_scan;
1301*4882a593Smuzhiyun 	struct work_struct roam;
1302*4882a593Smuzhiyun 	struct delayed_work scan_check;
1303*4882a593Smuzhiyun 	struct work_struct link_up;
1304*4882a593Smuzhiyun 	struct work_struct link_down;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	struct tasklet_struct irq_tasklet;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	/* LED related variables and work_struct */
1309*4882a593Smuzhiyun 	u8 nic_type;
1310*4882a593Smuzhiyun 	u32 led_activity_on;
1311*4882a593Smuzhiyun 	u32 led_activity_off;
1312*4882a593Smuzhiyun 	u32 led_association_on;
1313*4882a593Smuzhiyun 	u32 led_association_off;
1314*4882a593Smuzhiyun 	u32 led_ofdm_on;
1315*4882a593Smuzhiyun 	u32 led_ofdm_off;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	struct delayed_work led_link_on;
1318*4882a593Smuzhiyun 	struct delayed_work led_link_off;
1319*4882a593Smuzhiyun 	struct delayed_work led_act_off;
1320*4882a593Smuzhiyun 	struct work_struct merge_networks;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	struct ipw_cmd_log *cmdlog;
1323*4882a593Smuzhiyun 	int cmdlog_len;
1324*4882a593Smuzhiyun 	int cmdlog_pos;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun #define IPW_2200BG  1
1327*4882a593Smuzhiyun #define IPW_2915ABG 2
1328*4882a593Smuzhiyun 	u8 adapter;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	s8 tx_power;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	/* Track time in suspend using CLOCK_BOOTTIME */
1333*4882a593Smuzhiyun 	time64_t suspend_at;
1334*4882a593Smuzhiyun 	time64_t suspend_time;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun #ifdef CONFIG_PM
1337*4882a593Smuzhiyun 	u32 pm_state[16];
1338*4882a593Smuzhiyun #endif
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	struct ipw_fw_error *error;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	/* network state */
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	/* Used to pass the current INTA value from ISR to Tasklet */
1345*4882a593Smuzhiyun 	u32 isr_inta;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	/* QoS */
1348*4882a593Smuzhiyun 	struct ipw_qos_info qos_data;
1349*4882a593Smuzhiyun 	struct work_struct qos_activate;
1350*4882a593Smuzhiyun 	/*********************************/
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	/* debugging info */
1353*4882a593Smuzhiyun 	u32 indirect_dword;
1354*4882a593Smuzhiyun 	u32 direct_dword;
1355*4882a593Smuzhiyun 	u32 indirect_byte;
1356*4882a593Smuzhiyun };				/*ipw_priv */
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /* debug macros */
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun /* Debug and printf string expansion helpers for printing bitfields */
1361*4882a593Smuzhiyun #define BIT_FMT8 "%c%c%c%c-%c%c%c%c"
1362*4882a593Smuzhiyun #define BIT_FMT16 BIT_FMT8 ":" BIT_FMT8
1363*4882a593Smuzhiyun #define BIT_FMT32 BIT_FMT16 " " BIT_FMT16
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun #define BITC(x,y) (((x>>y)&1)?'1':'0')
1366*4882a593Smuzhiyun #define BIT_ARG8(x) \
1367*4882a593Smuzhiyun BITC(x,7),BITC(x,6),BITC(x,5),BITC(x,4),\
1368*4882a593Smuzhiyun BITC(x,3),BITC(x,2),BITC(x,1),BITC(x,0)
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun #define BIT_ARG16(x) \
1371*4882a593Smuzhiyun BITC(x,15),BITC(x,14),BITC(x,13),BITC(x,12),\
1372*4882a593Smuzhiyun BITC(x,11),BITC(x,10),BITC(x,9),BITC(x,8),\
1373*4882a593Smuzhiyun BIT_ARG8(x)
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun #define BIT_ARG32(x) \
1376*4882a593Smuzhiyun BITC(x,31),BITC(x,30),BITC(x,29),BITC(x,28),\
1377*4882a593Smuzhiyun BITC(x,27),BITC(x,26),BITC(x,25),BITC(x,24),\
1378*4882a593Smuzhiyun BITC(x,23),BITC(x,22),BITC(x,21),BITC(x,20),\
1379*4882a593Smuzhiyun BITC(x,19),BITC(x,18),BITC(x,17),BITC(x,16),\
1380*4882a593Smuzhiyun BIT_ARG16(x)
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun #define IPW_DEBUG(level, fmt, args...) \
1384*4882a593Smuzhiyun do { if (ipw_debug_level & (level)) \
1385*4882a593Smuzhiyun   printk(KERN_DEBUG DRV_NAME": %s " fmt, __func__ , ## args); } while (0)
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun #ifdef CONFIG_IPW2200_DEBUG
1388*4882a593Smuzhiyun #define IPW_LL_DEBUG(level, fmt, args...) \
1389*4882a593Smuzhiyun do { if (ipw_debug_level & (level)) \
1390*4882a593Smuzhiyun   printk(KERN_DEBUG DRV_NAME": %s " fmt, __func__ , ## args); } while (0)
1391*4882a593Smuzhiyun #else
1392*4882a593Smuzhiyun #define IPW_LL_DEBUG(level, fmt, args...) do {} while (0)
1393*4882a593Smuzhiyun #endif				/* CONFIG_IPW2200_DEBUG */
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun /*
1396*4882a593Smuzhiyun  * To use the debug system;
1397*4882a593Smuzhiyun  *
1398*4882a593Smuzhiyun  * If you are defining a new debug classification, simply add it to the #define
1399*4882a593Smuzhiyun  * list here in the form of:
1400*4882a593Smuzhiyun  *
1401*4882a593Smuzhiyun  * #define IPW_DL_xxxx VALUE
1402*4882a593Smuzhiyun  *
1403*4882a593Smuzhiyun  * shifting value to the left one bit from the previous entry.  xxxx should be
1404*4882a593Smuzhiyun  * the name of the classification (for example, WEP)
1405*4882a593Smuzhiyun  *
1406*4882a593Smuzhiyun  * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1407*4882a593Smuzhiyun  * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1408*4882a593Smuzhiyun  * to send output to that classification.
1409*4882a593Smuzhiyun  *
1410*4882a593Smuzhiyun  * To add your debug level to the list of levels seen when you perform
1411*4882a593Smuzhiyun  *
1412*4882a593Smuzhiyun  * % cat /proc/net/ipw/debug_level
1413*4882a593Smuzhiyun  *
1414*4882a593Smuzhiyun  * you simply need to add your entry to the ipw_debug_levels array.
1415*4882a593Smuzhiyun  *
1416*4882a593Smuzhiyun  * If you do not see debug_level in /proc/net/ipw then you do not have
1417*4882a593Smuzhiyun  * CONFIG_IPW2200_DEBUG defined in your kernel configuration
1418*4882a593Smuzhiyun  *
1419*4882a593Smuzhiyun  */
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun #define IPW_DL_ERROR         (1<<0)
1422*4882a593Smuzhiyun #define IPW_DL_WARNING       (1<<1)
1423*4882a593Smuzhiyun #define IPW_DL_INFO          (1<<2)
1424*4882a593Smuzhiyun #define IPW_DL_WX            (1<<3)
1425*4882a593Smuzhiyun #define IPW_DL_HOST_COMMAND  (1<<5)
1426*4882a593Smuzhiyun #define IPW_DL_STATE         (1<<6)
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun #define IPW_DL_NOTIF         (1<<10)
1429*4882a593Smuzhiyun #define IPW_DL_SCAN          (1<<11)
1430*4882a593Smuzhiyun #define IPW_DL_ASSOC         (1<<12)
1431*4882a593Smuzhiyun #define IPW_DL_DROP          (1<<13)
1432*4882a593Smuzhiyun #define IPW_DL_IOCTL         (1<<14)
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun #define IPW_DL_MANAGE        (1<<15)
1435*4882a593Smuzhiyun #define IPW_DL_FW            (1<<16)
1436*4882a593Smuzhiyun #define IPW_DL_RF_KILL       (1<<17)
1437*4882a593Smuzhiyun #define IPW_DL_FW_ERRORS     (1<<18)
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun #define IPW_DL_LED           (1<<19)
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun #define IPW_DL_ORD           (1<<20)
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun #define IPW_DL_FRAG          (1<<21)
1444*4882a593Smuzhiyun #define IPW_DL_WEP           (1<<22)
1445*4882a593Smuzhiyun #define IPW_DL_TX            (1<<23)
1446*4882a593Smuzhiyun #define IPW_DL_RX            (1<<24)
1447*4882a593Smuzhiyun #define IPW_DL_ISR           (1<<25)
1448*4882a593Smuzhiyun #define IPW_DL_FW_INFO       (1<<26)
1449*4882a593Smuzhiyun #define IPW_DL_IO            (1<<27)
1450*4882a593Smuzhiyun #define IPW_DL_TRACE         (1<<28)
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun #define IPW_DL_STATS         (1<<29)
1453*4882a593Smuzhiyun #define IPW_DL_MERGE         (1<<30)
1454*4882a593Smuzhiyun #define IPW_DL_QOS           (1<<31)
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun #define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1457*4882a593Smuzhiyun #define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1458*4882a593Smuzhiyun #define IPW_DEBUG_INFO(f, a...)    IPW_DEBUG(IPW_DL_INFO, f, ## a)
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun #define IPW_DEBUG_WX(f, a...)     IPW_DEBUG(IPW_DL_WX, f, ## a)
1461*4882a593Smuzhiyun #define IPW_DEBUG_SCAN(f, a...)   IPW_DEBUG(IPW_DL_SCAN, f, ## a)
1462*4882a593Smuzhiyun #define IPW_DEBUG_TRACE(f, a...)  IPW_LL_DEBUG(IPW_DL_TRACE, f, ## a)
1463*4882a593Smuzhiyun #define IPW_DEBUG_RX(f, a...)     IPW_LL_DEBUG(IPW_DL_RX, f, ## a)
1464*4882a593Smuzhiyun #define IPW_DEBUG_TX(f, a...)     IPW_LL_DEBUG(IPW_DL_TX, f, ## a)
1465*4882a593Smuzhiyun #define IPW_DEBUG_ISR(f, a...)    IPW_LL_DEBUG(IPW_DL_ISR, f, ## a)
1466*4882a593Smuzhiyun #define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
1467*4882a593Smuzhiyun #define IPW_DEBUG_LED(f, a...) IPW_LL_DEBUG(IPW_DL_LED, f, ## a)
1468*4882a593Smuzhiyun #define IPW_DEBUG_WEP(f, a...)    IPW_LL_DEBUG(IPW_DL_WEP, f, ## a)
1469*4882a593Smuzhiyun #define IPW_DEBUG_HC(f, a...) IPW_LL_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1470*4882a593Smuzhiyun #define IPW_DEBUG_FRAG(f, a...) IPW_LL_DEBUG(IPW_DL_FRAG, f, ## a)
1471*4882a593Smuzhiyun #define IPW_DEBUG_FW(f, a...) IPW_LL_DEBUG(IPW_DL_FW, f, ## a)
1472*4882a593Smuzhiyun #define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1473*4882a593Smuzhiyun #define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
1474*4882a593Smuzhiyun #define IPW_DEBUG_IO(f, a...) IPW_LL_DEBUG(IPW_DL_IO, f, ## a)
1475*4882a593Smuzhiyun #define IPW_DEBUG_ORD(f, a...) IPW_LL_DEBUG(IPW_DL_ORD, f, ## a)
1476*4882a593Smuzhiyun #define IPW_DEBUG_FW_INFO(f, a...) IPW_LL_DEBUG(IPW_DL_FW_INFO, f, ## a)
1477*4882a593Smuzhiyun #define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1478*4882a593Smuzhiyun #define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1479*4882a593Smuzhiyun #define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1480*4882a593Smuzhiyun #define IPW_DEBUG_STATS(f, a...) IPW_LL_DEBUG(IPW_DL_STATS, f, ## a)
1481*4882a593Smuzhiyun #define IPW_DEBUG_MERGE(f, a...) IPW_LL_DEBUG(IPW_DL_MERGE, f, ## a)
1482*4882a593Smuzhiyun #define IPW_DEBUG_QOS(f, a...)   IPW_LL_DEBUG(IPW_DL_QOS, f, ## a)
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun #include <linux/ctype.h>
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun /*
1487*4882a593Smuzhiyun * Register bit definitions
1488*4882a593Smuzhiyun */
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun #define IPW_INTA_RW       0x00000008
1491*4882a593Smuzhiyun #define IPW_INTA_MASK_R   0x0000000C
1492*4882a593Smuzhiyun #define IPW_INDIRECT_ADDR 0x00000010
1493*4882a593Smuzhiyun #define IPW_INDIRECT_DATA 0x00000014
1494*4882a593Smuzhiyun #define IPW_AUTOINC_ADDR  0x00000018
1495*4882a593Smuzhiyun #define IPW_AUTOINC_DATA  0x0000001C
1496*4882a593Smuzhiyun #define IPW_RESET_REG     0x00000020
1497*4882a593Smuzhiyun #define IPW_GP_CNTRL_RW   0x00000024
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun #define IPW_READ_INT_REGISTER 0xFF4
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun #define IPW_GP_CNTRL_BIT_INIT_DONE	0x00000004
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun #define IPW_REGISTER_DOMAIN1_END        0x00001000
1504*4882a593Smuzhiyun #define IPW_SRAM_READ_INT_REGISTER 	0x00000ff4
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun #define IPW_SHARED_LOWER_BOUND          0x00000200
1507*4882a593Smuzhiyun #define IPW_INTERRUPT_AREA_LOWER_BOUND  0x00000f80
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun #define IPW_NIC_SRAM_LOWER_BOUND        0x00000000
1510*4882a593Smuzhiyun #define IPW_NIC_SRAM_UPPER_BOUND        0x00030000
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun #define IPW_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1513*4882a593Smuzhiyun #define IPW_GP_CNTRL_BIT_CLOCK_READY    0x00000001
1514*4882a593Smuzhiyun #define IPW_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun /*
1517*4882a593Smuzhiyun  * RESET Register Bit Indexes
1518*4882a593Smuzhiyun  */
1519*4882a593Smuzhiyun #define CBD_RESET_REG_PRINCETON_RESET (1<<0)
1520*4882a593Smuzhiyun #define IPW_START_STANDBY             (1<<2)
1521*4882a593Smuzhiyun #define IPW_ACTIVITY_LED              (1<<4)
1522*4882a593Smuzhiyun #define IPW_ASSOCIATED_LED            (1<<5)
1523*4882a593Smuzhiyun #define IPW_OFDM_LED                  (1<<6)
1524*4882a593Smuzhiyun #define IPW_RESET_REG_SW_RESET        (1<<7)
1525*4882a593Smuzhiyun #define IPW_RESET_REG_MASTER_DISABLED (1<<8)
1526*4882a593Smuzhiyun #define IPW_RESET_REG_STOP_MASTER     (1<<9)
1527*4882a593Smuzhiyun #define IPW_GATE_ODMA                 (1<<25)
1528*4882a593Smuzhiyun #define IPW_GATE_IDMA                 (1<<26)
1529*4882a593Smuzhiyun #define IPW_ARC_KESHET_CONFIG         (1<<27)
1530*4882a593Smuzhiyun #define IPW_GATE_ADMA                 (1<<29)
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun #define IPW_CSR_CIS_UPPER_BOUND	0x00000200
1533*4882a593Smuzhiyun #define IPW_DOMAIN_0_END 0x1000
1534*4882a593Smuzhiyun #define CLX_MEM_BAR_SIZE 0x1000
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun /* Dino/baseband control registers bits */
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun #define DINO_ENABLE_SYSTEM 0x80	/* 1 = baseband processor on, 0 = reset */
1539*4882a593Smuzhiyun #define DINO_ENABLE_CS     0x40	/* 1 = enable ucode load */
1540*4882a593Smuzhiyun #define DINO_RXFIFO_DATA   0x01	/* 1 = data available */
1541*4882a593Smuzhiyun #define IPW_BASEBAND_CONTROL_STATUS	0X00200000
1542*4882a593Smuzhiyun #define IPW_BASEBAND_TX_FIFO_WRITE	0X00200004
1543*4882a593Smuzhiyun #define IPW_BASEBAND_RX_FIFO_READ	0X00200004
1544*4882a593Smuzhiyun #define IPW_BASEBAND_CONTROL_STORE	0X00200010
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun #define IPW_INTERNAL_CMD_EVENT 	0X00300004
1547*4882a593Smuzhiyun #define IPW_BASEBAND_POWER_DOWN 0x00000001
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun #define IPW_MEM_HALT_AND_RESET  0x003000e0
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun /* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
1552*4882a593Smuzhiyun #define IPW_BIT_HALT_RESET_ON	0x80000000
1553*4882a593Smuzhiyun #define IPW_BIT_HALT_RESET_OFF 	0x00000000
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun #define CB_LAST_VALID     0x20000000
1556*4882a593Smuzhiyun #define CB_INT_ENABLED    0x40000000
1557*4882a593Smuzhiyun #define CB_VALID          0x80000000
1558*4882a593Smuzhiyun #define CB_SRC_LE         0x08000000
1559*4882a593Smuzhiyun #define CB_DEST_LE        0x04000000
1560*4882a593Smuzhiyun #define CB_SRC_AUTOINC    0x00800000
1561*4882a593Smuzhiyun #define CB_SRC_IO_GATED   0x00400000
1562*4882a593Smuzhiyun #define CB_DEST_AUTOINC   0x00080000
1563*4882a593Smuzhiyun #define CB_SRC_SIZE_LONG  0x00200000
1564*4882a593Smuzhiyun #define CB_DEST_SIZE_LONG 0x00020000
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun /* DMA DEFINES */
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun #define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1569*4882a593Smuzhiyun #define DMA_CB_STOP_AND_ABORT            0x00000C00
1570*4882a593Smuzhiyun #define DMA_CB_START                     0x00000100
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun #define IPW_SHARED_SRAM_SIZE               0x00030000
1573*4882a593Smuzhiyun #define IPW_SHARED_SRAM_DMA_CONTROL        0x00027000
1574*4882a593Smuzhiyun #define CB_MAX_LENGTH                      0x1FFF
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun #define IPW_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1577*4882a593Smuzhiyun #define IPW_EEPROM_IMAGE_SIZE          0x100
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun /* DMA defs */
1580*4882a593Smuzhiyun #define IPW_DMA_I_CURRENT_CB  0x003000D0
1581*4882a593Smuzhiyun #define IPW_DMA_O_CURRENT_CB  0x003000D4
1582*4882a593Smuzhiyun #define IPW_DMA_I_DMA_CONTROL 0x003000A4
1583*4882a593Smuzhiyun #define IPW_DMA_I_CB_BASE     0x003000A0
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun #define IPW_TX_CMD_QUEUE_BD_BASE        0x00000200
1586*4882a593Smuzhiyun #define IPW_TX_CMD_QUEUE_BD_SIZE        0x00000204
1587*4882a593Smuzhiyun #define IPW_TX_QUEUE_0_BD_BASE          0x00000208
1588*4882a593Smuzhiyun #define IPW_TX_QUEUE_0_BD_SIZE          (0x0000020C)
1589*4882a593Smuzhiyun #define IPW_TX_QUEUE_1_BD_BASE          0x00000210
1590*4882a593Smuzhiyun #define IPW_TX_QUEUE_1_BD_SIZE          0x00000214
1591*4882a593Smuzhiyun #define IPW_TX_QUEUE_2_BD_BASE          0x00000218
1592*4882a593Smuzhiyun #define IPW_TX_QUEUE_2_BD_SIZE          (0x0000021C)
1593*4882a593Smuzhiyun #define IPW_TX_QUEUE_3_BD_BASE          0x00000220
1594*4882a593Smuzhiyun #define IPW_TX_QUEUE_3_BD_SIZE          0x00000224
1595*4882a593Smuzhiyun #define IPW_RX_BD_BASE                  0x00000240
1596*4882a593Smuzhiyun #define IPW_RX_BD_SIZE                  0x00000244
1597*4882a593Smuzhiyun #define IPW_RFDS_TABLE_LOWER            0x00000500
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun #define IPW_TX_CMD_QUEUE_READ_INDEX     0x00000280
1600*4882a593Smuzhiyun #define IPW_TX_QUEUE_0_READ_INDEX       0x00000284
1601*4882a593Smuzhiyun #define IPW_TX_QUEUE_1_READ_INDEX       0x00000288
1602*4882a593Smuzhiyun #define IPW_TX_QUEUE_2_READ_INDEX       (0x0000028C)
1603*4882a593Smuzhiyun #define IPW_TX_QUEUE_3_READ_INDEX       0x00000290
1604*4882a593Smuzhiyun #define IPW_RX_READ_INDEX               (0x000002A0)
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun #define IPW_TX_CMD_QUEUE_WRITE_INDEX    (0x00000F80)
1607*4882a593Smuzhiyun #define IPW_TX_QUEUE_0_WRITE_INDEX      (0x00000F84)
1608*4882a593Smuzhiyun #define IPW_TX_QUEUE_1_WRITE_INDEX      (0x00000F88)
1609*4882a593Smuzhiyun #define IPW_TX_QUEUE_2_WRITE_INDEX      (0x00000F8C)
1610*4882a593Smuzhiyun #define IPW_TX_QUEUE_3_WRITE_INDEX      (0x00000F90)
1611*4882a593Smuzhiyun #define IPW_RX_WRITE_INDEX              (0x00000FA0)
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun /*
1614*4882a593Smuzhiyun  * EEPROM Related Definitions
1615*4882a593Smuzhiyun  */
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun #define IPW_EEPROM_DATA_SRAM_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x814)
1618*4882a593Smuzhiyun #define IPW_EEPROM_DATA_SRAM_SIZE    (IPW_SHARED_LOWER_BOUND + 0x818)
1619*4882a593Smuzhiyun #define IPW_EEPROM_LOAD_DISABLE      (IPW_SHARED_LOWER_BOUND + 0x81C)
1620*4882a593Smuzhiyun #define IPW_EEPROM_DATA              (IPW_SHARED_LOWER_BOUND + 0x820)
1621*4882a593Smuzhiyun #define IPW_EEPROM_UPPER_ADDRESS     (IPW_SHARED_LOWER_BOUND + 0x9E0)
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun #define IPW_STATION_TABLE_LOWER      (IPW_SHARED_LOWER_BOUND + 0xA0C)
1624*4882a593Smuzhiyun #define IPW_STATION_TABLE_UPPER      (IPW_SHARED_LOWER_BOUND + 0xB0C)
1625*4882a593Smuzhiyun #define IPW_REQUEST_ATIM             (IPW_SHARED_LOWER_BOUND + 0xB0C)
1626*4882a593Smuzhiyun #define IPW_ATIM_SENT                (IPW_SHARED_LOWER_BOUND + 0xB10)
1627*4882a593Smuzhiyun #define IPW_WHO_IS_AWAKE             (IPW_SHARED_LOWER_BOUND + 0xB14)
1628*4882a593Smuzhiyun #define IPW_DURING_ATIM_WINDOW       (IPW_SHARED_LOWER_BOUND + 0xB18)
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun #define MSB                             1
1631*4882a593Smuzhiyun #define LSB                             0
1632*4882a593Smuzhiyun #define WORD_TO_BYTE(_word)             ((_word) * sizeof(u16))
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun #define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1635*4882a593Smuzhiyun     ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun /* EEPROM access by BYTE */
1638*4882a593Smuzhiyun #define EEPROM_PME_CAPABILITY   (GET_EEPROM_ADDR(0x09,MSB))	/* 1 byte   */
1639*4882a593Smuzhiyun #define EEPROM_MAC_ADDRESS      (GET_EEPROM_ADDR(0x21,LSB))	/* 6 byte   */
1640*4882a593Smuzhiyun #define EEPROM_VERSION          (GET_EEPROM_ADDR(0x24,MSB))	/* 1 byte   */
1641*4882a593Smuzhiyun #define EEPROM_NIC_TYPE         (GET_EEPROM_ADDR(0x25,LSB))	/* 1 byte   */
1642*4882a593Smuzhiyun #define EEPROM_SKU_CAPABILITY   (GET_EEPROM_ADDR(0x25,MSB))	/* 1 byte   */
1643*4882a593Smuzhiyun #define EEPROM_COUNTRY_CODE     (GET_EEPROM_ADDR(0x26,LSB))	/* 3 bytes  */
1644*4882a593Smuzhiyun #define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB))	/* 2 bytes  */
1645*4882a593Smuzhiyun #define EEPROM_IBSS_CHANNELS_A  (GET_EEPROM_ADDR(0x29,MSB))	/* 5 bytes  */
1646*4882a593Smuzhiyun #define EEPROM_BSS_CHANNELS_BG  (GET_EEPROM_ADDR(0x2c,LSB))	/* 2 bytes  */
1647*4882a593Smuzhiyun #define EEPROM_HW_VERSION       (GET_EEPROM_ADDR(0x72,LSB))	/* 2 bytes  */
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun /* NIC type as found in the one byte EEPROM_NIC_TYPE offset */
1650*4882a593Smuzhiyun #define EEPROM_NIC_TYPE_0 0
1651*4882a593Smuzhiyun #define EEPROM_NIC_TYPE_1 1
1652*4882a593Smuzhiyun #define EEPROM_NIC_TYPE_2 2
1653*4882a593Smuzhiyun #define EEPROM_NIC_TYPE_3 3
1654*4882a593Smuzhiyun #define EEPROM_NIC_TYPE_4 4
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun /* Bluetooth Coexistence capabilities as found in EEPROM_SKU_CAPABILITY */
1657*4882a593Smuzhiyun #define EEPROM_SKU_CAP_BT_CHANNEL_SIG  0x01	/* we can tell BT our channel # */
1658*4882a593Smuzhiyun #define EEPROM_SKU_CAP_BT_PRIORITY     0x02	/* BT can take priority over us */
1659*4882a593Smuzhiyun #define EEPROM_SKU_CAP_BT_OOB          0x04	/* we can signal BT out-of-band */
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun #define FW_MEM_REG_LOWER_BOUND          0x00300000
1662*4882a593Smuzhiyun #define FW_MEM_REG_EEPROM_ACCESS        (FW_MEM_REG_LOWER_BOUND + 0x40)
1663*4882a593Smuzhiyun #define IPW_EVENT_REG                   (FW_MEM_REG_LOWER_BOUND + 0x04)
1664*4882a593Smuzhiyun #define EEPROM_BIT_SK                   (1<<0)
1665*4882a593Smuzhiyun #define EEPROM_BIT_CS                   (1<<1)
1666*4882a593Smuzhiyun #define EEPROM_BIT_DI                   (1<<2)
1667*4882a593Smuzhiyun #define EEPROM_BIT_DO                   (1<<4)
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun #define EEPROM_CMD_READ                 0x2
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun /* Interrupts masks */
1672*4882a593Smuzhiyun #define IPW_INTA_NONE   0x00000000
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun #define IPW_INTA_BIT_RX_TRANSFER                   0x00000002
1675*4882a593Smuzhiyun #define IPW_INTA_BIT_STATUS_CHANGE                 0x00000010
1676*4882a593Smuzhiyun #define IPW_INTA_BIT_BEACON_PERIOD_EXPIRED         0x00000020
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun //Inta Bits for CF
1679*4882a593Smuzhiyun #define IPW_INTA_BIT_TX_CMD_QUEUE                  0x00000800
1680*4882a593Smuzhiyun #define IPW_INTA_BIT_TX_QUEUE_1                    0x00001000
1681*4882a593Smuzhiyun #define IPW_INTA_BIT_TX_QUEUE_2                    0x00002000
1682*4882a593Smuzhiyun #define IPW_INTA_BIT_TX_QUEUE_3                    0x00004000
1683*4882a593Smuzhiyun #define IPW_INTA_BIT_TX_QUEUE_4                    0x00008000
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun #define IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE      0x00010000
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun #define IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN        0x00100000
1688*4882a593Smuzhiyun #define IPW_INTA_BIT_POWER_DOWN                    0x00200000
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun #define IPW_INTA_BIT_FW_INITIALIZATION_DONE        0x01000000
1691*4882a593Smuzhiyun #define IPW_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE  0x02000000
1692*4882a593Smuzhiyun #define IPW_INTA_BIT_RF_KILL_DONE                  0x04000000
1693*4882a593Smuzhiyun #define IPW_INTA_BIT_FATAL_ERROR             0x40000000
1694*4882a593Smuzhiyun #define IPW_INTA_BIT_PARITY_ERROR            0x80000000
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun /* Interrupts enabled at init time. */
1697*4882a593Smuzhiyun #define IPW_INTA_MASK_ALL                        \
1698*4882a593Smuzhiyun         (IPW_INTA_BIT_TX_QUEUE_1               | \
1699*4882a593Smuzhiyun 	 IPW_INTA_BIT_TX_QUEUE_2               | \
1700*4882a593Smuzhiyun 	 IPW_INTA_BIT_TX_QUEUE_3               | \
1701*4882a593Smuzhiyun 	 IPW_INTA_BIT_TX_QUEUE_4               | \
1702*4882a593Smuzhiyun 	 IPW_INTA_BIT_TX_CMD_QUEUE             | \
1703*4882a593Smuzhiyun 	 IPW_INTA_BIT_RX_TRANSFER              | \
1704*4882a593Smuzhiyun 	 IPW_INTA_BIT_FATAL_ERROR              | \
1705*4882a593Smuzhiyun 	 IPW_INTA_BIT_PARITY_ERROR             | \
1706*4882a593Smuzhiyun 	 IPW_INTA_BIT_STATUS_CHANGE            | \
1707*4882a593Smuzhiyun 	 IPW_INTA_BIT_FW_INITIALIZATION_DONE   | \
1708*4882a593Smuzhiyun 	 IPW_INTA_BIT_BEACON_PERIOD_EXPIRED    | \
1709*4882a593Smuzhiyun 	 IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1710*4882a593Smuzhiyun 	 IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN   | \
1711*4882a593Smuzhiyun 	 IPW_INTA_BIT_POWER_DOWN               | \
1712*4882a593Smuzhiyun          IPW_INTA_BIT_RF_KILL_DONE )
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun /* FW event log definitions */
1715*4882a593Smuzhiyun #define EVENT_ELEM_SIZE     (3 * sizeof(u32))
1716*4882a593Smuzhiyun #define EVENT_START_OFFSET  (1 * sizeof(u32) + 2 * sizeof(u16))
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun /* FW error log definitions */
1719*4882a593Smuzhiyun #define ERROR_ELEM_SIZE     (7 * sizeof(u32))
1720*4882a593Smuzhiyun #define ERROR_START_OFFSET  (1 * sizeof(u32))
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun /* TX power level (dbm) */
1723*4882a593Smuzhiyun #define IPW_TX_POWER_MIN	-12
1724*4882a593Smuzhiyun #define IPW_TX_POWER_MAX	20
1725*4882a593Smuzhiyun #define IPW_TX_POWER_DEFAULT	IPW_TX_POWER_MAX
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun enum {
1728*4882a593Smuzhiyun 	IPW_FW_ERROR_OK = 0,
1729*4882a593Smuzhiyun 	IPW_FW_ERROR_FAIL,
1730*4882a593Smuzhiyun 	IPW_FW_ERROR_MEMORY_UNDERFLOW,
1731*4882a593Smuzhiyun 	IPW_FW_ERROR_MEMORY_OVERFLOW,
1732*4882a593Smuzhiyun 	IPW_FW_ERROR_BAD_PARAM,
1733*4882a593Smuzhiyun 	IPW_FW_ERROR_BAD_CHECKSUM,
1734*4882a593Smuzhiyun 	IPW_FW_ERROR_NMI_INTERRUPT,
1735*4882a593Smuzhiyun 	IPW_FW_ERROR_BAD_DATABASE,
1736*4882a593Smuzhiyun 	IPW_FW_ERROR_ALLOC_FAIL,
1737*4882a593Smuzhiyun 	IPW_FW_ERROR_DMA_UNDERRUN,
1738*4882a593Smuzhiyun 	IPW_FW_ERROR_DMA_STATUS,
1739*4882a593Smuzhiyun 	IPW_FW_ERROR_DINO_ERROR,
1740*4882a593Smuzhiyun 	IPW_FW_ERROR_EEPROM_ERROR,
1741*4882a593Smuzhiyun 	IPW_FW_ERROR_SYSASSERT,
1742*4882a593Smuzhiyun 	IPW_FW_ERROR_FATAL_ERROR
1743*4882a593Smuzhiyun };
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun #define AUTH_OPEN	0
1746*4882a593Smuzhiyun #define AUTH_SHARED_KEY	1
1747*4882a593Smuzhiyun #define AUTH_LEAP	2
1748*4882a593Smuzhiyun #define AUTH_IGNORE	3
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun #define HC_ASSOCIATE      0
1751*4882a593Smuzhiyun #define HC_REASSOCIATE    1
1752*4882a593Smuzhiyun #define HC_DISASSOCIATE   2
1753*4882a593Smuzhiyun #define HC_IBSS_START     3
1754*4882a593Smuzhiyun #define HC_IBSS_RECONF    4
1755*4882a593Smuzhiyun #define HC_DISASSOC_QUIET 5
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun #define HC_QOS_SUPPORT_ASSOC  cpu_to_le16(0x01)
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun #define IPW_RATE_CAPABILITIES 1
1760*4882a593Smuzhiyun #define IPW_RATE_CONNECT      0
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun /*
1763*4882a593Smuzhiyun  * Rate values and masks
1764*4882a593Smuzhiyun  */
1765*4882a593Smuzhiyun #define IPW_TX_RATE_1MB  0x0A
1766*4882a593Smuzhiyun #define IPW_TX_RATE_2MB  0x14
1767*4882a593Smuzhiyun #define IPW_TX_RATE_5MB  0x37
1768*4882a593Smuzhiyun #define IPW_TX_RATE_6MB  0x0D
1769*4882a593Smuzhiyun #define IPW_TX_RATE_9MB  0x0F
1770*4882a593Smuzhiyun #define IPW_TX_RATE_11MB 0x6E
1771*4882a593Smuzhiyun #define IPW_TX_RATE_12MB 0x05
1772*4882a593Smuzhiyun #define IPW_TX_RATE_18MB 0x07
1773*4882a593Smuzhiyun #define IPW_TX_RATE_24MB 0x09
1774*4882a593Smuzhiyun #define IPW_TX_RATE_36MB 0x0B
1775*4882a593Smuzhiyun #define IPW_TX_RATE_48MB 0x01
1776*4882a593Smuzhiyun #define IPW_TX_RATE_54MB 0x03
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun #define IPW_ORD_TABLE_ID_MASK             0x0000FF00
1779*4882a593Smuzhiyun #define IPW_ORD_TABLE_VALUE_MASK          0x000000FF
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun #define IPW_ORD_TABLE_0_MASK              0x0000F000
1782*4882a593Smuzhiyun #define IPW_ORD_TABLE_1_MASK              0x0000F100
1783*4882a593Smuzhiyun #define IPW_ORD_TABLE_2_MASK              0x0000F200
1784*4882a593Smuzhiyun #define IPW_ORD_TABLE_3_MASK              0x0000F300
1785*4882a593Smuzhiyun #define IPW_ORD_TABLE_4_MASK              0x0000F400
1786*4882a593Smuzhiyun #define IPW_ORD_TABLE_5_MASK              0x0000F500
1787*4882a593Smuzhiyun #define IPW_ORD_TABLE_6_MASK              0x0000F600
1788*4882a593Smuzhiyun #define IPW_ORD_TABLE_7_MASK              0x0000F700
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun /*
1791*4882a593Smuzhiyun  * Table 0 Entries (all entries are 32 bits)
1792*4882a593Smuzhiyun  */
1793*4882a593Smuzhiyun enum {
1794*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1795*4882a593Smuzhiyun 	IPW_ORD_STAT_FRAG_TRESHOLD,
1796*4882a593Smuzhiyun 	IPW_ORD_STAT_RTS_THRESHOLD,
1797*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_HOST_REQUESTS,
1798*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_HOST_COMPLETE,
1799*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA,
1800*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_B_1,
1801*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_B_2,
1802*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1803*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_B_11,
1804*4882a593Smuzhiyun 	/* Hole */
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1807*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_2,
1808*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1809*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_6,
1810*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_9,
1811*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_11,
1812*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_12,
1813*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_18,
1814*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_24,
1815*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_36,
1816*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_48,
1817*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_DIR_DATA_G_54,
1818*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA,
1819*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1820*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1821*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
1822*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
1823*4882a593Smuzhiyun 	/* Hole */
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1826*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1827*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1828*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1829*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
1830*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
1831*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1832*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1833*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1834*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1835*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1836*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1837*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_RETRY,
1838*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_FAILURE,
1839*4882a593Smuzhiyun 	IPW_ORD_STAT_RX_ERR_CRC,
1840*4882a593Smuzhiyun 	IPW_ORD_STAT_RX_ERR_ICV,
1841*4882a593Smuzhiyun 	IPW_ORD_STAT_RX_NO_BUFFER,
1842*4882a593Smuzhiyun 	IPW_ORD_STAT_FULL_SCANS,
1843*4882a593Smuzhiyun 	IPW_ORD_STAT_PARTIAL_SCANS,
1844*4882a593Smuzhiyun 	IPW_ORD_STAT_TGH_ABORTED_SCANS,
1845*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_TOTAL_BYTES,
1846*4882a593Smuzhiyun 	IPW_ORD_STAT_CURR_RSSI_RAW,
1847*4882a593Smuzhiyun 	IPW_ORD_STAT_RX_BEACON,
1848*4882a593Smuzhiyun 	IPW_ORD_STAT_MISSED_BEACONS,
1849*4882a593Smuzhiyun 	IPW_ORD_TABLE_0_LAST
1850*4882a593Smuzhiyun };
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun #define IPW_RSSI_TO_DBM 112
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun /* Table 1 Entries
1855*4882a593Smuzhiyun  */
1856*4882a593Smuzhiyun enum {
1857*4882a593Smuzhiyun 	IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1858*4882a593Smuzhiyun };
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun /*
1861*4882a593Smuzhiyun  * Table 2 Entries
1862*4882a593Smuzhiyun  *
1863*4882a593Smuzhiyun  * FW_VERSION:    16 byte string
1864*4882a593Smuzhiyun  * FW_DATE:       16 byte string (only 14 bytes used)
1865*4882a593Smuzhiyun  * UCODE_VERSION: 4 byte version code
1866*4882a593Smuzhiyun  * UCODE_DATE:    5 bytes code code
1867*4882a593Smuzhiyun  * ADDAPTER_MAC:  6 byte MAC address
1868*4882a593Smuzhiyun  * RTC:           4 byte clock
1869*4882a593Smuzhiyun  */
1870*4882a593Smuzhiyun enum {
1871*4882a593Smuzhiyun 	IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
1872*4882a593Smuzhiyun 	IPW_ORD_STAT_FW_DATE,
1873*4882a593Smuzhiyun 	IPW_ORD_STAT_UCODE_VERSION,
1874*4882a593Smuzhiyun 	IPW_ORD_STAT_UCODE_DATE,
1875*4882a593Smuzhiyun 	IPW_ORD_STAT_ADAPTER_MAC,
1876*4882a593Smuzhiyun 	IPW_ORD_STAT_RTC,
1877*4882a593Smuzhiyun 	IPW_ORD_TABLE_2_LAST
1878*4882a593Smuzhiyun };
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun /* Table 3 */
1881*4882a593Smuzhiyun enum {
1882*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1883*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_PACKET_FAILURE,
1884*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_PACKET_SUCCESS,
1885*4882a593Smuzhiyun 	IPW_ORD_STAT_TX_PACKET_ABORTED,
1886*4882a593Smuzhiyun 	IPW_ORD_TABLE_3_LAST
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun /* Table 4 */
1890*4882a593Smuzhiyun enum {
1891*4882a593Smuzhiyun 	IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun /* Table 5 */
1895*4882a593Smuzhiyun enum {
1896*4882a593Smuzhiyun 	IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1897*4882a593Smuzhiyun 	IPW_ORD_STAT_AP_ASSNS,
1898*4882a593Smuzhiyun 	IPW_ORD_STAT_ROAM,
1899*4882a593Smuzhiyun 	IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1900*4882a593Smuzhiyun 	IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1901*4882a593Smuzhiyun 	IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1902*4882a593Smuzhiyun 	IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1903*4882a593Smuzhiyun 	IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1904*4882a593Smuzhiyun 	IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1905*4882a593Smuzhiyun 	IPW_ORD_STAT_LINK_UP,
1906*4882a593Smuzhiyun 	IPW_ORD_STAT_LINK_DOWN,
1907*4882a593Smuzhiyun 	IPW_ORD_ANTENNA_DIVERSITY,
1908*4882a593Smuzhiyun 	IPW_ORD_CURR_FREQ,
1909*4882a593Smuzhiyun 	IPW_ORD_TABLE_5_LAST
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun /* Table 6 */
1913*4882a593Smuzhiyun enum {
1914*4882a593Smuzhiyun 	IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1915*4882a593Smuzhiyun 	IPW_ORD_CURR_BSSID,
1916*4882a593Smuzhiyun 	IPW_ORD_CURR_SSID,
1917*4882a593Smuzhiyun 	IPW_ORD_TABLE_6_LAST
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun /* Table 7 */
1921*4882a593Smuzhiyun enum {
1922*4882a593Smuzhiyun 	IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1923*4882a593Smuzhiyun 	IPW_ORD_STAT_PERCENT_TX_RETRIES,
1924*4882a593Smuzhiyun 	IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1925*4882a593Smuzhiyun 	IPW_ORD_STAT_CURR_RSSI_DBM,
1926*4882a593Smuzhiyun 	IPW_ORD_TABLE_7_LAST
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun #define IPW_ERROR_LOG     (IPW_SHARED_LOWER_BOUND + 0x410)
1930*4882a593Smuzhiyun #define IPW_EVENT_LOG     (IPW_SHARED_LOWER_BOUND + 0x414)
1931*4882a593Smuzhiyun #define IPW_ORDINALS_TABLE_LOWER        (IPW_SHARED_LOWER_BOUND + 0x500)
1932*4882a593Smuzhiyun #define IPW_ORDINALS_TABLE_0            (IPW_SHARED_LOWER_BOUND + 0x180)
1933*4882a593Smuzhiyun #define IPW_ORDINALS_TABLE_1            (IPW_SHARED_LOWER_BOUND + 0x184)
1934*4882a593Smuzhiyun #define IPW_ORDINALS_TABLE_2            (IPW_SHARED_LOWER_BOUND + 0x188)
1935*4882a593Smuzhiyun #define IPW_MEM_FIXED_OVERRIDE          (IPW_SHARED_LOWER_BOUND + 0x41C)
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun struct ipw_fixed_rate {
1938*4882a593Smuzhiyun 	__le16 tx_rates;
1939*4882a593Smuzhiyun 	__le16 reserved;
1940*4882a593Smuzhiyun } __packed;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun #define IPW_INDIRECT_ADDR_MASK (~0x3ul)
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun struct host_cmd {
1945*4882a593Smuzhiyun 	u8 cmd;
1946*4882a593Smuzhiyun 	u8 len;
1947*4882a593Smuzhiyun 	u16 reserved;
1948*4882a593Smuzhiyun 	u32 *param;
1949*4882a593Smuzhiyun } __packed;	/* XXX */
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun struct cmdlog_host_cmd {
1952*4882a593Smuzhiyun 	u8 cmd;
1953*4882a593Smuzhiyun 	u8 len;
1954*4882a593Smuzhiyun 	__le16 reserved;
1955*4882a593Smuzhiyun 	char param[124];
1956*4882a593Smuzhiyun } __packed;
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun struct ipw_cmd_log {
1959*4882a593Smuzhiyun 	unsigned long jiffies;
1960*4882a593Smuzhiyun 	int retcode;
1961*4882a593Smuzhiyun 	struct cmdlog_host_cmd cmd;
1962*4882a593Smuzhiyun };
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun /* SysConfig command parameters ... */
1965*4882a593Smuzhiyun /* bt_coexistence param */
1966*4882a593Smuzhiyun #define CFG_BT_COEXISTENCE_SIGNAL_CHNL  0x01	/* tell BT our chnl # */
1967*4882a593Smuzhiyun #define CFG_BT_COEXISTENCE_DEFER        0x02	/* defer our Tx if BT traffic */
1968*4882a593Smuzhiyun #define CFG_BT_COEXISTENCE_KILL         0x04	/* kill our Tx if BT traffic */
1969*4882a593Smuzhiyun #define CFG_BT_COEXISTENCE_WME_OVER_BT  0x08	/* multimedia extensions */
1970*4882a593Smuzhiyun #define CFG_BT_COEXISTENCE_OOB          0x10	/* signal BT via out-of-band */
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun /* clear-to-send to self param */
1973*4882a593Smuzhiyun #define CFG_CTS_TO_ITSELF_ENABLED_MIN	0x00
1974*4882a593Smuzhiyun #define CFG_CTS_TO_ITSELF_ENABLED_MAX	0x01
1975*4882a593Smuzhiyun #define CFG_CTS_TO_ITSELF_ENABLED_DEF	CFG_CTS_TO_ITSELF_ENABLED_MIN
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun /* Antenna diversity param (h/w can select best antenna, based on signal) */
1978*4882a593Smuzhiyun #define CFG_SYS_ANTENNA_BOTH            0x00	/* NIC selects best antenna */
1979*4882a593Smuzhiyun #define CFG_SYS_ANTENNA_A               0x01	/* force antenna A */
1980*4882a593Smuzhiyun #define CFG_SYS_ANTENNA_B               0x03	/* force antenna B */
1981*4882a593Smuzhiyun #define CFG_SYS_ANTENNA_SLOW_DIV        0x02	/* consider background noise */
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun #define IPW_MAX_CONFIG_RETRIES 10
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun #endif				/* __ipw2200_h__ */
1986