1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /****************************************************************************** 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun Copyright(c) 2003 - 2006 Intel Corporation. All rights reserved. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun Contact Information: 8*4882a593Smuzhiyun Intel Linux Wireless <ilw@linux.intel.com> 9*4882a593Smuzhiyun Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun ******************************************************************************/ 12*4882a593Smuzhiyun #ifndef _IPW2100_H 13*4882a593Smuzhiyun #define _IPW2100_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #include <linux/sched.h> 16*4882a593Smuzhiyun #include <linux/interrupt.h> 17*4882a593Smuzhiyun #include <linux/netdevice.h> 18*4882a593Smuzhiyun #include <linux/etherdevice.h> 19*4882a593Smuzhiyun #include <linux/list.h> 20*4882a593Smuzhiyun #include <linux/delay.h> 21*4882a593Smuzhiyun #include <linux/skbuff.h> 22*4882a593Smuzhiyun #include <asm/io.h> 23*4882a593Smuzhiyun #include <linux/socket.h> 24*4882a593Smuzhiyun #include <linux/if_arp.h> 25*4882a593Smuzhiyun #include <linux/wireless.h> 26*4882a593Smuzhiyun #include <net/iw_handler.h> // new driver API 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifdef CONFIG_IPW2100_MONITOR 29*4882a593Smuzhiyun #include <net/ieee80211_radiotap.h> 30*4882a593Smuzhiyun #endif 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #include <linux/workqueue.h> 33*4882a593Smuzhiyun #include <linux/mutex.h> 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #include "libipw.h" 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun struct ipw2100_priv; 38*4882a593Smuzhiyun struct ipw2100_tx_packet; 39*4882a593Smuzhiyun struct ipw2100_rx_packet; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define IPW_DL_UNINIT 0x80000000 42*4882a593Smuzhiyun #define IPW_DL_NONE 0x00000000 43*4882a593Smuzhiyun #define IPW_DL_ALL 0x7FFFFFFF 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * To use the debug system; 47*4882a593Smuzhiyun * 48*4882a593Smuzhiyun * If you are defining a new debug classification, simply add it to the #define 49*4882a593Smuzhiyun * list here in the form of: 50*4882a593Smuzhiyun * 51*4882a593Smuzhiyun * #define IPW_DL_xxxx VALUE 52*4882a593Smuzhiyun * 53*4882a593Smuzhiyun * shifting value to the left one bit from the previous entry. xxxx should be 54*4882a593Smuzhiyun * the name of the classification (for example, WEP) 55*4882a593Smuzhiyun * 56*4882a593Smuzhiyun * You then need to either add a IPW2100_xxxx_DEBUG() macro definition for your 57*4882a593Smuzhiyun * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want 58*4882a593Smuzhiyun * to send output to that classification. 59*4882a593Smuzhiyun * 60*4882a593Smuzhiyun * To add your debug level to the list of levels seen when you perform 61*4882a593Smuzhiyun * 62*4882a593Smuzhiyun * % cat /proc/net/ipw2100/debug_level 63*4882a593Smuzhiyun * 64*4882a593Smuzhiyun * you simply need to add your entry to the ipw2100_debug_levels array. 65*4882a593Smuzhiyun * 66*4882a593Smuzhiyun * If you do not see debug_level in /proc/net/ipw2100 then you do not have 67*4882a593Smuzhiyun * CONFIG_IPW2100_DEBUG defined in your kernel configuration 68*4882a593Smuzhiyun * 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define IPW_DL_ERROR (1<<0) 72*4882a593Smuzhiyun #define IPW_DL_WARNING (1<<1) 73*4882a593Smuzhiyun #define IPW_DL_INFO (1<<2) 74*4882a593Smuzhiyun #define IPW_DL_WX (1<<3) 75*4882a593Smuzhiyun #define IPW_DL_HC (1<<5) 76*4882a593Smuzhiyun #define IPW_DL_STATE (1<<6) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define IPW_DL_NOTIF (1<<10) 79*4882a593Smuzhiyun #define IPW_DL_SCAN (1<<11) 80*4882a593Smuzhiyun #define IPW_DL_ASSOC (1<<12) 81*4882a593Smuzhiyun #define IPW_DL_DROP (1<<13) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define IPW_DL_IOCTL (1<<14) 84*4882a593Smuzhiyun #define IPW_DL_RF_KILL (1<<17) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define IPW_DL_MANAGE (1<<15) 87*4882a593Smuzhiyun #define IPW_DL_FW (1<<16) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define IPW_DL_FRAG (1<<21) 90*4882a593Smuzhiyun #define IPW_DL_WEP (1<<22) 91*4882a593Smuzhiyun #define IPW_DL_TX (1<<23) 92*4882a593Smuzhiyun #define IPW_DL_RX (1<<24) 93*4882a593Smuzhiyun #define IPW_DL_ISR (1<<25) 94*4882a593Smuzhiyun #define IPW_DL_IO (1<<26) 95*4882a593Smuzhiyun #define IPW_DL_TRACE (1<<28) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define IPW_DEBUG_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a) 98*4882a593Smuzhiyun #define IPW_DEBUG_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a) 99*4882a593Smuzhiyun #define IPW_DEBUG_INFO(f...) IPW_DEBUG(IPW_DL_INFO, ## f) 100*4882a593Smuzhiyun #define IPW_DEBUG_WX(f...) IPW_DEBUG(IPW_DL_WX, ## f) 101*4882a593Smuzhiyun #define IPW_DEBUG_SCAN(f...) IPW_DEBUG(IPW_DL_SCAN, ## f) 102*4882a593Smuzhiyun #define IPW_DEBUG_NOTIF(f...) IPW_DEBUG(IPW_DL_NOTIF, ## f) 103*4882a593Smuzhiyun #define IPW_DEBUG_TRACE(f...) IPW_DEBUG(IPW_DL_TRACE, ## f) 104*4882a593Smuzhiyun #define IPW_DEBUG_RX(f...) IPW_DEBUG(IPW_DL_RX, ## f) 105*4882a593Smuzhiyun #define IPW_DEBUG_TX(f...) IPW_DEBUG(IPW_DL_TX, ## f) 106*4882a593Smuzhiyun #define IPW_DEBUG_ISR(f...) IPW_DEBUG(IPW_DL_ISR, ## f) 107*4882a593Smuzhiyun #define IPW_DEBUG_MANAGEMENT(f...) IPW_DEBUG(IPW_DL_MANAGE, ## f) 108*4882a593Smuzhiyun #define IPW_DEBUG_WEP(f...) IPW_DEBUG(IPW_DL_WEP, ## f) 109*4882a593Smuzhiyun #define IPW_DEBUG_HC(f...) IPW_DEBUG(IPW_DL_HC, ## f) 110*4882a593Smuzhiyun #define IPW_DEBUG_FRAG(f...) IPW_DEBUG(IPW_DL_FRAG, ## f) 111*4882a593Smuzhiyun #define IPW_DEBUG_FW(f...) IPW_DEBUG(IPW_DL_FW, ## f) 112*4882a593Smuzhiyun #define IPW_DEBUG_RF_KILL(f...) IPW_DEBUG(IPW_DL_RF_KILL, ## f) 113*4882a593Smuzhiyun #define IPW_DEBUG_DROP(f...) IPW_DEBUG(IPW_DL_DROP, ## f) 114*4882a593Smuzhiyun #define IPW_DEBUG_IO(f...) IPW_DEBUG(IPW_DL_IO, ## f) 115*4882a593Smuzhiyun #define IPW_DEBUG_IOCTL(f...) IPW_DEBUG(IPW_DL_IOCTL, ## f) 116*4882a593Smuzhiyun #define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a) 117*4882a593Smuzhiyun #define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun enum { 120*4882a593Smuzhiyun IPW_HW_STATE_DISABLED = 1, 121*4882a593Smuzhiyun IPW_HW_STATE_ENABLED = 0 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun extern const char *port_type_str[]; 125*4882a593Smuzhiyun extern const char *band_str[]; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define NUMBER_OF_BD_PER_COMMAND_PACKET 1 128*4882a593Smuzhiyun #define NUMBER_OF_BD_PER_DATA_PACKET 2 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun #define IPW_MAX_BDS 6 131*4882a593Smuzhiyun #define NUMBER_OF_OVERHEAD_BDS_PER_PACKETR 2 132*4882a593Smuzhiyun #define NUMBER_OF_BDS_TO_LEAVE_FOR_COMMANDS 1 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define REQUIRED_SPACE_IN_RING_FOR_COMMAND_PACKET \ 135*4882a593Smuzhiyun (IPW_BD_QUEUE_W_R_MIN_SPARE + NUMBER_OF_BD_PER_COMMAND_PACKET) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun struct bd_status { 138*4882a593Smuzhiyun union { 139*4882a593Smuzhiyun struct { 140*4882a593Smuzhiyun u8 nlf:1, txType:2, intEnabled:1, reserved:4; 141*4882a593Smuzhiyun } fields; 142*4882a593Smuzhiyun u8 field; 143*4882a593Smuzhiyun } info; 144*4882a593Smuzhiyun } __packed; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun struct ipw2100_bd { 147*4882a593Smuzhiyun u32 host_addr; 148*4882a593Smuzhiyun u32 buf_length; 149*4882a593Smuzhiyun struct bd_status status; 150*4882a593Smuzhiyun /* number of fragments for frame (should be set only for 151*4882a593Smuzhiyun * 1st TBD) */ 152*4882a593Smuzhiyun u8 num_fragments; 153*4882a593Smuzhiyun u8 reserved[6]; 154*4882a593Smuzhiyun } __packed; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define IPW_BD_QUEUE_LENGTH(n) (1<<n) 157*4882a593Smuzhiyun #define IPW_BD_ALIGNMENT(L) (L*sizeof(struct ipw2100_bd)) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define IPW_BD_STATUS_TX_FRAME_802_3 0x00 160*4882a593Smuzhiyun #define IPW_BD_STATUS_TX_FRAME_NOT_LAST_FRAGMENT 0x01 161*4882a593Smuzhiyun #define IPW_BD_STATUS_TX_FRAME_COMMAND 0x02 162*4882a593Smuzhiyun #define IPW_BD_STATUS_TX_FRAME_802_11 0x04 163*4882a593Smuzhiyun #define IPW_BD_STATUS_TX_INTERRUPT_ENABLE 0x08 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun struct ipw2100_bd_queue { 166*4882a593Smuzhiyun /* driver (virtual) pointer to queue */ 167*4882a593Smuzhiyun struct ipw2100_bd *drv; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* firmware (physical) pointer to queue */ 170*4882a593Smuzhiyun dma_addr_t nic; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* Length of phy memory allocated for BDs */ 173*4882a593Smuzhiyun u32 size; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* Number of BDs in queue (and in array) */ 176*4882a593Smuzhiyun u32 entries; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* Number of available BDs (invalid for NIC BDs) */ 179*4882a593Smuzhiyun u32 available; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* Offset of oldest used BD in array (next one to 182*4882a593Smuzhiyun * check for completion) */ 183*4882a593Smuzhiyun u32 oldest; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* Offset of next available (unused) BD */ 186*4882a593Smuzhiyun u32 next; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define RX_QUEUE_LENGTH 256 190*4882a593Smuzhiyun #define TX_QUEUE_LENGTH 256 191*4882a593Smuzhiyun #define HW_QUEUE_LENGTH 256 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define TX_PENDED_QUEUE_LENGTH (TX_QUEUE_LENGTH / NUMBER_OF_BD_PER_DATA_PACKET) 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #define STATUS_TYPE_MASK 0x0000000f 196*4882a593Smuzhiyun #define COMMAND_STATUS_VAL 0 197*4882a593Smuzhiyun #define STATUS_CHANGE_VAL 1 198*4882a593Smuzhiyun #define P80211_DATA_VAL 2 199*4882a593Smuzhiyun #define P8023_DATA_VAL 3 200*4882a593Smuzhiyun #define HOST_NOTIFICATION_VAL 4 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define IPW2100_RSSI_TO_DBM (-98) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun struct ipw2100_status { 205*4882a593Smuzhiyun u32 frame_size; 206*4882a593Smuzhiyun u16 status_fields; 207*4882a593Smuzhiyun u8 flags; 208*4882a593Smuzhiyun #define IPW_STATUS_FLAG_DECRYPTED (1<<0) 209*4882a593Smuzhiyun #define IPW_STATUS_FLAG_WEP_ENCRYPTED (1<<1) 210*4882a593Smuzhiyun #define IPW_STATUS_FLAG_CRC_ERROR (1<<2) 211*4882a593Smuzhiyun u8 rssi; 212*4882a593Smuzhiyun } __packed; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun struct ipw2100_status_queue { 215*4882a593Smuzhiyun /* driver (virtual) pointer to queue */ 216*4882a593Smuzhiyun struct ipw2100_status *drv; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* firmware (physical) pointer to queue */ 219*4882a593Smuzhiyun dma_addr_t nic; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* Length of phy memory allocated for BDs */ 222*4882a593Smuzhiyun u32 size; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define HOST_COMMAND_PARAMS_REG_LEN 100 226*4882a593Smuzhiyun #define CMD_STATUS_PARAMS_REG_LEN 3 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define IPW_WPA_CAPABILITIES 0x1 229*4882a593Smuzhiyun #define IPW_WPA_LISTENINTERVAL 0x2 230*4882a593Smuzhiyun #define IPW_WPA_AP_ADDRESS 0x4 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define IPW_MAX_VAR_IE_LEN ((HOST_COMMAND_PARAMS_REG_LEN - 4) * sizeof(u32)) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun struct ipw2100_wpa_assoc_frame { 235*4882a593Smuzhiyun u16 fixed_ie_mask; 236*4882a593Smuzhiyun struct { 237*4882a593Smuzhiyun u16 capab_info; 238*4882a593Smuzhiyun u16 listen_interval; 239*4882a593Smuzhiyun u8 current_ap[ETH_ALEN]; 240*4882a593Smuzhiyun } fixed_ies; 241*4882a593Smuzhiyun u32 var_ie_len; 242*4882a593Smuzhiyun u8 var_ie[IPW_MAX_VAR_IE_LEN]; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define IPW_BSS 1 246*4882a593Smuzhiyun #define IPW_MONITOR 2 247*4882a593Smuzhiyun #define IPW_IBSS 3 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /** 250*4882a593Smuzhiyun * @struct _tx_cmd - HWCommand 251*4882a593Smuzhiyun * @brief H/W command structure. 252*4882a593Smuzhiyun */ 253*4882a593Smuzhiyun struct ipw2100_cmd_header { 254*4882a593Smuzhiyun u32 host_command_reg; 255*4882a593Smuzhiyun u32 host_command_reg1; 256*4882a593Smuzhiyun u32 sequence; 257*4882a593Smuzhiyun u32 host_command_len_reg; 258*4882a593Smuzhiyun u32 host_command_params_reg[HOST_COMMAND_PARAMS_REG_LEN]; 259*4882a593Smuzhiyun u32 cmd_status_reg; 260*4882a593Smuzhiyun u32 cmd_status_params_reg[CMD_STATUS_PARAMS_REG_LEN]; 261*4882a593Smuzhiyun u32 rxq_base_ptr; 262*4882a593Smuzhiyun u32 rxq_next_ptr; 263*4882a593Smuzhiyun u32 rxq_host_ptr; 264*4882a593Smuzhiyun u32 txq_base_ptr; 265*4882a593Smuzhiyun u32 txq_next_ptr; 266*4882a593Smuzhiyun u32 txq_host_ptr; 267*4882a593Smuzhiyun u32 tx_status_reg; 268*4882a593Smuzhiyun u32 reserved; 269*4882a593Smuzhiyun u32 status_change_reg; 270*4882a593Smuzhiyun u32 reserved1[3]; 271*4882a593Smuzhiyun u32 *ordinal1_ptr; 272*4882a593Smuzhiyun u32 *ordinal2_ptr; 273*4882a593Smuzhiyun } __packed; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun struct ipw2100_data_header { 276*4882a593Smuzhiyun u32 host_command_reg; 277*4882a593Smuzhiyun u32 host_command_reg1; 278*4882a593Smuzhiyun u8 encrypted; // BOOLEAN in win! TRUE if frame is enc by driver 279*4882a593Smuzhiyun u8 needs_encryption; // BOOLEAN in win! TRUE if frma need to be enc in NIC 280*4882a593Smuzhiyun u8 wep_index; // 0 no key, 1-4 key index, 0xff immediate key 281*4882a593Smuzhiyun u8 key_size; // 0 no imm key, 0x5 64bit encr, 0xd 128bit encr, 0x10 128bit encr and 128bit IV 282*4882a593Smuzhiyun u8 key[16]; 283*4882a593Smuzhiyun u8 reserved[10]; // f/w reserved 284*4882a593Smuzhiyun u8 src_addr[ETH_ALEN]; 285*4882a593Smuzhiyun u8 dst_addr[ETH_ALEN]; 286*4882a593Smuzhiyun u16 fragment_size; 287*4882a593Smuzhiyun } __packed; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* Host command data structure */ 290*4882a593Smuzhiyun struct host_command { 291*4882a593Smuzhiyun u32 host_command; // COMMAND ID 292*4882a593Smuzhiyun u32 host_command1; // COMMAND ID 293*4882a593Smuzhiyun u32 host_command_sequence; // UNIQUE COMMAND NUMBER (ID) 294*4882a593Smuzhiyun u32 host_command_length; // LENGTH 295*4882a593Smuzhiyun u32 host_command_parameters[HOST_COMMAND_PARAMS_REG_LEN]; // COMMAND PARAMETERS 296*4882a593Smuzhiyun } __packed; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun typedef enum { 299*4882a593Smuzhiyun POWER_ON_RESET, 300*4882a593Smuzhiyun EXIT_POWER_DOWN_RESET, 301*4882a593Smuzhiyun SW_RESET, 302*4882a593Smuzhiyun EEPROM_RW, 303*4882a593Smuzhiyun SW_RE_INIT 304*4882a593Smuzhiyun } ipw2100_reset_event; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun enum { 307*4882a593Smuzhiyun COMMAND = 0xCAFE, 308*4882a593Smuzhiyun DATA, 309*4882a593Smuzhiyun RX 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun struct ipw2100_tx_packet { 313*4882a593Smuzhiyun int type; 314*4882a593Smuzhiyun int index; 315*4882a593Smuzhiyun union { 316*4882a593Smuzhiyun struct { /* COMMAND */ 317*4882a593Smuzhiyun struct ipw2100_cmd_header *cmd; 318*4882a593Smuzhiyun dma_addr_t cmd_phys; 319*4882a593Smuzhiyun } c_struct; 320*4882a593Smuzhiyun struct { /* DATA */ 321*4882a593Smuzhiyun struct ipw2100_data_header *data; 322*4882a593Smuzhiyun dma_addr_t data_phys; 323*4882a593Smuzhiyun struct libipw_txb *txb; 324*4882a593Smuzhiyun } d_struct; 325*4882a593Smuzhiyun } info; 326*4882a593Smuzhiyun int jiffy_start; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun struct list_head list; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun struct ipw2100_rx_packet { 332*4882a593Smuzhiyun struct ipw2100_rx *rxp; 333*4882a593Smuzhiyun dma_addr_t dma_addr; 334*4882a593Smuzhiyun int jiffy_start; 335*4882a593Smuzhiyun struct sk_buff *skb; 336*4882a593Smuzhiyun struct list_head list; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun #define FRAG_DISABLED (1<<31) 340*4882a593Smuzhiyun #define RTS_DISABLED (1<<31) 341*4882a593Smuzhiyun #define MAX_RTS_THRESHOLD 2304U 342*4882a593Smuzhiyun #define MIN_RTS_THRESHOLD 1U 343*4882a593Smuzhiyun #define DEFAULT_RTS_THRESHOLD 1000U 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #define DEFAULT_BEACON_INTERVAL 100U 346*4882a593Smuzhiyun #define DEFAULT_SHORT_RETRY_LIMIT 7U 347*4882a593Smuzhiyun #define DEFAULT_LONG_RETRY_LIMIT 4U 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun struct ipw2100_ordinals { 350*4882a593Smuzhiyun u32 table1_addr; 351*4882a593Smuzhiyun u32 table2_addr; 352*4882a593Smuzhiyun u32 table1_size; 353*4882a593Smuzhiyun u32 table2_size; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* Host Notification header */ 357*4882a593Smuzhiyun struct ipw2100_notification { 358*4882a593Smuzhiyun u32 hnhdr_subtype; /* type of host notification */ 359*4882a593Smuzhiyun u32 hnhdr_size; /* size in bytes of data 360*4882a593Smuzhiyun or number of entries, if table. 361*4882a593Smuzhiyun Does NOT include header */ 362*4882a593Smuzhiyun } __packed; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define MAX_KEY_SIZE 16 365*4882a593Smuzhiyun #define MAX_KEYS 8 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define IPW2100_WEP_ENABLE (1<<1) 368*4882a593Smuzhiyun #define IPW2100_WEP_DROP_CLEAR (1<<2) 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define IPW_NONE_CIPHER (1<<0) 371*4882a593Smuzhiyun #define IPW_WEP40_CIPHER (1<<1) 372*4882a593Smuzhiyun #define IPW_TKIP_CIPHER (1<<2) 373*4882a593Smuzhiyun #define IPW_CCMP_CIPHER (1<<4) 374*4882a593Smuzhiyun #define IPW_WEP104_CIPHER (1<<5) 375*4882a593Smuzhiyun #define IPW_CKIP_CIPHER (1<<6) 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define IPW_AUTH_OPEN 0 378*4882a593Smuzhiyun #define IPW_AUTH_SHARED 1 379*4882a593Smuzhiyun #define IPW_AUTH_LEAP 2 380*4882a593Smuzhiyun #define IPW_AUTH_LEAP_CISCO_ID 0x80 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun struct statistic { 383*4882a593Smuzhiyun int value; 384*4882a593Smuzhiyun int hi; 385*4882a593Smuzhiyun int lo; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #define INIT_STAT(x) do { \ 389*4882a593Smuzhiyun (x)->value = (x)->hi = 0; \ 390*4882a593Smuzhiyun (x)->lo = 0x7fffffff; \ 391*4882a593Smuzhiyun } while (0) 392*4882a593Smuzhiyun #define SET_STAT(x,y) do { \ 393*4882a593Smuzhiyun (x)->value = y; \ 394*4882a593Smuzhiyun if ((x)->value > (x)->hi) (x)->hi = (x)->value; \ 395*4882a593Smuzhiyun if ((x)->value < (x)->lo) (x)->lo = (x)->value; \ 396*4882a593Smuzhiyun } while (0) 397*4882a593Smuzhiyun #define INC_STAT(x) do { if (++(x)->value > (x)->hi) (x)->hi = (x)->value; } \ 398*4882a593Smuzhiyun while (0) 399*4882a593Smuzhiyun #define DEC_STAT(x) do { if (--(x)->value < (x)->lo) (x)->lo = (x)->value; } \ 400*4882a593Smuzhiyun while (0) 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define IPW2100_ERROR_QUEUE 5 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* Power management code: enable or disable? */ 405*4882a593Smuzhiyun enum { 406*4882a593Smuzhiyun #ifdef CONFIG_PM 407*4882a593Smuzhiyun IPW2100_PM_DISABLED = 0, 408*4882a593Smuzhiyun PM_STATE_SIZE = 16, 409*4882a593Smuzhiyun #else 410*4882a593Smuzhiyun IPW2100_PM_DISABLED = 1, 411*4882a593Smuzhiyun PM_STATE_SIZE = 0, 412*4882a593Smuzhiyun #endif 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define STATUS_POWERED (1<<0) 416*4882a593Smuzhiyun #define STATUS_CMD_ACTIVE (1<<1) /**< host command in progress */ 417*4882a593Smuzhiyun #define STATUS_RUNNING (1<<2) /* Card initialized, but not enabled */ 418*4882a593Smuzhiyun #define STATUS_ENABLED (1<<3) /* Card enabled -- can scan,Tx,Rx */ 419*4882a593Smuzhiyun #define STATUS_STOPPING (1<<4) /* Card is in shutdown phase */ 420*4882a593Smuzhiyun #define STATUS_INITIALIZED (1<<5) /* Card is ready for external calls */ 421*4882a593Smuzhiyun #define STATUS_ASSOCIATING (1<<9) /* Associated, but no BSSID yet */ 422*4882a593Smuzhiyun #define STATUS_ASSOCIATED (1<<10) /* Associated and BSSID valid */ 423*4882a593Smuzhiyun #define STATUS_INT_ENABLED (1<<11) 424*4882a593Smuzhiyun #define STATUS_RF_KILL_HW (1<<12) 425*4882a593Smuzhiyun #define STATUS_RF_KILL_SW (1<<13) 426*4882a593Smuzhiyun #define STATUS_RF_KILL_MASK (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW) 427*4882a593Smuzhiyun #define STATUS_EXIT_PENDING (1<<14) 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define STATUS_SCAN_PENDING (1<<23) 430*4882a593Smuzhiyun #define STATUS_SCANNING (1<<24) 431*4882a593Smuzhiyun #define STATUS_SCAN_ABORTING (1<<25) 432*4882a593Smuzhiyun #define STATUS_SCAN_COMPLETE (1<<26) 433*4882a593Smuzhiyun #define STATUS_WX_EVENT_PENDING (1<<27) 434*4882a593Smuzhiyun #define STATUS_RESET_PENDING (1<<29) 435*4882a593Smuzhiyun #define STATUS_SECURITY_UPDATED (1<<30) /* Security sync needed */ 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* Internal NIC states */ 438*4882a593Smuzhiyun #define IPW_STATE_INITIALIZED (1<<0) 439*4882a593Smuzhiyun #define IPW_STATE_COUNTRY_FOUND (1<<1) 440*4882a593Smuzhiyun #define IPW_STATE_ASSOCIATED (1<<2) 441*4882a593Smuzhiyun #define IPW_STATE_ASSN_LOST (1<<3) 442*4882a593Smuzhiyun #define IPW_STATE_ASSN_CHANGED (1<<4) 443*4882a593Smuzhiyun #define IPW_STATE_SCAN_COMPLETE (1<<5) 444*4882a593Smuzhiyun #define IPW_STATE_ENTERED_PSP (1<<6) 445*4882a593Smuzhiyun #define IPW_STATE_LEFT_PSP (1<<7) 446*4882a593Smuzhiyun #define IPW_STATE_RF_KILL (1<<8) 447*4882a593Smuzhiyun #define IPW_STATE_DISABLED (1<<9) 448*4882a593Smuzhiyun #define IPW_STATE_POWER_DOWN (1<<10) 449*4882a593Smuzhiyun #define IPW_STATE_SCANNING (1<<11) 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun #define CFG_STATIC_CHANNEL (1<<0) /* Restrict assoc. to single channel */ 452*4882a593Smuzhiyun #define CFG_STATIC_ESSID (1<<1) /* Restrict assoc. to single SSID */ 453*4882a593Smuzhiyun #define CFG_STATIC_BSSID (1<<2) /* Restrict assoc. to single BSSID */ 454*4882a593Smuzhiyun #define CFG_CUSTOM_MAC (1<<3) 455*4882a593Smuzhiyun #define CFG_LONG_PREAMBLE (1<<4) 456*4882a593Smuzhiyun #define CFG_ASSOCIATE (1<<6) 457*4882a593Smuzhiyun #define CFG_FIXED_RATE (1<<7) 458*4882a593Smuzhiyun #define CFG_ADHOC_CREATE (1<<8) 459*4882a593Smuzhiyun #define CFG_PASSIVE_SCAN (1<<10) 460*4882a593Smuzhiyun #ifdef CONFIG_IPW2100_MONITOR 461*4882a593Smuzhiyun #define CFG_CRC_CHECK (1<<11) 462*4882a593Smuzhiyun #endif 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #define CAP_SHARED_KEY (1<<0) /* Off = OPEN */ 465*4882a593Smuzhiyun #define CAP_PRIVACY_ON (1<<1) /* Off = No privacy */ 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun struct ipw2100_priv { 468*4882a593Smuzhiyun void __iomem *ioaddr; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun int stop_hang_check; /* Set 1 when shutting down to kill hang_check */ 471*4882a593Smuzhiyun int stop_rf_kill; /* Set 1 when shutting down to kill rf_kill */ 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun struct libipw_device *ieee; 474*4882a593Smuzhiyun unsigned long status; 475*4882a593Smuzhiyun unsigned long config; 476*4882a593Smuzhiyun unsigned long capability; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* Statistics */ 479*4882a593Smuzhiyun int resets; 480*4882a593Smuzhiyun time64_t reset_backoff; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun /* Context */ 483*4882a593Smuzhiyun u8 essid[IW_ESSID_MAX_SIZE]; 484*4882a593Smuzhiyun u8 essid_len; 485*4882a593Smuzhiyun u8 bssid[ETH_ALEN]; 486*4882a593Smuzhiyun u8 channel; 487*4882a593Smuzhiyun int last_mode; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun time64_t connect_start; 490*4882a593Smuzhiyun time64_t last_reset; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun u32 channel_mask; 493*4882a593Smuzhiyun u32 fatal_error; 494*4882a593Smuzhiyun u32 fatal_errors[IPW2100_ERROR_QUEUE]; 495*4882a593Smuzhiyun u32 fatal_index; 496*4882a593Smuzhiyun int eeprom_version; 497*4882a593Smuzhiyun int firmware_version; 498*4882a593Smuzhiyun unsigned long hw_features; 499*4882a593Smuzhiyun int hangs; 500*4882a593Smuzhiyun u32 last_rtc; 501*4882a593Smuzhiyun int dump_raw; /* 1 to dump raw bytes in /sys/.../memory */ 502*4882a593Smuzhiyun u8 *snapshot[0x30]; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun u8 mandatory_bssid_mac[ETH_ALEN]; 505*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN]; 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun int power_mode; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun int messages_sent; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun int short_retry_limit; 512*4882a593Smuzhiyun int long_retry_limit; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun u32 rts_threshold; 515*4882a593Smuzhiyun u32 frag_threshold; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun int in_isr; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun u32 tx_rates; 520*4882a593Smuzhiyun int tx_power; 521*4882a593Smuzhiyun u32 beacon_interval; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun char nick[IW_ESSID_MAX_SIZE + 1]; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun struct ipw2100_status_queue status_queue; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun struct statistic txq_stat; 528*4882a593Smuzhiyun struct statistic rxq_stat; 529*4882a593Smuzhiyun struct ipw2100_bd_queue rx_queue; 530*4882a593Smuzhiyun struct ipw2100_bd_queue tx_queue; 531*4882a593Smuzhiyun struct ipw2100_rx_packet *rx_buffers; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun struct statistic fw_pend_stat; 534*4882a593Smuzhiyun struct list_head fw_pend_list; 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun struct statistic msg_free_stat; 537*4882a593Smuzhiyun struct statistic msg_pend_stat; 538*4882a593Smuzhiyun struct list_head msg_free_list; 539*4882a593Smuzhiyun struct list_head msg_pend_list; 540*4882a593Smuzhiyun struct ipw2100_tx_packet *msg_buffers; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun struct statistic tx_free_stat; 543*4882a593Smuzhiyun struct statistic tx_pend_stat; 544*4882a593Smuzhiyun struct list_head tx_free_list; 545*4882a593Smuzhiyun struct list_head tx_pend_list; 546*4882a593Smuzhiyun struct ipw2100_tx_packet *tx_buffers; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun struct ipw2100_ordinals ordinals; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun struct pci_dev *pci_dev; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun struct proc_dir_entry *dir_dev; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun struct net_device *net_dev; 555*4882a593Smuzhiyun struct iw_statistics wstats; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun struct iw_public_data wireless_data; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun struct tasklet_struct irq_tasklet; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun struct delayed_work reset_work; 562*4882a593Smuzhiyun struct delayed_work security_work; 563*4882a593Smuzhiyun struct delayed_work wx_event_work; 564*4882a593Smuzhiyun struct delayed_work hang_check; 565*4882a593Smuzhiyun struct delayed_work rf_kill; 566*4882a593Smuzhiyun struct delayed_work scan_event; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun int user_requested_scan; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun /* Track time in suspend, using CLOCK_BOOTTIME */ 571*4882a593Smuzhiyun time64_t suspend_at; 572*4882a593Smuzhiyun time64_t suspend_time; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun u32 interrupts; 575*4882a593Smuzhiyun int tx_interrupts; 576*4882a593Smuzhiyun int rx_interrupts; 577*4882a593Smuzhiyun int inta_other; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun spinlock_t low_lock; 580*4882a593Smuzhiyun struct mutex action_mutex; 581*4882a593Smuzhiyun struct mutex adapter_mutex; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun wait_queue_head_t wait_command_queue; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun /********************************************************* 587*4882a593Smuzhiyun * Host Command -> From Driver to FW 588*4882a593Smuzhiyun *********************************************************/ 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun /** 591*4882a593Smuzhiyun * Host command identifiers 592*4882a593Smuzhiyun */ 593*4882a593Smuzhiyun #define HOST_COMPLETE 2 594*4882a593Smuzhiyun #define SYSTEM_CONFIG 6 595*4882a593Smuzhiyun #define SSID 8 596*4882a593Smuzhiyun #define MANDATORY_BSSID 9 597*4882a593Smuzhiyun #define AUTHENTICATION_TYPE 10 598*4882a593Smuzhiyun #define ADAPTER_ADDRESS 11 599*4882a593Smuzhiyun #define PORT_TYPE 12 600*4882a593Smuzhiyun #define INTERNATIONAL_MODE 13 601*4882a593Smuzhiyun #define CHANNEL 14 602*4882a593Smuzhiyun #define RTS_THRESHOLD 15 603*4882a593Smuzhiyun #define FRAG_THRESHOLD 16 604*4882a593Smuzhiyun #define POWER_MODE 17 605*4882a593Smuzhiyun #define TX_RATES 18 606*4882a593Smuzhiyun #define BASIC_TX_RATES 19 607*4882a593Smuzhiyun #define WEP_KEY_INFO 20 608*4882a593Smuzhiyun #define WEP_KEY_INDEX 25 609*4882a593Smuzhiyun #define WEP_FLAGS 26 610*4882a593Smuzhiyun #define ADD_MULTICAST 27 611*4882a593Smuzhiyun #define CLEAR_ALL_MULTICAST 28 612*4882a593Smuzhiyun #define BEACON_INTERVAL 29 613*4882a593Smuzhiyun #define ATIM_WINDOW 30 614*4882a593Smuzhiyun #define CLEAR_STATISTICS 31 615*4882a593Smuzhiyun #define SEND 33 616*4882a593Smuzhiyun #define TX_POWER_INDEX 36 617*4882a593Smuzhiyun #define BROADCAST_SCAN 43 618*4882a593Smuzhiyun #define CARD_DISABLE 44 619*4882a593Smuzhiyun #define PREFERRED_BSSID 45 620*4882a593Smuzhiyun #define SET_SCAN_OPTIONS 46 621*4882a593Smuzhiyun #define SCAN_DWELL_TIME 47 622*4882a593Smuzhiyun #define SWEEP_TABLE 48 623*4882a593Smuzhiyun #define AP_OR_STATION_TABLE 49 624*4882a593Smuzhiyun #define GROUP_ORDINALS 50 625*4882a593Smuzhiyun #define SHORT_RETRY_LIMIT 51 626*4882a593Smuzhiyun #define LONG_RETRY_LIMIT 52 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #define HOST_PRE_POWER_DOWN 58 629*4882a593Smuzhiyun #define CARD_DISABLE_PHY_OFF 61 630*4882a593Smuzhiyun #define MSDU_TX_RATES 62 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun /* Rogue AP Detection */ 633*4882a593Smuzhiyun #define SET_STATION_STAT_BITS 64 634*4882a593Smuzhiyun #define CLEAR_STATIONS_STAT_BITS 65 635*4882a593Smuzhiyun #define LEAP_ROGUE_MODE 66 //TODO tbw replaced by CFG_LEAP_ROGUE_AP 636*4882a593Smuzhiyun #define SET_SECURITY_INFORMATION 67 637*4882a593Smuzhiyun #define DISASSOCIATION_BSSID 68 638*4882a593Smuzhiyun #define SET_WPA_IE 69 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* system configuration bit mask: */ 641*4882a593Smuzhiyun #define IPW_CFG_MONITOR 0x00004 642*4882a593Smuzhiyun #define IPW_CFG_PREAMBLE_AUTO 0x00010 643*4882a593Smuzhiyun #define IPW_CFG_IBSS_AUTO_START 0x00020 644*4882a593Smuzhiyun #define IPW_CFG_LOOPBACK 0x00100 645*4882a593Smuzhiyun #define IPW_CFG_ANSWER_BCSSID_PROBE 0x00800 646*4882a593Smuzhiyun #define IPW_CFG_BT_SIDEBAND_SIGNAL 0x02000 647*4882a593Smuzhiyun #define IPW_CFG_802_1x_ENABLE 0x04000 648*4882a593Smuzhiyun #define IPW_CFG_BSS_MASK 0x08000 649*4882a593Smuzhiyun #define IPW_CFG_IBSS_MASK 0x10000 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #define IPW_SCAN_NOASSOCIATE (1<<0) 652*4882a593Smuzhiyun #define IPW_SCAN_MIXED_CELL (1<<1) 653*4882a593Smuzhiyun /* RESERVED (1<<2) */ 654*4882a593Smuzhiyun #define IPW_SCAN_PASSIVE (1<<3) 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun #define IPW_NIC_FATAL_ERROR 0x2A7F0 657*4882a593Smuzhiyun #define IPW_ERROR_ADDR(x) (x & 0x3FFFF) 658*4882a593Smuzhiyun #define IPW_ERROR_CODE(x) ((x & 0xFF000000) >> 24) 659*4882a593Smuzhiyun #define IPW2100_ERR_C3_CORRUPTION (0x10 << 24) 660*4882a593Smuzhiyun #define IPW2100_ERR_MSG_TIMEOUT (0x11 << 24) 661*4882a593Smuzhiyun #define IPW2100_ERR_FW_LOAD (0x12 << 24) 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun #define IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND 0x200 664*4882a593Smuzhiyun #define IPW_MEM_SRAM_HOST_INTERRUPT_AREA_LOWER_BOUND IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x0D80 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_RX_BD_BASE (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x40) 667*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_RX_STATUS_BASE (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x44) 668*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_RX_BD_SIZE (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x48) 669*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_RX_READ_INDEX (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0xa0) 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_TX_QUEUE_BD_BASE (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x00) 672*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_TX_QUEUE_BD_SIZE (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x04) 673*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_TX_QUEUE_READ_INDEX (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x80) 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_RX_WRITE_INDEX \ 676*4882a593Smuzhiyun (IPW_MEM_SRAM_HOST_INTERRUPT_AREA_LOWER_BOUND + 0x20) 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_TX_QUEUE_WRITE_INDEX \ 679*4882a593Smuzhiyun (IPW_MEM_SRAM_HOST_INTERRUPT_AREA_LOWER_BOUND) 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_ORDINALS_TABLE_1 (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x180) 682*4882a593Smuzhiyun #define IPW_MEM_HOST_SHARED_ORDINALS_TABLE_2 (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x184) 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun #define IPW2100_INTA_TX_TRANSFER (0x00000001) // Bit 0 (LSB) 685*4882a593Smuzhiyun #define IPW2100_INTA_RX_TRANSFER (0x00000002) // Bit 1 686*4882a593Smuzhiyun #define IPW2100_INTA_TX_COMPLETE (0x00000004) // Bit 2 687*4882a593Smuzhiyun #define IPW2100_INTA_EVENT_INTERRUPT (0x00000008) // Bit 3 688*4882a593Smuzhiyun #define IPW2100_INTA_STATUS_CHANGE (0x00000010) // Bit 4 689*4882a593Smuzhiyun #define IPW2100_INTA_BEACON_PERIOD_EXPIRED (0x00000020) // Bit 5 690*4882a593Smuzhiyun #define IPW2100_INTA_SLAVE_MODE_HOST_COMMAND_DONE (0x00010000) // Bit 16 691*4882a593Smuzhiyun #define IPW2100_INTA_FW_INIT_DONE (0x01000000) // Bit 24 692*4882a593Smuzhiyun #define IPW2100_INTA_FW_CALIBRATION_CALC (0x02000000) // Bit 25 693*4882a593Smuzhiyun #define IPW2100_INTA_FATAL_ERROR (0x40000000) // Bit 30 694*4882a593Smuzhiyun #define IPW2100_INTA_PARITY_ERROR (0x80000000) // Bit 31 (MSB) 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun #define IPW_AUX_HOST_RESET_REG_PRINCETON_RESET (0x00000001) 697*4882a593Smuzhiyun #define IPW_AUX_HOST_RESET_REG_FORCE_NMI (0x00000002) 698*4882a593Smuzhiyun #define IPW_AUX_HOST_RESET_REG_PCI_HOST_CLUSTER_FATAL_NMI (0x00000004) 699*4882a593Smuzhiyun #define IPW_AUX_HOST_RESET_REG_CORE_FATAL_NMI (0x00000008) 700*4882a593Smuzhiyun #define IPW_AUX_HOST_RESET_REG_SW_RESET (0x00000080) 701*4882a593Smuzhiyun #define IPW_AUX_HOST_RESET_REG_MASTER_DISABLED (0x00000100) 702*4882a593Smuzhiyun #define IPW_AUX_HOST_RESET_REG_STOP_MASTER (0x00000200) 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_CLOCK_READY (0x00000001) // Bit 0 (LSB) 705*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY (0x00000002) // Bit 1 706*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_INIT_DONE (0x00000004) // Bit 2 707*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BITS_SYS_CONFIG (0x000007c0) // Bits 6-10 708*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_BUS_TYPE (0x00000200) // Bit 9 709*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_BAR0_BLOCK_SIZE (0x00000400) // Bit 10 710*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_USB_MODE (0x20000000) // Bit 29 711*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_HOST_FORCES_SYS_CLK (0x40000000) // Bit 30 712*4882a593Smuzhiyun #define IPW_AUX_HOST_GP_CNTRL_BIT_FW_FORCES_SYS_CLK (0x80000000) // Bit 31 (MSB) 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun #define IPW_BIT_GPIO_GPIO1_MASK 0x0000000C 715*4882a593Smuzhiyun #define IPW_BIT_GPIO_GPIO3_MASK 0x000000C0 716*4882a593Smuzhiyun #define IPW_BIT_GPIO_GPIO1_ENABLE 0x00000008 717*4882a593Smuzhiyun #define IPW_BIT_GPIO_RF_KILL 0x00010000 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun #define IPW_BIT_GPIO_LED_OFF 0x00002000 // Bit 13 = 1 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun #define IPW_REG_DOMAIN_0_OFFSET 0x0000 722*4882a593Smuzhiyun #define IPW_REG_DOMAIN_1_OFFSET IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun #define IPW_REG_INTA IPW_REG_DOMAIN_0_OFFSET + 0x0008 725*4882a593Smuzhiyun #define IPW_REG_INTA_MASK IPW_REG_DOMAIN_0_OFFSET + 0x000C 726*4882a593Smuzhiyun #define IPW_REG_INDIRECT_ACCESS_ADDRESS IPW_REG_DOMAIN_0_OFFSET + 0x0010 727*4882a593Smuzhiyun #define IPW_REG_INDIRECT_ACCESS_DATA IPW_REG_DOMAIN_0_OFFSET + 0x0014 728*4882a593Smuzhiyun #define IPW_REG_AUTOINCREMENT_ADDRESS IPW_REG_DOMAIN_0_OFFSET + 0x0018 729*4882a593Smuzhiyun #define IPW_REG_AUTOINCREMENT_DATA IPW_REG_DOMAIN_0_OFFSET + 0x001C 730*4882a593Smuzhiyun #define IPW_REG_RESET_REG IPW_REG_DOMAIN_0_OFFSET + 0x0020 731*4882a593Smuzhiyun #define IPW_REG_GP_CNTRL IPW_REG_DOMAIN_0_OFFSET + 0x0024 732*4882a593Smuzhiyun #define IPW_REG_GPIO IPW_REG_DOMAIN_0_OFFSET + 0x0030 733*4882a593Smuzhiyun #define IPW_REG_FW_TYPE IPW_REG_DOMAIN_1_OFFSET + 0x0188 734*4882a593Smuzhiyun #define IPW_REG_FW_VERSION IPW_REG_DOMAIN_1_OFFSET + 0x018C 735*4882a593Smuzhiyun #define IPW_REG_FW_COMPATIBILITY_VERSION IPW_REG_DOMAIN_1_OFFSET + 0x0190 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #define IPW_REG_INDIRECT_ADDR_MASK 0x00FFFFFC 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun #define IPW_INTERRUPT_MASK 0xC1010013 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun #define IPW2100_CONTROL_REG 0x220000 742*4882a593Smuzhiyun #define IPW2100_CONTROL_PHY_OFF 0x8 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun #define IPW2100_COMMAND 0x00300004 745*4882a593Smuzhiyun #define IPW2100_COMMAND_PHY_ON 0x0 746*4882a593Smuzhiyun #define IPW2100_COMMAND_PHY_OFF 0x1 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun /* in DEBUG_AREA, values of memory always 0xd55555d5 */ 749*4882a593Smuzhiyun #define IPW_REG_DOA_DEBUG_AREA_START IPW_REG_DOMAIN_0_OFFSET + 0x0090 750*4882a593Smuzhiyun #define IPW_REG_DOA_DEBUG_AREA_END IPW_REG_DOMAIN_0_OFFSET + 0x00FF 751*4882a593Smuzhiyun #define IPW_DATA_DOA_DEBUG_VALUE 0xd55555d5 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun #define IPW_INTERNAL_REGISTER_HALT_AND_RESET 0x003000e0 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun #define IPW_WAIT_CLOCK_STABILIZATION_DELAY 50 // micro seconds 756*4882a593Smuzhiyun #define IPW_WAIT_RESET_ARC_COMPLETE_DELAY 10 // micro seconds 757*4882a593Smuzhiyun #define IPW_WAIT_RESET_MASTER_ASSERT_COMPLETE_DELAY 10 // micro seconds 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun // BD ring queue read/write difference 760*4882a593Smuzhiyun #define IPW_BD_QUEUE_W_R_MIN_SPARE 2 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun #define IPW_CACHE_LINE_LENGTH_DEFAULT 0x80 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun #define IPW_CARD_DISABLE_PHY_OFF_COMPLETE_WAIT 100 // 100 milli 765*4882a593Smuzhiyun #define IPW_PREPARE_POWER_DOWN_COMPLETE_WAIT 100 // 100 milli 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun #define IPW_HEADER_802_11_SIZE sizeof(struct libipw_hdr_3addr) 768*4882a593Smuzhiyun #define IPW_MAX_80211_PAYLOAD_SIZE 2304U 769*4882a593Smuzhiyun #define IPW_MAX_802_11_PAYLOAD_LENGTH 2312 770*4882a593Smuzhiyun #define IPW_MAX_ACCEPTABLE_TX_FRAME_LENGTH 1536 771*4882a593Smuzhiyun #define IPW_MIN_ACCEPTABLE_RX_FRAME_LENGTH 60 772*4882a593Smuzhiyun #define IPW_MAX_ACCEPTABLE_RX_FRAME_LENGTH \ 773*4882a593Smuzhiyun (IPW_MAX_ACCEPTABLE_TX_FRAME_LENGTH + IPW_HEADER_802_11_SIZE - \ 774*4882a593Smuzhiyun sizeof(struct ethhdr)) 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun #define IPW_802_11_FCS_LENGTH 4 777*4882a593Smuzhiyun #define IPW_RX_NIC_BUFFER_LENGTH \ 778*4882a593Smuzhiyun (IPW_MAX_802_11_PAYLOAD_LENGTH + IPW_HEADER_802_11_SIZE + \ 779*4882a593Smuzhiyun IPW_802_11_FCS_LENGTH) 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun #define IPW_802_11_PAYLOAD_OFFSET \ 782*4882a593Smuzhiyun (sizeof(struct libipw_hdr_3addr) + \ 783*4882a593Smuzhiyun sizeof(struct libipw_snap_hdr)) 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun struct ipw2100_rx { 786*4882a593Smuzhiyun union { 787*4882a593Smuzhiyun unsigned char payload[IPW_RX_NIC_BUFFER_LENGTH]; 788*4882a593Smuzhiyun struct libipw_hdr_4addr header; 789*4882a593Smuzhiyun u32 status; 790*4882a593Smuzhiyun struct ipw2100_notification notification; 791*4882a593Smuzhiyun struct ipw2100_cmd_header command; 792*4882a593Smuzhiyun } rx_data; 793*4882a593Smuzhiyun } __packed; 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun /* Bit 0-7 are for 802.11b tx rates - . Bit 5-7 are reserved */ 796*4882a593Smuzhiyun #define TX_RATE_1_MBIT 0x0001 797*4882a593Smuzhiyun #define TX_RATE_2_MBIT 0x0002 798*4882a593Smuzhiyun #define TX_RATE_5_5_MBIT 0x0004 799*4882a593Smuzhiyun #define TX_RATE_11_MBIT 0x0008 800*4882a593Smuzhiyun #define TX_RATE_MASK 0x000F 801*4882a593Smuzhiyun #define DEFAULT_TX_RATES 0x000F 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun #define IPW_POWER_MODE_CAM 0x00 //(always on) 804*4882a593Smuzhiyun #define IPW_POWER_INDEX_1 0x01 805*4882a593Smuzhiyun #define IPW_POWER_INDEX_2 0x02 806*4882a593Smuzhiyun #define IPW_POWER_INDEX_3 0x03 807*4882a593Smuzhiyun #define IPW_POWER_INDEX_4 0x04 808*4882a593Smuzhiyun #define IPW_POWER_INDEX_5 0x05 809*4882a593Smuzhiyun #define IPW_POWER_AUTO 0x06 810*4882a593Smuzhiyun #define IPW_POWER_MASK 0x0F 811*4882a593Smuzhiyun #define IPW_POWER_ENABLED 0x10 812*4882a593Smuzhiyun #define IPW_POWER_LEVEL(x) ((x) & IPW_POWER_MASK) 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun #define IPW_TX_POWER_AUTO 0 815*4882a593Smuzhiyun #define IPW_TX_POWER_ENHANCED 1 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun #define IPW_TX_POWER_DEFAULT 32 818*4882a593Smuzhiyun #define IPW_TX_POWER_MIN 0 819*4882a593Smuzhiyun #define IPW_TX_POWER_MAX 16 820*4882a593Smuzhiyun #define IPW_TX_POWER_MIN_DBM (-12) 821*4882a593Smuzhiyun #define IPW_TX_POWER_MAX_DBM 16 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun #define FW_SCAN_DONOT_ASSOCIATE 0x0001 // Dont Attempt to Associate after Scan 824*4882a593Smuzhiyun #define FW_SCAN_PASSIVE 0x0008 // Force PASSSIVE Scan 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define REG_MIN_CHANNEL 0 827*4882a593Smuzhiyun #define REG_MAX_CHANNEL 14 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun #define REG_CHANNEL_MASK 0x00003FFF 830*4882a593Smuzhiyun #define IPW_IBSS_11B_DEFAULT_MASK 0x87ff 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun #define DIVERSITY_EITHER 0 // Use both antennas 833*4882a593Smuzhiyun #define DIVERSITY_ANTENNA_A 1 // Use antenna A 834*4882a593Smuzhiyun #define DIVERSITY_ANTENNA_B 2 // Use antenna B 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun #define HOST_COMMAND_WAIT 0 837*4882a593Smuzhiyun #define HOST_COMMAND_NO_WAIT 1 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun #define LOCK_NONE 0 840*4882a593Smuzhiyun #define LOCK_DRIVER 1 841*4882a593Smuzhiyun #define LOCK_FW 2 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun #define TYPE_SWEEP_ORD 0x000D 844*4882a593Smuzhiyun #define TYPE_IBSS_STTN_ORD 0x000E 845*4882a593Smuzhiyun #define TYPE_BSS_AP_ORD 0x000F 846*4882a593Smuzhiyun #define TYPE_RAW_BEACON_ENTRY 0x0010 847*4882a593Smuzhiyun #define TYPE_CALIBRATION_DATA 0x0011 848*4882a593Smuzhiyun #define TYPE_ROGUE_AP_DATA 0x0012 849*4882a593Smuzhiyun #define TYPE_ASSOCIATION_REQUEST 0x0013 850*4882a593Smuzhiyun #define TYPE_REASSOCIATION_REQUEST 0x0014 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun #define HW_FEATURE_RFKILL 0x0001 853*4882a593Smuzhiyun #define RF_KILLSWITCH_OFF 1 854*4882a593Smuzhiyun #define RF_KILLSWITCH_ON 0 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun #define IPW_COMMAND_POOL_SIZE 40 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun #define IPW_START_ORD_TAB_1 1 859*4882a593Smuzhiyun #define IPW_START_ORD_TAB_2 1000 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun #define IPW_ORD_TAB_1_ENTRY_SIZE sizeof(u32) 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun #define IS_ORDINAL_TABLE_ONE(mgr,id) \ 864*4882a593Smuzhiyun ((id >= IPW_START_ORD_TAB_1) && (id < mgr->table1_size)) 865*4882a593Smuzhiyun #define IS_ORDINAL_TABLE_TWO(mgr,id) \ 866*4882a593Smuzhiyun ((id >= IPW_START_ORD_TAB_2) && (id < (mgr->table2_size + IPW_START_ORD_TAB_2))) 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun #define BSS_ID_LENGTH 6 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun // Fixed size data: Ordinal Table 1 871*4882a593Smuzhiyun typedef enum _ORDINAL_TABLE_1 { // NS - means Not Supported by FW 872*4882a593Smuzhiyun // Transmit statistics 873*4882a593Smuzhiyun IPW_ORD_STAT_TX_HOST_REQUESTS = 1, // # of requested Host Tx's (MSDU) 874*4882a593Smuzhiyun IPW_ORD_STAT_TX_HOST_COMPLETE, // # of successful Host Tx's (MSDU) 875*4882a593Smuzhiyun IPW_ORD_STAT_TX_DIR_DATA, // # of successful Directed Tx's (MSDU) 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun IPW_ORD_STAT_TX_DIR_DATA1 = 4, // # of successful Directed Tx's (MSDU) @ 1MB 878*4882a593Smuzhiyun IPW_ORD_STAT_TX_DIR_DATA2, // # of successful Directed Tx's (MSDU) @ 2MB 879*4882a593Smuzhiyun IPW_ORD_STAT_TX_DIR_DATA5_5, // # of successful Directed Tx's (MSDU) @ 5_5MB 880*4882a593Smuzhiyun IPW_ORD_STAT_TX_DIR_DATA11, // # of successful Directed Tx's (MSDU) @ 11MB 881*4882a593Smuzhiyun IPW_ORD_STAT_TX_DIR_DATA22, // # of successful Directed Tx's (MSDU) @ 22MB 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun IPW_ORD_STAT_TX_NODIR_DATA1 = 13, // # of successful Non_Directed Tx's (MSDU) @ 1MB 884*4882a593Smuzhiyun IPW_ORD_STAT_TX_NODIR_DATA2, // # of successful Non_Directed Tx's (MSDU) @ 2MB 885*4882a593Smuzhiyun IPW_ORD_STAT_TX_NODIR_DATA5_5, // # of successful Non_Directed Tx's (MSDU) @ 5.5MB 886*4882a593Smuzhiyun IPW_ORD_STAT_TX_NODIR_DATA11, // # of successful Non_Directed Tx's (MSDU) @ 11MB 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun IPW_ORD_STAT_NULL_DATA = 21, // # of successful NULL data Tx's 889*4882a593Smuzhiyun IPW_ORD_STAT_TX_RTS, // # of successful Tx RTS 890*4882a593Smuzhiyun IPW_ORD_STAT_TX_CTS, // # of successful Tx CTS 891*4882a593Smuzhiyun IPW_ORD_STAT_TX_ACK, // # of successful Tx ACK 892*4882a593Smuzhiyun IPW_ORD_STAT_TX_ASSN, // # of successful Association Tx's 893*4882a593Smuzhiyun IPW_ORD_STAT_TX_ASSN_RESP, // # of successful Association response Tx's 894*4882a593Smuzhiyun IPW_ORD_STAT_TX_REASSN, // # of successful Reassociation Tx's 895*4882a593Smuzhiyun IPW_ORD_STAT_TX_REASSN_RESP, // # of successful Reassociation response Tx's 896*4882a593Smuzhiyun IPW_ORD_STAT_TX_PROBE, // # of probes successfully transmitted 897*4882a593Smuzhiyun IPW_ORD_STAT_TX_PROBE_RESP, // # of probe responses successfully transmitted 898*4882a593Smuzhiyun IPW_ORD_STAT_TX_BEACON, // # of tx beacon 899*4882a593Smuzhiyun IPW_ORD_STAT_TX_ATIM, // # of Tx ATIM 900*4882a593Smuzhiyun IPW_ORD_STAT_TX_DISASSN, // # of successful Disassociation TX 901*4882a593Smuzhiyun IPW_ORD_STAT_TX_AUTH, // # of successful Authentication Tx 902*4882a593Smuzhiyun IPW_ORD_STAT_TX_DEAUTH, // # of successful Deauthentication TX 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun IPW_ORD_STAT_TX_TOTAL_BYTES = 41, // Total successful Tx data bytes 905*4882a593Smuzhiyun IPW_ORD_STAT_TX_RETRIES, // # of Tx retries 906*4882a593Smuzhiyun IPW_ORD_STAT_TX_RETRY1, // # of Tx retries at 1MBPS 907*4882a593Smuzhiyun IPW_ORD_STAT_TX_RETRY2, // # of Tx retries at 2MBPS 908*4882a593Smuzhiyun IPW_ORD_STAT_TX_RETRY5_5, // # of Tx retries at 5.5MBPS 909*4882a593Smuzhiyun IPW_ORD_STAT_TX_RETRY11, // # of Tx retries at 11MBPS 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun IPW_ORD_STAT_TX_FAILURES = 51, // # of Tx Failures 912*4882a593Smuzhiyun IPW_ORD_STAT_TX_ABORT_AT_HOP, //NS // # of Tx's aborted at hop time 913*4882a593Smuzhiyun IPW_ORD_STAT_TX_MAX_TRIES_IN_HOP, // # of times max tries in a hop failed 914*4882a593Smuzhiyun IPW_ORD_STAT_TX_ABORT_LATE_DMA, //NS // # of times tx aborted due to late dma setup 915*4882a593Smuzhiyun IPW_ORD_STAT_TX_ABORT_STX, //NS // # of times backoff aborted 916*4882a593Smuzhiyun IPW_ORD_STAT_TX_DISASSN_FAIL, // # of times disassociation failed 917*4882a593Smuzhiyun IPW_ORD_STAT_TX_ERR_CTS, // # of missed/bad CTS frames 918*4882a593Smuzhiyun IPW_ORD_STAT_TX_BPDU, //NS // # of spanning tree BPDUs sent 919*4882a593Smuzhiyun IPW_ORD_STAT_TX_ERR_ACK, // # of tx err due to acks 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun // Receive statistics 922*4882a593Smuzhiyun IPW_ORD_STAT_RX_HOST = 61, // # of packets passed to host 923*4882a593Smuzhiyun IPW_ORD_STAT_RX_DIR_DATA, // # of directed packets 924*4882a593Smuzhiyun IPW_ORD_STAT_RX_DIR_DATA1, // # of directed packets at 1MB 925*4882a593Smuzhiyun IPW_ORD_STAT_RX_DIR_DATA2, // # of directed packets at 2MB 926*4882a593Smuzhiyun IPW_ORD_STAT_RX_DIR_DATA5_5, // # of directed packets at 5.5MB 927*4882a593Smuzhiyun IPW_ORD_STAT_RX_DIR_DATA11, // # of directed packets at 11MB 928*4882a593Smuzhiyun IPW_ORD_STAT_RX_DIR_DATA22, // # of directed packets at 22MB 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun IPW_ORD_STAT_RX_NODIR_DATA = 71, // # of nondirected packets 931*4882a593Smuzhiyun IPW_ORD_STAT_RX_NODIR_DATA1, // # of nondirected packets at 1MB 932*4882a593Smuzhiyun IPW_ORD_STAT_RX_NODIR_DATA2, // # of nondirected packets at 2MB 933*4882a593Smuzhiyun IPW_ORD_STAT_RX_NODIR_DATA5_5, // # of nondirected packets at 5.5MB 934*4882a593Smuzhiyun IPW_ORD_STAT_RX_NODIR_DATA11, // # of nondirected packets at 11MB 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun IPW_ORD_STAT_RX_NULL_DATA = 80, // # of null data rx's 937*4882a593Smuzhiyun IPW_ORD_STAT_RX_POLL, //NS // # of poll rx 938*4882a593Smuzhiyun IPW_ORD_STAT_RX_RTS, // # of Rx RTS 939*4882a593Smuzhiyun IPW_ORD_STAT_RX_CTS, // # of Rx CTS 940*4882a593Smuzhiyun IPW_ORD_STAT_RX_ACK, // # of Rx ACK 941*4882a593Smuzhiyun IPW_ORD_STAT_RX_CFEND, // # of Rx CF End 942*4882a593Smuzhiyun IPW_ORD_STAT_RX_CFEND_ACK, // # of Rx CF End + CF Ack 943*4882a593Smuzhiyun IPW_ORD_STAT_RX_ASSN, // # of Association Rx's 944*4882a593Smuzhiyun IPW_ORD_STAT_RX_ASSN_RESP, // # of Association response Rx's 945*4882a593Smuzhiyun IPW_ORD_STAT_RX_REASSN, // # of Reassociation Rx's 946*4882a593Smuzhiyun IPW_ORD_STAT_RX_REASSN_RESP, // # of Reassociation response Rx's 947*4882a593Smuzhiyun IPW_ORD_STAT_RX_PROBE, // # of probe Rx's 948*4882a593Smuzhiyun IPW_ORD_STAT_RX_PROBE_RESP, // # of probe response Rx's 949*4882a593Smuzhiyun IPW_ORD_STAT_RX_BEACON, // # of Rx beacon 950*4882a593Smuzhiyun IPW_ORD_STAT_RX_ATIM, // # of Rx ATIM 951*4882a593Smuzhiyun IPW_ORD_STAT_RX_DISASSN, // # of disassociation Rx 952*4882a593Smuzhiyun IPW_ORD_STAT_RX_AUTH, // # of authentication Rx 953*4882a593Smuzhiyun IPW_ORD_STAT_RX_DEAUTH, // # of deauthentication Rx 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun IPW_ORD_STAT_RX_TOTAL_BYTES = 101, // Total rx data bytes received 956*4882a593Smuzhiyun IPW_ORD_STAT_RX_ERR_CRC, // # of packets with Rx CRC error 957*4882a593Smuzhiyun IPW_ORD_STAT_RX_ERR_CRC1, // # of Rx CRC errors at 1MB 958*4882a593Smuzhiyun IPW_ORD_STAT_RX_ERR_CRC2, // # of Rx CRC errors at 2MB 959*4882a593Smuzhiyun IPW_ORD_STAT_RX_ERR_CRC5_5, // # of Rx CRC errors at 5.5MB 960*4882a593Smuzhiyun IPW_ORD_STAT_RX_ERR_CRC11, // # of Rx CRC errors at 11MB 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun IPW_ORD_STAT_RX_DUPLICATE1 = 112, // # of duplicate rx packets at 1MB 963*4882a593Smuzhiyun IPW_ORD_STAT_RX_DUPLICATE2, // # of duplicate rx packets at 2MB 964*4882a593Smuzhiyun IPW_ORD_STAT_RX_DUPLICATE5_5, // # of duplicate rx packets at 5.5MB 965*4882a593Smuzhiyun IPW_ORD_STAT_RX_DUPLICATE11, // # of duplicate rx packets at 11MB 966*4882a593Smuzhiyun IPW_ORD_STAT_RX_DUPLICATE = 119, // # of duplicate rx packets 967*4882a593Smuzhiyun 968*4882a593Smuzhiyun IPW_ORD_PERS_DB_LOCK = 120, // # locking fw permanent db 969*4882a593Smuzhiyun IPW_ORD_PERS_DB_SIZE, // # size of fw permanent db 970*4882a593Smuzhiyun IPW_ORD_PERS_DB_ADDR, // # address of fw permanent db 971*4882a593Smuzhiyun IPW_ORD_STAT_RX_INVALID_PROTOCOL, // # of rx frames with invalid protocol 972*4882a593Smuzhiyun IPW_ORD_SYS_BOOT_TIME, // # Boot time 973*4882a593Smuzhiyun IPW_ORD_STAT_RX_NO_BUFFER, // # of rx frames rejected due to no buffer 974*4882a593Smuzhiyun IPW_ORD_STAT_RX_ABORT_LATE_DMA, //NS // # of rx frames rejected due to dma setup too late 975*4882a593Smuzhiyun IPW_ORD_STAT_RX_ABORT_AT_HOP, //NS // # of rx frames aborted due to hop 976*4882a593Smuzhiyun IPW_ORD_STAT_RX_MISSING_FRAG, // # of rx frames dropped due to missing fragment 977*4882a593Smuzhiyun IPW_ORD_STAT_RX_ORPHAN_FRAG, // # of rx frames dropped due to non-sequential fragment 978*4882a593Smuzhiyun IPW_ORD_STAT_RX_ORPHAN_FRAME, // # of rx frames dropped due to unmatched 1st frame 979*4882a593Smuzhiyun IPW_ORD_STAT_RX_FRAG_AGEOUT, // # of rx frames dropped due to uncompleted frame 980*4882a593Smuzhiyun IPW_ORD_STAT_RX_BAD_SSID, //NS // Bad SSID (unused) 981*4882a593Smuzhiyun IPW_ORD_STAT_RX_ICV_ERRORS, // # of ICV errors during decryption 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun // PSP Statistics 984*4882a593Smuzhiyun IPW_ORD_STAT_PSP_SUSPENSION = 137, // # of times adapter suspended 985*4882a593Smuzhiyun IPW_ORD_STAT_PSP_BCN_TIMEOUT, // # of beacon timeout 986*4882a593Smuzhiyun IPW_ORD_STAT_PSP_POLL_TIMEOUT, // # of poll response timeouts 987*4882a593Smuzhiyun IPW_ORD_STAT_PSP_NONDIR_TIMEOUT, // # of timeouts waiting for last broadcast/muticast pkt 988*4882a593Smuzhiyun IPW_ORD_STAT_PSP_RX_DTIMS, // # of PSP DTIMs received 989*4882a593Smuzhiyun IPW_ORD_STAT_PSP_RX_TIMS, // # of PSP TIMs received 990*4882a593Smuzhiyun IPW_ORD_STAT_PSP_STATION_ID, // PSP Station ID 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun // Association and roaming 993*4882a593Smuzhiyun IPW_ORD_LAST_ASSN_TIME = 147, // RTC time of last association 994*4882a593Smuzhiyun IPW_ORD_STAT_PERCENT_MISSED_BCNS, // current calculation of % missed beacons 995*4882a593Smuzhiyun IPW_ORD_STAT_PERCENT_RETRIES, // current calculation of % missed tx retries 996*4882a593Smuzhiyun IPW_ORD_ASSOCIATED_AP_PTR, // If associated, this is ptr to the associated 997*4882a593Smuzhiyun // AP table entry. set to 0 if not associated 998*4882a593Smuzhiyun IPW_ORD_AVAILABLE_AP_CNT, // # of AP's described in the AP table 999*4882a593Smuzhiyun IPW_ORD_AP_LIST_PTR, // Ptr to list of available APs 1000*4882a593Smuzhiyun IPW_ORD_STAT_AP_ASSNS, // # of associations 1001*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_FAIL, // # of association failures 1002*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_RESP_FAIL, // # of failuresdue to response fail 1003*4882a593Smuzhiyun IPW_ORD_STAT_FULL_SCANS, // # of full scans 1004*4882a593Smuzhiyun 1005*4882a593Smuzhiyun IPW_ORD_CARD_DISABLED, // # Card Disabled 1006*4882a593Smuzhiyun IPW_ORD_STAT_ROAM_INHIBIT, // # of times roaming was inhibited due to ongoing activity 1007*4882a593Smuzhiyun IPW_FILLER_40, 1008*4882a593Smuzhiyun IPW_ORD_RSSI_AT_ASSN = 160, // RSSI of associated AP at time of association 1009*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_CAUSE1, // # of reassociations due to no tx from AP in last N 1010*4882a593Smuzhiyun // hops or no prob_ responses in last 3 minutes 1011*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_CAUSE2, // # of reassociations due to poor tx/rx quality 1012*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_CAUSE3, // # of reassociations due to tx/rx quality with excessive 1013*4882a593Smuzhiyun // load at the AP 1014*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_CAUSE4, // # of reassociations due to AP RSSI level fell below 1015*4882a593Smuzhiyun // eligible group 1016*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_CAUSE5, // # of reassociations due to load leveling 1017*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_CAUSE6, //NS // # of reassociations due to dropped by Ap 1018*4882a593Smuzhiyun IPW_FILLER_41, 1019*4882a593Smuzhiyun IPW_FILLER_42, 1020*4882a593Smuzhiyun IPW_FILLER_43, 1021*4882a593Smuzhiyun IPW_ORD_STAT_AUTH_FAIL, // # of times authentication failed 1022*4882a593Smuzhiyun IPW_ORD_STAT_AUTH_RESP_FAIL, // # of times authentication response failed 1023*4882a593Smuzhiyun IPW_ORD_STATION_TABLE_CNT, // # of entries in association table 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun // Other statistics 1026*4882a593Smuzhiyun IPW_ORD_RSSI_AVG_CURR = 173, // Current avg RSSI 1027*4882a593Smuzhiyun IPW_ORD_STEST_RESULTS_CURR, //NS // Current self test results word 1028*4882a593Smuzhiyun IPW_ORD_STEST_RESULTS_CUM, //NS // Cummulative self test results word 1029*4882a593Smuzhiyun IPW_ORD_SELF_TEST_STATUS, //NS // 1030*4882a593Smuzhiyun IPW_ORD_POWER_MGMT_MODE, // Power mode - 0=CAM, 1=PSP 1031*4882a593Smuzhiyun IPW_ORD_POWER_MGMT_INDEX, //NS // 1032*4882a593Smuzhiyun IPW_ORD_COUNTRY_CODE, // IEEE country code as recv'd from beacon 1033*4882a593Smuzhiyun IPW_ORD_COUNTRY_CHANNELS, // channels supported by country 1034*4882a593Smuzhiyun // IPW_ORD_COUNTRY_CHANNELS: 1035*4882a593Smuzhiyun // For 11b the lower 2-byte are used for channels from 1-14 1036*4882a593Smuzhiyun // and the higher 2-byte are not used. 1037*4882a593Smuzhiyun IPW_ORD_RESET_CNT, // # of adapter resets (warm) 1038*4882a593Smuzhiyun IPW_ORD_BEACON_INTERVAL, // Beacon interval 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun IPW_ORD_PRINCETON_VERSION = 184, //NS // Princeton Version 1041*4882a593Smuzhiyun IPW_ORD_ANTENNA_DIVERSITY, // TRUE if antenna diversity is disabled 1042*4882a593Smuzhiyun IPW_ORD_CCA_RSSI, //NS // CCA RSSI value (factory programmed) 1043*4882a593Smuzhiyun IPW_ORD_STAT_EEPROM_UPDATE, //NS // # of times config EEPROM updated 1044*4882a593Smuzhiyun IPW_ORD_DTIM_PERIOD, // # of beacon intervals between DTIMs 1045*4882a593Smuzhiyun IPW_ORD_OUR_FREQ, // current radio freq lower digits - channel ID 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun IPW_ORD_RTC_TIME = 190, // current RTC time 1048*4882a593Smuzhiyun IPW_ORD_PORT_TYPE, // operating mode 1049*4882a593Smuzhiyun IPW_ORD_CURRENT_TX_RATE, // current tx rate 1050*4882a593Smuzhiyun IPW_ORD_SUPPORTED_RATES, // Bitmap of supported tx rates 1051*4882a593Smuzhiyun IPW_ORD_ATIM_WINDOW, // current ATIM Window 1052*4882a593Smuzhiyun IPW_ORD_BASIC_RATES, // bitmap of basic tx rates 1053*4882a593Smuzhiyun IPW_ORD_NIC_HIGHEST_RATE, // bitmap of basic tx rates 1054*4882a593Smuzhiyun IPW_ORD_AP_HIGHEST_RATE, // bitmap of basic tx rates 1055*4882a593Smuzhiyun IPW_ORD_CAPABILITIES, // Management frame capability field 1056*4882a593Smuzhiyun IPW_ORD_AUTH_TYPE, // Type of authentication 1057*4882a593Smuzhiyun IPW_ORD_RADIO_TYPE, // Adapter card platform type 1058*4882a593Smuzhiyun IPW_ORD_RTS_THRESHOLD = 201, // Min length of packet after which RTS handshaking is used 1059*4882a593Smuzhiyun IPW_ORD_INT_MODE, // International mode 1060*4882a593Smuzhiyun IPW_ORD_FRAGMENTATION_THRESHOLD, // protocol frag threshold 1061*4882a593Smuzhiyun IPW_ORD_EEPROM_SRAM_DB_BLOCK_START_ADDRESS, // EEPROM offset in SRAM 1062*4882a593Smuzhiyun IPW_ORD_EEPROM_SRAM_DB_BLOCK_SIZE, // EEPROM size in SRAM 1063*4882a593Smuzhiyun IPW_ORD_EEPROM_SKU_CAPABILITY, // EEPROM SKU Capability 206 = 1064*4882a593Smuzhiyun IPW_ORD_EEPROM_IBSS_11B_CHANNELS, // EEPROM IBSS 11b channel set 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun IPW_ORD_MAC_VERSION = 209, // MAC Version 1067*4882a593Smuzhiyun IPW_ORD_MAC_REVISION, // MAC Revision 1068*4882a593Smuzhiyun IPW_ORD_RADIO_VERSION, // Radio Version 1069*4882a593Smuzhiyun IPW_ORD_NIC_MANF_DATE_TIME, // MANF Date/Time STAMP 1070*4882a593Smuzhiyun IPW_ORD_UCODE_VERSION, // Ucode Version 1071*4882a593Smuzhiyun IPW_ORD_HW_RF_SWITCH_STATE = 214, // HW RF Kill Switch State 1072*4882a593Smuzhiyun } ORDINALTABLE1; 1073*4882a593Smuzhiyun 1074*4882a593Smuzhiyun // ordinal table 2 1075*4882a593Smuzhiyun // Variable length data: 1076*4882a593Smuzhiyun #define IPW_FIRST_VARIABLE_LENGTH_ORDINAL 1001 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun typedef enum _ORDINAL_TABLE_2 { // NS - means Not Supported by FW 1079*4882a593Smuzhiyun IPW_ORD_STAT_BASE = 1000, // contains number of variable ORDs 1080*4882a593Smuzhiyun IPW_ORD_STAT_ADAPTER_MAC = 1001, // 6 bytes: our adapter MAC address 1081*4882a593Smuzhiyun IPW_ORD_STAT_PREFERRED_BSSID = 1002, // 6 bytes: BSSID of the preferred AP 1082*4882a593Smuzhiyun IPW_ORD_STAT_MANDATORY_BSSID = 1003, // 6 bytes: BSSID of the mandatory AP 1083*4882a593Smuzhiyun IPW_FILL_1, //NS // 1084*4882a593Smuzhiyun IPW_ORD_STAT_COUNTRY_TEXT = 1005, // 36 bytes: Country name text, First two bytes are Country code 1085*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_SSID = 1006, // 32 bytes: ESSID String 1086*4882a593Smuzhiyun IPW_ORD_STATION_TABLE = 1007, // ? bytes: Station/AP table (via Direct SSID Scans) 1087*4882a593Smuzhiyun IPW_ORD_STAT_SWEEP_TABLE = 1008, // ? bytes: Sweep/Host Table table (via Broadcast Scans) 1088*4882a593Smuzhiyun IPW_ORD_STAT_ROAM_LOG = 1009, // ? bytes: Roaming log 1089*4882a593Smuzhiyun IPW_ORD_STAT_RATE_LOG = 1010, //NS // 0 bytes: Rate log 1090*4882a593Smuzhiyun IPW_ORD_STAT_FIFO = 1011, //NS // 0 bytes: Fifo buffer data structures 1091*4882a593Smuzhiyun IPW_ORD_STAT_FW_VER_NUM = 1012, // 14 bytes: fw version ID string as in (a.bb.ccc; "0.08.011") 1092*4882a593Smuzhiyun IPW_ORD_STAT_FW_DATE = 1013, // 14 bytes: fw date string (mmm dd yyyy; "Mar 13 2002") 1093*4882a593Smuzhiyun IPW_ORD_STAT_ASSN_AP_BSSID = 1014, // 6 bytes: MAC address of associated AP 1094*4882a593Smuzhiyun IPW_ORD_STAT_DEBUG = 1015, //NS // ? bytes: 1095*4882a593Smuzhiyun IPW_ORD_STAT_NIC_BPA_NUM = 1016, // 11 bytes: NIC BPA number in ASCII 1096*4882a593Smuzhiyun IPW_ORD_STAT_UCODE_DATE = 1017, // 5 bytes: uCode date 1097*4882a593Smuzhiyun IPW_ORD_SECURITY_NGOTIATION_RESULT = 1018, 1098*4882a593Smuzhiyun } ORDINALTABLE2; // NS - means Not Supported by FW 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun #define IPW_LAST_VARIABLE_LENGTH_ORDINAL 1018 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun #ifndef WIRELESS_SPY 1103*4882a593Smuzhiyun #define WIRELESS_SPY // enable iwspy support 1104*4882a593Smuzhiyun #endif 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA0 0x0002f200 1107*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA0_END 0x0002f510 // 0x310 bytes 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA1 0x0002f610 1110*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA1_END 0x0002f630 // 0x20 bytes 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA2 0x0002fa00 1113*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA2_END 0x0002fa20 // 0x20 bytes 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA3 0x0002fc00 1116*4882a593Smuzhiyun #define IPW_HOST_FW_SHARED_AREA3_END 0x0002fc10 // 0x10 bytes 1117*4882a593Smuzhiyun 1118*4882a593Smuzhiyun #define IPW_HOST_FW_INTERRUPT_AREA 0x0002ff80 1119*4882a593Smuzhiyun #define IPW_HOST_FW_INTERRUPT_AREA_END 0x00030000 // 0x80 bytes 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun struct ipw2100_fw_chunk { 1122*4882a593Smuzhiyun unsigned char *buf; 1123*4882a593Smuzhiyun long len; 1124*4882a593Smuzhiyun long pos; 1125*4882a593Smuzhiyun struct list_head list; 1126*4882a593Smuzhiyun }; 1127*4882a593Smuzhiyun 1128*4882a593Smuzhiyun struct ipw2100_fw_chunk_set { 1129*4882a593Smuzhiyun const void *data; 1130*4882a593Smuzhiyun unsigned long size; 1131*4882a593Smuzhiyun }; 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun struct ipw2100_fw { 1134*4882a593Smuzhiyun int version; 1135*4882a593Smuzhiyun struct ipw2100_fw_chunk_set fw; 1136*4882a593Smuzhiyun struct ipw2100_fw_chunk_set uc; 1137*4882a593Smuzhiyun const struct firmware *fw_entry; 1138*4882a593Smuzhiyun }; 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun #define MAX_FW_VERSION_LEN 14 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun #endif /* _IPW2100_H */ 1143