1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2010 Broadcom Corporation 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any 5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY 11*4882a593Smuzhiyun * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION 13*4882a593Smuzhiyun * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN 14*4882a593Smuzhiyun * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef _BRCM_D11_H_ 18*4882a593Smuzhiyun #define _BRCM_D11_H_ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #include <linux/ieee80211.h> 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #include <defs.h> 23*4882a593Smuzhiyun #include "pub.h" 24*4882a593Smuzhiyun #include "dma.h" 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* RX FIFO numbers */ 27*4882a593Smuzhiyun #define RX_FIFO 0 /* data and ctl frames */ 28*4882a593Smuzhiyun #define RX_TXSTATUS_FIFO 3 /* RX fifo for tx status packages */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* TX FIFO numbers using WME Access Category */ 31*4882a593Smuzhiyun #define TX_AC_BK_FIFO 0 /* Background TX FIFO */ 32*4882a593Smuzhiyun #define TX_AC_BE_FIFO 1 /* Best-Effort TX FIFO */ 33*4882a593Smuzhiyun #define TX_AC_VI_FIFO 2 /* Video TX FIFO */ 34*4882a593Smuzhiyun #define TX_AC_VO_FIFO 3 /* Voice TX FIFO */ 35*4882a593Smuzhiyun #define TX_BCMC_FIFO 4 /* Broadcast/Multicast TX FIFO */ 36*4882a593Smuzhiyun #define TX_ATIM_FIFO 5 /* TX fifo for ATIM window info */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* Addr is byte address used by SW; offset is word offset used by uCode */ 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Per AC TX limit settings */ 41*4882a593Smuzhiyun #define M_AC_TXLMT_BASE_ADDR (0x180 * 2) 42*4882a593Smuzhiyun #define M_AC_TXLMT_ADDR(_ac) (M_AC_TXLMT_BASE_ADDR + (2 * (_ac))) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* Legacy TX FIFO numbers */ 45*4882a593Smuzhiyun #define TX_DATA_FIFO TX_AC_BE_FIFO 46*4882a593Smuzhiyun #define TX_CTL_FIFO TX_AC_VO_FIFO 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define WL_RSSI_ANT_MAX 4 /* max possible rx antennas */ 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun struct intctrlregs { 51*4882a593Smuzhiyun u32 intstatus; 52*4882a593Smuzhiyun u32 intmask; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* PIO structure, 56*4882a593Smuzhiyun * support two PIO format: 2 bytes access and 4 bytes access 57*4882a593Smuzhiyun * basic FIFO register set is per channel(transmit or receive) 58*4882a593Smuzhiyun * a pair of channels is defined for convenience 59*4882a593Smuzhiyun */ 60*4882a593Smuzhiyun /* 2byte-wide pio register set per channel(xmt or rcv) */ 61*4882a593Smuzhiyun struct pio2regs { 62*4882a593Smuzhiyun u16 fifocontrol; 63*4882a593Smuzhiyun u16 fifodata; 64*4882a593Smuzhiyun u16 fifofree; /* only valid in xmt channel, not in rcv channel */ 65*4882a593Smuzhiyun u16 PAD; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* a pair of pio channels(tx and rx) */ 69*4882a593Smuzhiyun struct pio2regp { 70*4882a593Smuzhiyun struct pio2regs tx; 71*4882a593Smuzhiyun struct pio2regs rx; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* 4byte-wide pio register set per channel(xmt or rcv) */ 75*4882a593Smuzhiyun struct pio4regs { 76*4882a593Smuzhiyun u32 fifocontrol; 77*4882a593Smuzhiyun u32 fifodata; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* a pair of pio channels(tx and rx) */ 81*4882a593Smuzhiyun struct pio4regp { 82*4882a593Smuzhiyun struct pio4regs tx; 83*4882a593Smuzhiyun struct pio4regs rx; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* read: 32-bit register that can be read as 32-bit or as 2 16-bit 87*4882a593Smuzhiyun * write: only low 16b-it half can be written 88*4882a593Smuzhiyun */ 89*4882a593Smuzhiyun union pmqreg { 90*4882a593Smuzhiyun u32 pmqhostdata; /* read only! */ 91*4882a593Smuzhiyun struct { 92*4882a593Smuzhiyun u16 pmqctrlstatus; /* read/write */ 93*4882a593Smuzhiyun u16 PAD; 94*4882a593Smuzhiyun } w; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun struct fifo64 { 98*4882a593Smuzhiyun struct dma64regs dmaxmt; /* dma tx */ 99*4882a593Smuzhiyun struct pio4regs piotx; /* pio tx */ 100*4882a593Smuzhiyun struct dma64regs dmarcv; /* dma rx */ 101*4882a593Smuzhiyun struct pio4regs piorx; /* pio rx */ 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* 105*4882a593Smuzhiyun * Host Interface Registers 106*4882a593Smuzhiyun */ 107*4882a593Smuzhiyun struct d11regs { 108*4882a593Smuzhiyun /* Device Control ("semi-standard host registers") */ 109*4882a593Smuzhiyun u32 PAD[3]; /* 0x0 - 0x8 */ 110*4882a593Smuzhiyun u32 biststatus; /* 0xC */ 111*4882a593Smuzhiyun u32 biststatus2; /* 0x10 */ 112*4882a593Smuzhiyun u32 PAD; /* 0x14 */ 113*4882a593Smuzhiyun u32 gptimer; /* 0x18 */ 114*4882a593Smuzhiyun u32 usectimer; /* 0x1c *//* for corerev >= 26 */ 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* Interrupt Control *//* 0x20 */ 117*4882a593Smuzhiyun struct intctrlregs intctrlregs[8]; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun u32 PAD[40]; /* 0x60 - 0xFC */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun u32 intrcvlazy[4]; /* 0x100 - 0x10C */ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun u32 PAD[4]; /* 0x110 - 0x11c */ 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun u32 maccontrol; /* 0x120 */ 126*4882a593Smuzhiyun u32 maccommand; /* 0x124 */ 127*4882a593Smuzhiyun u32 macintstatus; /* 0x128 */ 128*4882a593Smuzhiyun u32 macintmask; /* 0x12C */ 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* Transmit Template Access */ 131*4882a593Smuzhiyun u32 tplatewrptr; /* 0x130 */ 132*4882a593Smuzhiyun u32 tplatewrdata; /* 0x134 */ 133*4882a593Smuzhiyun u32 PAD[2]; /* 0x138 - 0x13C */ 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* PMQ registers */ 136*4882a593Smuzhiyun union pmqreg pmqreg; /* 0x140 */ 137*4882a593Smuzhiyun u32 pmqpatl; /* 0x144 */ 138*4882a593Smuzhiyun u32 pmqpath; /* 0x148 */ 139*4882a593Smuzhiyun u32 PAD; /* 0x14C */ 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun u32 chnstatus; /* 0x150 */ 142*4882a593Smuzhiyun u32 psmdebug; /* 0x154 */ 143*4882a593Smuzhiyun u32 phydebug; /* 0x158 */ 144*4882a593Smuzhiyun u32 machwcap; /* 0x15C */ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* Extended Internal Objects */ 147*4882a593Smuzhiyun u32 objaddr; /* 0x160 */ 148*4882a593Smuzhiyun u32 objdata; /* 0x164 */ 149*4882a593Smuzhiyun u32 PAD[2]; /* 0x168 - 0x16c */ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun u32 frmtxstatus; /* 0x170 */ 152*4882a593Smuzhiyun u32 frmtxstatus2; /* 0x174 */ 153*4882a593Smuzhiyun u32 PAD[2]; /* 0x178 - 0x17c */ 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* TSF host access */ 156*4882a593Smuzhiyun u32 tsf_timerlow; /* 0x180 */ 157*4882a593Smuzhiyun u32 tsf_timerhigh; /* 0x184 */ 158*4882a593Smuzhiyun u32 tsf_cfprep; /* 0x188 */ 159*4882a593Smuzhiyun u32 tsf_cfpstart; /* 0x18c */ 160*4882a593Smuzhiyun u32 tsf_cfpmaxdur32; /* 0x190 */ 161*4882a593Smuzhiyun u32 PAD[3]; /* 0x194 - 0x19c */ 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun u32 maccontrol1; /* 0x1a0 */ 164*4882a593Smuzhiyun u32 machwcap1; /* 0x1a4 */ 165*4882a593Smuzhiyun u32 PAD[14]; /* 0x1a8 - 0x1dc */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* Clock control and hardware workarounds*/ 168*4882a593Smuzhiyun u32 clk_ctl_st; /* 0x1e0 */ 169*4882a593Smuzhiyun u32 hw_war; 170*4882a593Smuzhiyun u32 d11_phypllctl; /* the phypll request/avail bits are 171*4882a593Smuzhiyun * moved to clk_ctl_st 172*4882a593Smuzhiyun */ 173*4882a593Smuzhiyun u32 PAD[5]; /* 0x1ec - 0x1fc */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* 0x200-0x37F dma/pio registers */ 176*4882a593Smuzhiyun struct fifo64 fifo64regs[6]; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* FIFO diagnostic port access */ 179*4882a593Smuzhiyun struct dma32diag dmafifo; /* 0x380 - 0x38C */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun u32 aggfifocnt; /* 0x390 */ 182*4882a593Smuzhiyun u32 aggfifodata; /* 0x394 */ 183*4882a593Smuzhiyun u32 PAD[16]; /* 0x398 - 0x3d4 */ 184*4882a593Smuzhiyun u16 radioregaddr; /* 0x3d8 */ 185*4882a593Smuzhiyun u16 radioregdata; /* 0x3da */ 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* 188*4882a593Smuzhiyun * time delay between the change on rf disable input and 189*4882a593Smuzhiyun * radio shutdown 190*4882a593Smuzhiyun */ 191*4882a593Smuzhiyun u32 rfdisabledly; /* 0x3DC */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* PHY register access */ 194*4882a593Smuzhiyun u16 phyversion; /* 0x3e0 - 0x0 */ 195*4882a593Smuzhiyun u16 phybbconfig; /* 0x3e2 - 0x1 */ 196*4882a593Smuzhiyun u16 phyadcbias; /* 0x3e4 - 0x2 Bphy only */ 197*4882a593Smuzhiyun u16 phyanacore; /* 0x3e6 - 0x3 pwwrdwn on aphy */ 198*4882a593Smuzhiyun u16 phyrxstatus0; /* 0x3e8 - 0x4 */ 199*4882a593Smuzhiyun u16 phyrxstatus1; /* 0x3ea - 0x5 */ 200*4882a593Smuzhiyun u16 phycrsth; /* 0x3ec - 0x6 */ 201*4882a593Smuzhiyun u16 phytxerror; /* 0x3ee - 0x7 */ 202*4882a593Smuzhiyun u16 phychannel; /* 0x3f0 - 0x8 */ 203*4882a593Smuzhiyun u16 PAD[1]; /* 0x3f2 - 0x9 */ 204*4882a593Smuzhiyun u16 phytest; /* 0x3f4 - 0xa */ 205*4882a593Smuzhiyun u16 phy4waddr; /* 0x3f6 - 0xb */ 206*4882a593Smuzhiyun u16 phy4wdatahi; /* 0x3f8 - 0xc */ 207*4882a593Smuzhiyun u16 phy4wdatalo; /* 0x3fa - 0xd */ 208*4882a593Smuzhiyun u16 phyregaddr; /* 0x3fc - 0xe */ 209*4882a593Smuzhiyun u16 phyregdata; /* 0x3fe - 0xf */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* IHR *//* 0x400 - 0x7FE */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* RXE Block */ 214*4882a593Smuzhiyun u16 PAD[3]; /* 0x400 - 0x406 */ 215*4882a593Smuzhiyun u16 rcv_fifo_ctl; /* 0x406 */ 216*4882a593Smuzhiyun u16 PAD; /* 0x408 - 0x40a */ 217*4882a593Smuzhiyun u16 rcv_frm_cnt; /* 0x40a */ 218*4882a593Smuzhiyun u16 PAD[4]; /* 0x40a - 0x414 */ 219*4882a593Smuzhiyun u16 rssi; /* 0x414 */ 220*4882a593Smuzhiyun u16 PAD[5]; /* 0x414 - 0x420 */ 221*4882a593Smuzhiyun u16 rcm_ctl; /* 0x420 */ 222*4882a593Smuzhiyun u16 rcm_mat_data; /* 0x422 */ 223*4882a593Smuzhiyun u16 rcm_mat_mask; /* 0x424 */ 224*4882a593Smuzhiyun u16 rcm_mat_dly; /* 0x426 */ 225*4882a593Smuzhiyun u16 rcm_cond_mask_l; /* 0x428 */ 226*4882a593Smuzhiyun u16 rcm_cond_mask_h; /* 0x42A */ 227*4882a593Smuzhiyun u16 rcm_cond_dly; /* 0x42C */ 228*4882a593Smuzhiyun u16 PAD[1]; /* 0x42E */ 229*4882a593Smuzhiyun u16 ext_ihr_addr; /* 0x430 */ 230*4882a593Smuzhiyun u16 ext_ihr_data; /* 0x432 */ 231*4882a593Smuzhiyun u16 rxe_phyrs_2; /* 0x434 */ 232*4882a593Smuzhiyun u16 rxe_phyrs_3; /* 0x436 */ 233*4882a593Smuzhiyun u16 phy_mode; /* 0x438 */ 234*4882a593Smuzhiyun u16 rcmta_ctl; /* 0x43a */ 235*4882a593Smuzhiyun u16 rcmta_size; /* 0x43c */ 236*4882a593Smuzhiyun u16 rcmta_addr0; /* 0x43e */ 237*4882a593Smuzhiyun u16 rcmta_addr1; /* 0x440 */ 238*4882a593Smuzhiyun u16 rcmta_addr2; /* 0x442 */ 239*4882a593Smuzhiyun u16 PAD[30]; /* 0x444 - 0x480 */ 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun /* PSM Block *//* 0x480 - 0x500 */ 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun u16 PAD; /* 0x480 */ 244*4882a593Smuzhiyun u16 psm_maccontrol_h; /* 0x482 */ 245*4882a593Smuzhiyun u16 psm_macintstatus_l; /* 0x484 */ 246*4882a593Smuzhiyun u16 psm_macintstatus_h; /* 0x486 */ 247*4882a593Smuzhiyun u16 psm_macintmask_l; /* 0x488 */ 248*4882a593Smuzhiyun u16 psm_macintmask_h; /* 0x48A */ 249*4882a593Smuzhiyun u16 PAD; /* 0x48C */ 250*4882a593Smuzhiyun u16 psm_maccommand; /* 0x48E */ 251*4882a593Smuzhiyun u16 psm_brc; /* 0x490 */ 252*4882a593Smuzhiyun u16 psm_phy_hdr_param; /* 0x492 */ 253*4882a593Smuzhiyun u16 psm_postcard; /* 0x494 */ 254*4882a593Smuzhiyun u16 psm_pcard_loc_l; /* 0x496 */ 255*4882a593Smuzhiyun u16 psm_pcard_loc_h; /* 0x498 */ 256*4882a593Smuzhiyun u16 psm_gpio_in; /* 0x49A */ 257*4882a593Smuzhiyun u16 psm_gpio_out; /* 0x49C */ 258*4882a593Smuzhiyun u16 psm_gpio_oe; /* 0x49E */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun u16 psm_bred_0; /* 0x4A0 */ 261*4882a593Smuzhiyun u16 psm_bred_1; /* 0x4A2 */ 262*4882a593Smuzhiyun u16 psm_bred_2; /* 0x4A4 */ 263*4882a593Smuzhiyun u16 psm_bred_3; /* 0x4A6 */ 264*4882a593Smuzhiyun u16 psm_brcl_0; /* 0x4A8 */ 265*4882a593Smuzhiyun u16 psm_brcl_1; /* 0x4AA */ 266*4882a593Smuzhiyun u16 psm_brcl_2; /* 0x4AC */ 267*4882a593Smuzhiyun u16 psm_brcl_3; /* 0x4AE */ 268*4882a593Smuzhiyun u16 psm_brpo_0; /* 0x4B0 */ 269*4882a593Smuzhiyun u16 psm_brpo_1; /* 0x4B2 */ 270*4882a593Smuzhiyun u16 psm_brpo_2; /* 0x4B4 */ 271*4882a593Smuzhiyun u16 psm_brpo_3; /* 0x4B6 */ 272*4882a593Smuzhiyun u16 psm_brwk_0; /* 0x4B8 */ 273*4882a593Smuzhiyun u16 psm_brwk_1; /* 0x4BA */ 274*4882a593Smuzhiyun u16 psm_brwk_2; /* 0x4BC */ 275*4882a593Smuzhiyun u16 psm_brwk_3; /* 0x4BE */ 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun u16 psm_base_0; /* 0x4C0 */ 278*4882a593Smuzhiyun u16 psm_base_1; /* 0x4C2 */ 279*4882a593Smuzhiyun u16 psm_base_2; /* 0x4C4 */ 280*4882a593Smuzhiyun u16 psm_base_3; /* 0x4C6 */ 281*4882a593Smuzhiyun u16 psm_base_4; /* 0x4C8 */ 282*4882a593Smuzhiyun u16 psm_base_5; /* 0x4CA */ 283*4882a593Smuzhiyun u16 psm_base_6; /* 0x4CC */ 284*4882a593Smuzhiyun u16 psm_pc_reg_0; /* 0x4CE */ 285*4882a593Smuzhiyun u16 psm_pc_reg_1; /* 0x4D0 */ 286*4882a593Smuzhiyun u16 psm_pc_reg_2; /* 0x4D2 */ 287*4882a593Smuzhiyun u16 psm_pc_reg_3; /* 0x4D4 */ 288*4882a593Smuzhiyun u16 PAD[0xD]; /* 0x4D6 - 0x4DE */ 289*4882a593Smuzhiyun u16 psm_corectlsts; /* 0x4f0 *//* Corerev >= 13 */ 290*4882a593Smuzhiyun u16 PAD[0x7]; /* 0x4f2 - 0x4fE */ 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* TXE0 Block *//* 0x500 - 0x580 */ 293*4882a593Smuzhiyun u16 txe_ctl; /* 0x500 */ 294*4882a593Smuzhiyun u16 txe_aux; /* 0x502 */ 295*4882a593Smuzhiyun u16 txe_ts_loc; /* 0x504 */ 296*4882a593Smuzhiyun u16 txe_time_out; /* 0x506 */ 297*4882a593Smuzhiyun u16 txe_wm_0; /* 0x508 */ 298*4882a593Smuzhiyun u16 txe_wm_1; /* 0x50A */ 299*4882a593Smuzhiyun u16 txe_phyctl; /* 0x50C */ 300*4882a593Smuzhiyun u16 txe_status; /* 0x50E */ 301*4882a593Smuzhiyun u16 txe_mmplcp0; /* 0x510 */ 302*4882a593Smuzhiyun u16 txe_mmplcp1; /* 0x512 */ 303*4882a593Smuzhiyun u16 txe_phyctl1; /* 0x514 */ 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun u16 PAD[0x05]; /* 0x510 - 0x51E */ 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* Transmit control */ 308*4882a593Smuzhiyun u16 xmtfifodef; /* 0x520 */ 309*4882a593Smuzhiyun u16 xmtfifo_frame_cnt; /* 0x522 *//* Corerev >= 16 */ 310*4882a593Smuzhiyun u16 xmtfifo_byte_cnt; /* 0x524 *//* Corerev >= 16 */ 311*4882a593Smuzhiyun u16 xmtfifo_head; /* 0x526 *//* Corerev >= 16 */ 312*4882a593Smuzhiyun u16 xmtfifo_rd_ptr; /* 0x528 *//* Corerev >= 16 */ 313*4882a593Smuzhiyun u16 xmtfifo_wr_ptr; /* 0x52A *//* Corerev >= 16 */ 314*4882a593Smuzhiyun u16 xmtfifodef1; /* 0x52C *//* Corerev >= 16 */ 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun u16 PAD[0x09]; /* 0x52E - 0x53E */ 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun u16 xmtfifocmd; /* 0x540 */ 319*4882a593Smuzhiyun u16 xmtfifoflush; /* 0x542 */ 320*4882a593Smuzhiyun u16 xmtfifothresh; /* 0x544 */ 321*4882a593Smuzhiyun u16 xmtfifordy; /* 0x546 */ 322*4882a593Smuzhiyun u16 xmtfifoprirdy; /* 0x548 */ 323*4882a593Smuzhiyun u16 xmtfiforqpri; /* 0x54A */ 324*4882a593Smuzhiyun u16 xmttplatetxptr; /* 0x54C */ 325*4882a593Smuzhiyun u16 PAD; /* 0x54E */ 326*4882a593Smuzhiyun u16 xmttplateptr; /* 0x550 */ 327*4882a593Smuzhiyun u16 smpl_clct_strptr; /* 0x552 *//* Corerev >= 22 */ 328*4882a593Smuzhiyun u16 smpl_clct_stpptr; /* 0x554 *//* Corerev >= 22 */ 329*4882a593Smuzhiyun u16 smpl_clct_curptr; /* 0x556 *//* Corerev >= 22 */ 330*4882a593Smuzhiyun u16 PAD[0x04]; /* 0x558 - 0x55E */ 331*4882a593Smuzhiyun u16 xmttplatedatalo; /* 0x560 */ 332*4882a593Smuzhiyun u16 xmttplatedatahi; /* 0x562 */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun u16 PAD[2]; /* 0x564 - 0x566 */ 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun u16 xmtsel; /* 0x568 */ 337*4882a593Smuzhiyun u16 xmttxcnt; /* 0x56A */ 338*4882a593Smuzhiyun u16 xmttxshmaddr; /* 0x56C */ 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun u16 PAD[0x09]; /* 0x56E - 0x57E */ 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun /* TXE1 Block */ 343*4882a593Smuzhiyun u16 PAD[0x40]; /* 0x580 - 0x5FE */ 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun /* TSF Block */ 346*4882a593Smuzhiyun u16 PAD[0X02]; /* 0x600 - 0x602 */ 347*4882a593Smuzhiyun u16 tsf_cfpstrt_l; /* 0x604 */ 348*4882a593Smuzhiyun u16 tsf_cfpstrt_h; /* 0x606 */ 349*4882a593Smuzhiyun u16 PAD[0X05]; /* 0x608 - 0x610 */ 350*4882a593Smuzhiyun u16 tsf_cfppretbtt; /* 0x612 */ 351*4882a593Smuzhiyun u16 PAD[0XD]; /* 0x614 - 0x62C */ 352*4882a593Smuzhiyun u16 tsf_clk_frac_l; /* 0x62E */ 353*4882a593Smuzhiyun u16 tsf_clk_frac_h; /* 0x630 */ 354*4882a593Smuzhiyun u16 PAD[0X14]; /* 0x632 - 0x658 */ 355*4882a593Smuzhiyun u16 tsf_random; /* 0x65A */ 356*4882a593Smuzhiyun u16 PAD[0x05]; /* 0x65C - 0x664 */ 357*4882a593Smuzhiyun /* GPTimer 2 registers */ 358*4882a593Smuzhiyun u16 tsf_gpt2_stat; /* 0x666 */ 359*4882a593Smuzhiyun u16 tsf_gpt2_ctr_l; /* 0x668 */ 360*4882a593Smuzhiyun u16 tsf_gpt2_ctr_h; /* 0x66A */ 361*4882a593Smuzhiyun u16 tsf_gpt2_val_l; /* 0x66C */ 362*4882a593Smuzhiyun u16 tsf_gpt2_val_h; /* 0x66E */ 363*4882a593Smuzhiyun u16 tsf_gptall_stat; /* 0x670 */ 364*4882a593Smuzhiyun u16 PAD[0x07]; /* 0x672 - 0x67E */ 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* IFS Block */ 367*4882a593Smuzhiyun u16 ifs_sifs_rx_tx_tx; /* 0x680 */ 368*4882a593Smuzhiyun u16 ifs_sifs_nav_tx; /* 0x682 */ 369*4882a593Smuzhiyun u16 ifs_slot; /* 0x684 */ 370*4882a593Smuzhiyun u16 PAD; /* 0x686 */ 371*4882a593Smuzhiyun u16 ifs_ctl; /* 0x688 */ 372*4882a593Smuzhiyun u16 PAD[0x3]; /* 0x68a - 0x68F */ 373*4882a593Smuzhiyun u16 ifsstat; /* 0x690 */ 374*4882a593Smuzhiyun u16 ifsmedbusyctl; /* 0x692 */ 375*4882a593Smuzhiyun u16 iftxdur; /* 0x694 */ 376*4882a593Smuzhiyun u16 PAD[0x3]; /* 0x696 - 0x69b */ 377*4882a593Smuzhiyun /* EDCF support in dot11macs */ 378*4882a593Smuzhiyun u16 ifs_aifsn; /* 0x69c */ 379*4882a593Smuzhiyun u16 ifs_ctl1; /* 0x69e */ 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun /* slow clock registers */ 382*4882a593Smuzhiyun u16 scc_ctl; /* 0x6a0 */ 383*4882a593Smuzhiyun u16 scc_timer_l; /* 0x6a2 */ 384*4882a593Smuzhiyun u16 scc_timer_h; /* 0x6a4 */ 385*4882a593Smuzhiyun u16 scc_frac; /* 0x6a6 */ 386*4882a593Smuzhiyun u16 scc_fastpwrup_dly; /* 0x6a8 */ 387*4882a593Smuzhiyun u16 scc_per; /* 0x6aa */ 388*4882a593Smuzhiyun u16 scc_per_frac; /* 0x6ac */ 389*4882a593Smuzhiyun u16 scc_cal_timer_l; /* 0x6ae */ 390*4882a593Smuzhiyun u16 scc_cal_timer_h; /* 0x6b0 */ 391*4882a593Smuzhiyun u16 PAD; /* 0x6b2 */ 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun u16 PAD[0x26]; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* NAV Block */ 396*4882a593Smuzhiyun u16 nav_ctl; /* 0x700 */ 397*4882a593Smuzhiyun u16 navstat; /* 0x702 */ 398*4882a593Smuzhiyun u16 PAD[0x3e]; /* 0x702 - 0x77E */ 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun /* WEP/PMQ Block *//* 0x780 - 0x7FE */ 401*4882a593Smuzhiyun u16 PAD[0x20]; /* 0x780 - 0x7BE */ 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun u16 wepctl; /* 0x7C0 */ 404*4882a593Smuzhiyun u16 wepivloc; /* 0x7C2 */ 405*4882a593Smuzhiyun u16 wepivkey; /* 0x7C4 */ 406*4882a593Smuzhiyun u16 wepwkey; /* 0x7C6 */ 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun u16 PAD[4]; /* 0x7C8 - 0x7CE */ 409*4882a593Smuzhiyun u16 pcmctl; /* 0X7D0 */ 410*4882a593Smuzhiyun u16 pcmstat; /* 0X7D2 */ 411*4882a593Smuzhiyun u16 PAD[6]; /* 0x7D4 - 0x7DE */ 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun u16 pmqctl; /* 0x7E0 */ 414*4882a593Smuzhiyun u16 pmqstatus; /* 0x7E2 */ 415*4882a593Smuzhiyun u16 pmqpat0; /* 0x7E4 */ 416*4882a593Smuzhiyun u16 pmqpat1; /* 0x7E6 */ 417*4882a593Smuzhiyun u16 pmqpat2; /* 0x7E8 */ 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun u16 pmqdat; /* 0x7EA */ 420*4882a593Smuzhiyun u16 pmqdator; /* 0x7EC */ 421*4882a593Smuzhiyun u16 pmqhst; /* 0x7EE */ 422*4882a593Smuzhiyun u16 pmqpath0; /* 0x7F0 */ 423*4882a593Smuzhiyun u16 pmqpath1; /* 0x7F2 */ 424*4882a593Smuzhiyun u16 pmqpath2; /* 0x7F4 */ 425*4882a593Smuzhiyun u16 pmqdath; /* 0x7F6 */ 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun u16 PAD[0x04]; /* 0x7F8 - 0x7FE */ 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* SHM *//* 0x800 - 0xEFE */ 430*4882a593Smuzhiyun u16 PAD[0x380]; /* 0x800 - 0xEFE */ 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun /* d11 register field offset */ 434*4882a593Smuzhiyun #define D11REGOFFS(field) offsetof(struct d11regs, field) 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define PIHR_BASE 0x0400 /* byte address of packed IHR region */ 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun /* biststatus */ 439*4882a593Smuzhiyun #define BT_DONE (1U << 31) /* bist done */ 440*4882a593Smuzhiyun #define BT_B2S (1 << 30) /* bist2 ram summary bit */ 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun /* intstatus and intmask */ 443*4882a593Smuzhiyun #define I_PC (1 << 10) /* pci descriptor error */ 444*4882a593Smuzhiyun #define I_PD (1 << 11) /* pci data error */ 445*4882a593Smuzhiyun #define I_DE (1 << 12) /* descriptor protocol error */ 446*4882a593Smuzhiyun #define I_RU (1 << 13) /* receive descriptor underflow */ 447*4882a593Smuzhiyun #define I_RO (1 << 14) /* receive fifo overflow */ 448*4882a593Smuzhiyun #define I_XU (1 << 15) /* transmit fifo underflow */ 449*4882a593Smuzhiyun #define I_RI (1 << 16) /* receive interrupt */ 450*4882a593Smuzhiyun #define I_XI (1 << 24) /* transmit interrupt */ 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* interrupt receive lazy */ 453*4882a593Smuzhiyun #define IRL_TO_MASK 0x00ffffff /* timeout */ 454*4882a593Smuzhiyun #define IRL_FC_MASK 0xff000000 /* frame count */ 455*4882a593Smuzhiyun #define IRL_FC_SHIFT 24 /* frame count */ 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun /*== maccontrol register ==*/ 458*4882a593Smuzhiyun #define MCTL_GMODE (1U << 31) 459*4882a593Smuzhiyun #define MCTL_DISCARD_PMQ (1 << 30) 460*4882a593Smuzhiyun #define MCTL_TBTTHOLD (1 << 28) 461*4882a593Smuzhiyun #define MCTL_WAKE (1 << 26) 462*4882a593Smuzhiyun #define MCTL_HPS (1 << 25) 463*4882a593Smuzhiyun #define MCTL_PROMISC (1 << 24) 464*4882a593Smuzhiyun #define MCTL_KEEPBADFCS (1 << 23) 465*4882a593Smuzhiyun #define MCTL_KEEPCONTROL (1 << 22) 466*4882a593Smuzhiyun #define MCTL_PHYLOCK (1 << 21) 467*4882a593Smuzhiyun #define MCTL_BCNS_PROMISC (1 << 20) 468*4882a593Smuzhiyun #define MCTL_LOCK_RADIO (1 << 19) 469*4882a593Smuzhiyun #define MCTL_AP (1 << 18) 470*4882a593Smuzhiyun #define MCTL_INFRA (1 << 17) 471*4882a593Smuzhiyun #define MCTL_BIGEND (1 << 16) 472*4882a593Smuzhiyun #define MCTL_GPOUT_SEL_MASK (3 << 14) 473*4882a593Smuzhiyun #define MCTL_GPOUT_SEL_SHIFT 14 474*4882a593Smuzhiyun #define MCTL_EN_PSMDBG (1 << 13) 475*4882a593Smuzhiyun #define MCTL_IHR_EN (1 << 10) 476*4882a593Smuzhiyun #define MCTL_SHM_UPPER (1 << 9) 477*4882a593Smuzhiyun #define MCTL_SHM_EN (1 << 8) 478*4882a593Smuzhiyun #define MCTL_PSM_JMP_0 (1 << 2) 479*4882a593Smuzhiyun #define MCTL_PSM_RUN (1 << 1) 480*4882a593Smuzhiyun #define MCTL_EN_MAC (1 << 0) 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun /*== maccommand register ==*/ 483*4882a593Smuzhiyun #define MCMD_BCN0VLD (1 << 0) 484*4882a593Smuzhiyun #define MCMD_BCN1VLD (1 << 1) 485*4882a593Smuzhiyun #define MCMD_DIRFRMQVAL (1 << 2) 486*4882a593Smuzhiyun #define MCMD_CCA (1 << 3) 487*4882a593Smuzhiyun #define MCMD_BG_NOISE (1 << 4) 488*4882a593Smuzhiyun #define MCMD_SKIP_SHMINIT (1 << 5) /* only used for simulation */ 489*4882a593Smuzhiyun #define MCMD_SAMPLECOLL MCMD_SKIP_SHMINIT /* reuse for sample collect */ 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun /*== macintstatus/macintmask ==*/ 492*4882a593Smuzhiyun /* gracefully suspended */ 493*4882a593Smuzhiyun #define MI_MACSSPNDD (1 << 0) 494*4882a593Smuzhiyun /* beacon template available */ 495*4882a593Smuzhiyun #define MI_BCNTPL (1 << 1) 496*4882a593Smuzhiyun /* TBTT indication */ 497*4882a593Smuzhiyun #define MI_TBTT (1 << 2) 498*4882a593Smuzhiyun /* beacon successfully tx'd */ 499*4882a593Smuzhiyun #define MI_BCNSUCCESS (1 << 3) 500*4882a593Smuzhiyun /* beacon canceled (IBSS) */ 501*4882a593Smuzhiyun #define MI_BCNCANCLD (1 << 4) 502*4882a593Smuzhiyun /* end of ATIM-window (IBSS) */ 503*4882a593Smuzhiyun #define MI_ATIMWINEND (1 << 5) 504*4882a593Smuzhiyun /* PMQ entries available */ 505*4882a593Smuzhiyun #define MI_PMQ (1 << 6) 506*4882a593Smuzhiyun /* non-specific gen-stat bits that are set by PSM */ 507*4882a593Smuzhiyun #define MI_NSPECGEN_0 (1 << 7) 508*4882a593Smuzhiyun /* non-specific gen-stat bits that are set by PSM */ 509*4882a593Smuzhiyun #define MI_NSPECGEN_1 (1 << 8) 510*4882a593Smuzhiyun /* MAC level Tx error */ 511*4882a593Smuzhiyun #define MI_MACTXERR (1 << 9) 512*4882a593Smuzhiyun /* non-specific gen-stat bits that are set by PSM */ 513*4882a593Smuzhiyun #define MI_NSPECGEN_3 (1 << 10) 514*4882a593Smuzhiyun /* PHY Tx error */ 515*4882a593Smuzhiyun #define MI_PHYTXERR (1 << 11) 516*4882a593Smuzhiyun /* Power Management Event */ 517*4882a593Smuzhiyun #define MI_PME (1 << 12) 518*4882a593Smuzhiyun /* General-purpose timer0 */ 519*4882a593Smuzhiyun #define MI_GP0 (1 << 13) 520*4882a593Smuzhiyun /* General-purpose timer1 */ 521*4882a593Smuzhiyun #define MI_GP1 (1 << 14) 522*4882a593Smuzhiyun /* (ORed) DMA-interrupts */ 523*4882a593Smuzhiyun #define MI_DMAINT (1 << 15) 524*4882a593Smuzhiyun /* MAC has completed a TX FIFO Suspend/Flush */ 525*4882a593Smuzhiyun #define MI_TXSTOP (1 << 16) 526*4882a593Smuzhiyun /* MAC has completed a CCA measurement */ 527*4882a593Smuzhiyun #define MI_CCA (1 << 17) 528*4882a593Smuzhiyun /* MAC has collected background noise samples */ 529*4882a593Smuzhiyun #define MI_BG_NOISE (1 << 18) 530*4882a593Smuzhiyun /* MBSS DTIM TBTT indication */ 531*4882a593Smuzhiyun #define MI_DTIM_TBTT (1 << 19) 532*4882a593Smuzhiyun /* Probe response queue needs attention */ 533*4882a593Smuzhiyun #define MI_PRQ (1 << 20) 534*4882a593Smuzhiyun /* Radio/PHY has been powered back up. */ 535*4882a593Smuzhiyun #define MI_PWRUP (1 << 21) 536*4882a593Smuzhiyun #define MI_RESERVED3 (1 << 22) 537*4882a593Smuzhiyun #define MI_RESERVED2 (1 << 23) 538*4882a593Smuzhiyun #define MI_RESERVED1 (1 << 25) 539*4882a593Smuzhiyun /* MAC detected change on RF Disable input*/ 540*4882a593Smuzhiyun #define MI_RFDISABLE (1 << 28) 541*4882a593Smuzhiyun /* MAC has completed a TX */ 542*4882a593Smuzhiyun #define MI_TFS (1 << 29) 543*4882a593Smuzhiyun /* A phy status change wrt G mode */ 544*4882a593Smuzhiyun #define MI_PHYCHANGED (1 << 30) 545*4882a593Smuzhiyun /* general purpose timeout */ 546*4882a593Smuzhiyun #define MI_TO (1U << 31) 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* Mac capabilities registers */ 549*4882a593Smuzhiyun /*== machwcap ==*/ 550*4882a593Smuzhiyun #define MCAP_TKIPMIC 0x80000000 /* TKIP MIC hardware present */ 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun /*== pmqhost data ==*/ 553*4882a593Smuzhiyun /* data entry of head pmq entry */ 554*4882a593Smuzhiyun #define PMQH_DATA_MASK 0xffff0000 555*4882a593Smuzhiyun /* PM entry for BSS config */ 556*4882a593Smuzhiyun #define PMQH_BSSCFG 0x00100000 557*4882a593Smuzhiyun /* PM Mode OFF: power save off */ 558*4882a593Smuzhiyun #define PMQH_PMOFF 0x00010000 559*4882a593Smuzhiyun /* PM Mode ON: power save on */ 560*4882a593Smuzhiyun #define PMQH_PMON 0x00020000 561*4882a593Smuzhiyun /* Dis-associated or De-authenticated */ 562*4882a593Smuzhiyun #define PMQH_DASAT 0x00040000 563*4882a593Smuzhiyun /* ATIM not acknowledged */ 564*4882a593Smuzhiyun #define PMQH_ATIMFAIL 0x00080000 565*4882a593Smuzhiyun /* delete head entry */ 566*4882a593Smuzhiyun #define PMQH_DEL_ENTRY 0x00000001 567*4882a593Smuzhiyun /* delete head entry to cur read pointer -1 */ 568*4882a593Smuzhiyun #define PMQH_DEL_MULT 0x00000002 569*4882a593Smuzhiyun /* pmq overflow indication */ 570*4882a593Smuzhiyun #define PMQH_OFLO 0x00000004 571*4882a593Smuzhiyun /* entries are present in pmq */ 572*4882a593Smuzhiyun #define PMQH_NOT_EMPTY 0x00000008 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun /*== phydebug ==*/ 575*4882a593Smuzhiyun /* phy is asserting carrier sense */ 576*4882a593Smuzhiyun #define PDBG_CRS (1 << 0) 577*4882a593Smuzhiyun /* phy is taking xmit byte from mac this cycle */ 578*4882a593Smuzhiyun #define PDBG_TXA (1 << 1) 579*4882a593Smuzhiyun /* mac is instructing the phy to transmit a frame */ 580*4882a593Smuzhiyun #define PDBG_TXF (1 << 2) 581*4882a593Smuzhiyun /* phy is signalling a transmit Error to the mac */ 582*4882a593Smuzhiyun #define PDBG_TXE (1 << 3) 583*4882a593Smuzhiyun /* phy detected the end of a valid frame preamble */ 584*4882a593Smuzhiyun #define PDBG_RXF (1 << 4) 585*4882a593Smuzhiyun /* phy detected the end of a valid PLCP header */ 586*4882a593Smuzhiyun #define PDBG_RXS (1 << 5) 587*4882a593Smuzhiyun /* rx start not asserted */ 588*4882a593Smuzhiyun #define PDBG_RXFRG (1 << 6) 589*4882a593Smuzhiyun /* mac is taking receive byte from phy this cycle */ 590*4882a593Smuzhiyun #define PDBG_RXV (1 << 7) 591*4882a593Smuzhiyun /* RF portion of the radio is disabled */ 592*4882a593Smuzhiyun #define PDBG_RFD (1 << 16) 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun /*== objaddr register ==*/ 595*4882a593Smuzhiyun #define OBJADDR_SEL_MASK 0x000F0000 596*4882a593Smuzhiyun #define OBJADDR_UCM_SEL 0x00000000 597*4882a593Smuzhiyun #define OBJADDR_SHM_SEL 0x00010000 598*4882a593Smuzhiyun #define OBJADDR_SCR_SEL 0x00020000 599*4882a593Smuzhiyun #define OBJADDR_IHR_SEL 0x00030000 600*4882a593Smuzhiyun #define OBJADDR_RCMTA_SEL 0x00040000 601*4882a593Smuzhiyun #define OBJADDR_SRCHM_SEL 0x00060000 602*4882a593Smuzhiyun #define OBJADDR_WINC 0x01000000 603*4882a593Smuzhiyun #define OBJADDR_RINC 0x02000000 604*4882a593Smuzhiyun #define OBJADDR_AUTO_INC 0x03000000 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun #define WEP_PCMADDR 0x07d4 607*4882a593Smuzhiyun #define WEP_PCMDATA 0x07d6 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun /*== frmtxstatus ==*/ 610*4882a593Smuzhiyun #define TXS_V (1 << 0) /* valid bit */ 611*4882a593Smuzhiyun #define TXS_STATUS_MASK 0xffff 612*4882a593Smuzhiyun #define TXS_FID_MASK 0xffff0000 613*4882a593Smuzhiyun #define TXS_FID_SHIFT 16 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun /*== frmtxstatus2 ==*/ 616*4882a593Smuzhiyun #define TXS_SEQ_MASK 0xffff 617*4882a593Smuzhiyun #define TXS_PTX_MASK 0xff0000 618*4882a593Smuzhiyun #define TXS_PTX_SHIFT 16 619*4882a593Smuzhiyun #define TXS_MU_MASK 0x01000000 620*4882a593Smuzhiyun #define TXS_MU_SHIFT 24 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun /*== clk_ctl_st ==*/ 623*4882a593Smuzhiyun #define CCS_ERSRC_REQ_D11PLL 0x00000100 /* d11 core pll request */ 624*4882a593Smuzhiyun #define CCS_ERSRC_REQ_PHYPLL 0x00000200 /* PHY pll request */ 625*4882a593Smuzhiyun #define CCS_ERSRC_AVAIL_D11PLL 0x01000000 /* d11 core pll available */ 626*4882a593Smuzhiyun #define CCS_ERSRC_AVAIL_PHYPLL 0x02000000 /* PHY pll available */ 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun /* HT Cloclk Ctrl and Clock Avail for 4313 */ 629*4882a593Smuzhiyun #define CCS_ERSRC_REQ_HT 0x00000010 /* HT avail request */ 630*4882a593Smuzhiyun #define CCS_ERSRC_AVAIL_HT 0x00020000 /* HT clock available */ 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun /* tsf_cfprep register */ 633*4882a593Smuzhiyun #define CFPREP_CBI_MASK 0xffffffc0 634*4882a593Smuzhiyun #define CFPREP_CBI_SHIFT 6 635*4882a593Smuzhiyun #define CFPREP_CFPP 0x00000001 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun /* tx fifo sizes values are in terms of 256 byte blocks */ 638*4882a593Smuzhiyun #define TXFIFOCMD_RESET_MASK (1 << 15) /* reset */ 639*4882a593Smuzhiyun #define TXFIFOCMD_FIFOSEL_SHIFT 8 /* fifo */ 640*4882a593Smuzhiyun #define TXFIFO_FIFOTOP_SHIFT 8 /* fifo start */ 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun #define TXFIFO_START_BLK16 65 /* Base address + 32 * 512 B/P */ 643*4882a593Smuzhiyun #define TXFIFO_START_BLK 6 /* Base address + 6 * 256 B */ 644*4882a593Smuzhiyun #define TXFIFO_SIZE_UNIT 256 /* one unit corresponds to 256 bytes */ 645*4882a593Smuzhiyun #define MBSS16_TEMPLMEM_MINBLKS 65 /* one unit corresponds to 256 bytes */ 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun /*== phy versions (PhyVersion:Revision field) ==*/ 648*4882a593Smuzhiyun /* analog block version */ 649*4882a593Smuzhiyun #define PV_AV_MASK 0xf000 650*4882a593Smuzhiyun /* analog block version bitfield offset */ 651*4882a593Smuzhiyun #define PV_AV_SHIFT 12 652*4882a593Smuzhiyun /* phy type */ 653*4882a593Smuzhiyun #define PV_PT_MASK 0x0f00 654*4882a593Smuzhiyun /* phy type bitfield offset */ 655*4882a593Smuzhiyun #define PV_PT_SHIFT 8 656*4882a593Smuzhiyun /* phy version */ 657*4882a593Smuzhiyun #define PV_PV_MASK 0x000f 658*4882a593Smuzhiyun #define PHY_TYPE(v) ((v & PV_PT_MASK) >> PV_PT_SHIFT) 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun /*== phy types (PhyVersion:PhyType field) ==*/ 661*4882a593Smuzhiyun #define PHY_TYPE_N 4 /* N-Phy value */ 662*4882a593Smuzhiyun #define PHY_TYPE_SSN 6 /* SSLPN-Phy value */ 663*4882a593Smuzhiyun #define PHY_TYPE_LCN 8 /* LCN-Phy value */ 664*4882a593Smuzhiyun #define PHY_TYPE_LCNXN 9 /* LCNXN-Phy value */ 665*4882a593Smuzhiyun #define PHY_TYPE_NULL 0xf /* Invalid Phy value */ 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun /*== analog types (PhyVersion:AnalogType field) ==*/ 668*4882a593Smuzhiyun #define ANA_11N_013 5 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun /* 802.11a PLCP header def */ 671*4882a593Smuzhiyun struct ofdm_phy_hdr { 672*4882a593Smuzhiyun u8 rlpt[3]; /* rate, length, parity, tail */ 673*4882a593Smuzhiyun u16 service; 674*4882a593Smuzhiyun u8 pad; 675*4882a593Smuzhiyun } __packed; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun #define D11A_PHY_HDR_GRATE(phdr) ((phdr)->rlpt[0] & 0x0f) 678*4882a593Smuzhiyun #define D11A_PHY_HDR_GRES(phdr) (((phdr)->rlpt[0] >> 4) & 0x01) 679*4882a593Smuzhiyun #define D11A_PHY_HDR_GLENGTH(phdr) (((u32 *)((phdr)->rlpt) >> 5) & 0x0fff) 680*4882a593Smuzhiyun #define D11A_PHY_HDR_GPARITY(phdr) (((phdr)->rlpt[3] >> 1) & 0x01) 681*4882a593Smuzhiyun #define D11A_PHY_HDR_GTAIL(phdr) (((phdr)->rlpt[3] >> 2) & 0x3f) 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun /* rate encoded per 802.11a-1999 sec 17.3.4.1 */ 684*4882a593Smuzhiyun #define D11A_PHY_HDR_SRATE(phdr, rate) \ 685*4882a593Smuzhiyun ((phdr)->rlpt[0] = ((phdr)->rlpt[0] & 0xf0) | ((rate) & 0xf)) 686*4882a593Smuzhiyun /* set reserved field to zero */ 687*4882a593Smuzhiyun #define D11A_PHY_HDR_SRES(phdr) ((phdr)->rlpt[0] &= 0xef) 688*4882a593Smuzhiyun /* length is number of octets in PSDU */ 689*4882a593Smuzhiyun #define D11A_PHY_HDR_SLENGTH(phdr, length) \ 690*4882a593Smuzhiyun (*(u32 *)((phdr)->rlpt) = *(u32 *)((phdr)->rlpt) | \ 691*4882a593Smuzhiyun (((length) & 0x0fff) << 5)) 692*4882a593Smuzhiyun /* set the tail to all zeros */ 693*4882a593Smuzhiyun #define D11A_PHY_HDR_STAIL(phdr) ((phdr)->rlpt[3] &= 0x03) 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun #define D11A_PHY_HDR_LEN_L 3 /* low-rate part of PLCP header */ 696*4882a593Smuzhiyun #define D11A_PHY_HDR_LEN_R 2 /* high-rate part of PLCP header */ 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun #define D11A_PHY_TX_DELAY (2) /* 2.1 usec */ 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun #define D11A_PHY_HDR_TIME (4) /* low-rate part of PLCP header */ 701*4882a593Smuzhiyun #define D11A_PHY_PRE_TIME (16) 702*4882a593Smuzhiyun #define D11A_PHY_PREHDR_TIME (D11A_PHY_PRE_TIME + D11A_PHY_HDR_TIME) 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun /* 802.11b PLCP header def */ 705*4882a593Smuzhiyun struct cck_phy_hdr { 706*4882a593Smuzhiyun u8 signal; 707*4882a593Smuzhiyun u8 service; 708*4882a593Smuzhiyun u16 length; 709*4882a593Smuzhiyun u16 crc; 710*4882a593Smuzhiyun } __packed; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun #define D11B_PHY_HDR_LEN 6 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun #define D11B_PHY_TX_DELAY (3) /* 3.4 usec */ 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun #define D11B_PHY_LHDR_TIME (D11B_PHY_HDR_LEN << 3) 717*4882a593Smuzhiyun #define D11B_PHY_LPRE_TIME (144) 718*4882a593Smuzhiyun #define D11B_PHY_LPREHDR_TIME (D11B_PHY_LPRE_TIME + D11B_PHY_LHDR_TIME) 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun #define D11B_PHY_SHDR_TIME (D11B_PHY_LHDR_TIME >> 1) 721*4882a593Smuzhiyun #define D11B_PHY_SPRE_TIME (D11B_PHY_LPRE_TIME >> 1) 722*4882a593Smuzhiyun #define D11B_PHY_SPREHDR_TIME (D11B_PHY_SPRE_TIME + D11B_PHY_SHDR_TIME) 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun #define D11B_PLCP_SIGNAL_LOCKED (1 << 2) 725*4882a593Smuzhiyun #define D11B_PLCP_SIGNAL_LE (1 << 7) 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun #define MIMO_PLCP_MCS_MASK 0x7f /* mcs index */ 728*4882a593Smuzhiyun #define MIMO_PLCP_40MHZ 0x80 /* 40 Hz frame */ 729*4882a593Smuzhiyun #define MIMO_PLCP_AMPDU 0x08 /* ampdu */ 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun #define BRCMS_GET_CCK_PLCP_LEN(plcp) (plcp[4] + (plcp[5] << 8)) 732*4882a593Smuzhiyun #define BRCMS_GET_MIMO_PLCP_LEN(plcp) (plcp[1] + (plcp[2] << 8)) 733*4882a593Smuzhiyun #define BRCMS_SET_MIMO_PLCP_LEN(plcp, len) \ 734*4882a593Smuzhiyun do { \ 735*4882a593Smuzhiyun plcp[1] = len & 0xff; \ 736*4882a593Smuzhiyun plcp[2] = ((len >> 8) & 0xff); \ 737*4882a593Smuzhiyun } while (0) 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun #define BRCMS_SET_MIMO_PLCP_AMPDU(plcp) (plcp[3] |= MIMO_PLCP_AMPDU) 740*4882a593Smuzhiyun #define BRCMS_CLR_MIMO_PLCP_AMPDU(plcp) (plcp[3] &= ~MIMO_PLCP_AMPDU) 741*4882a593Smuzhiyun #define BRCMS_IS_MIMO_PLCP_AMPDU(plcp) (plcp[3] & MIMO_PLCP_AMPDU) 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun /* 744*4882a593Smuzhiyun * The dot11a PLCP header is 5 bytes. To simplify the software (so that we 745*4882a593Smuzhiyun * don't need e.g. different tx DMA headers for 11a and 11b), the PLCP header 746*4882a593Smuzhiyun * has padding added in the ucode. 747*4882a593Smuzhiyun */ 748*4882a593Smuzhiyun #define D11_PHY_HDR_LEN 6 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun /* TX DMA buffer header */ 751*4882a593Smuzhiyun struct d11txh { 752*4882a593Smuzhiyun __le16 MacTxControlLow; /* 0x0 */ 753*4882a593Smuzhiyun __le16 MacTxControlHigh; /* 0x1 */ 754*4882a593Smuzhiyun __le16 MacFrameControl; /* 0x2 */ 755*4882a593Smuzhiyun __le16 TxFesTimeNormal; /* 0x3 */ 756*4882a593Smuzhiyun __le16 PhyTxControlWord; /* 0x4 */ 757*4882a593Smuzhiyun __le16 PhyTxControlWord_1; /* 0x5 */ 758*4882a593Smuzhiyun __le16 PhyTxControlWord_1_Fbr; /* 0x6 */ 759*4882a593Smuzhiyun __le16 PhyTxControlWord_1_Rts; /* 0x7 */ 760*4882a593Smuzhiyun __le16 PhyTxControlWord_1_FbrRts; /* 0x8 */ 761*4882a593Smuzhiyun __le16 MainRates; /* 0x9 */ 762*4882a593Smuzhiyun __le16 XtraFrameTypes; /* 0xa */ 763*4882a593Smuzhiyun u8 IV[16]; /* 0x0b - 0x12 */ 764*4882a593Smuzhiyun u8 TxFrameRA[6]; /* 0x13 - 0x15 */ 765*4882a593Smuzhiyun __le16 TxFesTimeFallback; /* 0x16 */ 766*4882a593Smuzhiyun u8 RTSPLCPFallback[6]; /* 0x17 - 0x19 */ 767*4882a593Smuzhiyun __le16 RTSDurFallback; /* 0x1a */ 768*4882a593Smuzhiyun u8 FragPLCPFallback[6]; /* 0x1b - 1d */ 769*4882a593Smuzhiyun __le16 FragDurFallback; /* 0x1e */ 770*4882a593Smuzhiyun __le16 MModeLen; /* 0x1f */ 771*4882a593Smuzhiyun __le16 MModeFbrLen; /* 0x20 */ 772*4882a593Smuzhiyun __le16 TstampLow; /* 0x21 */ 773*4882a593Smuzhiyun __le16 TstampHigh; /* 0x22 */ 774*4882a593Smuzhiyun __le16 ABI_MimoAntSel; /* 0x23 */ 775*4882a593Smuzhiyun __le16 PreloadSize; /* 0x24 */ 776*4882a593Smuzhiyun __le16 AmpduSeqCtl; /* 0x25 */ 777*4882a593Smuzhiyun __le16 TxFrameID; /* 0x26 */ 778*4882a593Smuzhiyun __le16 TxStatus; /* 0x27 */ 779*4882a593Smuzhiyun __le16 MaxNMpdus; /* 0x28 */ 780*4882a593Smuzhiyun __le16 MaxABytes_MRT; /* 0x29 */ 781*4882a593Smuzhiyun __le16 MaxABytes_FBR; /* 0x2a */ 782*4882a593Smuzhiyun __le16 MinMBytes; /* 0x2b */ 783*4882a593Smuzhiyun u8 RTSPhyHeader[D11_PHY_HDR_LEN]; /* 0x2c - 0x2e */ 784*4882a593Smuzhiyun struct ieee80211_rts rts_frame; /* 0x2f - 0x36 */ 785*4882a593Smuzhiyun u16 PAD; /* 0x37 */ 786*4882a593Smuzhiyun } __packed; 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun #define D11_TXH_LEN 112 /* bytes */ 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun /* Frame Types */ 791*4882a593Smuzhiyun #define FT_CCK 0 792*4882a593Smuzhiyun #define FT_OFDM 1 793*4882a593Smuzhiyun #define FT_HT 2 794*4882a593Smuzhiyun #define FT_N 3 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun /* 797*4882a593Smuzhiyun * Position of MPDU inside A-MPDU; indicated with bits 10:9 798*4882a593Smuzhiyun * of MacTxControlLow 799*4882a593Smuzhiyun */ 800*4882a593Smuzhiyun #define TXC_AMPDU_SHIFT 9 /* shift for ampdu settings */ 801*4882a593Smuzhiyun #define TXC_AMPDU_NONE 0 /* Regular MPDU, not an A-MPDU */ 802*4882a593Smuzhiyun #define TXC_AMPDU_FIRST 1 /* first MPDU of an A-MPDU */ 803*4882a593Smuzhiyun #define TXC_AMPDU_MIDDLE 2 /* intermediate MPDU of an A-MPDU */ 804*4882a593Smuzhiyun #define TXC_AMPDU_LAST 3 /* last (or single) MPDU of an A-MPDU */ 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun /*== MacTxControlLow ==*/ 807*4882a593Smuzhiyun #define TXC_AMIC 0x8000 808*4882a593Smuzhiyun #define TXC_SENDCTS 0x0800 809*4882a593Smuzhiyun #define TXC_AMPDU_MASK 0x0600 810*4882a593Smuzhiyun #define TXC_BW_40 0x0100 811*4882a593Smuzhiyun #define TXC_FREQBAND_5G 0x0080 812*4882a593Smuzhiyun #define TXC_DFCS 0x0040 813*4882a593Smuzhiyun #define TXC_IGNOREPMQ 0x0020 814*4882a593Smuzhiyun #define TXC_HWSEQ 0x0010 815*4882a593Smuzhiyun #define TXC_STARTMSDU 0x0008 816*4882a593Smuzhiyun #define TXC_SENDRTS 0x0004 817*4882a593Smuzhiyun #define TXC_LONGFRAME 0x0002 818*4882a593Smuzhiyun #define TXC_IMMEDACK 0x0001 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun /*== MacTxControlHigh ==*/ 821*4882a593Smuzhiyun /* RTS fallback preamble type 1 = SHORT 0 = LONG */ 822*4882a593Smuzhiyun #define TXC_PREAMBLE_RTS_FB_SHORT 0x8000 823*4882a593Smuzhiyun /* RTS main rate preamble type 1 = SHORT 0 = LONG */ 824*4882a593Smuzhiyun #define TXC_PREAMBLE_RTS_MAIN_SHORT 0x4000 825*4882a593Smuzhiyun /* 826*4882a593Smuzhiyun * Main fallback rate preamble type 827*4882a593Smuzhiyun * 1 = SHORT for OFDM/GF for MIMO 828*4882a593Smuzhiyun * 0 = LONG for CCK/MM for MIMO 829*4882a593Smuzhiyun */ 830*4882a593Smuzhiyun #define TXC_PREAMBLE_DATA_FB_SHORT 0x2000 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun /* TXC_PREAMBLE_DATA_MAIN is in PhyTxControl bit 5 */ 833*4882a593Smuzhiyun /* use fallback rate for this AMPDU */ 834*4882a593Smuzhiyun #define TXC_AMPDU_FBR 0x1000 835*4882a593Smuzhiyun #define TXC_SECKEY_MASK 0x0FF0 836*4882a593Smuzhiyun #define TXC_SECKEY_SHIFT 4 837*4882a593Smuzhiyun /* Use alternate txpwr defined at loc. M_ALT_TXPWR_IDX */ 838*4882a593Smuzhiyun #define TXC_ALT_TXPWR 0x0008 839*4882a593Smuzhiyun #define TXC_SECTYPE_MASK 0x0007 840*4882a593Smuzhiyun #define TXC_SECTYPE_SHIFT 0 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun /* Null delimiter for Fallback rate */ 843*4882a593Smuzhiyun #define AMPDU_FBR_NULL_DELIM 5 /* Location of Null delimiter count for AMPDU */ 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun /* PhyTxControl for Mimophy */ 846*4882a593Smuzhiyun #define PHY_TXC_PWR_MASK 0xFC00 847*4882a593Smuzhiyun #define PHY_TXC_PWR_SHIFT 10 848*4882a593Smuzhiyun #define PHY_TXC_ANT_MASK 0x03C0 /* bit 6, 7, 8, 9 */ 849*4882a593Smuzhiyun #define PHY_TXC_ANT_SHIFT 6 850*4882a593Smuzhiyun #define PHY_TXC_ANT_0_1 0x00C0 /* auto, last rx */ 851*4882a593Smuzhiyun #define PHY_TXC_LCNPHY_ANT_LAST 0x0000 852*4882a593Smuzhiyun #define PHY_TXC_ANT_3 0x0200 /* virtual antenna 3 */ 853*4882a593Smuzhiyun #define PHY_TXC_ANT_2 0x0100 /* virtual antenna 2 */ 854*4882a593Smuzhiyun #define PHY_TXC_ANT_1 0x0080 /* virtual antenna 1 */ 855*4882a593Smuzhiyun #define PHY_TXC_ANT_0 0x0040 /* virtual antenna 0 */ 856*4882a593Smuzhiyun #define PHY_TXC_SHORT_HDR 0x0010 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun #define PHY_TXC_OLD_ANT_0 0x0000 859*4882a593Smuzhiyun #define PHY_TXC_OLD_ANT_1 0x0100 860*4882a593Smuzhiyun #define PHY_TXC_OLD_ANT_LAST 0x0300 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun /* PhyTxControl_1 for Mimophy */ 863*4882a593Smuzhiyun #define PHY_TXC1_BW_MASK 0x0007 864*4882a593Smuzhiyun #define PHY_TXC1_BW_10MHZ 0 865*4882a593Smuzhiyun #define PHY_TXC1_BW_10MHZ_UP 1 866*4882a593Smuzhiyun #define PHY_TXC1_BW_20MHZ 2 867*4882a593Smuzhiyun #define PHY_TXC1_BW_20MHZ_UP 3 868*4882a593Smuzhiyun #define PHY_TXC1_BW_40MHZ 4 869*4882a593Smuzhiyun #define PHY_TXC1_BW_40MHZ_DUP 5 870*4882a593Smuzhiyun #define PHY_TXC1_MODE_SHIFT 3 871*4882a593Smuzhiyun #define PHY_TXC1_MODE_MASK 0x0038 872*4882a593Smuzhiyun #define PHY_TXC1_MODE_SISO 0 873*4882a593Smuzhiyun #define PHY_TXC1_MODE_CDD 1 874*4882a593Smuzhiyun #define PHY_TXC1_MODE_STBC 2 875*4882a593Smuzhiyun #define PHY_TXC1_MODE_SDM 3 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun /* PhyTxControl for HTphy that are different from Mimophy */ 878*4882a593Smuzhiyun #define PHY_TXC_HTANT_MASK 0x3fC0 /* bits 6-13 */ 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun /* XtraFrameTypes */ 881*4882a593Smuzhiyun #define XFTS_RTS_FT_SHIFT 2 882*4882a593Smuzhiyun #define XFTS_FBRRTS_FT_SHIFT 4 883*4882a593Smuzhiyun #define XFTS_CHANNEL_SHIFT 8 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun /* Antenna diversity bit in ant_wr_settle */ 886*4882a593Smuzhiyun #define PHY_AWS_ANTDIV 0x2000 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun /* IFS ctl */ 889*4882a593Smuzhiyun #define IFS_USEEDCF (1 << 2) 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun /* IFS ctl1 */ 892*4882a593Smuzhiyun #define IFS_CTL1_EDCRS (1 << 3) 893*4882a593Smuzhiyun #define IFS_CTL1_EDCRS_20L (1 << 4) 894*4882a593Smuzhiyun #define IFS_CTL1_EDCRS_40 (1 << 5) 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun /* ABI_MimoAntSel */ 897*4882a593Smuzhiyun #define ABI_MAS_ADDR_BMP_IDX_MASK 0x0f00 898*4882a593Smuzhiyun #define ABI_MAS_ADDR_BMP_IDX_SHIFT 8 899*4882a593Smuzhiyun #define ABI_MAS_FBR_ANT_PTN_MASK 0x00f0 900*4882a593Smuzhiyun #define ABI_MAS_FBR_ANT_PTN_SHIFT 4 901*4882a593Smuzhiyun #define ABI_MAS_MRT_ANT_PTN_MASK 0x000f 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun /* tx status packet */ 904*4882a593Smuzhiyun struct tx_status { 905*4882a593Smuzhiyun u16 framelen; 906*4882a593Smuzhiyun u16 PAD; 907*4882a593Smuzhiyun u16 frameid; 908*4882a593Smuzhiyun u16 status; 909*4882a593Smuzhiyun u16 lasttxtime; 910*4882a593Smuzhiyun u16 sequence; 911*4882a593Smuzhiyun u16 phyerr; 912*4882a593Smuzhiyun u16 ackphyrxsh; 913*4882a593Smuzhiyun } __packed; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun #define TXSTATUS_LEN 16 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun /* status field bit definitions */ 918*4882a593Smuzhiyun #define TX_STATUS_FRM_RTX_MASK 0xF000 919*4882a593Smuzhiyun #define TX_STATUS_FRM_RTX_SHIFT 12 920*4882a593Smuzhiyun #define TX_STATUS_RTS_RTX_MASK 0x0F00 921*4882a593Smuzhiyun #define TX_STATUS_RTS_RTX_SHIFT 8 922*4882a593Smuzhiyun #define TX_STATUS_MASK 0x00FE 923*4882a593Smuzhiyun #define TX_STATUS_PMINDCTD (1 << 7) /* PM mode indicated to AP */ 924*4882a593Smuzhiyun #define TX_STATUS_INTERMEDIATE (1 << 6) /* intermediate or 1st ampdu pkg */ 925*4882a593Smuzhiyun #define TX_STATUS_AMPDU (1 << 5) /* AMPDU status */ 926*4882a593Smuzhiyun #define TX_STATUS_SUPR_MASK 0x1C /* suppress status bits (4:2) */ 927*4882a593Smuzhiyun #define TX_STATUS_SUPR_SHIFT 2 928*4882a593Smuzhiyun #define TX_STATUS_ACK_RCV (1 << 1) /* ACK received */ 929*4882a593Smuzhiyun #define TX_STATUS_VALID (1 << 0) /* Tx status valid */ 930*4882a593Smuzhiyun #define TX_STATUS_NO_ACK 0 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun /* suppress status reason codes */ 933*4882a593Smuzhiyun #define TX_STATUS_SUPR_PMQ (1 << 2) /* PMQ entry */ 934*4882a593Smuzhiyun #define TX_STATUS_SUPR_FLUSH (2 << 2) /* flush request */ 935*4882a593Smuzhiyun #define TX_STATUS_SUPR_FRAG (3 << 2) /* previous frag failure */ 936*4882a593Smuzhiyun #define TX_STATUS_SUPR_TBTT (3 << 2) /* SHARED: Probe resp supr for TBTT */ 937*4882a593Smuzhiyun #define TX_STATUS_SUPR_BADCH (4 << 2) /* channel mismatch */ 938*4882a593Smuzhiyun #define TX_STATUS_SUPR_EXPTIME (5 << 2) /* lifetime expiry */ 939*4882a593Smuzhiyun #define TX_STATUS_SUPR_UF (6 << 2) /* underflow */ 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun /* Unexpected tx status for rate update */ 942*4882a593Smuzhiyun #define TX_STATUS_UNEXP(status) \ 943*4882a593Smuzhiyun ((((status) & TX_STATUS_INTERMEDIATE) != 0) && \ 944*4882a593Smuzhiyun TX_STATUS_UNEXP_AMPDU(status)) 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun /* Unexpected tx status for A-MPDU rate update */ 947*4882a593Smuzhiyun #define TX_STATUS_UNEXP_AMPDU(status) \ 948*4882a593Smuzhiyun ((((status) & TX_STATUS_SUPR_MASK) != 0) && \ 949*4882a593Smuzhiyun (((status) & TX_STATUS_SUPR_MASK) != TX_STATUS_SUPR_EXPTIME)) 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun #define TX_STATUS_BA_BMAP03_MASK 0xF000 /* ba bitmap 0:3 in 1st pkg */ 952*4882a593Smuzhiyun #define TX_STATUS_BA_BMAP03_SHIFT 12 /* ba bitmap 0:3 in 1st pkg */ 953*4882a593Smuzhiyun #define TX_STATUS_BA_BMAP47_MASK 0x001E /* ba bitmap 4:7 in 2nd pkg */ 954*4882a593Smuzhiyun #define TX_STATUS_BA_BMAP47_SHIFT 3 /* ba bitmap 4:7 in 2nd pkg */ 955*4882a593Smuzhiyun 956*4882a593Smuzhiyun /* RXE (Receive Engine) */ 957*4882a593Smuzhiyun 958*4882a593Smuzhiyun /* RCM_CTL */ 959*4882a593Smuzhiyun #define RCM_INC_MASK_H 0x0080 960*4882a593Smuzhiyun #define RCM_INC_MASK_L 0x0040 961*4882a593Smuzhiyun #define RCM_INC_DATA 0x0020 962*4882a593Smuzhiyun #define RCM_INDEX_MASK 0x001F 963*4882a593Smuzhiyun #define RCM_SIZE 15 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun #define RCM_MAC_OFFSET 0 /* current MAC address */ 966*4882a593Smuzhiyun #define RCM_BSSID_OFFSET 3 /* current BSSID address */ 967*4882a593Smuzhiyun #define RCM_F_BSSID_0_OFFSET 6 /* foreign BSS CFP tracking */ 968*4882a593Smuzhiyun #define RCM_F_BSSID_1_OFFSET 9 /* foreign BSS CFP tracking */ 969*4882a593Smuzhiyun #define RCM_F_BSSID_2_OFFSET 12 /* foreign BSS CFP tracking */ 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun #define RCM_WEP_TA0_OFFSET 16 972*4882a593Smuzhiyun #define RCM_WEP_TA1_OFFSET 19 973*4882a593Smuzhiyun #define RCM_WEP_TA2_OFFSET 22 974*4882a593Smuzhiyun #define RCM_WEP_TA3_OFFSET 25 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun /* PSM Block */ 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun /* psm_phy_hdr_param bits */ 979*4882a593Smuzhiyun #define MAC_PHY_RESET 1 980*4882a593Smuzhiyun #define MAC_PHY_CLOCK_EN 2 981*4882a593Smuzhiyun #define MAC_PHY_FORCE_CLK 4 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun /* WEP Block */ 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun /* WEP_WKEY */ 986*4882a593Smuzhiyun #define WKEY_START (1 << 8) 987*4882a593Smuzhiyun #define WKEY_SEL_MASK 0x1F 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun /* WEP data formats */ 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun /* the number of RCMTA entries */ 992*4882a593Smuzhiyun #define RCMTA_SIZE 50 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun #define M_ADDR_BMP_BLK (0x37e * 2) 995*4882a593Smuzhiyun #define M_ADDR_BMP_BLK_SZ 12 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun #define ADDR_BMP_RA (1 << 0) /* Receiver Address (RA) */ 998*4882a593Smuzhiyun #define ADDR_BMP_TA (1 << 1) /* Transmitter Address (TA) */ 999*4882a593Smuzhiyun #define ADDR_BMP_BSSID (1 << 2) /* BSSID */ 1000*4882a593Smuzhiyun #define ADDR_BMP_AP (1 << 3) /* Infra-BSS Access Point */ 1001*4882a593Smuzhiyun #define ADDR_BMP_STA (1 << 4) /* Infra-BSS Station */ 1002*4882a593Smuzhiyun #define ADDR_BMP_RESERVED1 (1 << 5) 1003*4882a593Smuzhiyun #define ADDR_BMP_RESERVED2 (1 << 6) 1004*4882a593Smuzhiyun #define ADDR_BMP_RESERVED3 (1 << 7) 1005*4882a593Smuzhiyun #define ADDR_BMP_BSS_IDX_MASK (3 << 8) /* BSS control block index */ 1006*4882a593Smuzhiyun #define ADDR_BMP_BSS_IDX_SHIFT 8 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun #define WSEC_MAX_RCMTA_KEYS 54 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun /* max keys in M_TKMICKEYS_BLK */ 1011*4882a593Smuzhiyun #define WSEC_MAX_TKMIC_ENGINE_KEYS 12 /* 8 + 4 default */ 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun /* max RXE match registers */ 1014*4882a593Smuzhiyun #define WSEC_MAX_RXE_KEYS 4 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun /* SECKINDXALGO (Security Key Index & Algorithm Block) word format */ 1017*4882a593Smuzhiyun /* SKL (Security Key Lookup) */ 1018*4882a593Smuzhiyun #define SKL_ALGO_MASK 0x0007 1019*4882a593Smuzhiyun #define SKL_ALGO_SHIFT 0 1020*4882a593Smuzhiyun #define SKL_KEYID_MASK 0x0008 1021*4882a593Smuzhiyun #define SKL_KEYID_SHIFT 3 1022*4882a593Smuzhiyun #define SKL_INDEX_MASK 0x03F0 1023*4882a593Smuzhiyun #define SKL_INDEX_SHIFT 4 1024*4882a593Smuzhiyun #define SKL_GRP_ALGO_MASK 0x1c00 1025*4882a593Smuzhiyun #define SKL_GRP_ALGO_SHIFT 10 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun /* additional bits defined for IBSS group key support */ 1028*4882a593Smuzhiyun #define SKL_IBSS_INDEX_MASK 0x01F0 1029*4882a593Smuzhiyun #define SKL_IBSS_INDEX_SHIFT 4 1030*4882a593Smuzhiyun #define SKL_IBSS_KEYID1_MASK 0x0600 1031*4882a593Smuzhiyun #define SKL_IBSS_KEYID1_SHIFT 9 1032*4882a593Smuzhiyun #define SKL_IBSS_KEYID2_MASK 0x1800 1033*4882a593Smuzhiyun #define SKL_IBSS_KEYID2_SHIFT 11 1034*4882a593Smuzhiyun #define SKL_IBSS_KEYALGO_MASK 0xE000 1035*4882a593Smuzhiyun #define SKL_IBSS_KEYALGO_SHIFT 13 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun #define WSEC_MODE_OFF 0 1038*4882a593Smuzhiyun #define WSEC_MODE_HW 1 1039*4882a593Smuzhiyun #define WSEC_MODE_SW 2 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun #define WSEC_ALGO_OFF 0 1042*4882a593Smuzhiyun #define WSEC_ALGO_WEP1 1 1043*4882a593Smuzhiyun #define WSEC_ALGO_TKIP 2 1044*4882a593Smuzhiyun #define WSEC_ALGO_AES 3 1045*4882a593Smuzhiyun #define WSEC_ALGO_WEP128 4 1046*4882a593Smuzhiyun #define WSEC_ALGO_AES_LEGACY 5 1047*4882a593Smuzhiyun #define WSEC_ALGO_NALG 6 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun #define AES_MODE_NONE 0 1050*4882a593Smuzhiyun #define AES_MODE_CCM 1 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun /* WEP_CTL (Rev 0) */ 1053*4882a593Smuzhiyun #define WECR0_KEYREG_SHIFT 0 1054*4882a593Smuzhiyun #define WECR0_KEYREG_MASK 0x7 1055*4882a593Smuzhiyun #define WECR0_DECRYPT (1 << 3) 1056*4882a593Smuzhiyun #define WECR0_IVINLINE (1 << 4) 1057*4882a593Smuzhiyun #define WECR0_WEPALG_SHIFT 5 1058*4882a593Smuzhiyun #define WECR0_WEPALG_MASK (0x7 << 5) 1059*4882a593Smuzhiyun #define WECR0_WKEYSEL_SHIFT 8 1060*4882a593Smuzhiyun #define WECR0_WKEYSEL_MASK (0x7 << 8) 1061*4882a593Smuzhiyun #define WECR0_WKEYSTART (1 << 11) 1062*4882a593Smuzhiyun #define WECR0_WEPINIT (1 << 14) 1063*4882a593Smuzhiyun #define WECR0_ICVERR (1 << 15) 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun /* Frame template map byte offsets */ 1066*4882a593Smuzhiyun #define T_ACTS_TPL_BASE (0) 1067*4882a593Smuzhiyun #define T_NULL_TPL_BASE (0xc * 2) 1068*4882a593Smuzhiyun #define T_QNULL_TPL_BASE (0x1c * 2) 1069*4882a593Smuzhiyun #define T_RR_TPL_BASE (0x2c * 2) 1070*4882a593Smuzhiyun #define T_BCN0_TPL_BASE (0x34 * 2) 1071*4882a593Smuzhiyun #define T_PRS_TPL_BASE (0x134 * 2) 1072*4882a593Smuzhiyun #define T_BCN1_TPL_BASE (0x234 * 2) 1073*4882a593Smuzhiyun #define T_TX_FIFO_TXRAM_BASE (T_ACTS_TPL_BASE + \ 1074*4882a593Smuzhiyun (TXFIFO_START_BLK * TXFIFO_SIZE_UNIT)) 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun #define T_BA_TPL_BASE T_QNULL_TPL_BASE /* template area for BA */ 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun #define T_RAM_ACCESS_SZ 4 /* template ram is 4 byte access only */ 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun /* Shared Mem byte offsets */ 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun /* Location where the ucode expects the corerev */ 1083*4882a593Smuzhiyun #define M_MACHW_VER (0x00b * 2) 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun /* Location where the ucode expects the MAC capabilities */ 1086*4882a593Smuzhiyun #define M_MACHW_CAP_L (0x060 * 2) 1087*4882a593Smuzhiyun #define M_MACHW_CAP_H (0x061 * 2) 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun /* WME shared memory */ 1090*4882a593Smuzhiyun #define M_EDCF_STATUS_OFF (0x007 * 2) 1091*4882a593Smuzhiyun #define M_TXF_CUR_INDEX (0x018 * 2) 1092*4882a593Smuzhiyun #define M_EDCF_QINFO (0x120 * 2) 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun /* PS-mode related parameters */ 1095*4882a593Smuzhiyun #define M_DOT11_SLOT (0x008 * 2) 1096*4882a593Smuzhiyun #define M_DOT11_DTIMPERIOD (0x009 * 2) 1097*4882a593Smuzhiyun #define M_NOSLPZNATDTIM (0x026 * 2) 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun /* Beacon-related parameters */ 1100*4882a593Smuzhiyun #define M_BCN0_FRM_BYTESZ (0x00c * 2) /* Bcn 0 template length */ 1101*4882a593Smuzhiyun #define M_BCN1_FRM_BYTESZ (0x00d * 2) /* Bcn 1 template length */ 1102*4882a593Smuzhiyun #define M_BCN_TXTSF_OFFSET (0x00e * 2) 1103*4882a593Smuzhiyun #define M_TIMBPOS_INBEACON (0x00f * 2) 1104*4882a593Smuzhiyun #define M_SFRMTXCNTFBRTHSD (0x022 * 2) 1105*4882a593Smuzhiyun #define M_LFRMTXCNTFBRTHSD (0x023 * 2) 1106*4882a593Smuzhiyun #define M_BCN_PCTLWD (0x02a * 2) 1107*4882a593Smuzhiyun #define M_BCN_LI (0x05b * 2) /* beacon listen interval */ 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun /* MAX Rx Frame len */ 1110*4882a593Smuzhiyun #define M_MAXRXFRM_LEN (0x010 * 2) 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun /* ACK/CTS related params */ 1113*4882a593Smuzhiyun #define M_RSP_PCTLWD (0x011 * 2) 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun /* Hardware Power Control */ 1116*4882a593Smuzhiyun #define M_TXPWR_N (0x012 * 2) 1117*4882a593Smuzhiyun #define M_TXPWR_TARGET (0x013 * 2) 1118*4882a593Smuzhiyun #define M_TXPWR_MAX (0x014 * 2) 1119*4882a593Smuzhiyun #define M_TXPWR_CUR (0x019 * 2) 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun /* Rx-related parameters */ 1122*4882a593Smuzhiyun #define M_RX_PAD_DATA_OFFSET (0x01a * 2) 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun /* WEP Shared mem data */ 1125*4882a593Smuzhiyun #define M_SEC_DEFIVLOC (0x01e * 2) 1126*4882a593Smuzhiyun #define M_SEC_VALNUMSOFTMCHTA (0x01f * 2) 1127*4882a593Smuzhiyun #define M_PHYVER (0x028 * 2) 1128*4882a593Smuzhiyun #define M_PHYTYPE (0x029 * 2) 1129*4882a593Smuzhiyun #define M_SECRXKEYS_PTR (0x02b * 2) 1130*4882a593Smuzhiyun #define M_TKMICKEYS_PTR (0x059 * 2) 1131*4882a593Smuzhiyun #define M_SECKINDXALGO_BLK (0x2ea * 2) 1132*4882a593Smuzhiyun #define M_SECKINDXALGO_BLK_SZ 54 1133*4882a593Smuzhiyun #define M_SECPSMRXTAMCH_BLK (0x2fa * 2) 1134*4882a593Smuzhiyun #define M_TKIP_TSC_TTAK (0x18c * 2) 1135*4882a593Smuzhiyun #define D11_MAX_KEY_SIZE 16 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun #define M_MAX_ANTCNT (0x02e * 2) /* antenna swap threshold */ 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun /* Probe response related parameters */ 1140*4882a593Smuzhiyun #define M_SSIDLEN (0x024 * 2) 1141*4882a593Smuzhiyun #define M_PRB_RESP_FRM_LEN (0x025 * 2) 1142*4882a593Smuzhiyun #define M_PRS_MAXTIME (0x03a * 2) 1143*4882a593Smuzhiyun #define M_SSID (0xb0 * 2) 1144*4882a593Smuzhiyun #define M_CTXPRS_BLK (0xc0 * 2) 1145*4882a593Smuzhiyun #define C_CTX_PCTLWD_POS (0x4 * 2) 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun /* Delta between OFDM and CCK power in CCK power boost mode */ 1148*4882a593Smuzhiyun #define M_OFDM_OFFSET (0x027 * 2) 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun /* TSSI for last 4 11b/g CCK packets transmitted */ 1151*4882a593Smuzhiyun #define M_B_TSSI_0 (0x02c * 2) 1152*4882a593Smuzhiyun #define M_B_TSSI_1 (0x02d * 2) 1153*4882a593Smuzhiyun 1154*4882a593Smuzhiyun /* Host flags to turn on ucode options */ 1155*4882a593Smuzhiyun #define M_HOST_FLAGS1 (0x02f * 2) 1156*4882a593Smuzhiyun #define M_HOST_FLAGS2 (0x030 * 2) 1157*4882a593Smuzhiyun #define M_HOST_FLAGS3 (0x031 * 2) 1158*4882a593Smuzhiyun #define M_HOST_FLAGS4 (0x03c * 2) 1159*4882a593Smuzhiyun #define M_HOST_FLAGS5 (0x06a * 2) 1160*4882a593Smuzhiyun #define M_HOST_FLAGS_SZ 16 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun #define M_RADAR_REG (0x033 * 2) 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun /* TSSI for last 4 11a OFDM packets transmitted */ 1165*4882a593Smuzhiyun #define M_A_TSSI_0 (0x034 * 2) 1166*4882a593Smuzhiyun #define M_A_TSSI_1 (0x035 * 2) 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun /* noise interference measurement */ 1169*4882a593Smuzhiyun #define M_NOISE_IF_COUNT (0x034 * 2) 1170*4882a593Smuzhiyun #define M_NOISE_IF_TIMEOUT (0x035 * 2) 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun #define M_RF_RX_SP_REG1 (0x036 * 2) 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun /* TSSI for last 4 11g OFDM packets transmitted */ 1175*4882a593Smuzhiyun #define M_G_TSSI_0 (0x038 * 2) 1176*4882a593Smuzhiyun #define M_G_TSSI_1 (0x039 * 2) 1177*4882a593Smuzhiyun 1178*4882a593Smuzhiyun /* Background noise measure */ 1179*4882a593Smuzhiyun #define M_JSSI_0 (0x44 * 2) 1180*4882a593Smuzhiyun #define M_JSSI_1 (0x45 * 2) 1181*4882a593Smuzhiyun #define M_JSSI_AUX (0x46 * 2) 1182*4882a593Smuzhiyun 1183*4882a593Smuzhiyun #define M_CUR_2050_RADIOCODE (0x47 * 2) 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun /* TX fifo sizes */ 1186*4882a593Smuzhiyun #define M_FIFOSIZE0 (0x4c * 2) 1187*4882a593Smuzhiyun #define M_FIFOSIZE1 (0x4d * 2) 1188*4882a593Smuzhiyun #define M_FIFOSIZE2 (0x4e * 2) 1189*4882a593Smuzhiyun #define M_FIFOSIZE3 (0x4f * 2) 1190*4882a593Smuzhiyun #define D11_MAX_TX_FRMS 32 /* max frames allowed in tx fifo */ 1191*4882a593Smuzhiyun 1192*4882a593Smuzhiyun /* Current channel number plus upper bits */ 1193*4882a593Smuzhiyun #define M_CURCHANNEL (0x50 * 2) 1194*4882a593Smuzhiyun #define D11_CURCHANNEL_5G 0x0100; 1195*4882a593Smuzhiyun #define D11_CURCHANNEL_40 0x0200; 1196*4882a593Smuzhiyun #define D11_CURCHANNEL_MAX 0x00FF; 1197*4882a593Smuzhiyun 1198*4882a593Smuzhiyun /* last posted frameid on the bcmc fifo */ 1199*4882a593Smuzhiyun #define M_BCMC_FID (0x54 * 2) 1200*4882a593Smuzhiyun #define INVALIDFID 0xffff 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun /* extended beacon phyctl bytes for 11N */ 1203*4882a593Smuzhiyun #define M_BCN_PCTL1WD (0x058 * 2) 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun /* idle busy ratio to duty_cycle requirement */ 1206*4882a593Smuzhiyun #define M_TX_IDLE_BUSY_RATIO_X_16_CCK (0x52 * 2) 1207*4882a593Smuzhiyun #define M_TX_IDLE_BUSY_RATIO_X_16_OFDM (0x5A * 2) 1208*4882a593Smuzhiyun 1209*4882a593Smuzhiyun /* CW RSSI for LCNPHY */ 1210*4882a593Smuzhiyun #define M_LCN_RSSI_0 0x1332 1211*4882a593Smuzhiyun #define M_LCN_RSSI_1 0x1338 1212*4882a593Smuzhiyun #define M_LCN_RSSI_2 0x133e 1213*4882a593Smuzhiyun #define M_LCN_RSSI_3 0x1344 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun /* SNR for LCNPHY */ 1216*4882a593Smuzhiyun #define M_LCN_SNR_A_0 0x1334 1217*4882a593Smuzhiyun #define M_LCN_SNR_B_0 0x1336 1218*4882a593Smuzhiyun 1219*4882a593Smuzhiyun #define M_LCN_SNR_A_1 0x133a 1220*4882a593Smuzhiyun #define M_LCN_SNR_B_1 0x133c 1221*4882a593Smuzhiyun 1222*4882a593Smuzhiyun #define M_LCN_SNR_A_2 0x1340 1223*4882a593Smuzhiyun #define M_LCN_SNR_B_2 0x1342 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun #define M_LCN_SNR_A_3 0x1346 1226*4882a593Smuzhiyun #define M_LCN_SNR_B_3 0x1348 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun #define M_LCN_LAST_RESET (81*2) 1229*4882a593Smuzhiyun #define M_LCN_LAST_LOC (63*2) 1230*4882a593Smuzhiyun #define M_LCNPHY_RESET_STATUS (4902) 1231*4882a593Smuzhiyun #define M_LCNPHY_DSC_TIME (0x98d*2) 1232*4882a593Smuzhiyun #define M_LCNPHY_RESET_CNT_DSC (0x98b*2) 1233*4882a593Smuzhiyun #define M_LCNPHY_RESET_CNT (0x98c*2) 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun /* Rate table offsets */ 1236*4882a593Smuzhiyun #define M_RT_DIRMAP_A (0xe0 * 2) 1237*4882a593Smuzhiyun #define M_RT_BBRSMAP_A (0xf0 * 2) 1238*4882a593Smuzhiyun #define M_RT_DIRMAP_B (0x100 * 2) 1239*4882a593Smuzhiyun #define M_RT_BBRSMAP_B (0x110 * 2) 1240*4882a593Smuzhiyun 1241*4882a593Smuzhiyun /* Rate table entry offsets */ 1242*4882a593Smuzhiyun #define M_RT_PRS_PLCP_POS 10 1243*4882a593Smuzhiyun #define M_RT_PRS_DUR_POS 16 1244*4882a593Smuzhiyun #define M_RT_OFDM_PCTL1_POS 18 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun #define M_20IN40_IQ (0x380 * 2) 1247*4882a593Smuzhiyun 1248*4882a593Smuzhiyun /* SHM locations where ucode stores the current power index */ 1249*4882a593Smuzhiyun #define M_CURR_IDX1 (0x384 * 2) 1250*4882a593Smuzhiyun #define M_CURR_IDX2 (0x387 * 2) 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun #define M_BSCALE_ANT0 (0x5e * 2) 1253*4882a593Smuzhiyun #define M_BSCALE_ANT1 (0x5f * 2) 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun /* Antenna Diversity Testing */ 1256*4882a593Smuzhiyun #define M_MIMO_ANTSEL_RXDFLT (0x63 * 2) 1257*4882a593Smuzhiyun #define M_ANTSEL_CLKDIV (0x61 * 2) 1258*4882a593Smuzhiyun #define M_MIMO_ANTSEL_TXDFLT (0x64 * 2) 1259*4882a593Smuzhiyun 1260*4882a593Smuzhiyun #define M_MIMO_MAXSYM (0x5d * 2) 1261*4882a593Smuzhiyun #define MIMO_MAXSYM_DEF 0x8000 /* 32k */ 1262*4882a593Smuzhiyun #define MIMO_MAXSYM_MAX 0xffff /* 64k */ 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun #define M_WATCHDOG_8TU (0x1e * 2) 1265*4882a593Smuzhiyun #define WATCHDOG_8TU_DEF 5 1266*4882a593Smuzhiyun #define WATCHDOG_8TU_MAX 10 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun /* Manufacturing Test Variables */ 1269*4882a593Smuzhiyun /* PER test mode */ 1270*4882a593Smuzhiyun #define M_PKTENG_CTRL (0x6c * 2) 1271*4882a593Smuzhiyun /* IFS for TX mode */ 1272*4882a593Smuzhiyun #define M_PKTENG_IFS (0x6d * 2) 1273*4882a593Smuzhiyun /* Lower word of tx frmcnt/rx lostcnt */ 1274*4882a593Smuzhiyun #define M_PKTENG_FRMCNT_LO (0x6e * 2) 1275*4882a593Smuzhiyun /* Upper word of tx frmcnt/rx lostcnt */ 1276*4882a593Smuzhiyun #define M_PKTENG_FRMCNT_HI (0x6f * 2) 1277*4882a593Smuzhiyun 1278*4882a593Smuzhiyun /* Index variation in vbat ripple */ 1279*4882a593Smuzhiyun #define M_LCN_PWR_IDX_MAX (0x67 * 2) /* highest index read by ucode */ 1280*4882a593Smuzhiyun #define M_LCN_PWR_IDX_MIN (0x66 * 2) /* lowest index read by ucode */ 1281*4882a593Smuzhiyun 1282*4882a593Smuzhiyun /* M_PKTENG_CTRL bit definitions */ 1283*4882a593Smuzhiyun #define M_PKTENG_MODE_TX 0x0001 1284*4882a593Smuzhiyun #define M_PKTENG_MODE_TX_RIFS 0x0004 1285*4882a593Smuzhiyun #define M_PKTENG_MODE_TX_CTS 0x0008 1286*4882a593Smuzhiyun #define M_PKTENG_MODE_RX 0x0002 1287*4882a593Smuzhiyun #define M_PKTENG_MODE_RX_WITH_ACK 0x0402 1288*4882a593Smuzhiyun #define M_PKTENG_MODE_MASK 0x0003 1289*4882a593Smuzhiyun /* TX frames indicated in the frmcnt reg */ 1290*4882a593Smuzhiyun #define M_PKTENG_FRMCNT_VLD 0x0100 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun /* Sample Collect parameters (bitmap and type) */ 1293*4882a593Smuzhiyun /* Trigger bitmap for sample collect */ 1294*4882a593Smuzhiyun #define M_SMPL_COL_BMP (0x37d * 2) 1295*4882a593Smuzhiyun /* Sample collect type */ 1296*4882a593Smuzhiyun #define M_SMPL_COL_CTL (0x3b2 * 2) 1297*4882a593Smuzhiyun 1298*4882a593Smuzhiyun #define ANTSEL_CLKDIV_4MHZ 6 1299*4882a593Smuzhiyun #define MIMO_ANTSEL_BUSY 0x4000 /* bit 14 (busy) */ 1300*4882a593Smuzhiyun #define MIMO_ANTSEL_SEL 0x8000 /* bit 15 write the value */ 1301*4882a593Smuzhiyun #define MIMO_ANTSEL_WAIT 50 /* 50us wait */ 1302*4882a593Smuzhiyun #define MIMO_ANTSEL_OVERRIDE 0x8000 /* flag */ 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun struct shm_acparams { 1305*4882a593Smuzhiyun u16 txop; 1306*4882a593Smuzhiyun u16 cwmin; 1307*4882a593Smuzhiyun u16 cwmax; 1308*4882a593Smuzhiyun u16 cwcur; 1309*4882a593Smuzhiyun u16 aifs; 1310*4882a593Smuzhiyun u16 bslots; 1311*4882a593Smuzhiyun u16 reggap; 1312*4882a593Smuzhiyun u16 status; 1313*4882a593Smuzhiyun u16 rsvd[8]; 1314*4882a593Smuzhiyun } __packed; 1315*4882a593Smuzhiyun #define M_EDCF_QLEN (16 * 2) 1316*4882a593Smuzhiyun 1317*4882a593Smuzhiyun #define WME_STATUS_NEWAC (1 << 8) 1318*4882a593Smuzhiyun 1319*4882a593Smuzhiyun /* M_HOST_FLAGS */ 1320*4882a593Smuzhiyun #define MHFMAX 5 /* Number of valid hostflag half-word (u16) */ 1321*4882a593Smuzhiyun #define MHF1 0 /* Hostflag 1 index */ 1322*4882a593Smuzhiyun #define MHF2 1 /* Hostflag 2 index */ 1323*4882a593Smuzhiyun #define MHF3 2 /* Hostflag 3 index */ 1324*4882a593Smuzhiyun #define MHF4 3 /* Hostflag 4 index */ 1325*4882a593Smuzhiyun #define MHF5 4 /* Hostflag 5 index */ 1326*4882a593Smuzhiyun 1327*4882a593Smuzhiyun /* Flags in M_HOST_FLAGS */ 1328*4882a593Smuzhiyun /* Enable ucode antenna diversity help */ 1329*4882a593Smuzhiyun #define MHF1_ANTDIV 0x0001 1330*4882a593Smuzhiyun /* Enable EDCF access control */ 1331*4882a593Smuzhiyun #define MHF1_EDCF 0x0100 1332*4882a593Smuzhiyun #define MHF1_IQSWAP_WAR 0x0200 1333*4882a593Smuzhiyun /* Disable Slow clock request, for corerev < 11 */ 1334*4882a593Smuzhiyun #define MHF1_FORCEFASTCLK 0x0400 1335*4882a593Smuzhiyun 1336*4882a593Smuzhiyun /* Flags in M_HOST_FLAGS2 */ 1337*4882a593Smuzhiyun 1338*4882a593Smuzhiyun /* Flush BCMC FIFO immediately */ 1339*4882a593Smuzhiyun #define MHF2_TXBCMC_NOW 0x0040 1340*4882a593Smuzhiyun /* Enable ucode/hw power control */ 1341*4882a593Smuzhiyun #define MHF2_HWPWRCTL 0x0080 1342*4882a593Smuzhiyun #define MHF2_NPHY40MHZ_WAR 0x0800 1343*4882a593Smuzhiyun 1344*4882a593Smuzhiyun /* Flags in M_HOST_FLAGS3 */ 1345*4882a593Smuzhiyun /* enabled mimo antenna selection */ 1346*4882a593Smuzhiyun #define MHF3_ANTSEL_EN 0x0001 1347*4882a593Smuzhiyun /* antenna selection mode: 0: 2x3, 1: 2x4 */ 1348*4882a593Smuzhiyun #define MHF3_ANTSEL_MODE 0x0002 1349*4882a593Smuzhiyun #define MHF3_RESERVED1 0x0004 1350*4882a593Smuzhiyun #define MHF3_RESERVED2 0x0008 1351*4882a593Smuzhiyun #define MHF3_NPHY_MLADV_WAR 0x0010 1352*4882a593Smuzhiyun 1353*4882a593Smuzhiyun /* Flags in M_HOST_FLAGS4 */ 1354*4882a593Smuzhiyun /* force bphy Tx on core 0 (board level WAR) */ 1355*4882a593Smuzhiyun #define MHF4_BPHY_TXCORE0 0x0080 1356*4882a593Smuzhiyun /* for 4313A0 FEM boards */ 1357*4882a593Smuzhiyun #define MHF4_EXTPA_ENABLE 0x4000 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun /* Flags in M_HOST_FLAGS5 */ 1360*4882a593Smuzhiyun #define MHF5_4313_GPIOCTRL 0x0001 1361*4882a593Smuzhiyun #define MHF5_RESERVED1 0x0002 1362*4882a593Smuzhiyun #define MHF5_RESERVED2 0x0004 1363*4882a593Smuzhiyun /* Radio power setting for ucode */ 1364*4882a593Smuzhiyun #define M_RADIO_PWR (0x32 * 2) 1365*4882a593Smuzhiyun 1366*4882a593Smuzhiyun /* phy noise recorded by ucode right after tx */ 1367*4882a593Smuzhiyun #define M_PHY_NOISE (0x037 * 2) 1368*4882a593Smuzhiyun #define PHY_NOISE_MASK 0x00ff 1369*4882a593Smuzhiyun 1370*4882a593Smuzhiyun /* 1371*4882a593Smuzhiyun * Receive Frame Data Header for 802.11b DCF-only frames 1372*4882a593Smuzhiyun * 1373*4882a593Smuzhiyun * RxFrameSize: Actual byte length of the frame data received 1374*4882a593Smuzhiyun * PAD: padding (not used) 1375*4882a593Smuzhiyun * PhyRxStatus_0: PhyRxStatus 15:0 1376*4882a593Smuzhiyun * PhyRxStatus_1: PhyRxStatus 31:16 1377*4882a593Smuzhiyun * PhyRxStatus_2: PhyRxStatus 47:32 1378*4882a593Smuzhiyun * PhyRxStatus_3: PhyRxStatus 63:48 1379*4882a593Smuzhiyun * PhyRxStatus_4: PhyRxStatus 79:64 1380*4882a593Smuzhiyun * PhyRxStatus_5: PhyRxStatus 95:80 1381*4882a593Smuzhiyun * RxStatus1: MAC Rx Status 1382*4882a593Smuzhiyun * RxStatus2: extended MAC Rx status 1383*4882a593Smuzhiyun * RxTSFTime: RxTSFTime time of first MAC symbol + M_PHY_PLCPRX_DLY 1384*4882a593Smuzhiyun * RxChan: gain code, channel radio code, and phy type 1385*4882a593Smuzhiyun */ 1386*4882a593Smuzhiyun struct d11rxhdr_le { 1387*4882a593Smuzhiyun __le16 RxFrameSize; 1388*4882a593Smuzhiyun u16 PAD; 1389*4882a593Smuzhiyun __le16 PhyRxStatus_0; 1390*4882a593Smuzhiyun __le16 PhyRxStatus_1; 1391*4882a593Smuzhiyun __le16 PhyRxStatus_2; 1392*4882a593Smuzhiyun __le16 PhyRxStatus_3; 1393*4882a593Smuzhiyun __le16 PhyRxStatus_4; 1394*4882a593Smuzhiyun __le16 PhyRxStatus_5; 1395*4882a593Smuzhiyun __le16 RxStatus1; 1396*4882a593Smuzhiyun __le16 RxStatus2; 1397*4882a593Smuzhiyun __le16 RxTSFTime; 1398*4882a593Smuzhiyun __le16 RxChan; 1399*4882a593Smuzhiyun } __packed; 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun struct d11rxhdr { 1402*4882a593Smuzhiyun u16 RxFrameSize; 1403*4882a593Smuzhiyun u16 PAD; 1404*4882a593Smuzhiyun u16 PhyRxStatus_0; 1405*4882a593Smuzhiyun u16 PhyRxStatus_1; 1406*4882a593Smuzhiyun u16 PhyRxStatus_2; 1407*4882a593Smuzhiyun u16 PhyRxStatus_3; 1408*4882a593Smuzhiyun u16 PhyRxStatus_4; 1409*4882a593Smuzhiyun u16 PhyRxStatus_5; 1410*4882a593Smuzhiyun u16 RxStatus1; 1411*4882a593Smuzhiyun u16 RxStatus2; 1412*4882a593Smuzhiyun u16 RxTSFTime; 1413*4882a593Smuzhiyun u16 RxChan; 1414*4882a593Smuzhiyun } __packed; 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun /* PhyRxStatus_0: */ 1417*4882a593Smuzhiyun /* NPHY only: CCK, OFDM, preN, N */ 1418*4882a593Smuzhiyun #define PRXS0_FT_MASK 0x0003 1419*4882a593Smuzhiyun /* NPHY only: clip count adjustment steps by AGC */ 1420*4882a593Smuzhiyun #define PRXS0_CLIP_MASK 0x000C 1421*4882a593Smuzhiyun #define PRXS0_CLIP_SHIFT 2 1422*4882a593Smuzhiyun /* PHY received a frame with unsupported rate */ 1423*4882a593Smuzhiyun #define PRXS0_UNSRATE 0x0010 1424*4882a593Smuzhiyun /* GPHY: rx ant, NPHY: upper sideband */ 1425*4882a593Smuzhiyun #define PRXS0_RXANT_UPSUBBAND 0x0020 1426*4882a593Smuzhiyun /* CCK frame only: lost crs during cck frame reception */ 1427*4882a593Smuzhiyun #define PRXS0_LCRS 0x0040 1428*4882a593Smuzhiyun /* Short Preamble */ 1429*4882a593Smuzhiyun #define PRXS0_SHORTH 0x0080 1430*4882a593Smuzhiyun /* PLCP violation */ 1431*4882a593Smuzhiyun #define PRXS0_PLCPFV 0x0100 1432*4882a593Smuzhiyun /* PLCP header integrity check failed */ 1433*4882a593Smuzhiyun #define PRXS0_PLCPHCF 0x0200 1434*4882a593Smuzhiyun /* legacy PHY gain control */ 1435*4882a593Smuzhiyun #define PRXS0_GAIN_CTL 0x4000 1436*4882a593Smuzhiyun /* NPHY: Antennas used for received frame, bitmask */ 1437*4882a593Smuzhiyun #define PRXS0_ANTSEL_MASK 0xF000 1438*4882a593Smuzhiyun #define PRXS0_ANTSEL_SHIFT 0x12 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun /* subfield PRXS0_FT_MASK */ 1441*4882a593Smuzhiyun #define PRXS0_CCK 0x0000 1442*4882a593Smuzhiyun /* valid only for G phy, use rxh->RxChan for A phy */ 1443*4882a593Smuzhiyun #define PRXS0_OFDM 0x0001 1444*4882a593Smuzhiyun #define PRXS0_PREN 0x0002 1445*4882a593Smuzhiyun #define PRXS0_STDN 0x0003 1446*4882a593Smuzhiyun 1447*4882a593Smuzhiyun /* subfield PRXS0_ANTSEL_MASK */ 1448*4882a593Smuzhiyun #define PRXS0_ANTSEL_0 0x0 /* antenna 0 is used */ 1449*4882a593Smuzhiyun #define PRXS0_ANTSEL_1 0x2 /* antenna 1 is used */ 1450*4882a593Smuzhiyun #define PRXS0_ANTSEL_2 0x4 /* antenna 2 is used */ 1451*4882a593Smuzhiyun #define PRXS0_ANTSEL_3 0x8 /* antenna 3 is used */ 1452*4882a593Smuzhiyun 1453*4882a593Smuzhiyun /* PhyRxStatus_1: */ 1454*4882a593Smuzhiyun #define PRXS1_JSSI_MASK 0x00FF 1455*4882a593Smuzhiyun #define PRXS1_JSSI_SHIFT 0 1456*4882a593Smuzhiyun #define PRXS1_SQ_MASK 0xFF00 1457*4882a593Smuzhiyun #define PRXS1_SQ_SHIFT 8 1458*4882a593Smuzhiyun 1459*4882a593Smuzhiyun /* nphy PhyRxStatus_1: */ 1460*4882a593Smuzhiyun #define PRXS1_nphy_PWR0_MASK 0x00FF 1461*4882a593Smuzhiyun #define PRXS1_nphy_PWR1_MASK 0xFF00 1462*4882a593Smuzhiyun 1463*4882a593Smuzhiyun /* HTPHY Rx Status defines */ 1464*4882a593Smuzhiyun /* htphy PhyRxStatus_0: those bit are overlapped with PhyRxStatus_0 */ 1465*4882a593Smuzhiyun #define PRXS0_BAND 0x0400 /* 0 = 2.4G, 1 = 5G */ 1466*4882a593Smuzhiyun #define PRXS0_RSVD 0x0800 /* reserved; set to 0 */ 1467*4882a593Smuzhiyun #define PRXS0_UNUSED 0xF000 /* unused and not defined; set to 0 */ 1468*4882a593Smuzhiyun 1469*4882a593Smuzhiyun /* htphy PhyRxStatus_1: */ 1470*4882a593Smuzhiyun /* core enables for {3..0}, 0=disabled, 1=enabled */ 1471*4882a593Smuzhiyun #define PRXS1_HTPHY_CORE_MASK 0x000F 1472*4882a593Smuzhiyun /* antenna configation */ 1473*4882a593Smuzhiyun #define PRXS1_HTPHY_ANTCFG_MASK 0x00F0 1474*4882a593Smuzhiyun /* Mixmode PLCP Length low byte mask */ 1475*4882a593Smuzhiyun #define PRXS1_HTPHY_MMPLCPLenL_MASK 0xFF00 1476*4882a593Smuzhiyun 1477*4882a593Smuzhiyun /* htphy PhyRxStatus_2: */ 1478*4882a593Smuzhiyun /* Mixmode PLCP Length high byte maskw */ 1479*4882a593Smuzhiyun #define PRXS2_HTPHY_MMPLCPLenH_MASK 0x000F 1480*4882a593Smuzhiyun /* Mixmode PLCP rate mask */ 1481*4882a593Smuzhiyun #define PRXS2_HTPHY_MMPLCH_RATE_MASK 0x00F0 1482*4882a593Smuzhiyun /* Rx power on core 0 */ 1483*4882a593Smuzhiyun #define PRXS2_HTPHY_RXPWR_ANT0 0xFF00 1484*4882a593Smuzhiyun 1485*4882a593Smuzhiyun /* htphy PhyRxStatus_3: */ 1486*4882a593Smuzhiyun /* Rx power on core 1 */ 1487*4882a593Smuzhiyun #define PRXS3_HTPHY_RXPWR_ANT1 0x00FF 1488*4882a593Smuzhiyun /* Rx power on core 2 */ 1489*4882a593Smuzhiyun #define PRXS3_HTPHY_RXPWR_ANT2 0xFF00 1490*4882a593Smuzhiyun 1491*4882a593Smuzhiyun /* htphy PhyRxStatus_4: */ 1492*4882a593Smuzhiyun /* Rx power on core 3 */ 1493*4882a593Smuzhiyun #define PRXS4_HTPHY_RXPWR_ANT3 0x00FF 1494*4882a593Smuzhiyun /* Coarse frequency offset */ 1495*4882a593Smuzhiyun #define PRXS4_HTPHY_CFO 0xFF00 1496*4882a593Smuzhiyun 1497*4882a593Smuzhiyun /* htphy PhyRxStatus_5: */ 1498*4882a593Smuzhiyun /* Fine frequency offset */ 1499*4882a593Smuzhiyun #define PRXS5_HTPHY_FFO 0x00FF 1500*4882a593Smuzhiyun /* Advance Retard */ 1501*4882a593Smuzhiyun #define PRXS5_HTPHY_AR 0xFF00 1502*4882a593Smuzhiyun 1503*4882a593Smuzhiyun #define HTPHY_MMPLCPLen(rxs) \ 1504*4882a593Smuzhiyun ((((rxs)->PhyRxStatus_1 & PRXS1_HTPHY_MMPLCPLenL_MASK) >> 8) | \ 1505*4882a593Smuzhiyun (((rxs)->PhyRxStatus_2 & PRXS2_HTPHY_MMPLCPLenH_MASK) << 8)) 1506*4882a593Smuzhiyun /* Get Rx power on core 0 */ 1507*4882a593Smuzhiyun #define HTPHY_RXPWR_ANT0(rxs) \ 1508*4882a593Smuzhiyun ((((rxs)->PhyRxStatus_2) & PRXS2_HTPHY_RXPWR_ANT0) >> 8) 1509*4882a593Smuzhiyun /* Get Rx power on core 1 */ 1510*4882a593Smuzhiyun #define HTPHY_RXPWR_ANT1(rxs) \ 1511*4882a593Smuzhiyun (((rxs)->PhyRxStatus_3) & PRXS3_HTPHY_RXPWR_ANT1) 1512*4882a593Smuzhiyun /* Get Rx power on core 2 */ 1513*4882a593Smuzhiyun #define HTPHY_RXPWR_ANT2(rxs) \ 1514*4882a593Smuzhiyun ((((rxs)->PhyRxStatus_3) & PRXS3_HTPHY_RXPWR_ANT2) >> 8) 1515*4882a593Smuzhiyun 1516*4882a593Smuzhiyun /* ucode RxStatus1: */ 1517*4882a593Smuzhiyun #define RXS_BCNSENT 0x8000 1518*4882a593Smuzhiyun #define RXS_SECKINDX_MASK 0x07e0 1519*4882a593Smuzhiyun #define RXS_SECKINDX_SHIFT 5 1520*4882a593Smuzhiyun #define RXS_DECERR (1 << 4) 1521*4882a593Smuzhiyun #define RXS_DECATMPT (1 << 3) 1522*4882a593Smuzhiyun /* PAD bytes to make IP data 4 bytes aligned */ 1523*4882a593Smuzhiyun #define RXS_PBPRES (1 << 2) 1524*4882a593Smuzhiyun #define RXS_RESPFRAMETX (1 << 1) 1525*4882a593Smuzhiyun #define RXS_FCSERR (1 << 0) 1526*4882a593Smuzhiyun 1527*4882a593Smuzhiyun /* ucode RxStatus2: */ 1528*4882a593Smuzhiyun #define RXS_AMSDU_MASK 1 1529*4882a593Smuzhiyun #define RXS_AGGTYPE_MASK 0x6 1530*4882a593Smuzhiyun #define RXS_AGGTYPE_SHIFT 1 1531*4882a593Smuzhiyun #define RXS_PHYRXST_VALID (1 << 8) 1532*4882a593Smuzhiyun #define RXS_RXANT_MASK 0x3 1533*4882a593Smuzhiyun #define RXS_RXANT_SHIFT 12 1534*4882a593Smuzhiyun 1535*4882a593Smuzhiyun /* RxChan */ 1536*4882a593Smuzhiyun #define RXS_CHAN_40 0x1000 1537*4882a593Smuzhiyun #define RXS_CHAN_5G 0x0800 1538*4882a593Smuzhiyun #define RXS_CHAN_ID_MASK 0x07f8 1539*4882a593Smuzhiyun #define RXS_CHAN_ID_SHIFT 3 1540*4882a593Smuzhiyun #define RXS_CHAN_PHYTYPE_MASK 0x0007 1541*4882a593Smuzhiyun #define RXS_CHAN_PHYTYPE_SHIFT 0 1542*4882a593Smuzhiyun 1543*4882a593Smuzhiyun /* Index of attenuations used during ucode power control. */ 1544*4882a593Smuzhiyun #define M_PWRIND_BLKS (0x184 * 2) 1545*4882a593Smuzhiyun #define M_PWRIND_MAP0 (M_PWRIND_BLKS + 0x0) 1546*4882a593Smuzhiyun #define M_PWRIND_MAP1 (M_PWRIND_BLKS + 0x2) 1547*4882a593Smuzhiyun #define M_PWRIND_MAP2 (M_PWRIND_BLKS + 0x4) 1548*4882a593Smuzhiyun #define M_PWRIND_MAP3 (M_PWRIND_BLKS + 0x6) 1549*4882a593Smuzhiyun /* M_PWRIND_MAP(core) macro */ 1550*4882a593Smuzhiyun #define M_PWRIND_MAP(core) (M_PWRIND_BLKS + ((core)<<1)) 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun /* PSM SHM variable offsets */ 1553*4882a593Smuzhiyun #define M_PSM_SOFT_REGS 0x0 1554*4882a593Smuzhiyun #define M_BOM_REV_MAJOR (M_PSM_SOFT_REGS + 0x0) 1555*4882a593Smuzhiyun #define M_BOM_REV_MINOR (M_PSM_SOFT_REGS + 0x2) 1556*4882a593Smuzhiyun #define M_UCODE_DBGST (M_PSM_SOFT_REGS + 0x40) /* ucode debug status code */ 1557*4882a593Smuzhiyun #define M_UCODE_MACSTAT (M_PSM_SOFT_REGS + 0xE0) /* macstat counters */ 1558*4882a593Smuzhiyun 1559*4882a593Smuzhiyun #define M_AGING_THRSH (0x3e * 2) /* max time waiting for medium before tx */ 1560*4882a593Smuzhiyun #define M_MBURST_SIZE (0x40 * 2) /* max frames in a frameburst */ 1561*4882a593Smuzhiyun #define M_MBURST_TXOP (0x41 * 2) /* max frameburst TXOP in unit of us */ 1562*4882a593Smuzhiyun #define M_SYNTHPU_DLY (0x4a * 2) /* pre-wakeup for synthpu, default: 500 */ 1563*4882a593Smuzhiyun #define M_PRETBTT (0x4b * 2) 1564*4882a593Smuzhiyun 1565*4882a593Smuzhiyun /* offset to the target txpwr */ 1566*4882a593Smuzhiyun #define M_ALT_TXPWR_IDX (M_PSM_SOFT_REGS + (0x3b * 2)) 1567*4882a593Smuzhiyun #define M_PHY_TX_FLT_PTR (M_PSM_SOFT_REGS + (0x3d * 2)) 1568*4882a593Smuzhiyun #define M_CTS_DURATION (M_PSM_SOFT_REGS + (0x5c * 2)) 1569*4882a593Smuzhiyun #define M_LP_RCCAL_OVR (M_PSM_SOFT_REGS + (0x6b * 2)) 1570*4882a593Smuzhiyun 1571*4882a593Smuzhiyun /* PKTENG Rx Stats Block */ 1572*4882a593Smuzhiyun #define M_RXSTATS_BLK_PTR (M_PSM_SOFT_REGS + (0x65 * 2)) 1573*4882a593Smuzhiyun 1574*4882a593Smuzhiyun /* ucode debug status codes */ 1575*4882a593Smuzhiyun /* not valid really */ 1576*4882a593Smuzhiyun #define DBGST_INACTIVE 0 1577*4882a593Smuzhiyun /* after zeroing SHM, before suspending at init */ 1578*4882a593Smuzhiyun #define DBGST_INIT 1 1579*4882a593Smuzhiyun /* "normal" state */ 1580*4882a593Smuzhiyun #define DBGST_ACTIVE 2 1581*4882a593Smuzhiyun /* suspended */ 1582*4882a593Smuzhiyun #define DBGST_SUSPENDED 3 1583*4882a593Smuzhiyun /* asleep (PS mode) */ 1584*4882a593Smuzhiyun #define DBGST_ASLEEP 4 1585*4882a593Smuzhiyun 1586*4882a593Smuzhiyun /* Scratch Reg defs */ 1587*4882a593Smuzhiyun enum _ePsmScratchPadRegDefinitions { 1588*4882a593Smuzhiyun S_RSV0 = 0, 1589*4882a593Smuzhiyun S_RSV1, 1590*4882a593Smuzhiyun S_RSV2, 1591*4882a593Smuzhiyun 1592*4882a593Smuzhiyun /* offset 0x03: scratch registers for Dot11-contants */ 1593*4882a593Smuzhiyun S_DOT11_CWMIN, /* CW-minimum */ 1594*4882a593Smuzhiyun S_DOT11_CWMAX, /* CW-maximum */ 1595*4882a593Smuzhiyun S_DOT11_CWCUR, /* CW-current */ 1596*4882a593Smuzhiyun S_DOT11_SRC_LMT, /* short retry count limit */ 1597*4882a593Smuzhiyun S_DOT11_LRC_LMT, /* long retry count limit */ 1598*4882a593Smuzhiyun S_DOT11_DTIMCOUNT, /* DTIM-count */ 1599*4882a593Smuzhiyun 1600*4882a593Smuzhiyun /* offset 0x09: Tx-side scratch registers */ 1601*4882a593Smuzhiyun S_SEQ_NUM, /* hardware sequence number reg */ 1602*4882a593Smuzhiyun S_SEQ_NUM_FRAG, /* seq num for frags (at the start of MSDU) */ 1603*4882a593Smuzhiyun S_FRMRETX_CNT, /* frame retx count */ 1604*4882a593Smuzhiyun S_SSRC, /* Station short retry count */ 1605*4882a593Smuzhiyun S_SLRC, /* Station long retry count */ 1606*4882a593Smuzhiyun S_EXP_RSP, /* Expected response frame */ 1607*4882a593Smuzhiyun S_OLD_BREM, /* Remaining backoff ctr */ 1608*4882a593Smuzhiyun S_OLD_CWWIN, /* saved-off CW-cur */ 1609*4882a593Smuzhiyun S_TXECTL, /* TXE-Ctl word constructed in scr-pad */ 1610*4882a593Smuzhiyun S_CTXTST, /* frm type-subtype as read from Tx-descr */ 1611*4882a593Smuzhiyun 1612*4882a593Smuzhiyun /* offset 0x13: Rx-side scratch registers */ 1613*4882a593Smuzhiyun S_RXTST, /* Type and subtype in Rxframe */ 1614*4882a593Smuzhiyun 1615*4882a593Smuzhiyun /* Global state register */ 1616*4882a593Smuzhiyun S_STREG, /* state storage actual bit maps below */ 1617*4882a593Smuzhiyun 1618*4882a593Smuzhiyun S_TXPWR_SUM, /* Tx power control: accumulator */ 1619*4882a593Smuzhiyun S_TXPWR_ITER, /* Tx power control: iteration */ 1620*4882a593Smuzhiyun S_RX_FRMTYPE, /* Rate and PHY type for frames */ 1621*4882a593Smuzhiyun S_THIS_AGG, /* Size of this AGG (A-MSDU) */ 1622*4882a593Smuzhiyun 1623*4882a593Smuzhiyun S_KEYINDX, 1624*4882a593Smuzhiyun S_RXFRMLEN, /* Receive MPDU length in bytes */ 1625*4882a593Smuzhiyun 1626*4882a593Smuzhiyun /* offset 0x1B: Receive TSF time stored in SCR */ 1627*4882a593Smuzhiyun S_RXTSFTMRVAL_WD3, /* TSF value at the start of rx */ 1628*4882a593Smuzhiyun S_RXTSFTMRVAL_WD2, /* TSF value at the start of rx */ 1629*4882a593Smuzhiyun S_RXTSFTMRVAL_WD1, /* TSF value at the start of rx */ 1630*4882a593Smuzhiyun S_RXTSFTMRVAL_WD0, /* TSF value at the start of rx */ 1631*4882a593Smuzhiyun S_RXSSN, /* Received start seq number for A-MPDU BA */ 1632*4882a593Smuzhiyun S_RXQOSFLD, /* Rx-QoS field (if present) */ 1633*4882a593Smuzhiyun 1634*4882a593Smuzhiyun /* offset 0x21: Scratch pad regs used in microcode as temp storage */ 1635*4882a593Smuzhiyun S_TMP0, /* stmp0 */ 1636*4882a593Smuzhiyun S_TMP1, /* stmp1 */ 1637*4882a593Smuzhiyun S_TMP2, /* stmp2 */ 1638*4882a593Smuzhiyun S_TMP3, /* stmp3 */ 1639*4882a593Smuzhiyun S_TMP4, /* stmp4 */ 1640*4882a593Smuzhiyun S_TMP5, /* stmp5 */ 1641*4882a593Smuzhiyun S_PRQPENALTY_CTR, /* Probe response queue penalty counter */ 1642*4882a593Smuzhiyun S_ANTCNT, /* unsuccessful attempts on current ant. */ 1643*4882a593Smuzhiyun S_SYMBOL, /* flag for possible symbol ctl frames */ 1644*4882a593Smuzhiyun S_RXTP, /* rx frame type */ 1645*4882a593Smuzhiyun S_STREG2, /* extra state storage */ 1646*4882a593Smuzhiyun S_STREG3, /* even more extra state storage */ 1647*4882a593Smuzhiyun S_STREG4, /* ... */ 1648*4882a593Smuzhiyun S_STREG5, /* remember to initialize it to zero */ 1649*4882a593Smuzhiyun 1650*4882a593Smuzhiyun S_ADJPWR_IDX, 1651*4882a593Smuzhiyun S_CUR_PTR, /* Temp pointer for A-MPDU re-Tx SHM table */ 1652*4882a593Smuzhiyun S_REVID4, /* 0x33 */ 1653*4882a593Smuzhiyun S_INDX, /* 0x34 */ 1654*4882a593Smuzhiyun S_ADDR0, /* 0x35 */ 1655*4882a593Smuzhiyun S_ADDR1, /* 0x36 */ 1656*4882a593Smuzhiyun S_ADDR2, /* 0x37 */ 1657*4882a593Smuzhiyun S_ADDR3, /* 0x38 */ 1658*4882a593Smuzhiyun S_ADDR4, /* 0x39 */ 1659*4882a593Smuzhiyun S_ADDR5, /* 0x3A */ 1660*4882a593Smuzhiyun S_TMP6, /* 0x3B */ 1661*4882a593Smuzhiyun S_KEYINDX_BU, /* Backup for Key index */ 1662*4882a593Smuzhiyun S_MFGTEST_TMP0, /* Temp regs used for RX test calculations */ 1663*4882a593Smuzhiyun S_RXESN, /* Received end sequence number for A-MPDU BA */ 1664*4882a593Smuzhiyun S_STREG6, /* 0x3F */ 1665*4882a593Smuzhiyun }; 1666*4882a593Smuzhiyun 1667*4882a593Smuzhiyun #define S_BEACON_INDX S_OLD_BREM 1668*4882a593Smuzhiyun #define S_PRS_INDX S_OLD_CWWIN 1669*4882a593Smuzhiyun #define S_PHYTYPE S_SSRC 1670*4882a593Smuzhiyun #define S_PHYVER S_SLRC 1671*4882a593Smuzhiyun 1672*4882a593Smuzhiyun /* IHR SLOW_CTRL values */ 1673*4882a593Smuzhiyun #define SLOW_CTRL_PDE (1 << 0) 1674*4882a593Smuzhiyun #define SLOW_CTRL_FD (1 << 8) 1675*4882a593Smuzhiyun 1676*4882a593Smuzhiyun /* ucode mac statistic counters in shared memory */ 1677*4882a593Smuzhiyun struct macstat { 1678*4882a593Smuzhiyun u16 txallfrm; /* 0x80 */ 1679*4882a593Smuzhiyun u16 txrtsfrm; /* 0x82 */ 1680*4882a593Smuzhiyun u16 txctsfrm; /* 0x84 */ 1681*4882a593Smuzhiyun u16 txackfrm; /* 0x86 */ 1682*4882a593Smuzhiyun u16 txdnlfrm; /* 0x88 */ 1683*4882a593Smuzhiyun u16 txbcnfrm; /* 0x8a */ 1684*4882a593Smuzhiyun u16 txfunfl[8]; /* 0x8c - 0x9b */ 1685*4882a593Smuzhiyun u16 txtplunfl; /* 0x9c */ 1686*4882a593Smuzhiyun u16 txphyerr; /* 0x9e */ 1687*4882a593Smuzhiyun u16 pktengrxducast; /* 0xa0 */ 1688*4882a593Smuzhiyun u16 pktengrxdmcast; /* 0xa2 */ 1689*4882a593Smuzhiyun u16 rxfrmtoolong; /* 0xa4 */ 1690*4882a593Smuzhiyun u16 rxfrmtooshrt; /* 0xa6 */ 1691*4882a593Smuzhiyun u16 rxinvmachdr; /* 0xa8 */ 1692*4882a593Smuzhiyun u16 rxbadfcs; /* 0xaa */ 1693*4882a593Smuzhiyun u16 rxbadplcp; /* 0xac */ 1694*4882a593Smuzhiyun u16 rxcrsglitch; /* 0xae */ 1695*4882a593Smuzhiyun u16 rxstrt; /* 0xb0 */ 1696*4882a593Smuzhiyun u16 rxdfrmucastmbss; /* 0xb2 */ 1697*4882a593Smuzhiyun u16 rxmfrmucastmbss; /* 0xb4 */ 1698*4882a593Smuzhiyun u16 rxcfrmucast; /* 0xb6 */ 1699*4882a593Smuzhiyun u16 rxrtsucast; /* 0xb8 */ 1700*4882a593Smuzhiyun u16 rxctsucast; /* 0xba */ 1701*4882a593Smuzhiyun u16 rxackucast; /* 0xbc */ 1702*4882a593Smuzhiyun u16 rxdfrmocast; /* 0xbe */ 1703*4882a593Smuzhiyun u16 rxmfrmocast; /* 0xc0 */ 1704*4882a593Smuzhiyun u16 rxcfrmocast; /* 0xc2 */ 1705*4882a593Smuzhiyun u16 rxrtsocast; /* 0xc4 */ 1706*4882a593Smuzhiyun u16 rxctsocast; /* 0xc6 */ 1707*4882a593Smuzhiyun u16 rxdfrmmcast; /* 0xc8 */ 1708*4882a593Smuzhiyun u16 rxmfrmmcast; /* 0xca */ 1709*4882a593Smuzhiyun u16 rxcfrmmcast; /* 0xcc */ 1710*4882a593Smuzhiyun u16 rxbeaconmbss; /* 0xce */ 1711*4882a593Smuzhiyun u16 rxdfrmucastobss; /* 0xd0 */ 1712*4882a593Smuzhiyun u16 rxbeaconobss; /* 0xd2 */ 1713*4882a593Smuzhiyun u16 rxrsptmout; /* 0xd4 */ 1714*4882a593Smuzhiyun u16 bcntxcancl; /* 0xd6 */ 1715*4882a593Smuzhiyun u16 PAD; 1716*4882a593Smuzhiyun u16 rxf0ovfl; /* 0xda */ 1717*4882a593Smuzhiyun u16 rxf1ovfl; /* 0xdc */ 1718*4882a593Smuzhiyun u16 rxf2ovfl; /* 0xde */ 1719*4882a593Smuzhiyun u16 txsfovfl; /* 0xe0 */ 1720*4882a593Smuzhiyun u16 pmqovfl; /* 0xe2 */ 1721*4882a593Smuzhiyun u16 rxcgprqfrm; /* 0xe4 */ 1722*4882a593Smuzhiyun u16 rxcgprsqovfl; /* 0xe6 */ 1723*4882a593Smuzhiyun u16 txcgprsfail; /* 0xe8 */ 1724*4882a593Smuzhiyun u16 txcgprssuc; /* 0xea */ 1725*4882a593Smuzhiyun u16 prs_timeout; /* 0xec */ 1726*4882a593Smuzhiyun u16 rxnack; 1727*4882a593Smuzhiyun u16 frmscons; 1728*4882a593Smuzhiyun u16 txnack; 1729*4882a593Smuzhiyun u16 txglitch_nack; 1730*4882a593Smuzhiyun u16 txburst; /* 0xf6 # tx bursts */ 1731*4882a593Smuzhiyun u16 bphy_rxcrsglitch; /* bphy rx crs glitch */ 1732*4882a593Smuzhiyun u16 phywatchdog; /* 0xfa # of phy watchdog events */ 1733*4882a593Smuzhiyun u16 PAD; 1734*4882a593Smuzhiyun u16 bphy_badplcp; /* bphy bad plcp */ 1735*4882a593Smuzhiyun }; 1736*4882a593Smuzhiyun 1737*4882a593Smuzhiyun /* dot11 core-specific control flags */ 1738*4882a593Smuzhiyun #define SICF_PCLKE 0x0004 /* PHY clock enable */ 1739*4882a593Smuzhiyun #define SICF_PRST 0x0008 /* PHY reset */ 1740*4882a593Smuzhiyun #define SICF_MPCLKE 0x0010 /* MAC PHY clockcontrol enable */ 1741*4882a593Smuzhiyun #define SICF_FREF 0x0020 /* PLL FreqRefSelect */ 1742*4882a593Smuzhiyun /* NOTE: the following bw bits only apply when the core is attached 1743*4882a593Smuzhiyun * to a NPHY 1744*4882a593Smuzhiyun */ 1745*4882a593Smuzhiyun #define SICF_BWMASK 0x00c0 /* phy clock mask (b6 & b7) */ 1746*4882a593Smuzhiyun #define SICF_BW40 0x0080 /* 40MHz BW (160MHz phyclk) */ 1747*4882a593Smuzhiyun #define SICF_BW20 0x0040 /* 20MHz BW (80MHz phyclk) */ 1748*4882a593Smuzhiyun #define SICF_BW10 0x0000 /* 10MHz BW (40MHz phyclk) */ 1749*4882a593Smuzhiyun #define SICF_GMODE 0x2000 /* gmode enable */ 1750*4882a593Smuzhiyun 1751*4882a593Smuzhiyun /* dot11 core-specific status flags */ 1752*4882a593Smuzhiyun #define SISF_2G_PHY 0x0001 /* 2.4G capable phy */ 1753*4882a593Smuzhiyun #define SISF_5G_PHY 0x0002 /* 5G capable phy */ 1754*4882a593Smuzhiyun #define SISF_FCLKA 0x0004 /* FastClkAvailable */ 1755*4882a593Smuzhiyun #define SISF_DB_PHY 0x0008 /* Dualband phy */ 1756*4882a593Smuzhiyun 1757*4882a593Smuzhiyun /* === End of MAC reg, Beginning of PHY(b/a/g/n) reg === */ 1758*4882a593Smuzhiyun /* radio and LPPHY regs are separated */ 1759*4882a593Smuzhiyun 1760*4882a593Smuzhiyun #define BPHY_REG_OFT_BASE 0x0 1761*4882a593Smuzhiyun /* offsets for indirect access to bphy registers */ 1762*4882a593Smuzhiyun #define BPHY_BB_CONFIG 0x01 1763*4882a593Smuzhiyun #define BPHY_ADCBIAS 0x02 1764*4882a593Smuzhiyun #define BPHY_ANACORE 0x03 1765*4882a593Smuzhiyun #define BPHY_PHYCRSTH 0x06 1766*4882a593Smuzhiyun #define BPHY_TEST 0x0a 1767*4882a593Smuzhiyun #define BPHY_PA_TX_TO 0x10 1768*4882a593Smuzhiyun #define BPHY_SYNTH_DC_TO 0x11 1769*4882a593Smuzhiyun #define BPHY_PA_TX_TIME_UP 0x12 1770*4882a593Smuzhiyun #define BPHY_RX_FLTR_TIME_UP 0x13 1771*4882a593Smuzhiyun #define BPHY_TX_POWER_OVERRIDE 0x14 1772*4882a593Smuzhiyun #define BPHY_RF_OVERRIDE 0x15 1773*4882a593Smuzhiyun #define BPHY_RF_TR_LOOKUP1 0x16 1774*4882a593Smuzhiyun #define BPHY_RF_TR_LOOKUP2 0x17 1775*4882a593Smuzhiyun #define BPHY_COEFFS 0x18 1776*4882a593Smuzhiyun #define BPHY_PLL_OUT 0x19 1777*4882a593Smuzhiyun #define BPHY_REFRESH_MAIN 0x1a 1778*4882a593Smuzhiyun #define BPHY_REFRESH_TO0 0x1b 1779*4882a593Smuzhiyun #define BPHY_REFRESH_TO1 0x1c 1780*4882a593Smuzhiyun #define BPHY_RSSI_TRESH 0x20 1781*4882a593Smuzhiyun #define BPHY_IQ_TRESH_HH 0x21 1782*4882a593Smuzhiyun #define BPHY_IQ_TRESH_H 0x22 1783*4882a593Smuzhiyun #define BPHY_IQ_TRESH_L 0x23 1784*4882a593Smuzhiyun #define BPHY_IQ_TRESH_LL 0x24 1785*4882a593Smuzhiyun #define BPHY_GAIN 0x25 1786*4882a593Smuzhiyun #define BPHY_LNA_GAIN_RANGE 0x26 1787*4882a593Smuzhiyun #define BPHY_JSSI 0x27 1788*4882a593Smuzhiyun #define BPHY_TSSI_CTL 0x28 1789*4882a593Smuzhiyun #define BPHY_TSSI 0x29 1790*4882a593Smuzhiyun #define BPHY_TR_LOSS_CTL 0x2a 1791*4882a593Smuzhiyun #define BPHY_LO_LEAKAGE 0x2b 1792*4882a593Smuzhiyun #define BPHY_LO_RSSI_ACC 0x2c 1793*4882a593Smuzhiyun #define BPHY_LO_IQMAG_ACC 0x2d 1794*4882a593Smuzhiyun #define BPHY_TX_DC_OFF1 0x2e 1795*4882a593Smuzhiyun #define BPHY_TX_DC_OFF2 0x2f 1796*4882a593Smuzhiyun #define BPHY_PEAK_CNT_THRESH 0x30 1797*4882a593Smuzhiyun #define BPHY_FREQ_OFFSET 0x31 1798*4882a593Smuzhiyun #define BPHY_DIVERSITY_CTL 0x32 1799*4882a593Smuzhiyun #define BPHY_PEAK_ENERGY_LO 0x33 1800*4882a593Smuzhiyun #define BPHY_PEAK_ENERGY_HI 0x34 1801*4882a593Smuzhiyun #define BPHY_SYNC_CTL 0x35 1802*4882a593Smuzhiyun #define BPHY_TX_PWR_CTRL 0x36 1803*4882a593Smuzhiyun #define BPHY_TX_EST_PWR 0x37 1804*4882a593Smuzhiyun #define BPHY_STEP 0x38 1805*4882a593Smuzhiyun #define BPHY_WARMUP 0x39 1806*4882a593Smuzhiyun #define BPHY_LMS_CFF_READ 0x3a 1807*4882a593Smuzhiyun #define BPHY_LMS_COEFF_I 0x3b 1808*4882a593Smuzhiyun #define BPHY_LMS_COEFF_Q 0x3c 1809*4882a593Smuzhiyun #define BPHY_SIG_POW 0x3d 1810*4882a593Smuzhiyun #define BPHY_RFDC_CANCEL_CTL 0x3e 1811*4882a593Smuzhiyun #define BPHY_HDR_TYPE 0x40 1812*4882a593Smuzhiyun #define BPHY_SFD_TO 0x41 1813*4882a593Smuzhiyun #define BPHY_SFD_CTL 0x42 1814*4882a593Smuzhiyun #define BPHY_DEBUG 0x43 1815*4882a593Smuzhiyun #define BPHY_RX_DELAY_COMP 0x44 1816*4882a593Smuzhiyun #define BPHY_CRS_DROP_TO 0x45 1817*4882a593Smuzhiyun #define BPHY_SHORT_SFD_NZEROS 0x46 1818*4882a593Smuzhiyun #define BPHY_DSSS_COEFF1 0x48 1819*4882a593Smuzhiyun #define BPHY_DSSS_COEFF2 0x49 1820*4882a593Smuzhiyun #define BPHY_CCK_COEFF1 0x4a 1821*4882a593Smuzhiyun #define BPHY_CCK_COEFF2 0x4b 1822*4882a593Smuzhiyun #define BPHY_TR_CORR 0x4c 1823*4882a593Smuzhiyun #define BPHY_ANGLE_SCALE 0x4d 1824*4882a593Smuzhiyun #define BPHY_TX_PWR_BASE_IDX 0x4e 1825*4882a593Smuzhiyun #define BPHY_OPTIONAL_MODES2 0x4f 1826*4882a593Smuzhiyun #define BPHY_CCK_LMS_STEP 0x50 1827*4882a593Smuzhiyun #define BPHY_BYPASS 0x51 1828*4882a593Smuzhiyun #define BPHY_CCK_DELAY_LONG 0x52 1829*4882a593Smuzhiyun #define BPHY_CCK_DELAY_SHORT 0x53 1830*4882a593Smuzhiyun #define BPHY_PPROC_CHAN_DELAY 0x54 1831*4882a593Smuzhiyun #define BPHY_DDFS_ENABLE 0x58 1832*4882a593Smuzhiyun #define BPHY_PHASE_SCALE 0x59 1833*4882a593Smuzhiyun #define BPHY_FREQ_CONTROL 0x5a 1834*4882a593Smuzhiyun #define BPHY_LNA_GAIN_RANGE_10 0x5b 1835*4882a593Smuzhiyun #define BPHY_LNA_GAIN_RANGE_32 0x5c 1836*4882a593Smuzhiyun #define BPHY_OPTIONAL_MODES 0x5d 1837*4882a593Smuzhiyun #define BPHY_RX_STATUS2 0x5e 1838*4882a593Smuzhiyun #define BPHY_RX_STATUS3 0x5f 1839*4882a593Smuzhiyun #define BPHY_DAC_CONTROL 0x60 1840*4882a593Smuzhiyun #define BPHY_ANA11G_FILT_CTRL 0x62 1841*4882a593Smuzhiyun #define BPHY_REFRESH_CTRL 0x64 1842*4882a593Smuzhiyun #define BPHY_RF_OVERRIDE2 0x65 1843*4882a593Smuzhiyun #define BPHY_SPUR_CANCEL_CTRL 0x66 1844*4882a593Smuzhiyun #define BPHY_FINE_DIGIGAIN_CTRL 0x67 1845*4882a593Smuzhiyun #define BPHY_RSSI_LUT 0x88 1846*4882a593Smuzhiyun #define BPHY_RSSI_LUT_END 0xa7 1847*4882a593Smuzhiyun #define BPHY_TSSI_LUT 0xa8 1848*4882a593Smuzhiyun #define BPHY_TSSI_LUT_END 0xc7 1849*4882a593Smuzhiyun #define BPHY_TSSI2PWR_LUT 0x380 1850*4882a593Smuzhiyun #define BPHY_TSSI2PWR_LUT_END 0x39f 1851*4882a593Smuzhiyun #define BPHY_LOCOMP_LUT 0x3a0 1852*4882a593Smuzhiyun #define BPHY_LOCOMP_LUT_END 0x3bf 1853*4882a593Smuzhiyun #define BPHY_TXGAIN_LUT 0x3c0 1854*4882a593Smuzhiyun #define BPHY_TXGAIN_LUT_END 0x3ff 1855*4882a593Smuzhiyun 1856*4882a593Smuzhiyun /* Bits in BB_CONFIG: */ 1857*4882a593Smuzhiyun #define PHY_BBC_ANT_MASK 0x0180 1858*4882a593Smuzhiyun #define PHY_BBC_ANT_SHIFT 7 1859*4882a593Smuzhiyun #define BB_DARWIN 0x1000 1860*4882a593Smuzhiyun #define BBCFG_RESETCCA 0x4000 1861*4882a593Smuzhiyun #define BBCFG_RESETRX 0x8000 1862*4882a593Smuzhiyun 1863*4882a593Smuzhiyun /* Bits in phytest(0x0a): */ 1864*4882a593Smuzhiyun #define TST_DDFS 0x2000 1865*4882a593Smuzhiyun #define TST_TXFILT1 0x0800 1866*4882a593Smuzhiyun #define TST_UNSCRAM 0x0400 1867*4882a593Smuzhiyun #define TST_CARR_SUPP 0x0200 1868*4882a593Smuzhiyun #define TST_DC_COMP_LOOP 0x0100 1869*4882a593Smuzhiyun #define TST_LOOPBACK 0x0080 1870*4882a593Smuzhiyun #define TST_TXFILT0 0x0040 1871*4882a593Smuzhiyun #define TST_TXTEST_ENABLE 0x0020 1872*4882a593Smuzhiyun #define TST_TXTEST_RATE 0x0018 1873*4882a593Smuzhiyun #define TST_TXTEST_PHASE 0x0007 1874*4882a593Smuzhiyun 1875*4882a593Smuzhiyun /* phytest txTestRate values */ 1876*4882a593Smuzhiyun #define TST_TXTEST_RATE_1MBPS 0 1877*4882a593Smuzhiyun #define TST_TXTEST_RATE_2MBPS 1 1878*4882a593Smuzhiyun #define TST_TXTEST_RATE_5_5MBPS 2 1879*4882a593Smuzhiyun #define TST_TXTEST_RATE_11MBPS 3 1880*4882a593Smuzhiyun #define TST_TXTEST_RATE_SHIFT 3 1881*4882a593Smuzhiyun 1882*4882a593Smuzhiyun #define SHM_BYT_CNT 0x2 /* IHR location */ 1883*4882a593Smuzhiyun #define MAX_BYT_CNT 0x600 /* Maximum frame len */ 1884*4882a593Smuzhiyun 1885*4882a593Smuzhiyun struct d11cnt { 1886*4882a593Smuzhiyun u32 txfrag; 1887*4882a593Smuzhiyun u32 txmulti; 1888*4882a593Smuzhiyun u32 txfail; 1889*4882a593Smuzhiyun u32 txretry; 1890*4882a593Smuzhiyun u32 txretrie; 1891*4882a593Smuzhiyun u32 rxdup; 1892*4882a593Smuzhiyun u32 txrts; 1893*4882a593Smuzhiyun u32 txnocts; 1894*4882a593Smuzhiyun u32 txnoack; 1895*4882a593Smuzhiyun u32 rxfrag; 1896*4882a593Smuzhiyun u32 rxmulti; 1897*4882a593Smuzhiyun u32 rxcrc; 1898*4882a593Smuzhiyun u32 txfrmsnt; 1899*4882a593Smuzhiyun u32 rxundec; 1900*4882a593Smuzhiyun }; 1901*4882a593Smuzhiyun 1902*4882a593Smuzhiyun #endif /* _BRCM_D11_H_ */ 1903