1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2010 Broadcom Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11*4882a593Smuzhiyun * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13*4882a593Smuzhiyun * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14*4882a593Smuzhiyun * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * File contents: support functions for PCI/PCIe
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <defs.h>
24*4882a593Smuzhiyun #include <chipcommon.h>
25*4882a593Smuzhiyun #include <brcmu_utils.h>
26*4882a593Smuzhiyun #include <brcm_hw_ids.h>
27*4882a593Smuzhiyun #include <soc.h>
28*4882a593Smuzhiyun #include "types.h"
29*4882a593Smuzhiyun #include "pub.h"
30*4882a593Smuzhiyun #include "pmu.h"
31*4882a593Smuzhiyun #include "aiutils.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* slow_clk_ctl */
34*4882a593Smuzhiyun /* slow clock source mask */
35*4882a593Smuzhiyun #define SCC_SS_MASK 0x00000007
36*4882a593Smuzhiyun /* source of slow clock is LPO */
37*4882a593Smuzhiyun #define SCC_SS_LPO 0x00000000
38*4882a593Smuzhiyun /* source of slow clock is crystal */
39*4882a593Smuzhiyun #define SCC_SS_XTAL 0x00000001
40*4882a593Smuzhiyun /* source of slow clock is PCI */
41*4882a593Smuzhiyun #define SCC_SS_PCI 0x00000002
42*4882a593Smuzhiyun /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
43*4882a593Smuzhiyun #define SCC_LF 0x00000200
44*4882a593Smuzhiyun /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
45*4882a593Smuzhiyun #define SCC_LP 0x00000400
46*4882a593Smuzhiyun /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
47*4882a593Smuzhiyun #define SCC_FS 0x00000800
48*4882a593Smuzhiyun /* IgnorePllOffReq, 1/0:
49*4882a593Smuzhiyun * power logic ignores/honors PLL clock disable requests from core
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun #define SCC_IP 0x00001000
52*4882a593Smuzhiyun /* XtalControlEn, 1/0:
53*4882a593Smuzhiyun * power logic does/doesn't disable crystal when appropriate
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun #define SCC_XC 0x00002000
56*4882a593Smuzhiyun /* XtalPU (RO), 1/0: crystal running/disabled */
57*4882a593Smuzhiyun #define SCC_XP 0x00004000
58*4882a593Smuzhiyun /* ClockDivider (SlowClk = 1/(4+divisor)) */
59*4882a593Smuzhiyun #define SCC_CD_MASK 0xffff0000
60*4882a593Smuzhiyun #define SCC_CD_SHIFT 16
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* system_clk_ctl */
63*4882a593Smuzhiyun /* ILPen: Enable Idle Low Power */
64*4882a593Smuzhiyun #define SYCC_IE 0x00000001
65*4882a593Smuzhiyun /* ALPen: Enable Active Low Power */
66*4882a593Smuzhiyun #define SYCC_AE 0x00000002
67*4882a593Smuzhiyun /* ForcePLLOn */
68*4882a593Smuzhiyun #define SYCC_FP 0x00000004
69*4882a593Smuzhiyun /* Force ALP (or HT if ALPen is not set */
70*4882a593Smuzhiyun #define SYCC_AR 0x00000008
71*4882a593Smuzhiyun /* Force HT */
72*4882a593Smuzhiyun #define SYCC_HR 0x00000010
73*4882a593Smuzhiyun /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
74*4882a593Smuzhiyun #define SYCC_CD_MASK 0xffff0000
75*4882a593Smuzhiyun #define SYCC_CD_SHIFT 16
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define CST4329_SPROM_OTP_SEL_MASK 0x00000003
78*4882a593Smuzhiyun /* OTP is powered up, use def. CIS, no SPROM */
79*4882a593Smuzhiyun #define CST4329_DEFCIS_SEL 0
80*4882a593Smuzhiyun /* OTP is powered up, SPROM is present */
81*4882a593Smuzhiyun #define CST4329_SPROM_SEL 1
82*4882a593Smuzhiyun /* OTP is powered up, no SPROM */
83*4882a593Smuzhiyun #define CST4329_OTP_SEL 2
84*4882a593Smuzhiyun /* OTP is powered down, SPROM is present */
85*4882a593Smuzhiyun #define CST4329_OTP_PWRDN 3
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define CST4329_SPI_SDIO_MODE_MASK 0x00000004
88*4882a593Smuzhiyun #define CST4329_SPI_SDIO_MODE_SHIFT 2
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* 43224 chip-specific ChipControl register bits */
91*4882a593Smuzhiyun #define CCTRL43224_GPIO_TOGGLE 0x8000
92*4882a593Smuzhiyun /* 12 mA drive strength */
93*4882a593Smuzhiyun #define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
94*4882a593Smuzhiyun /* 12 mA drive strength for later 43224s */
95*4882a593Smuzhiyun #define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* 43236 Chip specific ChipStatus register bits */
98*4882a593Smuzhiyun #define CST43236_SFLASH_MASK 0x00000040
99*4882a593Smuzhiyun #define CST43236_OTP_MASK 0x00000080
100*4882a593Smuzhiyun #define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
101*4882a593Smuzhiyun #define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
102*4882a593Smuzhiyun #define CST43236_BOOT_MASK 0x00001800
103*4882a593Smuzhiyun #define CST43236_BOOT_SHIFT 11
104*4882a593Smuzhiyun #define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
105*4882a593Smuzhiyun #define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
106*4882a593Smuzhiyun #define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
107*4882a593Smuzhiyun #define CST43236_BOOT_FROM_INVALID 3
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* 4331 chip-specific ChipControl register bits */
110*4882a593Smuzhiyun /* 0 disable */
111*4882a593Smuzhiyun #define CCTRL4331_BT_COEXIST (1<<0)
112*4882a593Smuzhiyun /* 0 SECI is disabled (JTAG functional) */
113*4882a593Smuzhiyun #define CCTRL4331_SECI (1<<1)
114*4882a593Smuzhiyun /* 0 disable */
115*4882a593Smuzhiyun #define CCTRL4331_EXT_LNA (1<<2)
116*4882a593Smuzhiyun /* sprom/gpio13-15 mux */
117*4882a593Smuzhiyun #define CCTRL4331_SPROM_GPIO13_15 (1<<3)
118*4882a593Smuzhiyun /* 0 ext pa disable, 1 ext pa enabled */
119*4882a593Smuzhiyun #define CCTRL4331_EXTPA_EN (1<<4)
120*4882a593Smuzhiyun /* set drive out GPIO_CLK on sprom_cs pin */
121*4882a593Smuzhiyun #define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
122*4882a593Smuzhiyun /* use sprom_cs pin as PCIE mdio interface */
123*4882a593Smuzhiyun #define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
124*4882a593Smuzhiyun /* aband extpa will be at gpio2/5 and sprom_dout */
125*4882a593Smuzhiyun #define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
126*4882a593Smuzhiyun /* override core control on pipe_AuxClkEnable */
127*4882a593Smuzhiyun #define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
128*4882a593Smuzhiyun /* override core control on pipe_AuxPowerDown */
129*4882a593Smuzhiyun #define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
130*4882a593Smuzhiyun /* pcie_auxclkenable */
131*4882a593Smuzhiyun #define CCTRL4331_PCIE_AUXCLKEN (1<<10)
132*4882a593Smuzhiyun /* pcie_pipe_pllpowerdown */
133*4882a593Smuzhiyun #define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
134*4882a593Smuzhiyun /* enable bt_shd0 at gpio4 */
135*4882a593Smuzhiyun #define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
136*4882a593Smuzhiyun /* enable bt_shd1 at gpio5 */
137*4882a593Smuzhiyun #define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* 4331 Chip specific ChipStatus register bits */
140*4882a593Smuzhiyun /* crystal frequency 20/40Mhz */
141*4882a593Smuzhiyun #define CST4331_XTAL_FREQ 0x00000001
142*4882a593Smuzhiyun #define CST4331_SPROM_PRESENT 0x00000002
143*4882a593Smuzhiyun #define CST4331_OTP_PRESENT 0x00000004
144*4882a593Smuzhiyun #define CST4331_LDO_RF 0x00000008
145*4882a593Smuzhiyun #define CST4331_LDO_PAR 0x00000010
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* 4319 chip-specific ChipStatus register bits */
148*4882a593Smuzhiyun #define CST4319_SPI_CPULESSUSB 0x00000001
149*4882a593Smuzhiyun #define CST4319_SPI_CLK_POL 0x00000002
150*4882a593Smuzhiyun #define CST4319_SPI_CLK_PH 0x00000008
151*4882a593Smuzhiyun /* gpio [7:6], SDIO CIS selection */
152*4882a593Smuzhiyun #define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
153*4882a593Smuzhiyun #define CST4319_SPROM_OTP_SEL_SHIFT 6
154*4882a593Smuzhiyun /* use default CIS, OTP is powered up */
155*4882a593Smuzhiyun #define CST4319_DEFCIS_SEL 0x00000000
156*4882a593Smuzhiyun /* use SPROM, OTP is powered up */
157*4882a593Smuzhiyun #define CST4319_SPROM_SEL 0x00000040
158*4882a593Smuzhiyun /* use OTP, OTP is powered up */
159*4882a593Smuzhiyun #define CST4319_OTP_SEL 0x00000080
160*4882a593Smuzhiyun /* use SPROM, OTP is powered down */
161*4882a593Smuzhiyun #define CST4319_OTP_PWRDN 0x000000c0
162*4882a593Smuzhiyun /* gpio [8], sdio/usb mode */
163*4882a593Smuzhiyun #define CST4319_SDIO_USB_MODE 0x00000100
164*4882a593Smuzhiyun #define CST4319_REMAP_SEL_MASK 0x00000600
165*4882a593Smuzhiyun #define CST4319_ILPDIV_EN 0x00000800
166*4882a593Smuzhiyun #define CST4319_XTAL_PD_POL 0x00001000
167*4882a593Smuzhiyun #define CST4319_LPO_SEL 0x00002000
168*4882a593Smuzhiyun #define CST4319_RES_INIT_MODE 0x0000c000
169*4882a593Smuzhiyun /* PALDO is configured with external PNP */
170*4882a593Smuzhiyun #define CST4319_PALDO_EXTPNP 0x00010000
171*4882a593Smuzhiyun #define CST4319_CBUCK_MODE_MASK 0x00060000
172*4882a593Smuzhiyun #define CST4319_CBUCK_MODE_BURST 0x00020000
173*4882a593Smuzhiyun #define CST4319_CBUCK_MODE_LPBURST 0x00060000
174*4882a593Smuzhiyun #define CST4319_RCAL_VALID 0x01000000
175*4882a593Smuzhiyun #define CST4319_RCAL_VALUE_MASK 0x3e000000
176*4882a593Smuzhiyun #define CST4319_RCAL_VALUE_SHIFT 25
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* 4336 chip-specific ChipStatus register bits */
179*4882a593Smuzhiyun #define CST4336_SPI_MODE_MASK 0x00000001
180*4882a593Smuzhiyun #define CST4336_SPROM_PRESENT 0x00000002
181*4882a593Smuzhiyun #define CST4336_OTP_PRESENT 0x00000004
182*4882a593Smuzhiyun #define CST4336_ARMREMAP_0 0x00000008
183*4882a593Smuzhiyun #define CST4336_ILPDIV_EN_MASK 0x00000010
184*4882a593Smuzhiyun #define CST4336_ILPDIV_EN_SHIFT 4
185*4882a593Smuzhiyun #define CST4336_XTAL_PD_POL_MASK 0x00000020
186*4882a593Smuzhiyun #define CST4336_XTAL_PD_POL_SHIFT 5
187*4882a593Smuzhiyun #define CST4336_LPO_SEL_MASK 0x00000040
188*4882a593Smuzhiyun #define CST4336_LPO_SEL_SHIFT 6
189*4882a593Smuzhiyun #define CST4336_RES_INIT_MODE_MASK 0x00000180
190*4882a593Smuzhiyun #define CST4336_RES_INIT_MODE_SHIFT 7
191*4882a593Smuzhiyun #define CST4336_CBUCK_MODE_MASK 0x00000600
192*4882a593Smuzhiyun #define CST4336_CBUCK_MODE_SHIFT 9
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* 4313 chip-specific ChipStatus register bits */
195*4882a593Smuzhiyun #define CST4313_SPROM_PRESENT 1
196*4882a593Smuzhiyun #define CST4313_OTP_PRESENT 2
197*4882a593Smuzhiyun #define CST4313_SPROM_OTP_SEL_MASK 0x00000002
198*4882a593Smuzhiyun #define CST4313_SPROM_OTP_SEL_SHIFT 0
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* 4313 Chip specific ChipControl register bits */
201*4882a593Smuzhiyun /* 12 mA drive strengh for later 4313 */
202*4882a593Smuzhiyun #define CCTRL_4313_12MA_LED_DRIVE 0x00000007
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Manufacturer Ids */
205*4882a593Smuzhiyun #define MFGID_ARM 0x43b
206*4882a593Smuzhiyun #define MFGID_BRCM 0x4bf
207*4882a593Smuzhiyun #define MFGID_MIPS 0x4a7
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Enumeration ROM registers */
210*4882a593Smuzhiyun #define ER_EROMENTRY 0x000
211*4882a593Smuzhiyun #define ER_REMAPCONTROL 0xe00
212*4882a593Smuzhiyun #define ER_REMAPSELECT 0xe04
213*4882a593Smuzhiyun #define ER_MASTERSELECT 0xe10
214*4882a593Smuzhiyun #define ER_ITCR 0xf00
215*4882a593Smuzhiyun #define ER_ITIP 0xf04
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Erom entries */
218*4882a593Smuzhiyun #define ER_TAG 0xe
219*4882a593Smuzhiyun #define ER_TAG1 0x6
220*4882a593Smuzhiyun #define ER_VALID 1
221*4882a593Smuzhiyun #define ER_CI 0
222*4882a593Smuzhiyun #define ER_MP 2
223*4882a593Smuzhiyun #define ER_ADD 4
224*4882a593Smuzhiyun #define ER_END 0xe
225*4882a593Smuzhiyun #define ER_BAD 0xffffffff
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* EROM CompIdentA */
228*4882a593Smuzhiyun #define CIA_MFG_MASK 0xfff00000
229*4882a593Smuzhiyun #define CIA_MFG_SHIFT 20
230*4882a593Smuzhiyun #define CIA_CID_MASK 0x000fff00
231*4882a593Smuzhiyun #define CIA_CID_SHIFT 8
232*4882a593Smuzhiyun #define CIA_CCL_MASK 0x000000f0
233*4882a593Smuzhiyun #define CIA_CCL_SHIFT 4
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* EROM CompIdentB */
236*4882a593Smuzhiyun #define CIB_REV_MASK 0xff000000
237*4882a593Smuzhiyun #define CIB_REV_SHIFT 24
238*4882a593Smuzhiyun #define CIB_NSW_MASK 0x00f80000
239*4882a593Smuzhiyun #define CIB_NSW_SHIFT 19
240*4882a593Smuzhiyun #define CIB_NMW_MASK 0x0007c000
241*4882a593Smuzhiyun #define CIB_NMW_SHIFT 14
242*4882a593Smuzhiyun #define CIB_NSP_MASK 0x00003e00
243*4882a593Smuzhiyun #define CIB_NSP_SHIFT 9
244*4882a593Smuzhiyun #define CIB_NMP_MASK 0x000001f0
245*4882a593Smuzhiyun #define CIB_NMP_SHIFT 4
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* EROM AddrDesc */
248*4882a593Smuzhiyun #define AD_ADDR_MASK 0xfffff000
249*4882a593Smuzhiyun #define AD_SP_MASK 0x00000f00
250*4882a593Smuzhiyun #define AD_SP_SHIFT 8
251*4882a593Smuzhiyun #define AD_ST_MASK 0x000000c0
252*4882a593Smuzhiyun #define AD_ST_SHIFT 6
253*4882a593Smuzhiyun #define AD_ST_SLAVE 0x00000000
254*4882a593Smuzhiyun #define AD_ST_BRIDGE 0x00000040
255*4882a593Smuzhiyun #define AD_ST_SWRAP 0x00000080
256*4882a593Smuzhiyun #define AD_ST_MWRAP 0x000000c0
257*4882a593Smuzhiyun #define AD_SZ_MASK 0x00000030
258*4882a593Smuzhiyun #define AD_SZ_SHIFT 4
259*4882a593Smuzhiyun #define AD_SZ_4K 0x00000000
260*4882a593Smuzhiyun #define AD_SZ_8K 0x00000010
261*4882a593Smuzhiyun #define AD_SZ_16K 0x00000020
262*4882a593Smuzhiyun #define AD_SZ_SZD 0x00000030
263*4882a593Smuzhiyun #define AD_AG32 0x00000008
264*4882a593Smuzhiyun #define AD_ADDR_ALIGN 0x00000fff
265*4882a593Smuzhiyun #define AD_SZ_BASE 0x00001000 /* 4KB */
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* EROM SizeDesc */
268*4882a593Smuzhiyun #define SD_SZ_MASK 0xfffff000
269*4882a593Smuzhiyun #define SD_SG32 0x00000008
270*4882a593Smuzhiyun #define SD_SZ_ALIGN 0x00000fff
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* PCI config space bit 4 for 4306c0 slow clock source */
273*4882a593Smuzhiyun #define PCI_CFG_GPIO_SCS 0x10
274*4882a593Smuzhiyun /* PCI config space GPIO 14 for Xtal power-up */
275*4882a593Smuzhiyun #define PCI_CFG_GPIO_XTAL 0x40
276*4882a593Smuzhiyun /* PCI config space GPIO 15 for PLL power-down */
277*4882a593Smuzhiyun #define PCI_CFG_GPIO_PLL 0x80
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* power control defines */
280*4882a593Smuzhiyun #define PLL_DELAY 150 /* us pll on delay */
281*4882a593Smuzhiyun #define FREF_DELAY 200 /* us fref change delay */
282*4882a593Smuzhiyun #define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* resetctrl */
285*4882a593Smuzhiyun #define AIRC_RESET 1
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #define NOREV -1 /* Invalid rev */
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* GPIO Based LED powersave defines */
290*4882a593Smuzhiyun #define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
291*4882a593Smuzhiyun #define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* When Srom support present, fields in sromcontrol */
294*4882a593Smuzhiyun #define SRC_START 0x80000000
295*4882a593Smuzhiyun #define SRC_BUSY 0x80000000
296*4882a593Smuzhiyun #define SRC_OPCODE 0x60000000
297*4882a593Smuzhiyun #define SRC_OP_READ 0x00000000
298*4882a593Smuzhiyun #define SRC_OP_WRITE 0x20000000
299*4882a593Smuzhiyun #define SRC_OP_WRDIS 0x40000000
300*4882a593Smuzhiyun #define SRC_OP_WREN 0x60000000
301*4882a593Smuzhiyun #define SRC_OTPSEL 0x00000010
302*4882a593Smuzhiyun #define SRC_LOCK 0x00000008
303*4882a593Smuzhiyun #define SRC_SIZE_MASK 0x00000006
304*4882a593Smuzhiyun #define SRC_SIZE_1K 0x00000000
305*4882a593Smuzhiyun #define SRC_SIZE_4K 0x00000002
306*4882a593Smuzhiyun #define SRC_SIZE_16K 0x00000004
307*4882a593Smuzhiyun #define SRC_SIZE_SHIFT 1
308*4882a593Smuzhiyun #define SRC_PRESENT 0x00000001
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* External PA enable mask */
311*4882a593Smuzhiyun #define GPIO_CTRL_EPA_EN_MASK 0x40
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #define DEFAULT_GPIOTIMERVAL \
314*4882a593Smuzhiyun ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define BADIDX (SI_MAXCORES + 1)
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define IS_SIM(chippkg) \
319*4882a593Smuzhiyun ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define GOODCOREADDR(x, b) \
322*4882a593Smuzhiyun (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
323*4882a593Smuzhiyun IS_ALIGNED((x), SI_CORE_SIZE))
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun struct aidmp {
326*4882a593Smuzhiyun u32 oobselina30; /* 0x000 */
327*4882a593Smuzhiyun u32 oobselina74; /* 0x004 */
328*4882a593Smuzhiyun u32 PAD[6];
329*4882a593Smuzhiyun u32 oobselinb30; /* 0x020 */
330*4882a593Smuzhiyun u32 oobselinb74; /* 0x024 */
331*4882a593Smuzhiyun u32 PAD[6];
332*4882a593Smuzhiyun u32 oobselinc30; /* 0x040 */
333*4882a593Smuzhiyun u32 oobselinc74; /* 0x044 */
334*4882a593Smuzhiyun u32 PAD[6];
335*4882a593Smuzhiyun u32 oobselind30; /* 0x060 */
336*4882a593Smuzhiyun u32 oobselind74; /* 0x064 */
337*4882a593Smuzhiyun u32 PAD[38];
338*4882a593Smuzhiyun u32 oobselouta30; /* 0x100 */
339*4882a593Smuzhiyun u32 oobselouta74; /* 0x104 */
340*4882a593Smuzhiyun u32 PAD[6];
341*4882a593Smuzhiyun u32 oobseloutb30; /* 0x120 */
342*4882a593Smuzhiyun u32 oobseloutb74; /* 0x124 */
343*4882a593Smuzhiyun u32 PAD[6];
344*4882a593Smuzhiyun u32 oobseloutc30; /* 0x140 */
345*4882a593Smuzhiyun u32 oobseloutc74; /* 0x144 */
346*4882a593Smuzhiyun u32 PAD[6];
347*4882a593Smuzhiyun u32 oobseloutd30; /* 0x160 */
348*4882a593Smuzhiyun u32 oobseloutd74; /* 0x164 */
349*4882a593Smuzhiyun u32 PAD[38];
350*4882a593Smuzhiyun u32 oobsynca; /* 0x200 */
351*4882a593Smuzhiyun u32 oobseloutaen; /* 0x204 */
352*4882a593Smuzhiyun u32 PAD[6];
353*4882a593Smuzhiyun u32 oobsyncb; /* 0x220 */
354*4882a593Smuzhiyun u32 oobseloutben; /* 0x224 */
355*4882a593Smuzhiyun u32 PAD[6];
356*4882a593Smuzhiyun u32 oobsyncc; /* 0x240 */
357*4882a593Smuzhiyun u32 oobseloutcen; /* 0x244 */
358*4882a593Smuzhiyun u32 PAD[6];
359*4882a593Smuzhiyun u32 oobsyncd; /* 0x260 */
360*4882a593Smuzhiyun u32 oobseloutden; /* 0x264 */
361*4882a593Smuzhiyun u32 PAD[38];
362*4882a593Smuzhiyun u32 oobaextwidth; /* 0x300 */
363*4882a593Smuzhiyun u32 oobainwidth; /* 0x304 */
364*4882a593Smuzhiyun u32 oobaoutwidth; /* 0x308 */
365*4882a593Smuzhiyun u32 PAD[5];
366*4882a593Smuzhiyun u32 oobbextwidth; /* 0x320 */
367*4882a593Smuzhiyun u32 oobbinwidth; /* 0x324 */
368*4882a593Smuzhiyun u32 oobboutwidth; /* 0x328 */
369*4882a593Smuzhiyun u32 PAD[5];
370*4882a593Smuzhiyun u32 oobcextwidth; /* 0x340 */
371*4882a593Smuzhiyun u32 oobcinwidth; /* 0x344 */
372*4882a593Smuzhiyun u32 oobcoutwidth; /* 0x348 */
373*4882a593Smuzhiyun u32 PAD[5];
374*4882a593Smuzhiyun u32 oobdextwidth; /* 0x360 */
375*4882a593Smuzhiyun u32 oobdinwidth; /* 0x364 */
376*4882a593Smuzhiyun u32 oobdoutwidth; /* 0x368 */
377*4882a593Smuzhiyun u32 PAD[37];
378*4882a593Smuzhiyun u32 ioctrlset; /* 0x400 */
379*4882a593Smuzhiyun u32 ioctrlclear; /* 0x404 */
380*4882a593Smuzhiyun u32 ioctrl; /* 0x408 */
381*4882a593Smuzhiyun u32 PAD[61];
382*4882a593Smuzhiyun u32 iostatus; /* 0x500 */
383*4882a593Smuzhiyun u32 PAD[127];
384*4882a593Smuzhiyun u32 ioctrlwidth; /* 0x700 */
385*4882a593Smuzhiyun u32 iostatuswidth; /* 0x704 */
386*4882a593Smuzhiyun u32 PAD[62];
387*4882a593Smuzhiyun u32 resetctrl; /* 0x800 */
388*4882a593Smuzhiyun u32 resetstatus; /* 0x804 */
389*4882a593Smuzhiyun u32 resetreadid; /* 0x808 */
390*4882a593Smuzhiyun u32 resetwriteid; /* 0x80c */
391*4882a593Smuzhiyun u32 PAD[60];
392*4882a593Smuzhiyun u32 errlogctrl; /* 0x900 */
393*4882a593Smuzhiyun u32 errlogdone; /* 0x904 */
394*4882a593Smuzhiyun u32 errlogstatus; /* 0x908 */
395*4882a593Smuzhiyun u32 errlogaddrlo; /* 0x90c */
396*4882a593Smuzhiyun u32 errlogaddrhi; /* 0x910 */
397*4882a593Smuzhiyun u32 errlogid; /* 0x914 */
398*4882a593Smuzhiyun u32 errloguser; /* 0x918 */
399*4882a593Smuzhiyun u32 errlogflags; /* 0x91c */
400*4882a593Smuzhiyun u32 PAD[56];
401*4882a593Smuzhiyun u32 intstatus; /* 0xa00 */
402*4882a593Smuzhiyun u32 PAD[127];
403*4882a593Smuzhiyun u32 config; /* 0xe00 */
404*4882a593Smuzhiyun u32 PAD[63];
405*4882a593Smuzhiyun u32 itcr; /* 0xf00 */
406*4882a593Smuzhiyun u32 PAD[3];
407*4882a593Smuzhiyun u32 itipooba; /* 0xf10 */
408*4882a593Smuzhiyun u32 itipoobb; /* 0xf14 */
409*4882a593Smuzhiyun u32 itipoobc; /* 0xf18 */
410*4882a593Smuzhiyun u32 itipoobd; /* 0xf1c */
411*4882a593Smuzhiyun u32 PAD[4];
412*4882a593Smuzhiyun u32 itipoobaout; /* 0xf30 */
413*4882a593Smuzhiyun u32 itipoobbout; /* 0xf34 */
414*4882a593Smuzhiyun u32 itipoobcout; /* 0xf38 */
415*4882a593Smuzhiyun u32 itipoobdout; /* 0xf3c */
416*4882a593Smuzhiyun u32 PAD[4];
417*4882a593Smuzhiyun u32 itopooba; /* 0xf50 */
418*4882a593Smuzhiyun u32 itopoobb; /* 0xf54 */
419*4882a593Smuzhiyun u32 itopoobc; /* 0xf58 */
420*4882a593Smuzhiyun u32 itopoobd; /* 0xf5c */
421*4882a593Smuzhiyun u32 PAD[4];
422*4882a593Smuzhiyun u32 itopoobain; /* 0xf70 */
423*4882a593Smuzhiyun u32 itopoobbin; /* 0xf74 */
424*4882a593Smuzhiyun u32 itopoobcin; /* 0xf78 */
425*4882a593Smuzhiyun u32 itopoobdin; /* 0xf7c */
426*4882a593Smuzhiyun u32 PAD[4];
427*4882a593Smuzhiyun u32 itopreset; /* 0xf90 */
428*4882a593Smuzhiyun u32 PAD[15];
429*4882a593Smuzhiyun u32 peripherialid4; /* 0xfd0 */
430*4882a593Smuzhiyun u32 peripherialid5; /* 0xfd4 */
431*4882a593Smuzhiyun u32 peripherialid6; /* 0xfd8 */
432*4882a593Smuzhiyun u32 peripherialid7; /* 0xfdc */
433*4882a593Smuzhiyun u32 peripherialid0; /* 0xfe0 */
434*4882a593Smuzhiyun u32 peripherialid1; /* 0xfe4 */
435*4882a593Smuzhiyun u32 peripherialid2; /* 0xfe8 */
436*4882a593Smuzhiyun u32 peripherialid3; /* 0xfec */
437*4882a593Smuzhiyun u32 componentid0; /* 0xff0 */
438*4882a593Smuzhiyun u32 componentid1; /* 0xff4 */
439*4882a593Smuzhiyun u32 componentid2; /* 0xff8 */
440*4882a593Smuzhiyun u32 componentid3; /* 0xffc */
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static bool
ai_buscore_setup(struct si_info * sii,struct bcma_device * cc)444*4882a593Smuzhiyun ai_buscore_setup(struct si_info *sii, struct bcma_device *cc)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun /* no cores found, bail out */
447*4882a593Smuzhiyun if (cc->bus->nr_cores == 0)
448*4882a593Smuzhiyun return false;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* get chipcommon rev */
451*4882a593Smuzhiyun sii->pub.ccrev = cc->id.rev;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* get chipcommon chipstatus */
454*4882a593Smuzhiyun sii->chipst = bcma_read32(cc, CHIPCREGOFFS(chipstatus));
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* get chipcommon capabilites */
457*4882a593Smuzhiyun sii->pub.cccaps = bcma_read32(cc, CHIPCREGOFFS(capabilities));
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* get pmu rev and caps */
460*4882a593Smuzhiyun if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
461*4882a593Smuzhiyun sii->pub.pmucaps = bcma_read32(cc,
462*4882a593Smuzhiyun CHIPCREGOFFS(pmucapabilities));
463*4882a593Smuzhiyun sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return true;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
ai_doattach(struct si_info * sii,struct bcma_bus * pbus)469*4882a593Smuzhiyun static struct si_info *ai_doattach(struct si_info *sii,
470*4882a593Smuzhiyun struct bcma_bus *pbus)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct si_pub *sih = &sii->pub;
473*4882a593Smuzhiyun struct bcma_device *cc;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun sii->icbus = pbus;
476*4882a593Smuzhiyun sii->pcibus = pbus->host_pci;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* switch to Chipcommon core */
479*4882a593Smuzhiyun cc = pbus->drv_cc.core;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun sih->chip = pbus->chipinfo.id;
482*4882a593Smuzhiyun sih->chiprev = pbus->chipinfo.rev;
483*4882a593Smuzhiyun sih->chippkg = pbus->chipinfo.pkg;
484*4882a593Smuzhiyun sih->boardvendor = pbus->boardinfo.vendor;
485*4882a593Smuzhiyun sih->boardtype = pbus->boardinfo.type;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (!ai_buscore_setup(sii, cc))
488*4882a593Smuzhiyun goto exit;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* === NVRAM, clock is ready === */
491*4882a593Smuzhiyun bcma_write32(cc, CHIPCREGOFFS(gpiopullup), 0);
492*4882a593Smuzhiyun bcma_write32(cc, CHIPCREGOFFS(gpiopulldown), 0);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* PMU specific initializations */
495*4882a593Smuzhiyun if (ai_get_cccaps(sih) & CC_CAP_PMU) {
496*4882a593Smuzhiyun (void)si_pmu_measure_alpclk(sih);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return sii;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun exit:
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return NULL;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun * Allocate a si handle and do the attach.
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun struct si_pub *
ai_attach(struct bcma_bus * pbus)510*4882a593Smuzhiyun ai_attach(struct bcma_bus *pbus)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun struct si_info *sii;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* alloc struct si_info */
515*4882a593Smuzhiyun sii = kzalloc(sizeof(struct si_info), GFP_ATOMIC);
516*4882a593Smuzhiyun if (sii == NULL)
517*4882a593Smuzhiyun return NULL;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (ai_doattach(sii, pbus) == NULL) {
520*4882a593Smuzhiyun kfree(sii);
521*4882a593Smuzhiyun return NULL;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return (struct si_pub *) sii;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* may be called with core in reset */
ai_detach(struct si_pub * sih)528*4882a593Smuzhiyun void ai_detach(struct si_pub *sih)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct si_info *sii;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun sii = container_of(sih, struct si_info, pub);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (sii == NULL)
535*4882a593Smuzhiyun return;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun kfree(sii);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * read/modify chipcommon core register.
542*4882a593Smuzhiyun */
ai_cc_reg(struct si_pub * sih,uint regoff,u32 mask,u32 val)543*4882a593Smuzhiyun uint ai_cc_reg(struct si_pub *sih, uint regoff, u32 mask, u32 val)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct bcma_device *cc;
546*4882a593Smuzhiyun u32 w;
547*4882a593Smuzhiyun struct si_info *sii;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun sii = container_of(sih, struct si_info, pub);
550*4882a593Smuzhiyun cc = sii->icbus->drv_cc.core;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* mask and set */
553*4882a593Smuzhiyun if (mask || val)
554*4882a593Smuzhiyun bcma_maskset32(cc, regoff, ~mask, val);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* readback */
557*4882a593Smuzhiyun w = bcma_read32(cc, regoff);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return w;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* return the slow clock source - LPO, XTAL, or PCI */
ai_slowclk_src(struct si_pub * sih,struct bcma_device * cc)563*4882a593Smuzhiyun static uint ai_slowclk_src(struct si_pub *sih, struct bcma_device *cc)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun return SCC_SS_XTAL;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun * return the ILP (slowclock) min or max frequency
570*4882a593Smuzhiyun * precondition: we've established the chip has dynamic clk control
571*4882a593Smuzhiyun */
ai_slowclk_freq(struct si_pub * sih,bool max_freq,struct bcma_device * cc)572*4882a593Smuzhiyun static uint ai_slowclk_freq(struct si_pub *sih, bool max_freq,
573*4882a593Smuzhiyun struct bcma_device *cc)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun uint div;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Chipc rev 10 is InstaClock */
578*4882a593Smuzhiyun div = bcma_read32(cc, CHIPCREGOFFS(system_clk_ctl));
579*4882a593Smuzhiyun div = 4 * ((div >> SYCC_CD_SHIFT) + 1);
580*4882a593Smuzhiyun return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static void
ai_clkctl_setdelay(struct si_pub * sih,struct bcma_device * cc)584*4882a593Smuzhiyun ai_clkctl_setdelay(struct si_pub *sih, struct bcma_device *cc)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun uint slowmaxfreq, pll_delay, slowclk;
587*4882a593Smuzhiyun uint pll_on_delay, fref_sel_delay;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun pll_delay = PLL_DELAY;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun * If the slow clock is not sourced by the xtal then
593*4882a593Smuzhiyun * add the xtal_on_delay since the xtal will also be
594*4882a593Smuzhiyun * powered down by dynamic clk control logic.
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun slowclk = ai_slowclk_src(sih, cc);
598*4882a593Smuzhiyun if (slowclk != SCC_SS_XTAL)
599*4882a593Smuzhiyun pll_delay += XTAL_ON_DELAY;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* Starting with 4318 it is ILP that is used for the delays */
602*4882a593Smuzhiyun slowmaxfreq =
603*4882a593Smuzhiyun ai_slowclk_freq(sih, false, cc);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
606*4882a593Smuzhiyun fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun bcma_write32(cc, CHIPCREGOFFS(pll_on_delay), pll_on_delay);
609*4882a593Smuzhiyun bcma_write32(cc, CHIPCREGOFFS(fref_sel_delay), fref_sel_delay);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* initialize power control delay registers */
ai_clkctl_init(struct si_pub * sih)613*4882a593Smuzhiyun void ai_clkctl_init(struct si_pub *sih)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct si_info *sii = container_of(sih, struct si_info, pub);
616*4882a593Smuzhiyun struct bcma_device *cc;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
619*4882a593Smuzhiyun return;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun cc = sii->icbus->drv_cc.core;
622*4882a593Smuzhiyun if (cc == NULL)
623*4882a593Smuzhiyun return;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* set all Instaclk chip ILP to 1 MHz */
626*4882a593Smuzhiyun bcma_maskset32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_CD_MASK,
627*4882a593Smuzhiyun (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ai_clkctl_setdelay(sih, cc);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun * return the value suitable for writing to the
634*4882a593Smuzhiyun * dot11 core FAST_PWRUP_DELAY register
635*4882a593Smuzhiyun */
ai_clkctl_fast_pwrup_delay(struct si_pub * sih)636*4882a593Smuzhiyun u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct si_info *sii;
639*4882a593Smuzhiyun struct bcma_device *cc;
640*4882a593Smuzhiyun uint slowminfreq;
641*4882a593Smuzhiyun u16 fpdelay;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun sii = container_of(sih, struct si_info, pub);
644*4882a593Smuzhiyun if (ai_get_cccaps(sih) & CC_CAP_PMU) {
645*4882a593Smuzhiyun fpdelay = si_pmu_fast_pwrup_delay(sih);
646*4882a593Smuzhiyun return fpdelay;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
650*4882a593Smuzhiyun return 0;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun fpdelay = 0;
653*4882a593Smuzhiyun cc = sii->icbus->drv_cc.core;
654*4882a593Smuzhiyun if (cc) {
655*4882a593Smuzhiyun slowminfreq = ai_slowclk_freq(sih, false, cc);
656*4882a593Smuzhiyun fpdelay = (((bcma_read32(cc, CHIPCREGOFFS(pll_on_delay)) + 2)
657*4882a593Smuzhiyun * 1000000) + (slowminfreq - 1)) / slowminfreq;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun return fpdelay;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun * clock control policy function throught chipcommon
664*4882a593Smuzhiyun *
665*4882a593Smuzhiyun * set dynamic clk control mode (forceslow, forcefast, dynamic)
666*4882a593Smuzhiyun * returns true if we are forcing fast clock
667*4882a593Smuzhiyun * this is a wrapper over the next internal function
668*4882a593Smuzhiyun * to allow flexible policy settings for outside caller
669*4882a593Smuzhiyun */
ai_clkctl_cc(struct si_pub * sih,enum bcma_clkmode mode)670*4882a593Smuzhiyun bool ai_clkctl_cc(struct si_pub *sih, enum bcma_clkmode mode)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun struct si_info *sii;
673*4882a593Smuzhiyun struct bcma_device *cc;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun sii = container_of(sih, struct si_info, pub);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun cc = sii->icbus->drv_cc.core;
678*4882a593Smuzhiyun bcma_core_set_clockmode(cc, mode);
679*4882a593Smuzhiyun return mode == BCMA_CLKMODE_FAST;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* Enable BT-COEX & Ex-PA for 4313 */
ai_epa_4313war(struct si_pub * sih)683*4882a593Smuzhiyun void ai_epa_4313war(struct si_pub *sih)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct si_info *sii = container_of(sih, struct si_info, pub);
686*4882a593Smuzhiyun struct bcma_device *cc;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun cc = sii->icbus->drv_cc.core;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* EPA Fix */
691*4882a593Smuzhiyun bcma_set32(cc, CHIPCREGOFFS(gpiocontrol), GPIO_CTRL_EPA_EN_MASK);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* check if the device is removed */
ai_deviceremoved(struct si_pub * sih)695*4882a593Smuzhiyun bool ai_deviceremoved(struct si_pub *sih)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun u32 w = 0;
698*4882a593Smuzhiyun struct si_info *sii;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun sii = container_of(sih, struct si_info, pub);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (sii->icbus->hosttype != BCMA_HOSTTYPE_PCI)
703*4882a593Smuzhiyun return false;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
706*4882a593Smuzhiyun if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
707*4882a593Smuzhiyun return true;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return false;
710*4882a593Smuzhiyun }
711