1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2010 Broadcom Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/types.h>
7*4882a593Smuzhiyun #include <linux/atomic.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/kthread.h>
10*4882a593Smuzhiyun #include <linux/printk.h>
11*4882a593Smuzhiyun #include <linux/pci_ids.h>
12*4882a593Smuzhiyun #include <linux/netdevice.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/sched/signal.h>
15*4882a593Smuzhiyun #include <linux/mmc/sdio.h>
16*4882a593Smuzhiyun #include <linux/mmc/sdio_ids.h>
17*4882a593Smuzhiyun #include <linux/mmc/sdio_func.h>
18*4882a593Smuzhiyun #include <linux/mmc/card.h>
19*4882a593Smuzhiyun #include <linux/mmc/core.h>
20*4882a593Smuzhiyun #include <linux/semaphore.h>
21*4882a593Smuzhiyun #include <linux/firmware.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/bcma/bcma.h>
24*4882a593Smuzhiyun #include <linux/debugfs.h>
25*4882a593Smuzhiyun #include <linux/vmalloc.h>
26*4882a593Smuzhiyun #include <asm/unaligned.h>
27*4882a593Smuzhiyun #include <defs.h>
28*4882a593Smuzhiyun #include <brcmu_wifi.h>
29*4882a593Smuzhiyun #include <brcmu_utils.h>
30*4882a593Smuzhiyun #include <brcm_hw_ids.h>
31*4882a593Smuzhiyun #include <soc.h>
32*4882a593Smuzhiyun #include "sdio.h"
33*4882a593Smuzhiyun #include "chip.h"
34*4882a593Smuzhiyun #include "firmware.h"
35*4882a593Smuzhiyun #include "core.h"
36*4882a593Smuzhiyun #include "common.h"
37*4882a593Smuzhiyun #include "bcdc.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define DCMD_RESP_TIMEOUT msecs_to_jiffies(2500)
40*4882a593Smuzhiyun #define CTL_DONE_TIMEOUT msecs_to_jiffies(2500)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* watermark expressed in number of words */
43*4882a593Smuzhiyun #define DEFAULT_F2_WATERMARK 0x8
44*4882a593Smuzhiyun #define CY_4373_F2_WATERMARK 0x40
45*4882a593Smuzhiyun #define CY_4373_F1_MESBUSYCTRL (CY_4373_F2_WATERMARK | SBSDIO_MESBUSYCTRL_ENAB)
46*4882a593Smuzhiyun #define CY_43012_F2_WATERMARK 0x60
47*4882a593Smuzhiyun #define CY_43012_MES_WATERMARK 0x50
48*4882a593Smuzhiyun #define CY_43012_MESBUSYCTRL (CY_43012_MES_WATERMARK | \
49*4882a593Smuzhiyun SBSDIO_MESBUSYCTRL_ENAB)
50*4882a593Smuzhiyun #define CY_4339_F2_WATERMARK 48
51*4882a593Smuzhiyun #define CY_4339_MES_WATERMARK 80
52*4882a593Smuzhiyun #define CY_4339_MESBUSYCTRL (CY_4339_MES_WATERMARK | \
53*4882a593Smuzhiyun SBSDIO_MESBUSYCTRL_ENAB)
54*4882a593Smuzhiyun #define CY_43455_F2_WATERMARK 0x60
55*4882a593Smuzhiyun #define CY_43455_MES_WATERMARK 0x50
56*4882a593Smuzhiyun #define CY_43455_MESBUSYCTRL (CY_43455_MES_WATERMARK | \
57*4882a593Smuzhiyun SBSDIO_MESBUSYCTRL_ENAB)
58*4882a593Smuzhiyun #define CY_435X_F2_WATERMARK 0x40
59*4882a593Smuzhiyun #define CY_435X_F1_MESBUSYCTRL (CY_435X_F2_WATERMARK | \
60*4882a593Smuzhiyun SBSDIO_MESBUSYCTRL_ENAB)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #ifdef DEBUG
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define BRCMF_TRAP_INFO_SIZE 80
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define CBUF_LEN (128)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Device console log buffer state */
69*4882a593Smuzhiyun #define CONSOLE_BUFFER_MAX 2024
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct rte_log_le {
72*4882a593Smuzhiyun __le32 buf; /* Can't be pointer on (64-bit) hosts */
73*4882a593Smuzhiyun __le32 buf_size;
74*4882a593Smuzhiyun __le32 idx;
75*4882a593Smuzhiyun char *_buf_compat; /* Redundant pointer for backward compat. */
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct rte_console {
79*4882a593Smuzhiyun /* Virtual UART
80*4882a593Smuzhiyun * When there is no UART (e.g. Quickturn),
81*4882a593Smuzhiyun * the host should write a complete
82*4882a593Smuzhiyun * input line directly into cbuf and then write
83*4882a593Smuzhiyun * the length into vcons_in.
84*4882a593Smuzhiyun * This may also be used when there is a real UART
85*4882a593Smuzhiyun * (at risk of conflicting with
86*4882a593Smuzhiyun * the real UART). vcons_out is currently unused.
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun uint vcons_in;
89*4882a593Smuzhiyun uint vcons_out;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Output (logging) buffer
92*4882a593Smuzhiyun * Console output is written to a ring buffer log_buf at index log_idx.
93*4882a593Smuzhiyun * The host may read the output when it sees log_idx advance.
94*4882a593Smuzhiyun * Output will be lost if the output wraps around faster than the host
95*4882a593Smuzhiyun * polls.
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun struct rte_log_le log_le;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Console input line buffer
100*4882a593Smuzhiyun * Characters are read one at a time into cbuf
101*4882a593Smuzhiyun * until <CR> is received, then
102*4882a593Smuzhiyun * the buffer is processed as a command line.
103*4882a593Smuzhiyun * Also used for virtual UART.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun uint cbuf_idx;
106*4882a593Smuzhiyun char cbuf[CBUF_LEN];
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #endif /* DEBUG */
110*4882a593Smuzhiyun #include <chipcommon.h>
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #include "bus.h"
113*4882a593Smuzhiyun #include "debug.h"
114*4882a593Smuzhiyun #include "tracepoint.h"
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define TXQLEN 2048 /* bulk tx queue length */
117*4882a593Smuzhiyun #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
118*4882a593Smuzhiyun #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
119*4882a593Smuzhiyun #define PRIOMASK 7
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define TXRETRIES 2 /* # of retries for tx frames */
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define BRCMF_RXBOUND 50 /* Default for max rx frames in
124*4882a593Smuzhiyun one scheduling */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define BRCMF_TXBOUND 20 /* Default for max tx frames in
127*4882a593Smuzhiyun one scheduling */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define MEMBLOCK 2048 /* Block size used for downloading
132*4882a593Smuzhiyun of dongle image */
133*4882a593Smuzhiyun #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
134*4882a593Smuzhiyun biggest possible glom */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define BRCMF_FIRSTREAD (1 << 6)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define BRCMF_CONSOLE 10 /* watchdog interval to poll console */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* SBSDIO_DEVICE_CTL */
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* 1: device will assert busy signal when receiving CMD53 */
143*4882a593Smuzhiyun #define SBSDIO_DEVCTL_SETBUSY 0x01
144*4882a593Smuzhiyun /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
145*4882a593Smuzhiyun #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
146*4882a593Smuzhiyun /* 1: mask all interrupts to host except the chipActive (rev 8) */
147*4882a593Smuzhiyun #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
148*4882a593Smuzhiyun /* 1: isolate internal sdio signals, put external pads in tri-state; requires
149*4882a593Smuzhiyun * sdio bus power cycle to clear (rev 9) */
150*4882a593Smuzhiyun #define SBSDIO_DEVCTL_PADS_ISO 0x08
151*4882a593Smuzhiyun /* 1: enable F2 Watermark */
152*4882a593Smuzhiyun #define SBSDIO_DEVCTL_F2WM_ENAB 0x10
153*4882a593Smuzhiyun /* Force SD->SB reset mapping (rev 11) */
154*4882a593Smuzhiyun #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
155*4882a593Smuzhiyun /* Determined by CoreControl bit */
156*4882a593Smuzhiyun #define SBSDIO_DEVCTL_RST_CORECTL 0x00
157*4882a593Smuzhiyun /* Force backplane reset */
158*4882a593Smuzhiyun #define SBSDIO_DEVCTL_RST_BPRESET 0x10
159*4882a593Smuzhiyun /* Force no backplane reset */
160*4882a593Smuzhiyun #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* direct(mapped) cis space */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* MAPPED common CIS address */
165*4882a593Smuzhiyun #define SBSDIO_CIS_BASE_COMMON 0x1000
166*4882a593Smuzhiyun /* maximum bytes in one CIS */
167*4882a593Smuzhiyun #define SBSDIO_CIS_SIZE_LIMIT 0x200
168*4882a593Smuzhiyun /* cis offset addr is < 17 bits */
169*4882a593Smuzhiyun #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* manfid tuple length, include tuple, link bytes */
172*4882a593Smuzhiyun #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define SD_REG(field) \
175*4882a593Smuzhiyun (offsetof(struct sdpcmd_regs, field))
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* SDIO function 1 register CHIPCLKCSR */
178*4882a593Smuzhiyun /* Force ALP request to backplane */
179*4882a593Smuzhiyun #define SBSDIO_FORCE_ALP 0x01
180*4882a593Smuzhiyun /* Force HT request to backplane */
181*4882a593Smuzhiyun #define SBSDIO_FORCE_HT 0x02
182*4882a593Smuzhiyun /* Force ILP request to backplane */
183*4882a593Smuzhiyun #define SBSDIO_FORCE_ILP 0x04
184*4882a593Smuzhiyun /* Make ALP ready (power up xtal) */
185*4882a593Smuzhiyun #define SBSDIO_ALP_AVAIL_REQ 0x08
186*4882a593Smuzhiyun /* Make HT ready (power up PLL) */
187*4882a593Smuzhiyun #define SBSDIO_HT_AVAIL_REQ 0x10
188*4882a593Smuzhiyun /* Squelch clock requests from HW */
189*4882a593Smuzhiyun #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
190*4882a593Smuzhiyun /* Status: ALP is ready */
191*4882a593Smuzhiyun #define SBSDIO_ALP_AVAIL 0x40
192*4882a593Smuzhiyun /* Status: HT is ready */
193*4882a593Smuzhiyun #define SBSDIO_HT_AVAIL 0x80
194*4882a593Smuzhiyun #define SBSDIO_CSR_MASK 0x1F
195*4882a593Smuzhiyun #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
196*4882a593Smuzhiyun #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
197*4882a593Smuzhiyun #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
198*4882a593Smuzhiyun #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
199*4882a593Smuzhiyun #define SBSDIO_CLKAV(regval, alponly) \
200*4882a593Smuzhiyun (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* intstatus */
203*4882a593Smuzhiyun #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
204*4882a593Smuzhiyun #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
205*4882a593Smuzhiyun #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
206*4882a593Smuzhiyun #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
207*4882a593Smuzhiyun #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
208*4882a593Smuzhiyun #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
209*4882a593Smuzhiyun #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
210*4882a593Smuzhiyun #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
211*4882a593Smuzhiyun #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
212*4882a593Smuzhiyun #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
213*4882a593Smuzhiyun #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
214*4882a593Smuzhiyun #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
215*4882a593Smuzhiyun #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
216*4882a593Smuzhiyun #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
217*4882a593Smuzhiyun #define I_PC (1 << 10) /* descriptor error */
218*4882a593Smuzhiyun #define I_PD (1 << 11) /* data error */
219*4882a593Smuzhiyun #define I_DE (1 << 12) /* Descriptor protocol Error */
220*4882a593Smuzhiyun #define I_RU (1 << 13) /* Receive descriptor Underflow */
221*4882a593Smuzhiyun #define I_RO (1 << 14) /* Receive fifo Overflow */
222*4882a593Smuzhiyun #define I_XU (1 << 15) /* Transmit fifo Underflow */
223*4882a593Smuzhiyun #define I_RI (1 << 16) /* Receive Interrupt */
224*4882a593Smuzhiyun #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
225*4882a593Smuzhiyun #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
226*4882a593Smuzhiyun #define I_XI (1 << 24) /* Transmit Interrupt */
227*4882a593Smuzhiyun #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
228*4882a593Smuzhiyun #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
229*4882a593Smuzhiyun #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
230*4882a593Smuzhiyun #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
231*4882a593Smuzhiyun #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
232*4882a593Smuzhiyun #define I_SRESET (1 << 30) /* CCCR RES interrupt */
233*4882a593Smuzhiyun #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
234*4882a593Smuzhiyun #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
235*4882a593Smuzhiyun #define I_DMA (I_RI | I_XI | I_ERRORS)
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* corecontrol */
238*4882a593Smuzhiyun #define CC_CISRDY (1 << 0) /* CIS Ready */
239*4882a593Smuzhiyun #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
240*4882a593Smuzhiyun #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
241*4882a593Smuzhiyun #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
242*4882a593Smuzhiyun #define CC_XMTDATAAVAIL_MODE (1 << 4)
243*4882a593Smuzhiyun #define CC_XMTDATAAVAIL_CTRL (1 << 5)
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* SDA_FRAMECTRL */
246*4882a593Smuzhiyun #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
247*4882a593Smuzhiyun #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
248*4882a593Smuzhiyun #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
249*4882a593Smuzhiyun #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun * Software allocation of To SB Mailbox resources
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* tosbmailbox bits corresponding to intstatus bits */
256*4882a593Smuzhiyun #define SMB_NAK (1 << 0) /* Frame NAK */
257*4882a593Smuzhiyun #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
258*4882a593Smuzhiyun #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
259*4882a593Smuzhiyun #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* tosbmailboxdata */
262*4882a593Smuzhiyun #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /*
265*4882a593Smuzhiyun * Software allocation of To Host Mailbox resources
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* intstatus bits */
269*4882a593Smuzhiyun #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
270*4882a593Smuzhiyun #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
271*4882a593Smuzhiyun #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
272*4882a593Smuzhiyun #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* tohostmailboxdata */
275*4882a593Smuzhiyun #define HMB_DATA_NAKHANDLED 0x0001 /* retransmit NAK'd frame */
276*4882a593Smuzhiyun #define HMB_DATA_DEVREADY 0x0002 /* talk to host after enable */
277*4882a593Smuzhiyun #define HMB_DATA_FC 0x0004 /* per prio flowcontrol update flag */
278*4882a593Smuzhiyun #define HMB_DATA_FWREADY 0x0008 /* fw ready for protocol activity */
279*4882a593Smuzhiyun #define HMB_DATA_FWHALT 0x0010 /* firmware halted */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define HMB_DATA_FCDATA_MASK 0xff000000
282*4882a593Smuzhiyun #define HMB_DATA_FCDATA_SHIFT 24
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define HMB_DATA_VERSION_MASK 0x00ff0000
285*4882a593Smuzhiyun #define HMB_DATA_VERSION_SHIFT 16
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun * Software-defined protocol header
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Current protocol version */
292*4882a593Smuzhiyun #define SDPCM_PROT_VERSION 4
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * Shared structure between dongle and the host.
296*4882a593Smuzhiyun * The structure contains pointers to trap or assert information.
297*4882a593Smuzhiyun */
298*4882a593Smuzhiyun #define SDPCM_SHARED_VERSION 0x0003
299*4882a593Smuzhiyun #define SDPCM_SHARED_VERSION_MASK 0x00FF
300*4882a593Smuzhiyun #define SDPCM_SHARED_ASSERT_BUILT 0x0100
301*4882a593Smuzhiyun #define SDPCM_SHARED_ASSERT 0x0200
302*4882a593Smuzhiyun #define SDPCM_SHARED_TRAP 0x0400
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Space for header read, limit for data packets */
305*4882a593Smuzhiyun #define MAX_HDR_READ (1 << 6)
306*4882a593Smuzhiyun #define MAX_RX_DATASZ 2048
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Bump up limit on waiting for HT to account for first startup;
309*4882a593Smuzhiyun * if the image is doing a CRC calculation before programming the PMU
310*4882a593Smuzhiyun * for HT availability, it could take a couple hundred ms more, so
311*4882a593Smuzhiyun * max out at a 1 second (1000000us).
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun #undef PMU_MAX_TRANSITION_DLY
314*4882a593Smuzhiyun #define PMU_MAX_TRANSITION_DLY 1000000
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* Value for ChipClockCSR during initial setup */
317*4882a593Smuzhiyun #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
318*4882a593Smuzhiyun SBSDIO_ALP_AVAIL_REQ)
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Flags for SDH calls */
321*4882a593Smuzhiyun #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
324*4882a593Smuzhiyun * when idle
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun #define BRCMF_IDLE_INTERVAL 1
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #define KSO_WAIT_US 50
329*4882a593Smuzhiyun #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
330*4882a593Smuzhiyun #define BRCMF_SDIO_MAX_ACCESS_ERRORS 5
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #ifdef DEBUG
333*4882a593Smuzhiyun /* Device console log buffer state */
334*4882a593Smuzhiyun struct brcmf_console {
335*4882a593Smuzhiyun uint count; /* Poll interval msec counter */
336*4882a593Smuzhiyun uint log_addr; /* Log struct address (fixed) */
337*4882a593Smuzhiyun struct rte_log_le log_le; /* Log struct (host copy) */
338*4882a593Smuzhiyun uint bufsize; /* Size of log buffer */
339*4882a593Smuzhiyun u8 *buf; /* Log buffer (host copy) */
340*4882a593Smuzhiyun uint last; /* Last buffer read index */
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun struct brcmf_trap_info {
344*4882a593Smuzhiyun __le32 type;
345*4882a593Smuzhiyun __le32 epc;
346*4882a593Smuzhiyun __le32 cpsr;
347*4882a593Smuzhiyun __le32 spsr;
348*4882a593Smuzhiyun __le32 r0; /* a1 */
349*4882a593Smuzhiyun __le32 r1; /* a2 */
350*4882a593Smuzhiyun __le32 r2; /* a3 */
351*4882a593Smuzhiyun __le32 r3; /* a4 */
352*4882a593Smuzhiyun __le32 r4; /* v1 */
353*4882a593Smuzhiyun __le32 r5; /* v2 */
354*4882a593Smuzhiyun __le32 r6; /* v3 */
355*4882a593Smuzhiyun __le32 r7; /* v4 */
356*4882a593Smuzhiyun __le32 r8; /* v5 */
357*4882a593Smuzhiyun __le32 r9; /* sb/v6 */
358*4882a593Smuzhiyun __le32 r10; /* sl/v7 */
359*4882a593Smuzhiyun __le32 r11; /* fp/v8 */
360*4882a593Smuzhiyun __le32 r12; /* ip */
361*4882a593Smuzhiyun __le32 r13; /* sp */
362*4882a593Smuzhiyun __le32 r14; /* lr */
363*4882a593Smuzhiyun __le32 pc; /* r15 */
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun #endif /* DEBUG */
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun struct sdpcm_shared {
368*4882a593Smuzhiyun u32 flags;
369*4882a593Smuzhiyun u32 trap_addr;
370*4882a593Smuzhiyun u32 assert_exp_addr;
371*4882a593Smuzhiyun u32 assert_file_addr;
372*4882a593Smuzhiyun u32 assert_line;
373*4882a593Smuzhiyun u32 console_addr; /* Address of struct rte_console */
374*4882a593Smuzhiyun u32 msgtrace_addr;
375*4882a593Smuzhiyun u8 tag[32];
376*4882a593Smuzhiyun u32 brpt_addr;
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun struct sdpcm_shared_le {
380*4882a593Smuzhiyun __le32 flags;
381*4882a593Smuzhiyun __le32 trap_addr;
382*4882a593Smuzhiyun __le32 assert_exp_addr;
383*4882a593Smuzhiyun __le32 assert_file_addr;
384*4882a593Smuzhiyun __le32 assert_line;
385*4882a593Smuzhiyun __le32 console_addr; /* Address of struct rte_console */
386*4882a593Smuzhiyun __le32 msgtrace_addr;
387*4882a593Smuzhiyun u8 tag[32];
388*4882a593Smuzhiyun __le32 brpt_addr;
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* dongle SDIO bus specific header info */
392*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo {
393*4882a593Smuzhiyun u8 seq_num;
394*4882a593Smuzhiyun u8 channel;
395*4882a593Smuzhiyun u16 len;
396*4882a593Smuzhiyun u16 len_left;
397*4882a593Smuzhiyun u16 len_nxtfrm;
398*4882a593Smuzhiyun u8 dat_offset;
399*4882a593Smuzhiyun bool lastfrm;
400*4882a593Smuzhiyun u16 tail_pad;
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * hold counter variables
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun struct brcmf_sdio_count {
407*4882a593Smuzhiyun uint intrcount; /* Count of device interrupt callbacks */
408*4882a593Smuzhiyun uint lastintrs; /* Count as of last watchdog timer */
409*4882a593Smuzhiyun uint pollcnt; /* Count of active polls */
410*4882a593Smuzhiyun uint regfails; /* Count of R_REG failures */
411*4882a593Smuzhiyun uint tx_sderrs; /* Count of tx attempts with sd errors */
412*4882a593Smuzhiyun uint fcqueued; /* Tx packets that got queued */
413*4882a593Smuzhiyun uint rxrtx; /* Count of rtx requests (NAK to dongle) */
414*4882a593Smuzhiyun uint rx_toolong; /* Receive frames too long to receive */
415*4882a593Smuzhiyun uint rxc_errors; /* SDIO errors when reading control frames */
416*4882a593Smuzhiyun uint rx_hdrfail; /* SDIO errors on header reads */
417*4882a593Smuzhiyun uint rx_badhdr; /* Bad received headers (roosync?) */
418*4882a593Smuzhiyun uint rx_badseq; /* Mismatched rx sequence number */
419*4882a593Smuzhiyun uint fc_rcvd; /* Number of flow-control events received */
420*4882a593Smuzhiyun uint fc_xoff; /* Number which turned on flow-control */
421*4882a593Smuzhiyun uint fc_xon; /* Number which turned off flow-control */
422*4882a593Smuzhiyun uint rxglomfail; /* Failed deglom attempts */
423*4882a593Smuzhiyun uint rxglomframes; /* Number of glom frames (superframes) */
424*4882a593Smuzhiyun uint rxglompkts; /* Number of packets from glom frames */
425*4882a593Smuzhiyun uint f2rxhdrs; /* Number of header reads */
426*4882a593Smuzhiyun uint f2rxdata; /* Number of frame data reads */
427*4882a593Smuzhiyun uint f2txdata; /* Number of f2 frame writes */
428*4882a593Smuzhiyun uint f1regdata; /* Number of f1 register accesses */
429*4882a593Smuzhiyun uint tickcnt; /* Number of watchdog been schedule */
430*4882a593Smuzhiyun ulong tx_ctlerrs; /* Err of sending ctrl frames */
431*4882a593Smuzhiyun ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
432*4882a593Smuzhiyun ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
433*4882a593Smuzhiyun ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
434*4882a593Smuzhiyun ulong rx_readahead_cnt; /* packets where header read-ahead was used */
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* misc chip info needed by some of the routines */
438*4882a593Smuzhiyun /* Private data for SDIO bus interaction */
439*4882a593Smuzhiyun struct brcmf_sdio {
440*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
441*4882a593Smuzhiyun struct brcmf_chip *ci; /* Chip info struct */
442*4882a593Smuzhiyun struct brcmf_core *sdio_core; /* sdio core info struct */
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun u32 hostintmask; /* Copy of Host Interrupt Mask */
445*4882a593Smuzhiyun atomic_t intstatus; /* Intstatus bits (events) pending */
446*4882a593Smuzhiyun atomic_t fcstate; /* State of dongle flow-control */
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun uint blocksize; /* Block size of SDIO transfers */
449*4882a593Smuzhiyun uint roundup; /* Max roundup limit */
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun struct pktq txq; /* Queue length used for flow-control */
452*4882a593Smuzhiyun u8 flowcontrol; /* per prio flow control bitmask */
453*4882a593Smuzhiyun u8 tx_seq; /* Transmit sequence number (next) */
454*4882a593Smuzhiyun u8 tx_max; /* Maximum transmit sequence allowed */
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun u8 *hdrbuf; /* buffer for handling rx frame */
457*4882a593Smuzhiyun u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
458*4882a593Smuzhiyun u8 rx_seq; /* Receive sequence number (expected) */
459*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo cur_read;
460*4882a593Smuzhiyun /* info of current read frame */
461*4882a593Smuzhiyun bool rxskip; /* Skip receive (awaiting NAK ACK) */
462*4882a593Smuzhiyun bool rxpending; /* Data frame pending in dongle */
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun uint rxbound; /* Rx frames to read before resched */
465*4882a593Smuzhiyun uint txbound; /* Tx frames to send before resched */
466*4882a593Smuzhiyun uint txminmax;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun struct sk_buff *glomd; /* Packet containing glomming descriptor */
469*4882a593Smuzhiyun struct sk_buff_head glom; /* Packet list for glommed superframe */
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun u8 *rxbuf; /* Buffer for receiving control packets */
472*4882a593Smuzhiyun uint rxblen; /* Allocated length of rxbuf */
473*4882a593Smuzhiyun u8 *rxctl; /* Aligned pointer into rxbuf */
474*4882a593Smuzhiyun u8 *rxctl_orig; /* pointer for freeing rxctl */
475*4882a593Smuzhiyun uint rxlen; /* Length of valid data in buffer */
476*4882a593Smuzhiyun spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun u8 sdpcm_ver; /* Bus protocol reported by dongle */
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun bool intr; /* Use interrupts */
481*4882a593Smuzhiyun bool poll; /* Use polling */
482*4882a593Smuzhiyun atomic_t ipend; /* Device interrupt is pending */
483*4882a593Smuzhiyun uint spurious; /* Count of spurious interrupts */
484*4882a593Smuzhiyun uint pollrate; /* Ticks between device polls */
485*4882a593Smuzhiyun uint polltick; /* Tick counter */
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #ifdef DEBUG
488*4882a593Smuzhiyun uint console_interval;
489*4882a593Smuzhiyun struct brcmf_console console; /* Console output polling support */
490*4882a593Smuzhiyun uint console_addr; /* Console address from shared struct */
491*4882a593Smuzhiyun #endif /* DEBUG */
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun uint clkstate; /* State of sd and backplane clock(s) */
494*4882a593Smuzhiyun s32 idletime; /* Control for activity timeout */
495*4882a593Smuzhiyun s32 idlecount; /* Activity timeout counter */
496*4882a593Smuzhiyun s32 idleclock; /* How to set bus driver when idle */
497*4882a593Smuzhiyun bool rxflow_mode; /* Rx flow control mode */
498*4882a593Smuzhiyun bool rxflow; /* Is rx flow control on */
499*4882a593Smuzhiyun bool alp_only; /* Don't use HT clock (ALP only) */
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun u8 *ctrl_frame_buf;
502*4882a593Smuzhiyun u16 ctrl_frame_len;
503*4882a593Smuzhiyun bool ctrl_frame_stat;
504*4882a593Smuzhiyun int ctrl_frame_err;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun spinlock_t txq_lock; /* protect bus->txq */
507*4882a593Smuzhiyun wait_queue_head_t ctrl_wait;
508*4882a593Smuzhiyun wait_queue_head_t dcmd_resp_wait;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun struct timer_list timer;
511*4882a593Smuzhiyun struct completion watchdog_wait;
512*4882a593Smuzhiyun struct task_struct *watchdog_tsk;
513*4882a593Smuzhiyun bool wd_active;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun struct workqueue_struct *brcmf_wq;
516*4882a593Smuzhiyun struct work_struct datawork;
517*4882a593Smuzhiyun bool dpc_triggered;
518*4882a593Smuzhiyun bool dpc_running;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun bool txoff; /* Transmit flow-controlled */
521*4882a593Smuzhiyun struct brcmf_sdio_count sdcnt;
522*4882a593Smuzhiyun bool sr_enabled; /* SaveRestore enabled */
523*4882a593Smuzhiyun bool sleeping;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun u8 tx_hdrlen; /* sdio bus header length for tx packet */
526*4882a593Smuzhiyun bool txglom; /* host tx glomming enable flag */
527*4882a593Smuzhiyun u16 head_align; /* buffer pointer alignment */
528*4882a593Smuzhiyun u16 sgentry_align; /* scatter-gather buffer alignment */
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* clkstate */
532*4882a593Smuzhiyun #define CLK_NONE 0
533*4882a593Smuzhiyun #define CLK_SDONLY 1
534*4882a593Smuzhiyun #define CLK_PENDING 2
535*4882a593Smuzhiyun #define CLK_AVAIL 3
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun #ifdef DEBUG
538*4882a593Smuzhiyun static int qcount[NUMPRIO];
539*4882a593Smuzhiyun #endif /* DEBUG */
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Limit on rounding up frames */
546*4882a593Smuzhiyun static const uint max_roundup = 512;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
549*4882a593Smuzhiyun #define ALIGNMENT 8
550*4882a593Smuzhiyun #else
551*4882a593Smuzhiyun #define ALIGNMENT 4
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun enum brcmf_sdio_frmtype {
555*4882a593Smuzhiyun BRCMF_SDIO_FT_NORMAL,
556*4882a593Smuzhiyun BRCMF_SDIO_FT_SUPER,
557*4882a593Smuzhiyun BRCMF_SDIO_FT_SUB,
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun #define SDIOD_DRVSTR_KEY(chip, pmu) (((unsigned int)(chip) << 16) | (pmu))
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* SDIO Pad drive strength to select value mappings */
563*4882a593Smuzhiyun struct sdiod_drive_str {
564*4882a593Smuzhiyun u8 strength; /* Pad Drive Strength in mA */
565*4882a593Smuzhiyun u8 sel; /* Chip-specific select value */
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
569*4882a593Smuzhiyun static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
570*4882a593Smuzhiyun {32, 0x6},
571*4882a593Smuzhiyun {26, 0x7},
572*4882a593Smuzhiyun {22, 0x4},
573*4882a593Smuzhiyun {16, 0x5},
574*4882a593Smuzhiyun {12, 0x2},
575*4882a593Smuzhiyun {8, 0x3},
576*4882a593Smuzhiyun {4, 0x0},
577*4882a593Smuzhiyun {0, 0x1}
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
581*4882a593Smuzhiyun static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
582*4882a593Smuzhiyun {6, 0x7},
583*4882a593Smuzhiyun {5, 0x6},
584*4882a593Smuzhiyun {4, 0x5},
585*4882a593Smuzhiyun {3, 0x4},
586*4882a593Smuzhiyun {2, 0x2},
587*4882a593Smuzhiyun {1, 0x1},
588*4882a593Smuzhiyun {0, 0x0}
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
592*4882a593Smuzhiyun static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
593*4882a593Smuzhiyun {3, 0x3},
594*4882a593Smuzhiyun {2, 0x2},
595*4882a593Smuzhiyun {1, 0x1},
596*4882a593Smuzhiyun {0, 0x0} };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
599*4882a593Smuzhiyun static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
600*4882a593Smuzhiyun {16, 0x7},
601*4882a593Smuzhiyun {12, 0x5},
602*4882a593Smuzhiyun {8, 0x3},
603*4882a593Smuzhiyun {4, 0x1}
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun BRCMF_FW_DEF(43143, "brcmfmac43143-sdio");
607*4882a593Smuzhiyun BRCMF_FW_DEF(43241B0, "brcmfmac43241b0-sdio");
608*4882a593Smuzhiyun BRCMF_FW_DEF(43241B4, "brcmfmac43241b4-sdio");
609*4882a593Smuzhiyun BRCMF_FW_DEF(43241B5, "brcmfmac43241b5-sdio");
610*4882a593Smuzhiyun BRCMF_FW_DEF(4329, "brcmfmac4329-sdio");
611*4882a593Smuzhiyun BRCMF_FW_DEF(4330, "brcmfmac4330-sdio");
612*4882a593Smuzhiyun BRCMF_FW_DEF(4334, "brcmfmac4334-sdio");
613*4882a593Smuzhiyun BRCMF_FW_DEF(43340, "brcmfmac43340-sdio");
614*4882a593Smuzhiyun BRCMF_FW_DEF(4335, "brcmfmac4335-sdio");
615*4882a593Smuzhiyun BRCMF_FW_DEF(43362, "brcmfmac43362-sdio");
616*4882a593Smuzhiyun BRCMF_FW_DEF(4339, "brcmfmac4339-sdio");
617*4882a593Smuzhiyun BRCMF_FW_DEF(43430A0, "brcmfmac43430a0-sdio");
618*4882a593Smuzhiyun /* Note the names are not postfixed with a1 for backward compatibility */
619*4882a593Smuzhiyun BRCMF_FW_DEF(43430A1, "brcmfmac43430-sdio");
620*4882a593Smuzhiyun BRCMF_FW_DEF(43455, "brcmfmac43455-sdio");
621*4882a593Smuzhiyun BRCMF_FW_DEF(43456, "brcmfmac43456-sdio");
622*4882a593Smuzhiyun BRCMF_FW_DEF(4354, "brcmfmac4354-sdio");
623*4882a593Smuzhiyun BRCMF_FW_DEF(4356, "brcmfmac4356-sdio");
624*4882a593Smuzhiyun BRCMF_FW_DEF(4359, "brcmfmac4359-sdio");
625*4882a593Smuzhiyun BRCMF_FW_DEF(4373, "brcmfmac4373-sdio");
626*4882a593Smuzhiyun BRCMF_FW_DEF(43012, "brcmfmac43012-sdio");
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static const struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
629*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
630*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
631*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
632*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
633*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
634*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
635*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
636*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
637*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
638*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
639*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
640*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
641*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43430_CHIP_ID, 0x00000001, 43430A0),
642*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFE, 43430A1),
643*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4345_CHIP_ID, 0x00000200, 43456),
644*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFDC0, 43455),
645*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
646*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
647*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4359_CHIP_ID, 0xFFFFFFFF, 4359),
648*4882a593Smuzhiyun BRCMF_FW_ENTRY(CY_CC_4373_CHIP_ID, 0xFFFFFFFF, 4373),
649*4882a593Smuzhiyun BRCMF_FW_ENTRY(CY_CC_43012_CHIP_ID, 0xFFFFFFFF, 43012)
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun #define TXCTL_CREDITS 2
653*4882a593Smuzhiyun
pkt_align(struct sk_buff * p,int len,int align)654*4882a593Smuzhiyun static void pkt_align(struct sk_buff *p, int len, int align)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun uint datalign;
657*4882a593Smuzhiyun datalign = (unsigned long)(p->data);
658*4882a593Smuzhiyun datalign = roundup(datalign, (align)) - datalign;
659*4882a593Smuzhiyun if (datalign)
660*4882a593Smuzhiyun skb_pull(p, datalign);
661*4882a593Smuzhiyun __skb_trim(p, len);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* To check if there's window offered */
data_ok(struct brcmf_sdio * bus)665*4882a593Smuzhiyun static bool data_ok(struct brcmf_sdio *bus)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun u8 tx_rsv = 0;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* Reserve TXCTL_CREDITS credits for txctl when it is ready to send */
670*4882a593Smuzhiyun if (bus->ctrl_frame_stat)
671*4882a593Smuzhiyun tx_rsv = TXCTL_CREDITS;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return (bus->tx_max - bus->tx_seq - tx_rsv) != 0 &&
674*4882a593Smuzhiyun ((bus->tx_max - bus->tx_seq - tx_rsv) & 0x80) == 0;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* To check if there's window offered */
txctl_ok(struct brcmf_sdio * bus)679*4882a593Smuzhiyun static bool txctl_ok(struct brcmf_sdio *bus)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun return (bus->tx_max - bus->tx_seq) != 0 &&
682*4882a593Smuzhiyun ((bus->tx_max - bus->tx_seq) & 0x80) == 0;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static int
brcmf_sdio_kso_control(struct brcmf_sdio * bus,bool on)686*4882a593Smuzhiyun brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun u8 wr_val = 0, rd_val, cmp_val, bmask;
689*4882a593Smuzhiyun int err = 0;
690*4882a593Smuzhiyun int err_cnt = 0;
691*4882a593Smuzhiyun int try_cnt = 0;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter: on=%d\n", on);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun sdio_retune_crc_disable(bus->sdiodev->func1);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* Cannot re-tune if device is asleep; defer till we're awake */
698*4882a593Smuzhiyun if (on)
699*4882a593Smuzhiyun sdio_retune_hold_now(bus->sdiodev->func1);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
702*4882a593Smuzhiyun /* 1st KSO write goes to AOS wake up core if device is asleep */
703*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val, &err);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* In case of 43012 chip, the chip could go down immediately after
706*4882a593Smuzhiyun * KSO bit is cleared. So the further reads of KSO register could
707*4882a593Smuzhiyun * fail. Thereby just bailing out immediately after clearing KSO
708*4882a593Smuzhiyun * bit, to avoid polling of KSO bit.
709*4882a593Smuzhiyun */
710*4882a593Smuzhiyun if (!on && bus->ci->chip == CY_CC_43012_CHIP_ID)
711*4882a593Smuzhiyun return err;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (on) {
714*4882a593Smuzhiyun /* device WAKEUP through KSO:
715*4882a593Smuzhiyun * write bit 0 & read back until
716*4882a593Smuzhiyun * both bits 0 (kso bit) & 1 (dev on status) are set
717*4882a593Smuzhiyun */
718*4882a593Smuzhiyun cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
719*4882a593Smuzhiyun SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
720*4882a593Smuzhiyun bmask = cmp_val;
721*4882a593Smuzhiyun usleep_range(2000, 3000);
722*4882a593Smuzhiyun } else {
723*4882a593Smuzhiyun /* Put device to sleep, turn off KSO */
724*4882a593Smuzhiyun cmp_val = 0;
725*4882a593Smuzhiyun /* only check for bit0, bit1(dev on status) may not
726*4882a593Smuzhiyun * get cleared right away
727*4882a593Smuzhiyun */
728*4882a593Smuzhiyun bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun do {
732*4882a593Smuzhiyun /* reliable KSO bit set/clr:
733*4882a593Smuzhiyun * the sdiod sleep write access is synced to PMU 32khz clk
734*4882a593Smuzhiyun * just one write attempt may fail,
735*4882a593Smuzhiyun * read it back until it matches written value
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun rd_val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
738*4882a593Smuzhiyun &err);
739*4882a593Smuzhiyun if (!err) {
740*4882a593Smuzhiyun if ((rd_val & bmask) == cmp_val)
741*4882a593Smuzhiyun break;
742*4882a593Smuzhiyun err_cnt = 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun /* bail out upon subsequent access errors */
745*4882a593Smuzhiyun if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun udelay(KSO_WAIT_US);
749*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val,
750*4882a593Smuzhiyun &err);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun } while (try_cnt++ < MAX_KSO_ATTEMPTS);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (try_cnt > 2)
755*4882a593Smuzhiyun brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
756*4882a593Smuzhiyun rd_val, err);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (try_cnt > MAX_KSO_ATTEMPTS)
759*4882a593Smuzhiyun brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (on)
762*4882a593Smuzhiyun sdio_retune_release(bus->sdiodev->func1);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun sdio_retune_crc_enable(bus->sdiodev->func1);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun return err;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* Turn backplane clock on or off */
brcmf_sdio_htclk(struct brcmf_sdio * bus,bool on,bool pendok)772*4882a593Smuzhiyun static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun int err;
775*4882a593Smuzhiyun u8 clkctl, clkreq, devctl;
776*4882a593Smuzhiyun unsigned long timeout;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun clkctl = 0;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (bus->sr_enabled) {
783*4882a593Smuzhiyun bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
784*4882a593Smuzhiyun return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (on) {
788*4882a593Smuzhiyun /* Request HT Avail */
789*4882a593Smuzhiyun clkreq =
790*4882a593Smuzhiyun bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
793*4882a593Smuzhiyun clkreq, &err);
794*4882a593Smuzhiyun if (err) {
795*4882a593Smuzhiyun brcmf_err("HT Avail request error: %d\n", err);
796*4882a593Smuzhiyun return -EBADE;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* Check current status */
800*4882a593Smuzhiyun clkctl = brcmf_sdiod_readb(bus->sdiodev,
801*4882a593Smuzhiyun SBSDIO_FUNC1_CHIPCLKCSR, &err);
802*4882a593Smuzhiyun if (err) {
803*4882a593Smuzhiyun brcmf_err("HT Avail read error: %d\n", err);
804*4882a593Smuzhiyun return -EBADE;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* Go to pending and await interrupt if appropriate */
808*4882a593Smuzhiyun if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
809*4882a593Smuzhiyun /* Allow only clock-available interrupt */
810*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(bus->sdiodev,
811*4882a593Smuzhiyun SBSDIO_DEVICE_CTL, &err);
812*4882a593Smuzhiyun if (err) {
813*4882a593Smuzhiyun brcmf_err("Devctl error setting CA: %d\n", err);
814*4882a593Smuzhiyun return -EBADE;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
818*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
819*4882a593Smuzhiyun devctl, &err);
820*4882a593Smuzhiyun brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
821*4882a593Smuzhiyun bus->clkstate = CLK_PENDING;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun } else if (bus->clkstate == CLK_PENDING) {
825*4882a593Smuzhiyun /* Cancel CA-only interrupt filter */
826*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(bus->sdiodev,
827*4882a593Smuzhiyun SBSDIO_DEVICE_CTL, &err);
828*4882a593Smuzhiyun devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
829*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
830*4882a593Smuzhiyun devctl, &err);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Otherwise, wait here (polling) for HT Avail */
834*4882a593Smuzhiyun timeout = jiffies +
835*4882a593Smuzhiyun msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
836*4882a593Smuzhiyun while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
837*4882a593Smuzhiyun clkctl = brcmf_sdiod_readb(bus->sdiodev,
838*4882a593Smuzhiyun SBSDIO_FUNC1_CHIPCLKCSR,
839*4882a593Smuzhiyun &err);
840*4882a593Smuzhiyun if (time_after(jiffies, timeout))
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun else
843*4882a593Smuzhiyun usleep_range(5000, 10000);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun if (err) {
846*4882a593Smuzhiyun brcmf_err("HT Avail request error: %d\n", err);
847*4882a593Smuzhiyun return -EBADE;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
850*4882a593Smuzhiyun brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
851*4882a593Smuzhiyun PMU_MAX_TRANSITION_DLY, clkctl);
852*4882a593Smuzhiyun return -EBADE;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* Mark clock available */
856*4882a593Smuzhiyun bus->clkstate = CLK_AVAIL;
857*4882a593Smuzhiyun brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun #if defined(DEBUG)
860*4882a593Smuzhiyun if (!bus->alp_only) {
861*4882a593Smuzhiyun if (SBSDIO_ALPONLY(clkctl))
862*4882a593Smuzhiyun brcmf_err("HT Clock should be on\n");
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun #endif /* defined (DEBUG) */
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun } else {
867*4882a593Smuzhiyun clkreq = 0;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (bus->clkstate == CLK_PENDING) {
870*4882a593Smuzhiyun /* Cancel CA-only interrupt filter */
871*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(bus->sdiodev,
872*4882a593Smuzhiyun SBSDIO_DEVICE_CTL, &err);
873*4882a593Smuzhiyun devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
874*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
875*4882a593Smuzhiyun devctl, &err);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun bus->clkstate = CLK_SDONLY;
879*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
880*4882a593Smuzhiyun clkreq, &err);
881*4882a593Smuzhiyun brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
882*4882a593Smuzhiyun if (err) {
883*4882a593Smuzhiyun brcmf_err("Failed access turning clock off: %d\n",
884*4882a593Smuzhiyun err);
885*4882a593Smuzhiyun return -EBADE;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun return 0;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* Change idle/active SD state */
brcmf_sdio_sdclk(struct brcmf_sdio * bus,bool on)892*4882a593Smuzhiyun static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if (on)
897*4882a593Smuzhiyun bus->clkstate = CLK_SDONLY;
898*4882a593Smuzhiyun else
899*4882a593Smuzhiyun bus->clkstate = CLK_NONE;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Transition SD and backplane clock readiness */
brcmf_sdio_clkctl(struct brcmf_sdio * bus,uint target,bool pendok)905*4882a593Smuzhiyun static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun #ifdef DEBUG
908*4882a593Smuzhiyun uint oldstate = bus->clkstate;
909*4882a593Smuzhiyun #endif /* DEBUG */
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* Early exit if we're already there */
914*4882a593Smuzhiyun if (bus->clkstate == target)
915*4882a593Smuzhiyun return 0;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun switch (target) {
918*4882a593Smuzhiyun case CLK_AVAIL:
919*4882a593Smuzhiyun /* Make sure SD clock is available */
920*4882a593Smuzhiyun if (bus->clkstate == CLK_NONE)
921*4882a593Smuzhiyun brcmf_sdio_sdclk(bus, true);
922*4882a593Smuzhiyun /* Now request HT Avail on the backplane */
923*4882a593Smuzhiyun brcmf_sdio_htclk(bus, true, pendok);
924*4882a593Smuzhiyun break;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun case CLK_SDONLY:
927*4882a593Smuzhiyun /* Remove HT request, or bring up SD clock */
928*4882a593Smuzhiyun if (bus->clkstate == CLK_NONE)
929*4882a593Smuzhiyun brcmf_sdio_sdclk(bus, true);
930*4882a593Smuzhiyun else if (bus->clkstate == CLK_AVAIL)
931*4882a593Smuzhiyun brcmf_sdio_htclk(bus, false, false);
932*4882a593Smuzhiyun else
933*4882a593Smuzhiyun brcmf_err("request for %d -> %d\n",
934*4882a593Smuzhiyun bus->clkstate, target);
935*4882a593Smuzhiyun break;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun case CLK_NONE:
938*4882a593Smuzhiyun /* Make sure to remove HT request */
939*4882a593Smuzhiyun if (bus->clkstate == CLK_AVAIL)
940*4882a593Smuzhiyun brcmf_sdio_htclk(bus, false, false);
941*4882a593Smuzhiyun /* Now remove the SD clock */
942*4882a593Smuzhiyun brcmf_sdio_sdclk(bus, false);
943*4882a593Smuzhiyun break;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun #ifdef DEBUG
946*4882a593Smuzhiyun brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
947*4882a593Smuzhiyun #endif /* DEBUG */
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun static int
brcmf_sdio_bus_sleep(struct brcmf_sdio * bus,bool sleep,bool pendok)953*4882a593Smuzhiyun brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun int err = 0;
956*4882a593Smuzhiyun u8 clkcsr;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
959*4882a593Smuzhiyun (sleep ? "SLEEP" : "WAKE"),
960*4882a593Smuzhiyun (bus->sleeping ? "SLEEP" : "WAKE"));
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* If SR is enabled control bus state with KSO */
963*4882a593Smuzhiyun if (bus->sr_enabled) {
964*4882a593Smuzhiyun /* Done if we're already in the requested state */
965*4882a593Smuzhiyun if (sleep == bus->sleeping)
966*4882a593Smuzhiyun goto end;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* Going to sleep */
969*4882a593Smuzhiyun if (sleep) {
970*4882a593Smuzhiyun clkcsr = brcmf_sdiod_readb(bus->sdiodev,
971*4882a593Smuzhiyun SBSDIO_FUNC1_CHIPCLKCSR,
972*4882a593Smuzhiyun &err);
973*4882a593Smuzhiyun if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
974*4882a593Smuzhiyun brcmf_dbg(SDIO, "no clock, set ALP\n");
975*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev,
976*4882a593Smuzhiyun SBSDIO_FUNC1_CHIPCLKCSR,
977*4882a593Smuzhiyun SBSDIO_ALP_AVAIL_REQ, &err);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun err = brcmf_sdio_kso_control(bus, false);
980*4882a593Smuzhiyun } else {
981*4882a593Smuzhiyun err = brcmf_sdio_kso_control(bus, true);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun if (err) {
984*4882a593Smuzhiyun brcmf_err("error while changing bus sleep state %d\n",
985*4882a593Smuzhiyun err);
986*4882a593Smuzhiyun goto done;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun end:
991*4882a593Smuzhiyun /* control clocks */
992*4882a593Smuzhiyun if (sleep) {
993*4882a593Smuzhiyun if (!bus->sr_enabled)
994*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
995*4882a593Smuzhiyun } else {
996*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
997*4882a593Smuzhiyun brcmf_sdio_wd_timer(bus, true);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun bus->sleeping = sleep;
1000*4882a593Smuzhiyun brcmf_dbg(SDIO, "new state %s\n",
1001*4882a593Smuzhiyun (sleep ? "SLEEP" : "WAKE"));
1002*4882a593Smuzhiyun done:
1003*4882a593Smuzhiyun brcmf_dbg(SDIO, "Exit: err=%d\n", err);
1004*4882a593Smuzhiyun return err;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun #ifdef DEBUG
brcmf_sdio_valid_shared_address(u32 addr)1009*4882a593Smuzhiyun static inline bool brcmf_sdio_valid_shared_address(u32 addr)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
brcmf_sdio_readshared(struct brcmf_sdio * bus,struct sdpcm_shared * sh)1014*4882a593Smuzhiyun static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
1015*4882a593Smuzhiyun struct sdpcm_shared *sh)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun u32 addr = 0;
1018*4882a593Smuzhiyun int rv;
1019*4882a593Smuzhiyun u32 shaddr = 0;
1020*4882a593Smuzhiyun struct sdpcm_shared_le sh_le;
1021*4882a593Smuzhiyun __le32 addr_le;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1024*4882a593Smuzhiyun brcmf_sdio_bus_sleep(bus, false, false);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /*
1027*4882a593Smuzhiyun * Read last word in socram to determine
1028*4882a593Smuzhiyun * address of sdpcm_shared structure
1029*4882a593Smuzhiyun */
1030*4882a593Smuzhiyun shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
1031*4882a593Smuzhiyun if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
1032*4882a593Smuzhiyun shaddr -= bus->ci->srsize;
1033*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
1034*4882a593Smuzhiyun (u8 *)&addr_le, 4);
1035*4882a593Smuzhiyun if (rv < 0)
1036*4882a593Smuzhiyun goto fail;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /*
1039*4882a593Smuzhiyun * Check if addr is valid.
1040*4882a593Smuzhiyun * NVRAM length at the end of memory should have been overwritten.
1041*4882a593Smuzhiyun */
1042*4882a593Smuzhiyun addr = le32_to_cpu(addr_le);
1043*4882a593Smuzhiyun if (!brcmf_sdio_valid_shared_address(addr)) {
1044*4882a593Smuzhiyun brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
1045*4882a593Smuzhiyun rv = -EINVAL;
1046*4882a593Smuzhiyun goto fail;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Read hndrte_shared structure */
1052*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
1053*4882a593Smuzhiyun sizeof(struct sdpcm_shared_le));
1054*4882a593Smuzhiyun if (rv < 0)
1055*4882a593Smuzhiyun goto fail;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Endianness */
1060*4882a593Smuzhiyun sh->flags = le32_to_cpu(sh_le.flags);
1061*4882a593Smuzhiyun sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
1062*4882a593Smuzhiyun sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
1063*4882a593Smuzhiyun sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
1064*4882a593Smuzhiyun sh->assert_line = le32_to_cpu(sh_le.assert_line);
1065*4882a593Smuzhiyun sh->console_addr = le32_to_cpu(sh_le.console_addr);
1066*4882a593Smuzhiyun sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
1069*4882a593Smuzhiyun brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
1070*4882a593Smuzhiyun SDPCM_SHARED_VERSION,
1071*4882a593Smuzhiyun sh->flags & SDPCM_SHARED_VERSION_MASK);
1072*4882a593Smuzhiyun return -EPROTO;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun return 0;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun fail:
1077*4882a593Smuzhiyun brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
1078*4882a593Smuzhiyun rv, addr);
1079*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1080*4882a593Smuzhiyun return rv;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
brcmf_sdio_get_console_addr(struct brcmf_sdio * bus)1083*4882a593Smuzhiyun static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct sdpcm_shared sh;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun if (brcmf_sdio_readshared(bus, &sh) == 0)
1088*4882a593Smuzhiyun bus->console_addr = sh.console_addr;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun #else
brcmf_sdio_get_console_addr(struct brcmf_sdio * bus)1091*4882a593Smuzhiyun static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun #endif /* DEBUG */
1095*4882a593Smuzhiyun
brcmf_sdio_hostmail(struct brcmf_sdio * bus)1096*4882a593Smuzhiyun static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiod = bus->sdiodev;
1099*4882a593Smuzhiyun struct brcmf_core *core = bus->sdio_core;
1100*4882a593Smuzhiyun u32 intstatus = 0;
1101*4882a593Smuzhiyun u32 hmb_data;
1102*4882a593Smuzhiyun u8 fcbits;
1103*4882a593Smuzhiyun int ret;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* Read mailbox data and ack that we did so */
1108*4882a593Smuzhiyun hmb_data = brcmf_sdiod_readl(sdiod,
1109*4882a593Smuzhiyun core->base + SD_REG(tohostmailboxdata),
1110*4882a593Smuzhiyun &ret);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (!ret)
1113*4882a593Smuzhiyun brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailbox),
1114*4882a593Smuzhiyun SMB_INT_ACK, &ret);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun bus->sdcnt.f1regdata += 2;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* dongle indicates the firmware has halted/crashed */
1119*4882a593Smuzhiyun if (hmb_data & HMB_DATA_FWHALT) {
1120*4882a593Smuzhiyun brcmf_dbg(SDIO, "mailbox indicates firmware halted\n");
1121*4882a593Smuzhiyun brcmf_fw_crashed(&sdiod->func1->dev);
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* Dongle recomposed rx frames, accept them again */
1125*4882a593Smuzhiyun if (hmb_data & HMB_DATA_NAKHANDLED) {
1126*4882a593Smuzhiyun brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
1127*4882a593Smuzhiyun bus->rx_seq);
1128*4882a593Smuzhiyun if (!bus->rxskip)
1129*4882a593Smuzhiyun brcmf_err("unexpected NAKHANDLED!\n");
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun bus->rxskip = false;
1132*4882a593Smuzhiyun intstatus |= I_HMB_FRAME_IND;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun /*
1136*4882a593Smuzhiyun * DEVREADY does not occur with gSPI.
1137*4882a593Smuzhiyun */
1138*4882a593Smuzhiyun if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
1139*4882a593Smuzhiyun bus->sdpcm_ver =
1140*4882a593Smuzhiyun (hmb_data & HMB_DATA_VERSION_MASK) >>
1141*4882a593Smuzhiyun HMB_DATA_VERSION_SHIFT;
1142*4882a593Smuzhiyun if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1143*4882a593Smuzhiyun brcmf_err("Version mismatch, dongle reports %d, "
1144*4882a593Smuzhiyun "expecting %d\n",
1145*4882a593Smuzhiyun bus->sdpcm_ver, SDPCM_PROT_VERSION);
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
1148*4882a593Smuzhiyun bus->sdpcm_ver);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /*
1151*4882a593Smuzhiyun * Retrieve console state address now that firmware should have
1152*4882a593Smuzhiyun * updated it.
1153*4882a593Smuzhiyun */
1154*4882a593Smuzhiyun brcmf_sdio_get_console_addr(bus);
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /*
1158*4882a593Smuzhiyun * Flow Control has been moved into the RX headers and this out of band
1159*4882a593Smuzhiyun * method isn't used any more.
1160*4882a593Smuzhiyun * remaining backward compatible with older dongles.
1161*4882a593Smuzhiyun */
1162*4882a593Smuzhiyun if (hmb_data & HMB_DATA_FC) {
1163*4882a593Smuzhiyun fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
1164*4882a593Smuzhiyun HMB_DATA_FCDATA_SHIFT;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (fcbits & ~bus->flowcontrol)
1167*4882a593Smuzhiyun bus->sdcnt.fc_xoff++;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun if (bus->flowcontrol & ~fcbits)
1170*4882a593Smuzhiyun bus->sdcnt.fc_xon++;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun bus->sdcnt.fc_rcvd++;
1173*4882a593Smuzhiyun bus->flowcontrol = fcbits;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* Shouldn't be any others */
1177*4882a593Smuzhiyun if (hmb_data & ~(HMB_DATA_DEVREADY |
1178*4882a593Smuzhiyun HMB_DATA_NAKHANDLED |
1179*4882a593Smuzhiyun HMB_DATA_FC |
1180*4882a593Smuzhiyun HMB_DATA_FWREADY |
1181*4882a593Smuzhiyun HMB_DATA_FWHALT |
1182*4882a593Smuzhiyun HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1183*4882a593Smuzhiyun brcmf_err("Unknown mailbox data content: 0x%02x\n",
1184*4882a593Smuzhiyun hmb_data);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun return intstatus;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
brcmf_sdio_rxfail(struct brcmf_sdio * bus,bool abort,bool rtx)1189*4882a593Smuzhiyun static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiod = bus->sdiodev;
1192*4882a593Smuzhiyun struct brcmf_core *core = bus->sdio_core;
1193*4882a593Smuzhiyun uint retries = 0;
1194*4882a593Smuzhiyun u16 lastrbc;
1195*4882a593Smuzhiyun u8 hi, lo;
1196*4882a593Smuzhiyun int err;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun brcmf_err("%sterminate frame%s\n",
1199*4882a593Smuzhiyun abort ? "abort command, " : "",
1200*4882a593Smuzhiyun rtx ? ", send NAK" : "");
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun if (abort)
1203*4882a593Smuzhiyun brcmf_sdiod_abort(bus->sdiodev, bus->sdiodev->func2);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_RF_TERM,
1206*4882a593Smuzhiyun &err);
1207*4882a593Smuzhiyun bus->sdcnt.f1regdata++;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* Wait until the packet has been flushed (device/FIFO stable) */
1210*4882a593Smuzhiyun for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1211*4882a593Smuzhiyun hi = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCHI,
1212*4882a593Smuzhiyun &err);
1213*4882a593Smuzhiyun lo = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCLO,
1214*4882a593Smuzhiyun &err);
1215*4882a593Smuzhiyun bus->sdcnt.f1regdata += 2;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if ((hi == 0) && (lo == 0))
1218*4882a593Smuzhiyun break;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1221*4882a593Smuzhiyun brcmf_err("count growing: last 0x%04x now 0x%04x\n",
1222*4882a593Smuzhiyun lastrbc, (hi << 8) + lo);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun lastrbc = (hi << 8) + lo;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (!retries)
1228*4882a593Smuzhiyun brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
1229*4882a593Smuzhiyun else
1230*4882a593Smuzhiyun brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (rtx) {
1233*4882a593Smuzhiyun bus->sdcnt.rxrtx++;
1234*4882a593Smuzhiyun brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailbox),
1235*4882a593Smuzhiyun SMB_NAK, &err);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun bus->sdcnt.f1regdata++;
1238*4882a593Smuzhiyun if (err == 0)
1239*4882a593Smuzhiyun bus->rxskip = true;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* Clear partial in any case */
1243*4882a593Smuzhiyun bus->cur_read.len = 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
brcmf_sdio_txfail(struct brcmf_sdio * bus)1246*4882a593Smuzhiyun static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
1249*4882a593Smuzhiyun u8 i, hi, lo;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* On failure, abort the command and terminate the frame */
1252*4882a593Smuzhiyun brcmf_err("sdio error, abort command and terminate frame\n");
1253*4882a593Smuzhiyun bus->sdcnt.tx_sderrs++;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun brcmf_sdiod_abort(sdiodev, sdiodev->func2);
1256*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
1257*4882a593Smuzhiyun bus->sdcnt.f1regdata++;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1260*4882a593Smuzhiyun hi = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
1261*4882a593Smuzhiyun lo = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
1262*4882a593Smuzhiyun bus->sdcnt.f1regdata += 2;
1263*4882a593Smuzhiyun if ((hi == 0) && (lo == 0))
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /* return total length of buffer chain */
brcmf_sdio_glom_len(struct brcmf_sdio * bus)1269*4882a593Smuzhiyun static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun struct sk_buff *p;
1272*4882a593Smuzhiyun uint total;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun total = 0;
1275*4882a593Smuzhiyun skb_queue_walk(&bus->glom, p)
1276*4882a593Smuzhiyun total += p->len;
1277*4882a593Smuzhiyun return total;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
brcmf_sdio_free_glom(struct brcmf_sdio * bus)1280*4882a593Smuzhiyun static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun struct sk_buff *cur, *next;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun skb_queue_walk_safe(&bus->glom, cur, next) {
1285*4882a593Smuzhiyun skb_unlink(cur, &bus->glom);
1286*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(cur);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /**
1291*4882a593Smuzhiyun * brcmfmac sdio bus specific header
1292*4882a593Smuzhiyun * This is the lowest layer header wrapped on the packets transmitted between
1293*4882a593Smuzhiyun * host and WiFi dongle which contains information needed for SDIO core and
1294*4882a593Smuzhiyun * firmware
1295*4882a593Smuzhiyun *
1296*4882a593Smuzhiyun * It consists of 3 parts: hardware header, hardware extension header and
1297*4882a593Smuzhiyun * software header
1298*4882a593Smuzhiyun * hardware header (frame tag) - 4 bytes
1299*4882a593Smuzhiyun * Byte 0~1: Frame length
1300*4882a593Smuzhiyun * Byte 2~3: Checksum, bit-wise inverse of frame length
1301*4882a593Smuzhiyun * hardware extension header - 8 bytes
1302*4882a593Smuzhiyun * Tx glom mode only, N/A for Rx or normal Tx
1303*4882a593Smuzhiyun * Byte 0~1: Packet length excluding hw frame tag
1304*4882a593Smuzhiyun * Byte 2: Reserved
1305*4882a593Smuzhiyun * Byte 3: Frame flags, bit 0: last frame indication
1306*4882a593Smuzhiyun * Byte 4~5: Reserved
1307*4882a593Smuzhiyun * Byte 6~7: Tail padding length
1308*4882a593Smuzhiyun * software header - 8 bytes
1309*4882a593Smuzhiyun * Byte 0: Rx/Tx sequence number
1310*4882a593Smuzhiyun * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
1311*4882a593Smuzhiyun * Byte 2: Length of next data frame, reserved for Tx
1312*4882a593Smuzhiyun * Byte 3: Data offset
1313*4882a593Smuzhiyun * Byte 4: Flow control bits, reserved for Tx
1314*4882a593Smuzhiyun * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
1315*4882a593Smuzhiyun * Byte 6~7: Reserved
1316*4882a593Smuzhiyun */
1317*4882a593Smuzhiyun #define SDPCM_HWHDR_LEN 4
1318*4882a593Smuzhiyun #define SDPCM_HWEXT_LEN 8
1319*4882a593Smuzhiyun #define SDPCM_SWHDR_LEN 8
1320*4882a593Smuzhiyun #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
1321*4882a593Smuzhiyun /* software header */
1322*4882a593Smuzhiyun #define SDPCM_SEQ_MASK 0x000000ff
1323*4882a593Smuzhiyun #define SDPCM_SEQ_WRAP 256
1324*4882a593Smuzhiyun #define SDPCM_CHANNEL_MASK 0x00000f00
1325*4882a593Smuzhiyun #define SDPCM_CHANNEL_SHIFT 8
1326*4882a593Smuzhiyun #define SDPCM_CONTROL_CHANNEL 0 /* Control */
1327*4882a593Smuzhiyun #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
1328*4882a593Smuzhiyun #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
1329*4882a593Smuzhiyun #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
1330*4882a593Smuzhiyun #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
1331*4882a593Smuzhiyun #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
1332*4882a593Smuzhiyun #define SDPCM_NEXTLEN_MASK 0x00ff0000
1333*4882a593Smuzhiyun #define SDPCM_NEXTLEN_SHIFT 16
1334*4882a593Smuzhiyun #define SDPCM_DOFFSET_MASK 0xff000000
1335*4882a593Smuzhiyun #define SDPCM_DOFFSET_SHIFT 24
1336*4882a593Smuzhiyun #define SDPCM_FCMASK_MASK 0x000000ff
1337*4882a593Smuzhiyun #define SDPCM_WINDOW_MASK 0x0000ff00
1338*4882a593Smuzhiyun #define SDPCM_WINDOW_SHIFT 8
1339*4882a593Smuzhiyun
brcmf_sdio_getdatoffset(u8 * swheader)1340*4882a593Smuzhiyun static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun u32 hdrvalue;
1343*4882a593Smuzhiyun hdrvalue = *(u32 *)swheader;
1344*4882a593Smuzhiyun return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
brcmf_sdio_fromevntchan(u8 * swheader)1347*4882a593Smuzhiyun static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun u32 hdrvalue;
1350*4882a593Smuzhiyun u8 ret;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun hdrvalue = *(u32 *)swheader;
1353*4882a593Smuzhiyun ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun return (ret == SDPCM_EVENT_CHANNEL);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
brcmf_sdio_hdparse(struct brcmf_sdio * bus,u8 * header,struct brcmf_sdio_hdrinfo * rd,enum brcmf_sdio_frmtype type)1358*4882a593Smuzhiyun static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
1359*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo *rd,
1360*4882a593Smuzhiyun enum brcmf_sdio_frmtype type)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun u16 len, checksum;
1363*4882a593Smuzhiyun u8 rx_seq, fc, tx_seq_max;
1364*4882a593Smuzhiyun u32 swheader;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /* hw header */
1369*4882a593Smuzhiyun len = get_unaligned_le16(header);
1370*4882a593Smuzhiyun checksum = get_unaligned_le16(header + sizeof(u16));
1371*4882a593Smuzhiyun /* All zero means no more to read */
1372*4882a593Smuzhiyun if (!(len | checksum)) {
1373*4882a593Smuzhiyun bus->rxpending = false;
1374*4882a593Smuzhiyun return -ENODATA;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun if ((u16)(~(len ^ checksum))) {
1377*4882a593Smuzhiyun brcmf_err("HW header checksum error\n");
1378*4882a593Smuzhiyun bus->sdcnt.rx_badhdr++;
1379*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false, false);
1380*4882a593Smuzhiyun return -EIO;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun if (len < SDPCM_HDRLEN) {
1383*4882a593Smuzhiyun brcmf_err("HW header length error\n");
1384*4882a593Smuzhiyun return -EPROTO;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun if (type == BRCMF_SDIO_FT_SUPER &&
1387*4882a593Smuzhiyun (roundup(len, bus->blocksize) != rd->len)) {
1388*4882a593Smuzhiyun brcmf_err("HW superframe header length error\n");
1389*4882a593Smuzhiyun return -EPROTO;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
1392*4882a593Smuzhiyun brcmf_err("HW subframe header length error\n");
1393*4882a593Smuzhiyun return -EPROTO;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun rd->len = len;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* software header */
1398*4882a593Smuzhiyun header += SDPCM_HWHDR_LEN;
1399*4882a593Smuzhiyun swheader = le32_to_cpu(*(__le32 *)header);
1400*4882a593Smuzhiyun if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
1401*4882a593Smuzhiyun brcmf_err("Glom descriptor found in superframe head\n");
1402*4882a593Smuzhiyun rd->len = 0;
1403*4882a593Smuzhiyun return -EINVAL;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
1406*4882a593Smuzhiyun rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
1407*4882a593Smuzhiyun if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
1408*4882a593Smuzhiyun type != BRCMF_SDIO_FT_SUPER) {
1409*4882a593Smuzhiyun brcmf_err("HW header length too long\n");
1410*4882a593Smuzhiyun bus->sdcnt.rx_toolong++;
1411*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false, false);
1412*4882a593Smuzhiyun rd->len = 0;
1413*4882a593Smuzhiyun return -EPROTO;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
1416*4882a593Smuzhiyun brcmf_err("Wrong channel for superframe\n");
1417*4882a593Smuzhiyun rd->len = 0;
1418*4882a593Smuzhiyun return -EINVAL;
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
1421*4882a593Smuzhiyun rd->channel != SDPCM_EVENT_CHANNEL) {
1422*4882a593Smuzhiyun brcmf_err("Wrong channel for subframe\n");
1423*4882a593Smuzhiyun rd->len = 0;
1424*4882a593Smuzhiyun return -EINVAL;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun rd->dat_offset = brcmf_sdio_getdatoffset(header);
1427*4882a593Smuzhiyun if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
1428*4882a593Smuzhiyun brcmf_err("seq %d: bad data offset\n", rx_seq);
1429*4882a593Smuzhiyun bus->sdcnt.rx_badhdr++;
1430*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false, false);
1431*4882a593Smuzhiyun rd->len = 0;
1432*4882a593Smuzhiyun return -ENXIO;
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun if (rd->seq_num != rx_seq) {
1435*4882a593Smuzhiyun brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
1436*4882a593Smuzhiyun bus->sdcnt.rx_badseq++;
1437*4882a593Smuzhiyun rd->seq_num = rx_seq;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun /* no need to check the reset for subframe */
1440*4882a593Smuzhiyun if (type == BRCMF_SDIO_FT_SUB)
1441*4882a593Smuzhiyun return 0;
1442*4882a593Smuzhiyun rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
1443*4882a593Smuzhiyun if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
1444*4882a593Smuzhiyun /* only warm for NON glom packet */
1445*4882a593Smuzhiyun if (rd->channel != SDPCM_GLOM_CHANNEL)
1446*4882a593Smuzhiyun brcmf_err("seq %d: next length error\n", rx_seq);
1447*4882a593Smuzhiyun rd->len_nxtfrm = 0;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun swheader = le32_to_cpu(*(__le32 *)(header + 4));
1450*4882a593Smuzhiyun fc = swheader & SDPCM_FCMASK_MASK;
1451*4882a593Smuzhiyun if (bus->flowcontrol != fc) {
1452*4882a593Smuzhiyun if (~bus->flowcontrol & fc)
1453*4882a593Smuzhiyun bus->sdcnt.fc_xoff++;
1454*4882a593Smuzhiyun if (bus->flowcontrol & ~fc)
1455*4882a593Smuzhiyun bus->sdcnt.fc_xon++;
1456*4882a593Smuzhiyun bus->sdcnt.fc_rcvd++;
1457*4882a593Smuzhiyun bus->flowcontrol = fc;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
1460*4882a593Smuzhiyun if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
1461*4882a593Smuzhiyun brcmf_err("seq %d: max tx seq number error\n", rx_seq);
1462*4882a593Smuzhiyun tx_seq_max = bus->tx_seq + 2;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun bus->tx_max = tx_seq_max;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun return 0;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
brcmf_sdio_update_hwhdr(u8 * header,u16 frm_length)1469*4882a593Smuzhiyun static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun *(__le16 *)header = cpu_to_le16(frm_length);
1472*4882a593Smuzhiyun *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
brcmf_sdio_hdpack(struct brcmf_sdio * bus,u8 * header,struct brcmf_sdio_hdrinfo * hd_info)1475*4882a593Smuzhiyun static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
1476*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo *hd_info)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun u32 hdrval;
1479*4882a593Smuzhiyun u8 hdr_offset;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun brcmf_sdio_update_hwhdr(header, hd_info->len);
1482*4882a593Smuzhiyun hdr_offset = SDPCM_HWHDR_LEN;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun if (bus->txglom) {
1485*4882a593Smuzhiyun hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
1486*4882a593Smuzhiyun *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1487*4882a593Smuzhiyun hdrval = (u16)hd_info->tail_pad << 16;
1488*4882a593Smuzhiyun *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
1489*4882a593Smuzhiyun hdr_offset += SDPCM_HWEXT_LEN;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun hdrval = hd_info->seq_num;
1493*4882a593Smuzhiyun hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
1494*4882a593Smuzhiyun SDPCM_CHANNEL_MASK;
1495*4882a593Smuzhiyun hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
1496*4882a593Smuzhiyun SDPCM_DOFFSET_MASK;
1497*4882a593Smuzhiyun *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1498*4882a593Smuzhiyun *(((__le32 *)(header + hdr_offset)) + 1) = 0;
1499*4882a593Smuzhiyun trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
brcmf_sdio_rxglom(struct brcmf_sdio * bus,u8 rxseq)1502*4882a593Smuzhiyun static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun u16 dlen, totlen;
1505*4882a593Smuzhiyun u8 *dptr, num = 0;
1506*4882a593Smuzhiyun u16 sublen;
1507*4882a593Smuzhiyun struct sk_buff *pfirst, *pnext;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun int errcode;
1510*4882a593Smuzhiyun u8 doff;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo rd_new;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* If packets, issue read(s) and send up packet chain */
1515*4882a593Smuzhiyun /* Return sequence numbers consumed? */
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
1518*4882a593Smuzhiyun bus->glomd, skb_peek(&bus->glom));
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /* If there's a descriptor, generate the packet chain */
1521*4882a593Smuzhiyun if (bus->glomd) {
1522*4882a593Smuzhiyun pfirst = pnext = NULL;
1523*4882a593Smuzhiyun dlen = (u16) (bus->glomd->len);
1524*4882a593Smuzhiyun dptr = bus->glomd->data;
1525*4882a593Smuzhiyun if (!dlen || (dlen & 1)) {
1526*4882a593Smuzhiyun brcmf_err("bad glomd len(%d), ignore descriptor\n",
1527*4882a593Smuzhiyun dlen);
1528*4882a593Smuzhiyun dlen = 0;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun for (totlen = num = 0; dlen; num++) {
1532*4882a593Smuzhiyun /* Get (and move past) next length */
1533*4882a593Smuzhiyun sublen = get_unaligned_le16(dptr);
1534*4882a593Smuzhiyun dlen -= sizeof(u16);
1535*4882a593Smuzhiyun dptr += sizeof(u16);
1536*4882a593Smuzhiyun if ((sublen < SDPCM_HDRLEN) ||
1537*4882a593Smuzhiyun ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1538*4882a593Smuzhiyun brcmf_err("descriptor len %d bad: %d\n",
1539*4882a593Smuzhiyun num, sublen);
1540*4882a593Smuzhiyun pnext = NULL;
1541*4882a593Smuzhiyun break;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun if (sublen % bus->sgentry_align) {
1544*4882a593Smuzhiyun brcmf_err("sublen %d not multiple of %d\n",
1545*4882a593Smuzhiyun sublen, bus->sgentry_align);
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun totlen += sublen;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* For last frame, adjust read len so total
1550*4882a593Smuzhiyun is a block multiple */
1551*4882a593Smuzhiyun if (!dlen) {
1552*4882a593Smuzhiyun sublen +=
1553*4882a593Smuzhiyun (roundup(totlen, bus->blocksize) - totlen);
1554*4882a593Smuzhiyun totlen = roundup(totlen, bus->blocksize);
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun /* Allocate/chain packet for next subframe */
1558*4882a593Smuzhiyun pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
1559*4882a593Smuzhiyun if (pnext == NULL) {
1560*4882a593Smuzhiyun brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
1561*4882a593Smuzhiyun num, sublen);
1562*4882a593Smuzhiyun break;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun skb_queue_tail(&bus->glom, pnext);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /* Adhere to start alignment requirements */
1567*4882a593Smuzhiyun pkt_align(pnext, sublen, bus->sgentry_align);
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun /* If all allocations succeeded, save packet chain
1571*4882a593Smuzhiyun in bus structure */
1572*4882a593Smuzhiyun if (pnext) {
1573*4882a593Smuzhiyun brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
1574*4882a593Smuzhiyun totlen, num);
1575*4882a593Smuzhiyun if (BRCMF_GLOM_ON() && bus->cur_read.len &&
1576*4882a593Smuzhiyun totlen != bus->cur_read.len) {
1577*4882a593Smuzhiyun brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1578*4882a593Smuzhiyun bus->cur_read.len, totlen, rxseq);
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun pfirst = pnext = NULL;
1581*4882a593Smuzhiyun } else {
1582*4882a593Smuzhiyun brcmf_sdio_free_glom(bus);
1583*4882a593Smuzhiyun num = 0;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun /* Done with descriptor packet */
1587*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(bus->glomd);
1588*4882a593Smuzhiyun bus->glomd = NULL;
1589*4882a593Smuzhiyun bus->cur_read.len = 0;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /* Ok -- either we just generated a packet chain,
1593*4882a593Smuzhiyun or had one from before */
1594*4882a593Smuzhiyun if (!skb_queue_empty(&bus->glom)) {
1595*4882a593Smuzhiyun if (BRCMF_GLOM_ON()) {
1596*4882a593Smuzhiyun brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
1597*4882a593Smuzhiyun skb_queue_walk(&bus->glom, pnext) {
1598*4882a593Smuzhiyun brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
1599*4882a593Smuzhiyun pnext, (u8 *) (pnext->data),
1600*4882a593Smuzhiyun pnext->len, pnext->len);
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun pfirst = skb_peek(&bus->glom);
1605*4882a593Smuzhiyun dlen = (u16) brcmf_sdio_glom_len(bus);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun /* Do an SDIO read for the superframe. Configurable iovar to
1608*4882a593Smuzhiyun * read directly into the chained packet, or allocate a large
1609*4882a593Smuzhiyun * packet and and copy into the chain.
1610*4882a593Smuzhiyun */
1611*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1612*4882a593Smuzhiyun errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
1613*4882a593Smuzhiyun &bus->glom, dlen);
1614*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1615*4882a593Smuzhiyun bus->sdcnt.f2rxdata++;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun /* On failure, kill the superframe */
1618*4882a593Smuzhiyun if (errcode < 0) {
1619*4882a593Smuzhiyun brcmf_err("glom read of %d bytes failed: %d\n",
1620*4882a593Smuzhiyun dlen, errcode);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1623*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, true, false);
1624*4882a593Smuzhiyun bus->sdcnt.rxglomfail++;
1625*4882a593Smuzhiyun brcmf_sdio_free_glom(bus);
1626*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1627*4882a593Smuzhiyun return 0;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1631*4882a593Smuzhiyun pfirst->data, min_t(int, pfirst->len, 48),
1632*4882a593Smuzhiyun "SUPERFRAME:\n");
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun rd_new.seq_num = rxseq;
1635*4882a593Smuzhiyun rd_new.len = dlen;
1636*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1637*4882a593Smuzhiyun errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
1638*4882a593Smuzhiyun BRCMF_SDIO_FT_SUPER);
1639*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1640*4882a593Smuzhiyun bus->cur_read.len = rd_new.len_nxtfrm << 4;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun /* Remove superframe header, remember offset */
1643*4882a593Smuzhiyun skb_pull(pfirst, rd_new.dat_offset);
1644*4882a593Smuzhiyun num = 0;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /* Validate all the subframe headers */
1647*4882a593Smuzhiyun skb_queue_walk(&bus->glom, pnext) {
1648*4882a593Smuzhiyun /* leave when invalid subframe is found */
1649*4882a593Smuzhiyun if (errcode)
1650*4882a593Smuzhiyun break;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun rd_new.len = pnext->len;
1653*4882a593Smuzhiyun rd_new.seq_num = rxseq++;
1654*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1655*4882a593Smuzhiyun errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
1656*4882a593Smuzhiyun BRCMF_SDIO_FT_SUB);
1657*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1658*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1659*4882a593Smuzhiyun pnext->data, 32, "subframe:\n");
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun num++;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (errcode) {
1665*4882a593Smuzhiyun /* Terminate frame on error */
1666*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1667*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, true, false);
1668*4882a593Smuzhiyun bus->sdcnt.rxglomfail++;
1669*4882a593Smuzhiyun brcmf_sdio_free_glom(bus);
1670*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1671*4882a593Smuzhiyun bus->cur_read.len = 0;
1672*4882a593Smuzhiyun return 0;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun /* Basic SD framing looks ok - process each packet (header) */
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1678*4882a593Smuzhiyun dptr = (u8 *) (pfirst->data);
1679*4882a593Smuzhiyun sublen = get_unaligned_le16(dptr);
1680*4882a593Smuzhiyun doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1683*4882a593Smuzhiyun dptr, pfirst->len,
1684*4882a593Smuzhiyun "Rx Subframe Data:\n");
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun __skb_trim(pfirst, sublen);
1687*4882a593Smuzhiyun skb_pull(pfirst, doff);
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun if (pfirst->len == 0) {
1690*4882a593Smuzhiyun skb_unlink(pfirst, &bus->glom);
1691*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(pfirst);
1692*4882a593Smuzhiyun continue;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1696*4882a593Smuzhiyun pfirst->data,
1697*4882a593Smuzhiyun min_t(int, pfirst->len, 32),
1698*4882a593Smuzhiyun "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
1699*4882a593Smuzhiyun bus->glom.qlen, pfirst, pfirst->data,
1700*4882a593Smuzhiyun pfirst->len, pfirst->next,
1701*4882a593Smuzhiyun pfirst->prev);
1702*4882a593Smuzhiyun skb_unlink(pfirst, &bus->glom);
1703*4882a593Smuzhiyun if (brcmf_sdio_fromevntchan(&dptr[SDPCM_HWHDR_LEN]))
1704*4882a593Smuzhiyun brcmf_rx_event(bus->sdiodev->dev, pfirst);
1705*4882a593Smuzhiyun else
1706*4882a593Smuzhiyun brcmf_rx_frame(bus->sdiodev->dev, pfirst,
1707*4882a593Smuzhiyun false, false);
1708*4882a593Smuzhiyun bus->sdcnt.rxglompkts++;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun bus->sdcnt.rxglomframes++;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun return num;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio * bus,uint * condition,bool * pending)1716*4882a593Smuzhiyun static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
1717*4882a593Smuzhiyun bool *pending)
1718*4882a593Smuzhiyun {
1719*4882a593Smuzhiyun DECLARE_WAITQUEUE(wait, current);
1720*4882a593Smuzhiyun int timeout = DCMD_RESP_TIMEOUT;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun /* Wait until control frame is available */
1723*4882a593Smuzhiyun add_wait_queue(&bus->dcmd_resp_wait, &wait);
1724*4882a593Smuzhiyun set_current_state(TASK_INTERRUPTIBLE);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun while (!(*condition) && (!signal_pending(current) && timeout))
1727*4882a593Smuzhiyun timeout = schedule_timeout(timeout);
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun if (signal_pending(current))
1730*4882a593Smuzhiyun *pending = true;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun set_current_state(TASK_RUNNING);
1733*4882a593Smuzhiyun remove_wait_queue(&bus->dcmd_resp_wait, &wait);
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun return timeout;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun
brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio * bus)1738*4882a593Smuzhiyun static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun wake_up_interruptible(&bus->dcmd_resp_wait);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun return 0;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun static void
brcmf_sdio_read_control(struct brcmf_sdio * bus,u8 * hdr,uint len,uint doff)1745*4882a593Smuzhiyun brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun uint rdlen, pad;
1748*4882a593Smuzhiyun u8 *buf = NULL, *rbuf;
1749*4882a593Smuzhiyun int sdret;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
1752*4882a593Smuzhiyun if (bus->rxblen)
1753*4882a593Smuzhiyun buf = vzalloc(bus->rxblen);
1754*4882a593Smuzhiyun if (!buf)
1755*4882a593Smuzhiyun goto done;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun rbuf = bus->rxbuf;
1758*4882a593Smuzhiyun pad = ((unsigned long)rbuf % bus->head_align);
1759*4882a593Smuzhiyun if (pad)
1760*4882a593Smuzhiyun rbuf += (bus->head_align - pad);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* Copy the already-read portion over */
1763*4882a593Smuzhiyun memcpy(buf, hdr, BRCMF_FIRSTREAD);
1764*4882a593Smuzhiyun if (len <= BRCMF_FIRSTREAD)
1765*4882a593Smuzhiyun goto gotpkt;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /* Raise rdlen to next SDIO block to avoid tail command */
1768*4882a593Smuzhiyun rdlen = len - BRCMF_FIRSTREAD;
1769*4882a593Smuzhiyun if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
1770*4882a593Smuzhiyun pad = bus->blocksize - (rdlen % bus->blocksize);
1771*4882a593Smuzhiyun if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1772*4882a593Smuzhiyun ((len + pad) < bus->sdiodev->bus_if->maxctl))
1773*4882a593Smuzhiyun rdlen += pad;
1774*4882a593Smuzhiyun } else if (rdlen % bus->head_align) {
1775*4882a593Smuzhiyun rdlen += bus->head_align - (rdlen % bus->head_align);
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* Drop if the read is too big or it exceeds our maximum */
1779*4882a593Smuzhiyun if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
1780*4882a593Smuzhiyun brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
1781*4882a593Smuzhiyun rdlen, bus->sdiodev->bus_if->maxctl);
1782*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false, false);
1783*4882a593Smuzhiyun goto done;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
1787*4882a593Smuzhiyun brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1788*4882a593Smuzhiyun len, len - doff, bus->sdiodev->bus_if->maxctl);
1789*4882a593Smuzhiyun bus->sdcnt.rx_toolong++;
1790*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false, false);
1791*4882a593Smuzhiyun goto done;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /* Read remain of frame body */
1795*4882a593Smuzhiyun sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
1796*4882a593Smuzhiyun bus->sdcnt.f2rxdata++;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun /* Control frame failures need retransmission */
1799*4882a593Smuzhiyun if (sdret < 0) {
1800*4882a593Smuzhiyun brcmf_err("read %d control bytes failed: %d\n",
1801*4882a593Smuzhiyun rdlen, sdret);
1802*4882a593Smuzhiyun bus->sdcnt.rxc_errors++;
1803*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, true, true);
1804*4882a593Smuzhiyun goto done;
1805*4882a593Smuzhiyun } else
1806*4882a593Smuzhiyun memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun gotpkt:
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
1811*4882a593Smuzhiyun buf, len, "RxCtrl:\n");
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun /* Point to valid data and indicate its length */
1814*4882a593Smuzhiyun spin_lock_bh(&bus->rxctl_lock);
1815*4882a593Smuzhiyun if (bus->rxctl) {
1816*4882a593Smuzhiyun brcmf_err("last control frame is being processed.\n");
1817*4882a593Smuzhiyun spin_unlock_bh(&bus->rxctl_lock);
1818*4882a593Smuzhiyun vfree(buf);
1819*4882a593Smuzhiyun goto done;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun bus->rxctl = buf + doff;
1822*4882a593Smuzhiyun bus->rxctl_orig = buf;
1823*4882a593Smuzhiyun bus->rxlen = len - doff;
1824*4882a593Smuzhiyun spin_unlock_bh(&bus->rxctl_lock);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun done:
1827*4882a593Smuzhiyun /* Awake any waiters */
1828*4882a593Smuzhiyun brcmf_sdio_dcmd_resp_wake(bus);
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun /* Pad read to blocksize for efficiency */
brcmf_sdio_pad(struct brcmf_sdio * bus,u16 * pad,u16 * rdlen)1832*4882a593Smuzhiyun static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
1833*4882a593Smuzhiyun {
1834*4882a593Smuzhiyun if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
1835*4882a593Smuzhiyun *pad = bus->blocksize - (*rdlen % bus->blocksize);
1836*4882a593Smuzhiyun if (*pad <= bus->roundup && *pad < bus->blocksize &&
1837*4882a593Smuzhiyun *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
1838*4882a593Smuzhiyun *rdlen += *pad;
1839*4882a593Smuzhiyun } else if (*rdlen % bus->head_align) {
1840*4882a593Smuzhiyun *rdlen += bus->head_align - (*rdlen % bus->head_align);
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
brcmf_sdio_readframes(struct brcmf_sdio * bus,uint maxframes)1844*4882a593Smuzhiyun static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun struct sk_buff *pkt; /* Packet for event or data frames */
1847*4882a593Smuzhiyun u16 pad; /* Number of pad bytes to read */
1848*4882a593Smuzhiyun uint rxleft = 0; /* Remaining number of frames allowed */
1849*4882a593Smuzhiyun int ret; /* Return code from calls */
1850*4882a593Smuzhiyun uint rxcount = 0; /* Total frames read */
1851*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
1852*4882a593Smuzhiyun u8 head_read = 0;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun /* Not finished unless we encounter no more frames indication */
1857*4882a593Smuzhiyun bus->rxpending = true;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
1860*4882a593Smuzhiyun !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
1861*4882a593Smuzhiyun rd->seq_num++, rxleft--) {
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /* Handle glomming separately */
1864*4882a593Smuzhiyun if (bus->glomd || !skb_queue_empty(&bus->glom)) {
1865*4882a593Smuzhiyun u8 cnt;
1866*4882a593Smuzhiyun brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
1867*4882a593Smuzhiyun bus->glomd, skb_peek(&bus->glom));
1868*4882a593Smuzhiyun cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
1869*4882a593Smuzhiyun brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1870*4882a593Smuzhiyun rd->seq_num += cnt - 1;
1871*4882a593Smuzhiyun rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
1872*4882a593Smuzhiyun continue;
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun rd->len_left = rd->len;
1876*4882a593Smuzhiyun /* read header first for unknow frame length */
1877*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1878*4882a593Smuzhiyun if (!rd->len) {
1879*4882a593Smuzhiyun ret = brcmf_sdiod_recv_buf(bus->sdiodev,
1880*4882a593Smuzhiyun bus->rxhdr, BRCMF_FIRSTREAD);
1881*4882a593Smuzhiyun bus->sdcnt.f2rxhdrs++;
1882*4882a593Smuzhiyun if (ret < 0) {
1883*4882a593Smuzhiyun brcmf_err("RXHEADER FAILED: %d\n",
1884*4882a593Smuzhiyun ret);
1885*4882a593Smuzhiyun bus->sdcnt.rx_hdrfail++;
1886*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, true, true);
1887*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1888*4882a593Smuzhiyun continue;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1892*4882a593Smuzhiyun bus->rxhdr, SDPCM_HDRLEN,
1893*4882a593Smuzhiyun "RxHdr:\n");
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
1896*4882a593Smuzhiyun BRCMF_SDIO_FT_NORMAL)) {
1897*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1898*4882a593Smuzhiyun if (!bus->rxpending)
1899*4882a593Smuzhiyun break;
1900*4882a593Smuzhiyun else
1901*4882a593Smuzhiyun continue;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1905*4882a593Smuzhiyun brcmf_sdio_read_control(bus, bus->rxhdr,
1906*4882a593Smuzhiyun rd->len,
1907*4882a593Smuzhiyun rd->dat_offset);
1908*4882a593Smuzhiyun /* prepare the descriptor for the next read */
1909*4882a593Smuzhiyun rd->len = rd->len_nxtfrm << 4;
1910*4882a593Smuzhiyun rd->len_nxtfrm = 0;
1911*4882a593Smuzhiyun /* treat all packet as event if we don't know */
1912*4882a593Smuzhiyun rd->channel = SDPCM_EVENT_CHANNEL;
1913*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1914*4882a593Smuzhiyun continue;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun rd->len_left = rd->len > BRCMF_FIRSTREAD ?
1917*4882a593Smuzhiyun rd->len - BRCMF_FIRSTREAD : 0;
1918*4882a593Smuzhiyun head_read = BRCMF_FIRSTREAD;
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun brcmf_sdio_pad(bus, &pad, &rd->len_left);
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1924*4882a593Smuzhiyun bus->head_align);
1925*4882a593Smuzhiyun if (!pkt) {
1926*4882a593Smuzhiyun /* Give up on data, request rtx of events */
1927*4882a593Smuzhiyun brcmf_err("brcmu_pkt_buf_get_skb failed\n");
1928*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false,
1929*4882a593Smuzhiyun RETRYCHAN(rd->channel));
1930*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1931*4882a593Smuzhiyun continue;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun skb_pull(pkt, head_read);
1934*4882a593Smuzhiyun pkt_align(pkt, rd->len_left, bus->head_align);
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
1937*4882a593Smuzhiyun bus->sdcnt.f2rxdata++;
1938*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun if (ret < 0) {
1941*4882a593Smuzhiyun brcmf_err("read %d bytes from channel %d failed: %d\n",
1942*4882a593Smuzhiyun rd->len, rd->channel, ret);
1943*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(pkt);
1944*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1945*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, true,
1946*4882a593Smuzhiyun RETRYCHAN(rd->channel));
1947*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1948*4882a593Smuzhiyun continue;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun if (head_read) {
1952*4882a593Smuzhiyun skb_push(pkt, head_read);
1953*4882a593Smuzhiyun memcpy(pkt->data, bus->rxhdr, head_read);
1954*4882a593Smuzhiyun head_read = 0;
1955*4882a593Smuzhiyun } else {
1956*4882a593Smuzhiyun memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
1957*4882a593Smuzhiyun rd_new.seq_num = rd->seq_num;
1958*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1959*4882a593Smuzhiyun if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
1960*4882a593Smuzhiyun BRCMF_SDIO_FT_NORMAL)) {
1961*4882a593Smuzhiyun rd->len = 0;
1962*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, true, true);
1963*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1964*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(pkt);
1965*4882a593Smuzhiyun continue;
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun bus->sdcnt.rx_readahead_cnt++;
1968*4882a593Smuzhiyun if (rd->len != roundup(rd_new.len, 16)) {
1969*4882a593Smuzhiyun brcmf_err("frame length mismatch:read %d, should be %d\n",
1970*4882a593Smuzhiyun rd->len,
1971*4882a593Smuzhiyun roundup(rd_new.len, 16) >> 4);
1972*4882a593Smuzhiyun rd->len = 0;
1973*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, true, true);
1974*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1975*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(pkt);
1976*4882a593Smuzhiyun continue;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1979*4882a593Smuzhiyun rd->len_nxtfrm = rd_new.len_nxtfrm;
1980*4882a593Smuzhiyun rd->channel = rd_new.channel;
1981*4882a593Smuzhiyun rd->dat_offset = rd_new.dat_offset;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
1984*4882a593Smuzhiyun BRCMF_DATA_ON()) &&
1985*4882a593Smuzhiyun BRCMF_HDRS_ON(),
1986*4882a593Smuzhiyun bus->rxhdr, SDPCM_HDRLEN,
1987*4882a593Smuzhiyun "RxHdr:\n");
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
1990*4882a593Smuzhiyun brcmf_err("readahead on control packet %d?\n",
1991*4882a593Smuzhiyun rd_new.seq_num);
1992*4882a593Smuzhiyun /* Force retry w/normal header read */
1993*4882a593Smuzhiyun rd->len = 0;
1994*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
1995*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false, true);
1996*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
1997*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(pkt);
1998*4882a593Smuzhiyun continue;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
2003*4882a593Smuzhiyun pkt->data, rd->len, "Rx Data:\n");
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun /* Save superframe descriptor and allocate packet frame */
2006*4882a593Smuzhiyun if (rd->channel == SDPCM_GLOM_CHANNEL) {
2007*4882a593Smuzhiyun if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
2008*4882a593Smuzhiyun brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
2009*4882a593Smuzhiyun rd->len);
2010*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
2011*4882a593Smuzhiyun pkt->data, rd->len,
2012*4882a593Smuzhiyun "Glom Data:\n");
2013*4882a593Smuzhiyun __skb_trim(pkt, rd->len);
2014*4882a593Smuzhiyun skb_pull(pkt, SDPCM_HDRLEN);
2015*4882a593Smuzhiyun bus->glomd = pkt;
2016*4882a593Smuzhiyun } else {
2017*4882a593Smuzhiyun brcmf_err("%s: glom superframe w/o "
2018*4882a593Smuzhiyun "descriptor!\n", __func__);
2019*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
2020*4882a593Smuzhiyun brcmf_sdio_rxfail(bus, false, false);
2021*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun /* prepare the descriptor for the next read */
2024*4882a593Smuzhiyun rd->len = rd->len_nxtfrm << 4;
2025*4882a593Smuzhiyun rd->len_nxtfrm = 0;
2026*4882a593Smuzhiyun /* treat all packet as event if we don't know */
2027*4882a593Smuzhiyun rd->channel = SDPCM_EVENT_CHANNEL;
2028*4882a593Smuzhiyun continue;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun /* Fill in packet len and prio, deliver upward */
2032*4882a593Smuzhiyun __skb_trim(pkt, rd->len);
2033*4882a593Smuzhiyun skb_pull(pkt, rd->dat_offset);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun if (pkt->len == 0)
2036*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(pkt);
2037*4882a593Smuzhiyun else if (rd->channel == SDPCM_EVENT_CHANNEL)
2038*4882a593Smuzhiyun brcmf_rx_event(bus->sdiodev->dev, pkt);
2039*4882a593Smuzhiyun else
2040*4882a593Smuzhiyun brcmf_rx_frame(bus->sdiodev->dev, pkt,
2041*4882a593Smuzhiyun false, false);
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun /* prepare the descriptor for the next read */
2044*4882a593Smuzhiyun rd->len = rd->len_nxtfrm << 4;
2045*4882a593Smuzhiyun rd->len_nxtfrm = 0;
2046*4882a593Smuzhiyun /* treat all packet as event if we don't know */
2047*4882a593Smuzhiyun rd->channel = SDPCM_EVENT_CHANNEL;
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun rxcount = maxframes - rxleft;
2051*4882a593Smuzhiyun /* Message if we hit the limit */
2052*4882a593Smuzhiyun if (!rxleft)
2053*4882a593Smuzhiyun brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
2054*4882a593Smuzhiyun else
2055*4882a593Smuzhiyun brcmf_dbg(DATA, "processed %d frames\n", rxcount);
2056*4882a593Smuzhiyun /* Back off rxseq if awaiting rtx, update rx_seq */
2057*4882a593Smuzhiyun if (bus->rxskip)
2058*4882a593Smuzhiyun rd->seq_num--;
2059*4882a593Smuzhiyun bus->rx_seq = rd->seq_num;
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun return rxcount;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun static void
brcmf_sdio_wait_event_wakeup(struct brcmf_sdio * bus)2065*4882a593Smuzhiyun brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun wake_up_interruptible(&bus->ctrl_wait);
2068*4882a593Smuzhiyun return;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
brcmf_sdio_txpkt_hdalign(struct brcmf_sdio * bus,struct sk_buff * pkt)2071*4882a593Smuzhiyun static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun struct brcmf_bus_stats *stats;
2074*4882a593Smuzhiyun u16 head_pad;
2075*4882a593Smuzhiyun u8 *dat_buf;
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun dat_buf = (u8 *)(pkt->data);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun /* Check head padding */
2080*4882a593Smuzhiyun head_pad = ((unsigned long)dat_buf % bus->head_align);
2081*4882a593Smuzhiyun if (head_pad) {
2082*4882a593Smuzhiyun if (skb_headroom(pkt) < head_pad) {
2083*4882a593Smuzhiyun stats = &bus->sdiodev->bus_if->stats;
2084*4882a593Smuzhiyun atomic_inc(&stats->pktcowed);
2085*4882a593Smuzhiyun if (skb_cow_head(pkt, head_pad)) {
2086*4882a593Smuzhiyun atomic_inc(&stats->pktcow_failed);
2087*4882a593Smuzhiyun return -ENOMEM;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun head_pad = 0;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun skb_push(pkt, head_pad);
2092*4882a593Smuzhiyun dat_buf = (u8 *)(pkt->data);
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
2095*4882a593Smuzhiyun return head_pad;
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun /*
2099*4882a593Smuzhiyun * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
2100*4882a593Smuzhiyun * bus layer usage.
2101*4882a593Smuzhiyun */
2102*4882a593Smuzhiyun /* flag marking a dummy skb added for DMA alignment requirement */
2103*4882a593Smuzhiyun #define ALIGN_SKB_FLAG 0x8000
2104*4882a593Smuzhiyun /* bit mask of data length chopped from the previous packet */
2105*4882a593Smuzhiyun #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
2106*4882a593Smuzhiyun
brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio * bus,struct sk_buff_head * pktq,struct sk_buff * pkt,u16 total_len)2107*4882a593Smuzhiyun static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
2108*4882a593Smuzhiyun struct sk_buff_head *pktq,
2109*4882a593Smuzhiyun struct sk_buff *pkt, u16 total_len)
2110*4882a593Smuzhiyun {
2111*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev;
2112*4882a593Smuzhiyun struct sk_buff *pkt_pad;
2113*4882a593Smuzhiyun u16 tail_pad, tail_chop, chain_pad;
2114*4882a593Smuzhiyun unsigned int blksize;
2115*4882a593Smuzhiyun bool lastfrm;
2116*4882a593Smuzhiyun int ntail, ret;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun sdiodev = bus->sdiodev;
2119*4882a593Smuzhiyun blksize = sdiodev->func2->cur_blksize;
2120*4882a593Smuzhiyun /* sg entry alignment should be a divisor of block size */
2121*4882a593Smuzhiyun WARN_ON(blksize % bus->sgentry_align);
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun /* Check tail padding */
2124*4882a593Smuzhiyun lastfrm = skb_queue_is_last(pktq, pkt);
2125*4882a593Smuzhiyun tail_pad = 0;
2126*4882a593Smuzhiyun tail_chop = pkt->len % bus->sgentry_align;
2127*4882a593Smuzhiyun if (tail_chop)
2128*4882a593Smuzhiyun tail_pad = bus->sgentry_align - tail_chop;
2129*4882a593Smuzhiyun chain_pad = (total_len + tail_pad) % blksize;
2130*4882a593Smuzhiyun if (lastfrm && chain_pad)
2131*4882a593Smuzhiyun tail_pad += blksize - chain_pad;
2132*4882a593Smuzhiyun if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
2133*4882a593Smuzhiyun pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
2134*4882a593Smuzhiyun bus->head_align);
2135*4882a593Smuzhiyun if (pkt_pad == NULL)
2136*4882a593Smuzhiyun return -ENOMEM;
2137*4882a593Smuzhiyun ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2138*4882a593Smuzhiyun if (unlikely(ret < 0)) {
2139*4882a593Smuzhiyun kfree_skb(pkt_pad);
2140*4882a593Smuzhiyun return ret;
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun memcpy(pkt_pad->data,
2143*4882a593Smuzhiyun pkt->data + pkt->len - tail_chop,
2144*4882a593Smuzhiyun tail_chop);
2145*4882a593Smuzhiyun *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
2146*4882a593Smuzhiyun skb_trim(pkt, pkt->len - tail_chop);
2147*4882a593Smuzhiyun skb_trim(pkt_pad, tail_pad + tail_chop);
2148*4882a593Smuzhiyun __skb_queue_after(pktq, pkt, pkt_pad);
2149*4882a593Smuzhiyun } else {
2150*4882a593Smuzhiyun ntail = pkt->data_len + tail_pad -
2151*4882a593Smuzhiyun (pkt->end - pkt->tail);
2152*4882a593Smuzhiyun if (skb_cloned(pkt) || ntail > 0)
2153*4882a593Smuzhiyun if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
2154*4882a593Smuzhiyun return -ENOMEM;
2155*4882a593Smuzhiyun if (skb_linearize(pkt))
2156*4882a593Smuzhiyun return -ENOMEM;
2157*4882a593Smuzhiyun __skb_put(pkt, tail_pad);
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun return tail_pad;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun /**
2164*4882a593Smuzhiyun * brcmf_sdio_txpkt_prep - packet preparation for transmit
2165*4882a593Smuzhiyun * @bus: brcmf_sdio structure pointer
2166*4882a593Smuzhiyun * @pktq: packet list pointer
2167*4882a593Smuzhiyun * @chan: virtual channel to transmit the packet
2168*4882a593Smuzhiyun *
2169*4882a593Smuzhiyun * Processes to be applied to the packet
2170*4882a593Smuzhiyun * - Align data buffer pointer
2171*4882a593Smuzhiyun * - Align data buffer length
2172*4882a593Smuzhiyun * - Prepare header
2173*4882a593Smuzhiyun * Return: negative value if there is error
2174*4882a593Smuzhiyun */
2175*4882a593Smuzhiyun static int
brcmf_sdio_txpkt_prep(struct brcmf_sdio * bus,struct sk_buff_head * pktq,uint chan)2176*4882a593Smuzhiyun brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2177*4882a593Smuzhiyun uint chan)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun u16 head_pad, total_len;
2180*4882a593Smuzhiyun struct sk_buff *pkt_next;
2181*4882a593Smuzhiyun u8 txseq;
2182*4882a593Smuzhiyun int ret;
2183*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo hd_info = {0};
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun txseq = bus->tx_seq;
2186*4882a593Smuzhiyun total_len = 0;
2187*4882a593Smuzhiyun skb_queue_walk(pktq, pkt_next) {
2188*4882a593Smuzhiyun /* alignment packet inserted in previous
2189*4882a593Smuzhiyun * loop cycle can be skipped as it is
2190*4882a593Smuzhiyun * already properly aligned and does not
2191*4882a593Smuzhiyun * need an sdpcm header.
2192*4882a593Smuzhiyun */
2193*4882a593Smuzhiyun if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
2194*4882a593Smuzhiyun continue;
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun /* align packet data pointer */
2197*4882a593Smuzhiyun ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
2198*4882a593Smuzhiyun if (ret < 0)
2199*4882a593Smuzhiyun return ret;
2200*4882a593Smuzhiyun head_pad = (u16)ret;
2201*4882a593Smuzhiyun if (head_pad)
2202*4882a593Smuzhiyun memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun total_len += pkt_next->len;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun hd_info.len = pkt_next->len;
2207*4882a593Smuzhiyun hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
2208*4882a593Smuzhiyun if (bus->txglom && pktq->qlen > 1) {
2209*4882a593Smuzhiyun ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
2210*4882a593Smuzhiyun pkt_next, total_len);
2211*4882a593Smuzhiyun if (ret < 0)
2212*4882a593Smuzhiyun return ret;
2213*4882a593Smuzhiyun hd_info.tail_pad = (u16)ret;
2214*4882a593Smuzhiyun total_len += (u16)ret;
2215*4882a593Smuzhiyun }
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun hd_info.channel = chan;
2218*4882a593Smuzhiyun hd_info.dat_offset = head_pad + bus->tx_hdrlen;
2219*4882a593Smuzhiyun hd_info.seq_num = txseq++;
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun /* Now fill the header */
2222*4882a593Smuzhiyun brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun if (BRCMF_BYTES_ON() &&
2225*4882a593Smuzhiyun ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
2226*4882a593Smuzhiyun (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
2227*4882a593Smuzhiyun brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
2228*4882a593Smuzhiyun "Tx Frame:\n");
2229*4882a593Smuzhiyun else if (BRCMF_HDRS_ON())
2230*4882a593Smuzhiyun brcmf_dbg_hex_dump(true, pkt_next->data,
2231*4882a593Smuzhiyun head_pad + bus->tx_hdrlen,
2232*4882a593Smuzhiyun "Tx Header:\n");
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun /* Hardware length tag of the first packet should be total
2235*4882a593Smuzhiyun * length of the chain (including padding)
2236*4882a593Smuzhiyun */
2237*4882a593Smuzhiyun if (bus->txglom)
2238*4882a593Smuzhiyun brcmf_sdio_update_hwhdr(__skb_peek(pktq)->data, total_len);
2239*4882a593Smuzhiyun return 0;
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun /**
2243*4882a593Smuzhiyun * brcmf_sdio_txpkt_postp - packet post processing for transmit
2244*4882a593Smuzhiyun * @bus: brcmf_sdio structure pointer
2245*4882a593Smuzhiyun * @pktq: packet list pointer
2246*4882a593Smuzhiyun *
2247*4882a593Smuzhiyun * Processes to be applied to the packet
2248*4882a593Smuzhiyun * - Remove head padding
2249*4882a593Smuzhiyun * - Remove tail padding
2250*4882a593Smuzhiyun */
2251*4882a593Smuzhiyun static void
brcmf_sdio_txpkt_postp(struct brcmf_sdio * bus,struct sk_buff_head * pktq)2252*4882a593Smuzhiyun brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun u8 *hdr;
2255*4882a593Smuzhiyun u32 dat_offset;
2256*4882a593Smuzhiyun u16 tail_pad;
2257*4882a593Smuzhiyun u16 dummy_flags, chop_len;
2258*4882a593Smuzhiyun struct sk_buff *pkt_next, *tmp, *pkt_prev;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun skb_queue_walk_safe(pktq, pkt_next, tmp) {
2261*4882a593Smuzhiyun dummy_flags = *(u16 *)(pkt_next->cb);
2262*4882a593Smuzhiyun if (dummy_flags & ALIGN_SKB_FLAG) {
2263*4882a593Smuzhiyun chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
2264*4882a593Smuzhiyun if (chop_len) {
2265*4882a593Smuzhiyun pkt_prev = pkt_next->prev;
2266*4882a593Smuzhiyun skb_put(pkt_prev, chop_len);
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun __skb_unlink(pkt_next, pktq);
2269*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(pkt_next);
2270*4882a593Smuzhiyun } else {
2271*4882a593Smuzhiyun hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
2272*4882a593Smuzhiyun dat_offset = le32_to_cpu(*(__le32 *)hdr);
2273*4882a593Smuzhiyun dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
2274*4882a593Smuzhiyun SDPCM_DOFFSET_SHIFT;
2275*4882a593Smuzhiyun skb_pull(pkt_next, dat_offset);
2276*4882a593Smuzhiyun if (bus->txglom) {
2277*4882a593Smuzhiyun tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
2278*4882a593Smuzhiyun skb_trim(pkt_next, pkt_next->len - tail_pad);
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun /* Writes a HW/SW header into the packet and sends it. */
2285*4882a593Smuzhiyun /* Assumes: (a) header space already there, (b) caller holds lock */
brcmf_sdio_txpkt(struct brcmf_sdio * bus,struct sk_buff_head * pktq,uint chan)2286*4882a593Smuzhiyun static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2287*4882a593Smuzhiyun uint chan)
2288*4882a593Smuzhiyun {
2289*4882a593Smuzhiyun int ret;
2290*4882a593Smuzhiyun struct sk_buff *pkt_next, *tmp;
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
2295*4882a593Smuzhiyun if (ret)
2296*4882a593Smuzhiyun goto done;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
2299*4882a593Smuzhiyun ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
2300*4882a593Smuzhiyun bus->sdcnt.f2txdata++;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun if (ret < 0)
2303*4882a593Smuzhiyun brcmf_sdio_txfail(bus);
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun done:
2308*4882a593Smuzhiyun brcmf_sdio_txpkt_postp(bus, pktq);
2309*4882a593Smuzhiyun if (ret == 0)
2310*4882a593Smuzhiyun bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
2311*4882a593Smuzhiyun skb_queue_walk_safe(pktq, pkt_next, tmp) {
2312*4882a593Smuzhiyun __skb_unlink(pkt_next, pktq);
2313*4882a593Smuzhiyun brcmf_proto_bcdc_txcomplete(bus->sdiodev->dev, pkt_next,
2314*4882a593Smuzhiyun ret == 0);
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun return ret;
2317*4882a593Smuzhiyun }
2318*4882a593Smuzhiyun
brcmf_sdio_sendfromq(struct brcmf_sdio * bus,uint maxframes)2319*4882a593Smuzhiyun static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
2320*4882a593Smuzhiyun {
2321*4882a593Smuzhiyun struct sk_buff *pkt;
2322*4882a593Smuzhiyun struct sk_buff_head pktq;
2323*4882a593Smuzhiyun u32 intstat_addr = bus->sdio_core->base + SD_REG(intstatus);
2324*4882a593Smuzhiyun u32 intstatus = 0;
2325*4882a593Smuzhiyun int ret = 0, prec_out, i;
2326*4882a593Smuzhiyun uint cnt = 0;
2327*4882a593Smuzhiyun u8 tx_prec_map, pkt_num;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun tx_prec_map = ~bus->flowcontrol;
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun /* Send frames until the limit or some other event */
2334*4882a593Smuzhiyun for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
2335*4882a593Smuzhiyun pkt_num = 1;
2336*4882a593Smuzhiyun if (bus->txglom)
2337*4882a593Smuzhiyun pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
2338*4882a593Smuzhiyun bus->sdiodev->txglomsz);
2339*4882a593Smuzhiyun pkt_num = min_t(u32, pkt_num,
2340*4882a593Smuzhiyun brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
2341*4882a593Smuzhiyun __skb_queue_head_init(&pktq);
2342*4882a593Smuzhiyun spin_lock_bh(&bus->txq_lock);
2343*4882a593Smuzhiyun for (i = 0; i < pkt_num; i++) {
2344*4882a593Smuzhiyun pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
2345*4882a593Smuzhiyun &prec_out);
2346*4882a593Smuzhiyun if (pkt == NULL)
2347*4882a593Smuzhiyun break;
2348*4882a593Smuzhiyun __skb_queue_tail(&pktq, pkt);
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun spin_unlock_bh(&bus->txq_lock);
2351*4882a593Smuzhiyun if (i == 0)
2352*4882a593Smuzhiyun break;
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun cnt += i;
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun /* In poll mode, need to check for other events */
2359*4882a593Smuzhiyun if (!bus->intr) {
2360*4882a593Smuzhiyun /* Check device status, signal pending interrupt */
2361*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
2362*4882a593Smuzhiyun intstatus = brcmf_sdiod_readl(bus->sdiodev,
2363*4882a593Smuzhiyun intstat_addr, &ret);
2364*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun bus->sdcnt.f2txdata++;
2367*4882a593Smuzhiyun if (ret != 0)
2368*4882a593Smuzhiyun break;
2369*4882a593Smuzhiyun if (intstatus & bus->hostintmask)
2370*4882a593Smuzhiyun atomic_set(&bus->ipend, 1);
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun /* Deflow-control stack if needed */
2375*4882a593Smuzhiyun if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
2376*4882a593Smuzhiyun bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
2377*4882a593Smuzhiyun bus->txoff = false;
2378*4882a593Smuzhiyun brcmf_proto_bcdc_txflowblock(bus->sdiodev->dev, false);
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun return cnt;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
brcmf_sdio_tx_ctrlframe(struct brcmf_sdio * bus,u8 * frame,u16 len)2384*4882a593Smuzhiyun static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
2385*4882a593Smuzhiyun {
2386*4882a593Smuzhiyun u8 doff;
2387*4882a593Smuzhiyun u16 pad;
2388*4882a593Smuzhiyun uint retries = 0;
2389*4882a593Smuzhiyun struct brcmf_sdio_hdrinfo hd_info = {0};
2390*4882a593Smuzhiyun int ret;
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun /* Back the pointer to make room for bus header */
2395*4882a593Smuzhiyun frame -= bus->tx_hdrlen;
2396*4882a593Smuzhiyun len += bus->tx_hdrlen;
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun /* Add alignment padding (optional for ctl frames) */
2399*4882a593Smuzhiyun doff = ((unsigned long)frame % bus->head_align);
2400*4882a593Smuzhiyun if (doff) {
2401*4882a593Smuzhiyun frame -= doff;
2402*4882a593Smuzhiyun len += doff;
2403*4882a593Smuzhiyun memset(frame + bus->tx_hdrlen, 0, doff);
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun /* Round send length to next SDIO block */
2407*4882a593Smuzhiyun pad = 0;
2408*4882a593Smuzhiyun if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2409*4882a593Smuzhiyun pad = bus->blocksize - (len % bus->blocksize);
2410*4882a593Smuzhiyun if ((pad > bus->roundup) || (pad >= bus->blocksize))
2411*4882a593Smuzhiyun pad = 0;
2412*4882a593Smuzhiyun } else if (len % bus->head_align) {
2413*4882a593Smuzhiyun pad = bus->head_align - (len % bus->head_align);
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun len += pad;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun hd_info.len = len - pad;
2418*4882a593Smuzhiyun hd_info.channel = SDPCM_CONTROL_CHANNEL;
2419*4882a593Smuzhiyun hd_info.dat_offset = doff + bus->tx_hdrlen;
2420*4882a593Smuzhiyun hd_info.seq_num = bus->tx_seq;
2421*4882a593Smuzhiyun hd_info.lastfrm = true;
2422*4882a593Smuzhiyun hd_info.tail_pad = pad;
2423*4882a593Smuzhiyun brcmf_sdio_hdpack(bus, frame, &hd_info);
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun if (bus->txglom)
2426*4882a593Smuzhiyun brcmf_sdio_update_hwhdr(frame, len);
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
2429*4882a593Smuzhiyun frame, len, "Tx Frame:\n");
2430*4882a593Smuzhiyun brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
2431*4882a593Smuzhiyun BRCMF_HDRS_ON(),
2432*4882a593Smuzhiyun frame, min_t(u16, len, 16), "TxHdr:\n");
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun do {
2435*4882a593Smuzhiyun ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun if (ret < 0)
2438*4882a593Smuzhiyun brcmf_sdio_txfail(bus);
2439*4882a593Smuzhiyun else
2440*4882a593Smuzhiyun bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
2441*4882a593Smuzhiyun } while (ret < 0 && retries++ < TXRETRIES);
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun return ret;
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
brcmf_chip_is_ulp(struct brcmf_chip * ci)2446*4882a593Smuzhiyun static bool brcmf_chip_is_ulp(struct brcmf_chip *ci)
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun if (ci->chip == CY_CC_43012_CHIP_ID)
2449*4882a593Smuzhiyun return true;
2450*4882a593Smuzhiyun else
2451*4882a593Smuzhiyun return false;
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun
brcmf_sdio_bus_stop(struct device * dev)2454*4882a593Smuzhiyun static void brcmf_sdio_bus_stop(struct device *dev)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2457*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2458*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
2459*4882a593Smuzhiyun struct brcmf_core *core = bus->sdio_core;
2460*4882a593Smuzhiyun u32 local_hostintmask;
2461*4882a593Smuzhiyun u8 saveclk, bpreq;
2462*4882a593Smuzhiyun int err;
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun if (bus->watchdog_tsk) {
2467*4882a593Smuzhiyun send_sig(SIGTERM, bus->watchdog_tsk, 1);
2468*4882a593Smuzhiyun kthread_stop(bus->watchdog_tsk);
2469*4882a593Smuzhiyun bus->watchdog_tsk = NULL;
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
2473*4882a593Smuzhiyun sdio_claim_host(sdiodev->func1);
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun /* Enable clock for device interrupts */
2476*4882a593Smuzhiyun brcmf_sdio_bus_sleep(bus, false, false);
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun /* Disable and clear interrupts at the chip level also */
2479*4882a593Smuzhiyun brcmf_sdiod_writel(sdiodev, core->base + SD_REG(hostintmask),
2480*4882a593Smuzhiyun 0, NULL);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun local_hostintmask = bus->hostintmask;
2483*4882a593Smuzhiyun bus->hostintmask = 0;
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun /* Force backplane clocks to assure F2 interrupt propagates */
2486*4882a593Smuzhiyun saveclk = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2487*4882a593Smuzhiyun &err);
2488*4882a593Smuzhiyun if (!err) {
2489*4882a593Smuzhiyun bpreq = saveclk;
2490*4882a593Smuzhiyun bpreq |= brcmf_chip_is_ulp(bus->ci) ?
2491*4882a593Smuzhiyun SBSDIO_HT_AVAIL_REQ : SBSDIO_FORCE_HT;
2492*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiodev,
2493*4882a593Smuzhiyun SBSDIO_FUNC1_CHIPCLKCSR,
2494*4882a593Smuzhiyun bpreq, &err);
2495*4882a593Smuzhiyun }
2496*4882a593Smuzhiyun if (err)
2497*4882a593Smuzhiyun brcmf_err("Failed to force clock for F2: err %d\n",
2498*4882a593Smuzhiyun err);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun /* Turn off the bus (F2), free any pending packets */
2501*4882a593Smuzhiyun brcmf_dbg(INTR, "disable SDIO interrupts\n");
2502*4882a593Smuzhiyun sdio_disable_func(sdiodev->func2);
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun /* Clear any pending interrupts now that F2 is disabled */
2505*4882a593Smuzhiyun brcmf_sdiod_writel(sdiodev, core->base + SD_REG(intstatus),
2506*4882a593Smuzhiyun local_hostintmask, NULL);
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun sdio_release_host(sdiodev->func1);
2509*4882a593Smuzhiyun }
2510*4882a593Smuzhiyun /* Clear the data packet queues */
2511*4882a593Smuzhiyun brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun /* Clear any held glomming stuff */
2514*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(bus->glomd);
2515*4882a593Smuzhiyun brcmf_sdio_free_glom(bus);
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun /* Clear rx control and wake any waiters */
2518*4882a593Smuzhiyun spin_lock_bh(&bus->rxctl_lock);
2519*4882a593Smuzhiyun bus->rxlen = 0;
2520*4882a593Smuzhiyun spin_unlock_bh(&bus->rxctl_lock);
2521*4882a593Smuzhiyun brcmf_sdio_dcmd_resp_wake(bus);
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun /* Reset some F2 state stuff */
2524*4882a593Smuzhiyun bus->rxskip = false;
2525*4882a593Smuzhiyun bus->tx_seq = bus->rx_seq = 0;
2526*4882a593Smuzhiyun }
2527*4882a593Smuzhiyun
brcmf_sdio_clrintr(struct brcmf_sdio * bus)2528*4882a593Smuzhiyun static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
2529*4882a593Smuzhiyun {
2530*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev;
2531*4882a593Smuzhiyun unsigned long flags;
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun sdiodev = bus->sdiodev;
2534*4882a593Smuzhiyun if (sdiodev->oob_irq_requested) {
2535*4882a593Smuzhiyun spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
2536*4882a593Smuzhiyun if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
2537*4882a593Smuzhiyun enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
2538*4882a593Smuzhiyun sdiodev->irq_en = true;
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun }
2543*4882a593Smuzhiyun
brcmf_sdio_intr_rstatus(struct brcmf_sdio * bus)2544*4882a593Smuzhiyun static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
2545*4882a593Smuzhiyun {
2546*4882a593Smuzhiyun struct brcmf_core *core = bus->sdio_core;
2547*4882a593Smuzhiyun u32 addr;
2548*4882a593Smuzhiyun unsigned long val;
2549*4882a593Smuzhiyun int ret;
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun addr = core->base + SD_REG(intstatus);
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun val = brcmf_sdiod_readl(bus->sdiodev, addr, &ret);
2554*4882a593Smuzhiyun bus->sdcnt.f1regdata++;
2555*4882a593Smuzhiyun if (ret != 0)
2556*4882a593Smuzhiyun return ret;
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun val &= bus->hostintmask;
2559*4882a593Smuzhiyun atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun /* Clear interrupts */
2562*4882a593Smuzhiyun if (val) {
2563*4882a593Smuzhiyun brcmf_sdiod_writel(bus->sdiodev, addr, val, &ret);
2564*4882a593Smuzhiyun bus->sdcnt.f1regdata++;
2565*4882a593Smuzhiyun atomic_or(val, &bus->intstatus);
2566*4882a593Smuzhiyun }
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun return ret;
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun
brcmf_sdio_dpc(struct brcmf_sdio * bus)2571*4882a593Smuzhiyun static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
2572*4882a593Smuzhiyun {
2573*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiod = bus->sdiodev;
2574*4882a593Smuzhiyun u32 newstatus = 0;
2575*4882a593Smuzhiyun u32 intstat_addr = bus->sdio_core->base + SD_REG(intstatus);
2576*4882a593Smuzhiyun unsigned long intstatus;
2577*4882a593Smuzhiyun uint txlimit = bus->txbound; /* Tx frames to send before resched */
2578*4882a593Smuzhiyun uint framecnt; /* Temporary counter of tx/rx frames */
2579*4882a593Smuzhiyun int err = 0;
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun /* If waiting for HTAVAIL, check status */
2586*4882a593Smuzhiyun if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
2587*4882a593Smuzhiyun u8 clkctl, devctl = 0;
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun #ifdef DEBUG
2590*4882a593Smuzhiyun /* Check for inconsistent device control */
2591*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_DEVICE_CTL,
2592*4882a593Smuzhiyun &err);
2593*4882a593Smuzhiyun #endif /* DEBUG */
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun /* Read CSR, if clock on switch to AVAIL, else ignore */
2596*4882a593Smuzhiyun clkctl = brcmf_sdiod_readb(bus->sdiodev,
2597*4882a593Smuzhiyun SBSDIO_FUNC1_CHIPCLKCSR, &err);
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2600*4882a593Smuzhiyun devctl, clkctl);
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun if (SBSDIO_HTAV(clkctl)) {
2603*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(bus->sdiodev,
2604*4882a593Smuzhiyun SBSDIO_DEVICE_CTL, &err);
2605*4882a593Smuzhiyun devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2606*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev,
2607*4882a593Smuzhiyun SBSDIO_DEVICE_CTL, devctl, &err);
2608*4882a593Smuzhiyun bus->clkstate = CLK_AVAIL;
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun /* Make sure backplane clock is on */
2613*4882a593Smuzhiyun brcmf_sdio_bus_sleep(bus, false, true);
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun /* Pending interrupt indicates new device status */
2616*4882a593Smuzhiyun if (atomic_read(&bus->ipend) > 0) {
2617*4882a593Smuzhiyun atomic_set(&bus->ipend, 0);
2618*4882a593Smuzhiyun err = brcmf_sdio_intr_rstatus(bus);
2619*4882a593Smuzhiyun }
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun /* Start with leftover status bits */
2622*4882a593Smuzhiyun intstatus = atomic_xchg(&bus->intstatus, 0);
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun /* Handle flow-control change: read new state in case our ack
2625*4882a593Smuzhiyun * crossed another change interrupt. If change still set, assume
2626*4882a593Smuzhiyun * FC ON for safety, let next loop through do the debounce.
2627*4882a593Smuzhiyun */
2628*4882a593Smuzhiyun if (intstatus & I_HMB_FC_CHANGE) {
2629*4882a593Smuzhiyun intstatus &= ~I_HMB_FC_CHANGE;
2630*4882a593Smuzhiyun brcmf_sdiod_writel(sdiod, intstat_addr, I_HMB_FC_CHANGE, &err);
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun newstatus = brcmf_sdiod_readl(sdiod, intstat_addr, &err);
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun bus->sdcnt.f1regdata += 2;
2635*4882a593Smuzhiyun atomic_set(&bus->fcstate,
2636*4882a593Smuzhiyun !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
2637*4882a593Smuzhiyun intstatus |= (newstatus & bus->hostintmask);
2638*4882a593Smuzhiyun }
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun /* Handle host mailbox indication */
2641*4882a593Smuzhiyun if (intstatus & I_HMB_HOST_INT) {
2642*4882a593Smuzhiyun intstatus &= ~I_HMB_HOST_INT;
2643*4882a593Smuzhiyun intstatus |= brcmf_sdio_hostmail(bus);
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun /* Generally don't ask for these, can get CRC errors... */
2649*4882a593Smuzhiyun if (intstatus & I_WR_OOSYNC) {
2650*4882a593Smuzhiyun brcmf_err("Dongle reports WR_OOSYNC\n");
2651*4882a593Smuzhiyun intstatus &= ~I_WR_OOSYNC;
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun if (intstatus & I_RD_OOSYNC) {
2655*4882a593Smuzhiyun brcmf_err("Dongle reports RD_OOSYNC\n");
2656*4882a593Smuzhiyun intstatus &= ~I_RD_OOSYNC;
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun
2659*4882a593Smuzhiyun if (intstatus & I_SBINT) {
2660*4882a593Smuzhiyun brcmf_err("Dongle reports SBINT\n");
2661*4882a593Smuzhiyun intstatus &= ~I_SBINT;
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun /* Would be active due to wake-wlan in gSPI */
2665*4882a593Smuzhiyun if (intstatus & I_CHIPACTIVE) {
2666*4882a593Smuzhiyun brcmf_dbg(SDIO, "Dongle reports CHIPACTIVE\n");
2667*4882a593Smuzhiyun intstatus &= ~I_CHIPACTIVE;
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun /* Ignore frame indications if rxskip is set */
2671*4882a593Smuzhiyun if (bus->rxskip)
2672*4882a593Smuzhiyun intstatus &= ~I_HMB_FRAME_IND;
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun /* On frame indication, read available frames */
2675*4882a593Smuzhiyun if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
2676*4882a593Smuzhiyun brcmf_sdio_readframes(bus, bus->rxbound);
2677*4882a593Smuzhiyun if (!bus->rxpending)
2678*4882a593Smuzhiyun intstatus &= ~I_HMB_FRAME_IND;
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun /* Keep still-pending events for next scheduling */
2682*4882a593Smuzhiyun if (intstatus)
2683*4882a593Smuzhiyun atomic_or(intstatus, &bus->intstatus);
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun brcmf_sdio_clrintr(bus);
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
2688*4882a593Smuzhiyun txctl_ok(bus)) {
2689*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
2690*4882a593Smuzhiyun if (bus->ctrl_frame_stat) {
2691*4882a593Smuzhiyun err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
2692*4882a593Smuzhiyun bus->ctrl_frame_len);
2693*4882a593Smuzhiyun bus->ctrl_frame_err = err;
2694*4882a593Smuzhiyun wmb();
2695*4882a593Smuzhiyun bus->ctrl_frame_stat = false;
2696*4882a593Smuzhiyun if (err)
2697*4882a593Smuzhiyun brcmf_err("sdio ctrlframe tx failed err=%d\n",
2698*4882a593Smuzhiyun err);
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
2701*4882a593Smuzhiyun brcmf_sdio_wait_event_wakeup(bus);
2702*4882a593Smuzhiyun }
2703*4882a593Smuzhiyun /* Send queued frames (limit 1 if rx may still be pending) */
2704*4882a593Smuzhiyun if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
2705*4882a593Smuzhiyun brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
2706*4882a593Smuzhiyun data_ok(bus)) {
2707*4882a593Smuzhiyun framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
2708*4882a593Smuzhiyun txlimit;
2709*4882a593Smuzhiyun brcmf_sdio_sendfromq(bus, framecnt);
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
2713*4882a593Smuzhiyun brcmf_err("failed backplane access over SDIO, halting operation\n");
2714*4882a593Smuzhiyun atomic_set(&bus->intstatus, 0);
2715*4882a593Smuzhiyun if (bus->ctrl_frame_stat) {
2716*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
2717*4882a593Smuzhiyun if (bus->ctrl_frame_stat) {
2718*4882a593Smuzhiyun bus->ctrl_frame_err = -ENODEV;
2719*4882a593Smuzhiyun wmb();
2720*4882a593Smuzhiyun bus->ctrl_frame_stat = false;
2721*4882a593Smuzhiyun brcmf_sdio_wait_event_wakeup(bus);
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun } else if (atomic_read(&bus->intstatus) ||
2726*4882a593Smuzhiyun atomic_read(&bus->ipend) > 0 ||
2727*4882a593Smuzhiyun (!atomic_read(&bus->fcstate) &&
2728*4882a593Smuzhiyun brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
2729*4882a593Smuzhiyun data_ok(bus))) {
2730*4882a593Smuzhiyun bus->dpc_triggered = true;
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
brcmf_sdio_bus_gettxq(struct device * dev)2734*4882a593Smuzhiyun static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2737*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2738*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun return &bus->txq;
2741*4882a593Smuzhiyun }
2742*4882a593Smuzhiyun
brcmf_sdio_prec_enq(struct pktq * q,struct sk_buff * pkt,int prec)2743*4882a593Smuzhiyun static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
2744*4882a593Smuzhiyun {
2745*4882a593Smuzhiyun struct sk_buff *p;
2746*4882a593Smuzhiyun int eprec = -1; /* precedence to evict from */
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun /* Fast case, precedence queue is not full and we are also not
2749*4882a593Smuzhiyun * exceeding total queue length
2750*4882a593Smuzhiyun */
2751*4882a593Smuzhiyun if (!pktq_pfull(q, prec) && !pktq_full(q)) {
2752*4882a593Smuzhiyun brcmu_pktq_penq(q, prec, pkt);
2753*4882a593Smuzhiyun return true;
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun /* Determine precedence from which to evict packet, if any */
2757*4882a593Smuzhiyun if (pktq_pfull(q, prec)) {
2758*4882a593Smuzhiyun eprec = prec;
2759*4882a593Smuzhiyun } else if (pktq_full(q)) {
2760*4882a593Smuzhiyun p = brcmu_pktq_peek_tail(q, &eprec);
2761*4882a593Smuzhiyun if (eprec > prec)
2762*4882a593Smuzhiyun return false;
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun /* Evict if needed */
2766*4882a593Smuzhiyun if (eprec >= 0) {
2767*4882a593Smuzhiyun /* Detect queueing to unconfigured precedence */
2768*4882a593Smuzhiyun if (eprec == prec)
2769*4882a593Smuzhiyun return false; /* refuse newer (incoming) packet */
2770*4882a593Smuzhiyun /* Evict packet according to discard policy */
2771*4882a593Smuzhiyun p = brcmu_pktq_pdeq_tail(q, eprec);
2772*4882a593Smuzhiyun if (p == NULL)
2773*4882a593Smuzhiyun brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
2774*4882a593Smuzhiyun brcmu_pkt_buf_free_skb(p);
2775*4882a593Smuzhiyun }
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun /* Enqueue */
2778*4882a593Smuzhiyun p = brcmu_pktq_penq(q, prec, pkt);
2779*4882a593Smuzhiyun if (p == NULL)
2780*4882a593Smuzhiyun brcmf_err("brcmu_pktq_penq() failed\n");
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun return p != NULL;
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun
brcmf_sdio_bus_txdata(struct device * dev,struct sk_buff * pkt)2785*4882a593Smuzhiyun static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun int ret = -EBADE;
2788*4882a593Smuzhiyun uint prec;
2789*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2790*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2791*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
2794*4882a593Smuzhiyun if (sdiodev->state != BRCMF_SDIOD_DATA)
2795*4882a593Smuzhiyun return -EIO;
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun /* Add space for the header */
2798*4882a593Smuzhiyun skb_push(pkt, bus->tx_hdrlen);
2799*4882a593Smuzhiyun /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun /* In WLAN, priority is always set by the AP using WMM parameters
2802*4882a593Smuzhiyun * and this need not always follow the standard 802.1d priority.
2803*4882a593Smuzhiyun * Based on AP WMM config, map from 802.1d priority to corresponding
2804*4882a593Smuzhiyun * precedence level.
2805*4882a593Smuzhiyun */
2806*4882a593Smuzhiyun prec = brcmf_map_prio_to_prec(bus_if->drvr->config,
2807*4882a593Smuzhiyun (pkt->priority & PRIOMASK));
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun /* Check for existing queue, current flow-control,
2810*4882a593Smuzhiyun pending event, or pending clock */
2811*4882a593Smuzhiyun brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2812*4882a593Smuzhiyun bus->sdcnt.fcqueued++;
2813*4882a593Smuzhiyun
2814*4882a593Smuzhiyun /* Priority based enq */
2815*4882a593Smuzhiyun spin_lock_bh(&bus->txq_lock);
2816*4882a593Smuzhiyun /* reset bus_flags in packet cb */
2817*4882a593Smuzhiyun *(u16 *)(pkt->cb) = 0;
2818*4882a593Smuzhiyun if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
2819*4882a593Smuzhiyun skb_pull(pkt, bus->tx_hdrlen);
2820*4882a593Smuzhiyun brcmf_err("out of bus->txq !!!\n");
2821*4882a593Smuzhiyun ret = -ENOSR;
2822*4882a593Smuzhiyun } else {
2823*4882a593Smuzhiyun ret = 0;
2824*4882a593Smuzhiyun }
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun if (pktq_len(&bus->txq) >= TXHI) {
2827*4882a593Smuzhiyun bus->txoff = true;
2828*4882a593Smuzhiyun brcmf_proto_bcdc_txflowblock(dev, true);
2829*4882a593Smuzhiyun }
2830*4882a593Smuzhiyun spin_unlock_bh(&bus->txq_lock);
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun #ifdef DEBUG
2833*4882a593Smuzhiyun if (pktq_plen(&bus->txq, prec) > qcount[prec])
2834*4882a593Smuzhiyun qcount[prec] = pktq_plen(&bus->txq, prec);
2835*4882a593Smuzhiyun #endif
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun brcmf_sdio_trigger_dpc(bus);
2838*4882a593Smuzhiyun return ret;
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun #ifdef DEBUG
2842*4882a593Smuzhiyun #define CONSOLE_LINE_MAX 192
2843*4882a593Smuzhiyun
brcmf_sdio_readconsole(struct brcmf_sdio * bus)2844*4882a593Smuzhiyun static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
2845*4882a593Smuzhiyun {
2846*4882a593Smuzhiyun struct brcmf_console *c = &bus->console;
2847*4882a593Smuzhiyun u8 line[CONSOLE_LINE_MAX], ch;
2848*4882a593Smuzhiyun u32 n, idx, addr;
2849*4882a593Smuzhiyun int rv;
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun /* Don't do anything until FWREADY updates console address */
2852*4882a593Smuzhiyun if (bus->console_addr == 0)
2853*4882a593Smuzhiyun return 0;
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun /* Read console log struct */
2856*4882a593Smuzhiyun addr = bus->console_addr + offsetof(struct rte_console, log_le);
2857*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
2858*4882a593Smuzhiyun sizeof(c->log_le));
2859*4882a593Smuzhiyun if (rv < 0)
2860*4882a593Smuzhiyun return rv;
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun /* Allocate console buffer (one time only) */
2863*4882a593Smuzhiyun if (c->buf == NULL) {
2864*4882a593Smuzhiyun c->bufsize = le32_to_cpu(c->log_le.buf_size);
2865*4882a593Smuzhiyun c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
2866*4882a593Smuzhiyun if (c->buf == NULL)
2867*4882a593Smuzhiyun return -ENOMEM;
2868*4882a593Smuzhiyun }
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun idx = le32_to_cpu(c->log_le.idx);
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun /* Protect against corrupt value */
2873*4882a593Smuzhiyun if (idx > c->bufsize)
2874*4882a593Smuzhiyun return -EBADE;
2875*4882a593Smuzhiyun
2876*4882a593Smuzhiyun /* Skip reading the console buffer if the index pointer
2877*4882a593Smuzhiyun has not moved */
2878*4882a593Smuzhiyun if (idx == c->last)
2879*4882a593Smuzhiyun return 0;
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun /* Read the console buffer */
2882*4882a593Smuzhiyun addr = le32_to_cpu(c->log_le.buf);
2883*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
2884*4882a593Smuzhiyun if (rv < 0)
2885*4882a593Smuzhiyun return rv;
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun while (c->last != idx) {
2888*4882a593Smuzhiyun for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
2889*4882a593Smuzhiyun if (c->last == idx) {
2890*4882a593Smuzhiyun /* This would output a partial line.
2891*4882a593Smuzhiyun * Instead, back up
2892*4882a593Smuzhiyun * the buffer pointer and output this
2893*4882a593Smuzhiyun * line next time around.
2894*4882a593Smuzhiyun */
2895*4882a593Smuzhiyun if (c->last >= n)
2896*4882a593Smuzhiyun c->last -= n;
2897*4882a593Smuzhiyun else
2898*4882a593Smuzhiyun c->last = c->bufsize - n;
2899*4882a593Smuzhiyun goto break2;
2900*4882a593Smuzhiyun }
2901*4882a593Smuzhiyun ch = c->buf[c->last];
2902*4882a593Smuzhiyun c->last = (c->last + 1) % c->bufsize;
2903*4882a593Smuzhiyun if (ch == '\n')
2904*4882a593Smuzhiyun break;
2905*4882a593Smuzhiyun line[n] = ch;
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun if (n > 0) {
2909*4882a593Smuzhiyun if (line[n - 1] == '\r')
2910*4882a593Smuzhiyun n--;
2911*4882a593Smuzhiyun line[n] = 0;
2912*4882a593Smuzhiyun pr_debug("CONSOLE: %s\n", line);
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun break2:
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun return 0;
2918*4882a593Smuzhiyun }
2919*4882a593Smuzhiyun #endif /* DEBUG */
2920*4882a593Smuzhiyun
2921*4882a593Smuzhiyun static int
brcmf_sdio_bus_txctl(struct device * dev,unsigned char * msg,uint msglen)2922*4882a593Smuzhiyun brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
2923*4882a593Smuzhiyun {
2924*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2925*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2926*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
2927*4882a593Smuzhiyun int ret;
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
2930*4882a593Smuzhiyun if (sdiodev->state != BRCMF_SDIOD_DATA)
2931*4882a593Smuzhiyun return -EIO;
2932*4882a593Smuzhiyun
2933*4882a593Smuzhiyun /* Send from dpc */
2934*4882a593Smuzhiyun bus->ctrl_frame_buf = msg;
2935*4882a593Smuzhiyun bus->ctrl_frame_len = msglen;
2936*4882a593Smuzhiyun wmb();
2937*4882a593Smuzhiyun bus->ctrl_frame_stat = true;
2938*4882a593Smuzhiyun
2939*4882a593Smuzhiyun brcmf_sdio_trigger_dpc(bus);
2940*4882a593Smuzhiyun wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
2941*4882a593Smuzhiyun CTL_DONE_TIMEOUT);
2942*4882a593Smuzhiyun ret = 0;
2943*4882a593Smuzhiyun if (bus->ctrl_frame_stat) {
2944*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
2945*4882a593Smuzhiyun if (bus->ctrl_frame_stat) {
2946*4882a593Smuzhiyun brcmf_dbg(SDIO, "ctrl_frame timeout\n");
2947*4882a593Smuzhiyun bus->ctrl_frame_stat = false;
2948*4882a593Smuzhiyun ret = -ETIMEDOUT;
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun if (!ret) {
2953*4882a593Smuzhiyun brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
2954*4882a593Smuzhiyun bus->ctrl_frame_err);
2955*4882a593Smuzhiyun rmb();
2956*4882a593Smuzhiyun ret = bus->ctrl_frame_err;
2957*4882a593Smuzhiyun }
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun if (ret)
2960*4882a593Smuzhiyun bus->sdcnt.tx_ctlerrs++;
2961*4882a593Smuzhiyun else
2962*4882a593Smuzhiyun bus->sdcnt.tx_ctlpkts++;
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun return ret;
2965*4882a593Smuzhiyun }
2966*4882a593Smuzhiyun
2967*4882a593Smuzhiyun #ifdef DEBUG
brcmf_sdio_dump_console(struct seq_file * seq,struct brcmf_sdio * bus,struct sdpcm_shared * sh)2968*4882a593Smuzhiyun static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
2969*4882a593Smuzhiyun struct sdpcm_shared *sh)
2970*4882a593Smuzhiyun {
2971*4882a593Smuzhiyun u32 addr, console_ptr, console_size, console_index;
2972*4882a593Smuzhiyun char *conbuf = NULL;
2973*4882a593Smuzhiyun __le32 sh_val;
2974*4882a593Smuzhiyun int rv;
2975*4882a593Smuzhiyun
2976*4882a593Smuzhiyun /* obtain console information from device memory */
2977*4882a593Smuzhiyun addr = sh->console_addr + offsetof(struct rte_console, log_le);
2978*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2979*4882a593Smuzhiyun (u8 *)&sh_val, sizeof(u32));
2980*4882a593Smuzhiyun if (rv < 0)
2981*4882a593Smuzhiyun return rv;
2982*4882a593Smuzhiyun console_ptr = le32_to_cpu(sh_val);
2983*4882a593Smuzhiyun
2984*4882a593Smuzhiyun addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
2985*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2986*4882a593Smuzhiyun (u8 *)&sh_val, sizeof(u32));
2987*4882a593Smuzhiyun if (rv < 0)
2988*4882a593Smuzhiyun return rv;
2989*4882a593Smuzhiyun console_size = le32_to_cpu(sh_val);
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
2992*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2993*4882a593Smuzhiyun (u8 *)&sh_val, sizeof(u32));
2994*4882a593Smuzhiyun if (rv < 0)
2995*4882a593Smuzhiyun return rv;
2996*4882a593Smuzhiyun console_index = le32_to_cpu(sh_val);
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun /* allocate buffer for console data */
2999*4882a593Smuzhiyun if (console_size <= CONSOLE_BUFFER_MAX)
3000*4882a593Smuzhiyun conbuf = vzalloc(console_size+1);
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun if (!conbuf)
3003*4882a593Smuzhiyun return -ENOMEM;
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun /* obtain the console data from device */
3006*4882a593Smuzhiyun conbuf[console_size] = '\0';
3007*4882a593Smuzhiyun rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
3008*4882a593Smuzhiyun console_size);
3009*4882a593Smuzhiyun if (rv < 0)
3010*4882a593Smuzhiyun goto done;
3011*4882a593Smuzhiyun
3012*4882a593Smuzhiyun rv = seq_write(seq, conbuf + console_index,
3013*4882a593Smuzhiyun console_size - console_index);
3014*4882a593Smuzhiyun if (rv < 0)
3015*4882a593Smuzhiyun goto done;
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun if (console_index > 0)
3018*4882a593Smuzhiyun rv = seq_write(seq, conbuf, console_index - 1);
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun done:
3021*4882a593Smuzhiyun vfree(conbuf);
3022*4882a593Smuzhiyun return rv;
3023*4882a593Smuzhiyun }
3024*4882a593Smuzhiyun
brcmf_sdio_trap_info(struct seq_file * seq,struct brcmf_sdio * bus,struct sdpcm_shared * sh)3025*4882a593Smuzhiyun static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
3026*4882a593Smuzhiyun struct sdpcm_shared *sh)
3027*4882a593Smuzhiyun {
3028*4882a593Smuzhiyun int error;
3029*4882a593Smuzhiyun struct brcmf_trap_info tr;
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
3032*4882a593Smuzhiyun brcmf_dbg(INFO, "no trap in firmware\n");
3033*4882a593Smuzhiyun return 0;
3034*4882a593Smuzhiyun }
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
3037*4882a593Smuzhiyun sizeof(struct brcmf_trap_info));
3038*4882a593Smuzhiyun if (error < 0)
3039*4882a593Smuzhiyun return error;
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun if (seq)
3042*4882a593Smuzhiyun seq_printf(seq,
3043*4882a593Smuzhiyun "dongle trap info: type 0x%x @ epc 0x%08x\n"
3044*4882a593Smuzhiyun " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
3045*4882a593Smuzhiyun " lr 0x%08x pc 0x%08x offset 0x%x\n"
3046*4882a593Smuzhiyun " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
3047*4882a593Smuzhiyun " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
3048*4882a593Smuzhiyun le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
3049*4882a593Smuzhiyun le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
3050*4882a593Smuzhiyun le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
3051*4882a593Smuzhiyun le32_to_cpu(tr.pc), sh->trap_addr,
3052*4882a593Smuzhiyun le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
3053*4882a593Smuzhiyun le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
3054*4882a593Smuzhiyun le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
3055*4882a593Smuzhiyun le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
3056*4882a593Smuzhiyun else
3057*4882a593Smuzhiyun pr_debug("dongle trap info: type 0x%x @ epc 0x%08x\n"
3058*4882a593Smuzhiyun " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
3059*4882a593Smuzhiyun " lr 0x%08x pc 0x%08x offset 0x%x\n"
3060*4882a593Smuzhiyun " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
3061*4882a593Smuzhiyun " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
3062*4882a593Smuzhiyun le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
3063*4882a593Smuzhiyun le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
3064*4882a593Smuzhiyun le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
3065*4882a593Smuzhiyun le32_to_cpu(tr.pc), sh->trap_addr,
3066*4882a593Smuzhiyun le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
3067*4882a593Smuzhiyun le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
3068*4882a593Smuzhiyun le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
3069*4882a593Smuzhiyun le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
3070*4882a593Smuzhiyun return 0;
3071*4882a593Smuzhiyun }
3072*4882a593Smuzhiyun
brcmf_sdio_assert_info(struct seq_file * seq,struct brcmf_sdio * bus,struct sdpcm_shared * sh)3073*4882a593Smuzhiyun static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
3074*4882a593Smuzhiyun struct sdpcm_shared *sh)
3075*4882a593Smuzhiyun {
3076*4882a593Smuzhiyun int error = 0;
3077*4882a593Smuzhiyun char file[80] = "?";
3078*4882a593Smuzhiyun char expr[80] = "<???>";
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
3081*4882a593Smuzhiyun brcmf_dbg(INFO, "firmware not built with -assert\n");
3082*4882a593Smuzhiyun return 0;
3083*4882a593Smuzhiyun } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
3084*4882a593Smuzhiyun brcmf_dbg(INFO, "no assert in dongle\n");
3085*4882a593Smuzhiyun return 0;
3086*4882a593Smuzhiyun }
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
3089*4882a593Smuzhiyun if (sh->assert_file_addr != 0) {
3090*4882a593Smuzhiyun error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3091*4882a593Smuzhiyun sh->assert_file_addr, (u8 *)file, 80);
3092*4882a593Smuzhiyun if (error < 0)
3093*4882a593Smuzhiyun return error;
3094*4882a593Smuzhiyun }
3095*4882a593Smuzhiyun if (sh->assert_exp_addr != 0) {
3096*4882a593Smuzhiyun error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3097*4882a593Smuzhiyun sh->assert_exp_addr, (u8 *)expr, 80);
3098*4882a593Smuzhiyun if (error < 0)
3099*4882a593Smuzhiyun return error;
3100*4882a593Smuzhiyun }
3101*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
3104*4882a593Smuzhiyun file, sh->assert_line, expr);
3105*4882a593Smuzhiyun return 0;
3106*4882a593Smuzhiyun }
3107*4882a593Smuzhiyun
brcmf_sdio_checkdied(struct brcmf_sdio * bus)3108*4882a593Smuzhiyun static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3109*4882a593Smuzhiyun {
3110*4882a593Smuzhiyun int error;
3111*4882a593Smuzhiyun struct sdpcm_shared sh;
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun error = brcmf_sdio_readshared(bus, &sh);
3114*4882a593Smuzhiyun
3115*4882a593Smuzhiyun if (error < 0)
3116*4882a593Smuzhiyun return error;
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
3119*4882a593Smuzhiyun brcmf_dbg(INFO, "firmware not built with -assert\n");
3120*4882a593Smuzhiyun else if (sh.flags & SDPCM_SHARED_ASSERT)
3121*4882a593Smuzhiyun brcmf_err("assertion in dongle\n");
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun if (sh.flags & SDPCM_SHARED_TRAP) {
3124*4882a593Smuzhiyun brcmf_err("firmware trap in dongle\n");
3125*4882a593Smuzhiyun brcmf_sdio_trap_info(NULL, bus, &sh);
3126*4882a593Smuzhiyun }
3127*4882a593Smuzhiyun
3128*4882a593Smuzhiyun return 0;
3129*4882a593Smuzhiyun }
3130*4882a593Smuzhiyun
brcmf_sdio_died_dump(struct seq_file * seq,struct brcmf_sdio * bus)3131*4882a593Smuzhiyun static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
3132*4882a593Smuzhiyun {
3133*4882a593Smuzhiyun int error = 0;
3134*4882a593Smuzhiyun struct sdpcm_shared sh;
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun error = brcmf_sdio_readshared(bus, &sh);
3137*4882a593Smuzhiyun if (error < 0)
3138*4882a593Smuzhiyun goto done;
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun error = brcmf_sdio_assert_info(seq, bus, &sh);
3141*4882a593Smuzhiyun if (error < 0)
3142*4882a593Smuzhiyun goto done;
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun error = brcmf_sdio_trap_info(seq, bus, &sh);
3145*4882a593Smuzhiyun if (error < 0)
3146*4882a593Smuzhiyun goto done;
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun error = brcmf_sdio_dump_console(seq, bus, &sh);
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun done:
3151*4882a593Smuzhiyun return error;
3152*4882a593Smuzhiyun }
3153*4882a593Smuzhiyun
brcmf_sdio_forensic_read(struct seq_file * seq,void * data)3154*4882a593Smuzhiyun static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
3155*4882a593Smuzhiyun {
3156*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3157*4882a593Smuzhiyun struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun return brcmf_sdio_died_dump(seq, bus);
3160*4882a593Smuzhiyun }
3161*4882a593Smuzhiyun
brcmf_debugfs_sdio_count_read(struct seq_file * seq,void * data)3162*4882a593Smuzhiyun static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
3163*4882a593Smuzhiyun {
3164*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3165*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3166*4882a593Smuzhiyun struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun seq_printf(seq,
3169*4882a593Smuzhiyun "intrcount: %u\nlastintrs: %u\n"
3170*4882a593Smuzhiyun "pollcnt: %u\nregfails: %u\n"
3171*4882a593Smuzhiyun "tx_sderrs: %u\nfcqueued: %u\n"
3172*4882a593Smuzhiyun "rxrtx: %u\nrx_toolong: %u\n"
3173*4882a593Smuzhiyun "rxc_errors: %u\nrx_hdrfail: %u\n"
3174*4882a593Smuzhiyun "rx_badhdr: %u\nrx_badseq: %u\n"
3175*4882a593Smuzhiyun "fc_rcvd: %u\nfc_xoff: %u\n"
3176*4882a593Smuzhiyun "fc_xon: %u\nrxglomfail: %u\n"
3177*4882a593Smuzhiyun "rxglomframes: %u\nrxglompkts: %u\n"
3178*4882a593Smuzhiyun "f2rxhdrs: %u\nf2rxdata: %u\n"
3179*4882a593Smuzhiyun "f2txdata: %u\nf1regdata: %u\n"
3180*4882a593Smuzhiyun "tickcnt: %u\ntx_ctlerrs: %lu\n"
3181*4882a593Smuzhiyun "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
3182*4882a593Smuzhiyun "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
3183*4882a593Smuzhiyun sdcnt->intrcount, sdcnt->lastintrs,
3184*4882a593Smuzhiyun sdcnt->pollcnt, sdcnt->regfails,
3185*4882a593Smuzhiyun sdcnt->tx_sderrs, sdcnt->fcqueued,
3186*4882a593Smuzhiyun sdcnt->rxrtx, sdcnt->rx_toolong,
3187*4882a593Smuzhiyun sdcnt->rxc_errors, sdcnt->rx_hdrfail,
3188*4882a593Smuzhiyun sdcnt->rx_badhdr, sdcnt->rx_badseq,
3189*4882a593Smuzhiyun sdcnt->fc_rcvd, sdcnt->fc_xoff,
3190*4882a593Smuzhiyun sdcnt->fc_xon, sdcnt->rxglomfail,
3191*4882a593Smuzhiyun sdcnt->rxglomframes, sdcnt->rxglompkts,
3192*4882a593Smuzhiyun sdcnt->f2rxhdrs, sdcnt->f2rxdata,
3193*4882a593Smuzhiyun sdcnt->f2txdata, sdcnt->f1regdata,
3194*4882a593Smuzhiyun sdcnt->tickcnt, sdcnt->tx_ctlerrs,
3195*4882a593Smuzhiyun sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
3196*4882a593Smuzhiyun sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun return 0;
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun
brcmf_sdio_debugfs_create(struct device * dev)3201*4882a593Smuzhiyun static void brcmf_sdio_debugfs_create(struct device *dev)
3202*4882a593Smuzhiyun {
3203*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3204*4882a593Smuzhiyun struct brcmf_pub *drvr = bus_if->drvr;
3205*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3206*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
3207*4882a593Smuzhiyun struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
3208*4882a593Smuzhiyun
3209*4882a593Smuzhiyun if (IS_ERR_OR_NULL(dentry))
3210*4882a593Smuzhiyun return;
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun bus->console_interval = BRCMF_CONSOLE;
3213*4882a593Smuzhiyun
3214*4882a593Smuzhiyun brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
3215*4882a593Smuzhiyun brcmf_debugfs_add_entry(drvr, "counters",
3216*4882a593Smuzhiyun brcmf_debugfs_sdio_count_read);
3217*4882a593Smuzhiyun debugfs_create_u32("console_interval", 0644, dentry,
3218*4882a593Smuzhiyun &bus->console_interval);
3219*4882a593Smuzhiyun }
3220*4882a593Smuzhiyun #else
brcmf_sdio_checkdied(struct brcmf_sdio * bus)3221*4882a593Smuzhiyun static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3222*4882a593Smuzhiyun {
3223*4882a593Smuzhiyun return 0;
3224*4882a593Smuzhiyun }
3225*4882a593Smuzhiyun
brcmf_sdio_debugfs_create(struct device * dev)3226*4882a593Smuzhiyun static void brcmf_sdio_debugfs_create(struct device *dev)
3227*4882a593Smuzhiyun {
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun #endif /* DEBUG */
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun static int
brcmf_sdio_bus_rxctl(struct device * dev,unsigned char * msg,uint msglen)3232*4882a593Smuzhiyun brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
3233*4882a593Smuzhiyun {
3234*4882a593Smuzhiyun int timeleft;
3235*4882a593Smuzhiyun uint rxlen = 0;
3236*4882a593Smuzhiyun bool pending;
3237*4882a593Smuzhiyun u8 *buf;
3238*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3239*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3240*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
3243*4882a593Smuzhiyun if (sdiodev->state != BRCMF_SDIOD_DATA)
3244*4882a593Smuzhiyun return -EIO;
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun /* Wait until control frame is available */
3247*4882a593Smuzhiyun timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun spin_lock_bh(&bus->rxctl_lock);
3250*4882a593Smuzhiyun rxlen = bus->rxlen;
3251*4882a593Smuzhiyun memcpy(msg, bus->rxctl, min(msglen, rxlen));
3252*4882a593Smuzhiyun bus->rxctl = NULL;
3253*4882a593Smuzhiyun buf = bus->rxctl_orig;
3254*4882a593Smuzhiyun bus->rxctl_orig = NULL;
3255*4882a593Smuzhiyun bus->rxlen = 0;
3256*4882a593Smuzhiyun spin_unlock_bh(&bus->rxctl_lock);
3257*4882a593Smuzhiyun vfree(buf);
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun if (rxlen) {
3260*4882a593Smuzhiyun brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
3261*4882a593Smuzhiyun rxlen, msglen);
3262*4882a593Smuzhiyun } else if (timeleft == 0) {
3263*4882a593Smuzhiyun brcmf_err("resumed on timeout\n");
3264*4882a593Smuzhiyun brcmf_sdio_checkdied(bus);
3265*4882a593Smuzhiyun } else if (pending) {
3266*4882a593Smuzhiyun brcmf_dbg(CTL, "cancelled\n");
3267*4882a593Smuzhiyun return -ERESTARTSYS;
3268*4882a593Smuzhiyun } else {
3269*4882a593Smuzhiyun brcmf_dbg(CTL, "resumed for unknown reason?\n");
3270*4882a593Smuzhiyun brcmf_sdio_checkdied(bus);
3271*4882a593Smuzhiyun }
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun if (rxlen)
3274*4882a593Smuzhiyun bus->sdcnt.rx_ctlpkts++;
3275*4882a593Smuzhiyun else
3276*4882a593Smuzhiyun bus->sdcnt.rx_ctlerrs++;
3277*4882a593Smuzhiyun
3278*4882a593Smuzhiyun return rxlen ? (int)rxlen : -ETIMEDOUT;
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun #ifdef DEBUG
3282*4882a593Smuzhiyun static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev * sdiodev,u32 ram_addr,u8 * ram_data,uint ram_sz)3283*4882a593Smuzhiyun brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3284*4882a593Smuzhiyun u8 *ram_data, uint ram_sz)
3285*4882a593Smuzhiyun {
3286*4882a593Smuzhiyun char *ram_cmp;
3287*4882a593Smuzhiyun int err;
3288*4882a593Smuzhiyun bool ret = true;
3289*4882a593Smuzhiyun int address;
3290*4882a593Smuzhiyun int offset;
3291*4882a593Smuzhiyun int len;
3292*4882a593Smuzhiyun
3293*4882a593Smuzhiyun /* read back and verify */
3294*4882a593Smuzhiyun brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
3295*4882a593Smuzhiyun ram_sz);
3296*4882a593Smuzhiyun ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
3297*4882a593Smuzhiyun /* do not proceed while no memory but */
3298*4882a593Smuzhiyun if (!ram_cmp)
3299*4882a593Smuzhiyun return true;
3300*4882a593Smuzhiyun
3301*4882a593Smuzhiyun address = ram_addr;
3302*4882a593Smuzhiyun offset = 0;
3303*4882a593Smuzhiyun while (offset < ram_sz) {
3304*4882a593Smuzhiyun len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
3305*4882a593Smuzhiyun ram_sz - offset;
3306*4882a593Smuzhiyun err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
3307*4882a593Smuzhiyun if (err) {
3308*4882a593Smuzhiyun brcmf_err("error %d on reading %d membytes at 0x%08x\n",
3309*4882a593Smuzhiyun err, len, address);
3310*4882a593Smuzhiyun ret = false;
3311*4882a593Smuzhiyun break;
3312*4882a593Smuzhiyun } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
3313*4882a593Smuzhiyun brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
3314*4882a593Smuzhiyun offset, len);
3315*4882a593Smuzhiyun ret = false;
3316*4882a593Smuzhiyun break;
3317*4882a593Smuzhiyun }
3318*4882a593Smuzhiyun offset += len;
3319*4882a593Smuzhiyun address += len;
3320*4882a593Smuzhiyun }
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun kfree(ram_cmp);
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun return ret;
3325*4882a593Smuzhiyun }
3326*4882a593Smuzhiyun #else /* DEBUG */
3327*4882a593Smuzhiyun static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev * sdiodev,u32 ram_addr,u8 * ram_data,uint ram_sz)3328*4882a593Smuzhiyun brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3329*4882a593Smuzhiyun u8 *ram_data, uint ram_sz)
3330*4882a593Smuzhiyun {
3331*4882a593Smuzhiyun return true;
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun #endif /* DEBUG */
3334*4882a593Smuzhiyun
brcmf_sdio_download_code_file(struct brcmf_sdio * bus,const struct firmware * fw)3335*4882a593Smuzhiyun static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
3336*4882a593Smuzhiyun const struct firmware *fw)
3337*4882a593Smuzhiyun {
3338*4882a593Smuzhiyun int err;
3339*4882a593Smuzhiyun
3340*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
3341*4882a593Smuzhiyun
3342*4882a593Smuzhiyun err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
3343*4882a593Smuzhiyun (u8 *)fw->data, fw->size);
3344*4882a593Smuzhiyun if (err)
3345*4882a593Smuzhiyun brcmf_err("error %d on writing %d membytes at 0x%08x\n",
3346*4882a593Smuzhiyun err, (int)fw->size, bus->ci->rambase);
3347*4882a593Smuzhiyun else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
3348*4882a593Smuzhiyun (u8 *)fw->data, fw->size))
3349*4882a593Smuzhiyun err = -EIO;
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun return err;
3352*4882a593Smuzhiyun }
3353*4882a593Smuzhiyun
brcmf_sdio_download_nvram(struct brcmf_sdio * bus,void * vars,u32 varsz)3354*4882a593Smuzhiyun static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
3355*4882a593Smuzhiyun void *vars, u32 varsz)
3356*4882a593Smuzhiyun {
3357*4882a593Smuzhiyun int address;
3358*4882a593Smuzhiyun int err;
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun address = bus->ci->ramsize - varsz + bus->ci->rambase;
3363*4882a593Smuzhiyun err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
3364*4882a593Smuzhiyun if (err)
3365*4882a593Smuzhiyun brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
3366*4882a593Smuzhiyun err, varsz, address);
3367*4882a593Smuzhiyun else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
3368*4882a593Smuzhiyun err = -EIO;
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun return err;
3371*4882a593Smuzhiyun }
3372*4882a593Smuzhiyun
brcmf_sdio_download_firmware(struct brcmf_sdio * bus,const struct firmware * fw,void * nvram,u32 nvlen)3373*4882a593Smuzhiyun static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
3374*4882a593Smuzhiyun const struct firmware *fw,
3375*4882a593Smuzhiyun void *nvram, u32 nvlen)
3376*4882a593Smuzhiyun {
3377*4882a593Smuzhiyun int bcmerror;
3378*4882a593Smuzhiyun u32 rstvec;
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
3381*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun rstvec = get_unaligned_le32(fw->data);
3384*4882a593Smuzhiyun brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
3385*4882a593Smuzhiyun
3386*4882a593Smuzhiyun bcmerror = brcmf_sdio_download_code_file(bus, fw);
3387*4882a593Smuzhiyun release_firmware(fw);
3388*4882a593Smuzhiyun if (bcmerror) {
3389*4882a593Smuzhiyun brcmf_err("dongle image file download failed\n");
3390*4882a593Smuzhiyun brcmf_fw_nvram_free(nvram);
3391*4882a593Smuzhiyun goto err;
3392*4882a593Smuzhiyun }
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
3395*4882a593Smuzhiyun brcmf_fw_nvram_free(nvram);
3396*4882a593Smuzhiyun if (bcmerror) {
3397*4882a593Smuzhiyun brcmf_err("dongle nvram file download failed\n");
3398*4882a593Smuzhiyun goto err;
3399*4882a593Smuzhiyun }
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun /* Take arm out of reset */
3402*4882a593Smuzhiyun if (!brcmf_chip_set_active(bus->ci, rstvec)) {
3403*4882a593Smuzhiyun brcmf_err("error getting out of ARM core reset\n");
3404*4882a593Smuzhiyun goto err;
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun err:
3408*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
3409*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
3410*4882a593Smuzhiyun return bcmerror;
3411*4882a593Smuzhiyun }
3412*4882a593Smuzhiyun
brcmf_sdio_aos_no_decode(struct brcmf_sdio * bus)3413*4882a593Smuzhiyun static bool brcmf_sdio_aos_no_decode(struct brcmf_sdio *bus)
3414*4882a593Smuzhiyun {
3415*4882a593Smuzhiyun if (bus->ci->chip == CY_CC_43012_CHIP_ID)
3416*4882a593Smuzhiyun return true;
3417*4882a593Smuzhiyun else
3418*4882a593Smuzhiyun return false;
3419*4882a593Smuzhiyun }
3420*4882a593Smuzhiyun
brcmf_sdio_sr_init(struct brcmf_sdio * bus)3421*4882a593Smuzhiyun static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
3422*4882a593Smuzhiyun {
3423*4882a593Smuzhiyun int err = 0;
3424*4882a593Smuzhiyun u8 val;
3425*4882a593Smuzhiyun u8 wakeupctrl;
3426*4882a593Smuzhiyun u8 cardcap;
3427*4882a593Smuzhiyun u8 chipclkcsr;
3428*4882a593Smuzhiyun
3429*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
3430*4882a593Smuzhiyun
3431*4882a593Smuzhiyun if (brcmf_chip_is_ulp(bus->ci)) {
3432*4882a593Smuzhiyun wakeupctrl = SBSDIO_FUNC1_WCTRL_ALPWAIT_SHIFT;
3433*4882a593Smuzhiyun chipclkcsr = SBSDIO_HT_AVAIL_REQ;
3434*4882a593Smuzhiyun } else {
3435*4882a593Smuzhiyun wakeupctrl = SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3436*4882a593Smuzhiyun chipclkcsr = SBSDIO_FORCE_HT;
3437*4882a593Smuzhiyun }
3438*4882a593Smuzhiyun
3439*4882a593Smuzhiyun if (brcmf_sdio_aos_no_decode(bus)) {
3440*4882a593Smuzhiyun cardcap = SDIO_CCCR_BRCM_CARDCAP_CMD_NODEC;
3441*4882a593Smuzhiyun } else {
3442*4882a593Smuzhiyun cardcap = (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
3443*4882a593Smuzhiyun SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT);
3444*4882a593Smuzhiyun }
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
3447*4882a593Smuzhiyun if (err) {
3448*4882a593Smuzhiyun brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
3449*4882a593Smuzhiyun return;
3450*4882a593Smuzhiyun }
3451*4882a593Smuzhiyun val |= 1 << wakeupctrl;
3452*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
3453*4882a593Smuzhiyun if (err) {
3454*4882a593Smuzhiyun brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
3455*4882a593Smuzhiyun return;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun
3458*4882a593Smuzhiyun /* Add CMD14 Support */
3459*4882a593Smuzhiyun brcmf_sdiod_func0_wb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
3460*4882a593Smuzhiyun cardcap,
3461*4882a593Smuzhiyun &err);
3462*4882a593Smuzhiyun if (err) {
3463*4882a593Smuzhiyun brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
3464*4882a593Smuzhiyun return;
3465*4882a593Smuzhiyun }
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3468*4882a593Smuzhiyun chipclkcsr, &err);
3469*4882a593Smuzhiyun if (err) {
3470*4882a593Smuzhiyun brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
3471*4882a593Smuzhiyun return;
3472*4882a593Smuzhiyun }
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun /* set flag */
3475*4882a593Smuzhiyun bus->sr_enabled = true;
3476*4882a593Smuzhiyun brcmf_dbg(INFO, "SR enabled\n");
3477*4882a593Smuzhiyun }
3478*4882a593Smuzhiyun
3479*4882a593Smuzhiyun /* enable KSO bit */
brcmf_sdio_kso_init(struct brcmf_sdio * bus)3480*4882a593Smuzhiyun static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
3481*4882a593Smuzhiyun {
3482*4882a593Smuzhiyun struct brcmf_core *core = bus->sdio_core;
3483*4882a593Smuzhiyun u8 val;
3484*4882a593Smuzhiyun int err = 0;
3485*4882a593Smuzhiyun
3486*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun /* KSO bit added in SDIO core rev 12 */
3489*4882a593Smuzhiyun if (core->rev < 12)
3490*4882a593Smuzhiyun return 0;
3491*4882a593Smuzhiyun
3492*4882a593Smuzhiyun val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
3493*4882a593Smuzhiyun if (err) {
3494*4882a593Smuzhiyun brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
3495*4882a593Smuzhiyun return err;
3496*4882a593Smuzhiyun }
3497*4882a593Smuzhiyun
3498*4882a593Smuzhiyun if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
3499*4882a593Smuzhiyun val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
3500*4882a593Smuzhiyun SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3501*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
3502*4882a593Smuzhiyun val, &err);
3503*4882a593Smuzhiyun if (err) {
3504*4882a593Smuzhiyun brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
3505*4882a593Smuzhiyun return err;
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun }
3508*4882a593Smuzhiyun
3509*4882a593Smuzhiyun return 0;
3510*4882a593Smuzhiyun }
3511*4882a593Smuzhiyun
3512*4882a593Smuzhiyun
brcmf_sdio_bus_preinit(struct device * dev)3513*4882a593Smuzhiyun static int brcmf_sdio_bus_preinit(struct device *dev)
3514*4882a593Smuzhiyun {
3515*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3516*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3517*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
3518*4882a593Smuzhiyun struct brcmf_core *core = bus->sdio_core;
3519*4882a593Smuzhiyun u32 value;
3520*4882a593Smuzhiyun int err;
3521*4882a593Smuzhiyun
3522*4882a593Smuzhiyun /* maxctl provided by common layer */
3523*4882a593Smuzhiyun if (WARN_ON(!bus_if->maxctl))
3524*4882a593Smuzhiyun return -EINVAL;
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun /* Allocate control receive buffer */
3527*4882a593Smuzhiyun bus_if->maxctl += bus->roundup;
3528*4882a593Smuzhiyun value = roundup((bus_if->maxctl + SDPCM_HDRLEN), ALIGNMENT);
3529*4882a593Smuzhiyun value += bus->head_align;
3530*4882a593Smuzhiyun bus->rxbuf = kmalloc(value, GFP_ATOMIC);
3531*4882a593Smuzhiyun if (bus->rxbuf)
3532*4882a593Smuzhiyun bus->rxblen = value;
3533*4882a593Smuzhiyun
3534*4882a593Smuzhiyun /* the commands below use the terms tx and rx from
3535*4882a593Smuzhiyun * a device perspective, ie. bus:txglom affects the
3536*4882a593Smuzhiyun * bus transfers from device to host.
3537*4882a593Smuzhiyun */
3538*4882a593Smuzhiyun if (core->rev < 12) {
3539*4882a593Smuzhiyun /* for sdio core rev < 12, disable txgloming */
3540*4882a593Smuzhiyun value = 0;
3541*4882a593Smuzhiyun err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
3542*4882a593Smuzhiyun sizeof(u32));
3543*4882a593Smuzhiyun } else {
3544*4882a593Smuzhiyun /* otherwise, set txglomalign */
3545*4882a593Smuzhiyun value = sdiodev->settings->bus.sdio.sd_sgentry_align;
3546*4882a593Smuzhiyun /* SDIO ADMA requires at least 32 bit alignment */
3547*4882a593Smuzhiyun value = max_t(u32, value, ALIGNMENT);
3548*4882a593Smuzhiyun err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
3549*4882a593Smuzhiyun sizeof(u32));
3550*4882a593Smuzhiyun }
3551*4882a593Smuzhiyun
3552*4882a593Smuzhiyun if (err < 0)
3553*4882a593Smuzhiyun goto done;
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
3556*4882a593Smuzhiyun if (sdiodev->sg_support) {
3557*4882a593Smuzhiyun bus->txglom = false;
3558*4882a593Smuzhiyun value = 1;
3559*4882a593Smuzhiyun err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
3560*4882a593Smuzhiyun &value, sizeof(u32));
3561*4882a593Smuzhiyun if (err < 0) {
3562*4882a593Smuzhiyun /* bus:rxglom is allowed to fail */
3563*4882a593Smuzhiyun err = 0;
3564*4882a593Smuzhiyun } else {
3565*4882a593Smuzhiyun bus->txglom = true;
3566*4882a593Smuzhiyun bus->tx_hdrlen += SDPCM_HWEXT_LEN;
3567*4882a593Smuzhiyun }
3568*4882a593Smuzhiyun }
3569*4882a593Smuzhiyun brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun done:
3572*4882a593Smuzhiyun return err;
3573*4882a593Smuzhiyun }
3574*4882a593Smuzhiyun
brcmf_sdio_bus_get_ramsize(struct device * dev)3575*4882a593Smuzhiyun static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
3576*4882a593Smuzhiyun {
3577*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3578*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3579*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun return bus->ci->ramsize - bus->ci->srsize;
3582*4882a593Smuzhiyun }
3583*4882a593Smuzhiyun
brcmf_sdio_bus_get_memdump(struct device * dev,void * data,size_t mem_size)3584*4882a593Smuzhiyun static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
3585*4882a593Smuzhiyun size_t mem_size)
3586*4882a593Smuzhiyun {
3587*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3588*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3589*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiodev->bus;
3590*4882a593Smuzhiyun int err;
3591*4882a593Smuzhiyun int address;
3592*4882a593Smuzhiyun int offset;
3593*4882a593Smuzhiyun int len;
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
3596*4882a593Smuzhiyun mem_size);
3597*4882a593Smuzhiyun
3598*4882a593Smuzhiyun address = bus->ci->rambase;
3599*4882a593Smuzhiyun offset = err = 0;
3600*4882a593Smuzhiyun sdio_claim_host(sdiodev->func1);
3601*4882a593Smuzhiyun while (offset < mem_size) {
3602*4882a593Smuzhiyun len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
3603*4882a593Smuzhiyun mem_size - offset;
3604*4882a593Smuzhiyun err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
3605*4882a593Smuzhiyun if (err) {
3606*4882a593Smuzhiyun brcmf_err("error %d on reading %d membytes at 0x%08x\n",
3607*4882a593Smuzhiyun err, len, address);
3608*4882a593Smuzhiyun goto done;
3609*4882a593Smuzhiyun }
3610*4882a593Smuzhiyun data += len;
3611*4882a593Smuzhiyun offset += len;
3612*4882a593Smuzhiyun address += len;
3613*4882a593Smuzhiyun }
3614*4882a593Smuzhiyun
3615*4882a593Smuzhiyun done:
3616*4882a593Smuzhiyun sdio_release_host(sdiodev->func1);
3617*4882a593Smuzhiyun return err;
3618*4882a593Smuzhiyun }
3619*4882a593Smuzhiyun
brcmf_sdio_trigger_dpc(struct brcmf_sdio * bus)3620*4882a593Smuzhiyun void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
3621*4882a593Smuzhiyun {
3622*4882a593Smuzhiyun if (!bus->dpc_triggered) {
3623*4882a593Smuzhiyun bus->dpc_triggered = true;
3624*4882a593Smuzhiyun queue_work(bus->brcmf_wq, &bus->datawork);
3625*4882a593Smuzhiyun }
3626*4882a593Smuzhiyun }
3627*4882a593Smuzhiyun
brcmf_sdio_isr(struct brcmf_sdio * bus,bool in_isr)3628*4882a593Smuzhiyun void brcmf_sdio_isr(struct brcmf_sdio *bus, bool in_isr)
3629*4882a593Smuzhiyun {
3630*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
3631*4882a593Smuzhiyun
3632*4882a593Smuzhiyun if (!bus) {
3633*4882a593Smuzhiyun brcmf_err("bus is null pointer, exiting\n");
3634*4882a593Smuzhiyun return;
3635*4882a593Smuzhiyun }
3636*4882a593Smuzhiyun
3637*4882a593Smuzhiyun /* Count the interrupt call */
3638*4882a593Smuzhiyun bus->sdcnt.intrcount++;
3639*4882a593Smuzhiyun if (in_isr)
3640*4882a593Smuzhiyun atomic_set(&bus->ipend, 1);
3641*4882a593Smuzhiyun else
3642*4882a593Smuzhiyun if (brcmf_sdio_intr_rstatus(bus)) {
3643*4882a593Smuzhiyun brcmf_err("failed backplane access\n");
3644*4882a593Smuzhiyun }
3645*4882a593Smuzhiyun
3646*4882a593Smuzhiyun /* Disable additional interrupts (is this needed now)? */
3647*4882a593Smuzhiyun if (!bus->intr)
3648*4882a593Smuzhiyun brcmf_err("isr w/o interrupt configured!\n");
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun bus->dpc_triggered = true;
3651*4882a593Smuzhiyun queue_work(bus->brcmf_wq, &bus->datawork);
3652*4882a593Smuzhiyun }
3653*4882a593Smuzhiyun
brcmf_sdio_bus_watchdog(struct brcmf_sdio * bus)3654*4882a593Smuzhiyun static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
3655*4882a593Smuzhiyun {
3656*4882a593Smuzhiyun brcmf_dbg(TIMER, "Enter\n");
3657*4882a593Smuzhiyun
3658*4882a593Smuzhiyun /* Poll period: check device if appropriate. */
3659*4882a593Smuzhiyun if (!bus->sr_enabled &&
3660*4882a593Smuzhiyun bus->poll && (++bus->polltick >= bus->pollrate)) {
3661*4882a593Smuzhiyun u32 intstatus = 0;
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun /* Reset poll tick */
3664*4882a593Smuzhiyun bus->polltick = 0;
3665*4882a593Smuzhiyun
3666*4882a593Smuzhiyun /* Check device if no interrupts */
3667*4882a593Smuzhiyun if (!bus->intr ||
3668*4882a593Smuzhiyun (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
3669*4882a593Smuzhiyun
3670*4882a593Smuzhiyun if (!bus->dpc_triggered) {
3671*4882a593Smuzhiyun u8 devpend;
3672*4882a593Smuzhiyun
3673*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
3674*4882a593Smuzhiyun devpend = brcmf_sdiod_func0_rb(bus->sdiodev,
3675*4882a593Smuzhiyun SDIO_CCCR_INTx, NULL);
3676*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
3677*4882a593Smuzhiyun intstatus = devpend & (INTR_STATUS_FUNC1 |
3678*4882a593Smuzhiyun INTR_STATUS_FUNC2);
3679*4882a593Smuzhiyun }
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun /* If there is something, make like the ISR and
3682*4882a593Smuzhiyun schedule the DPC */
3683*4882a593Smuzhiyun if (intstatus) {
3684*4882a593Smuzhiyun bus->sdcnt.pollcnt++;
3685*4882a593Smuzhiyun atomic_set(&bus->ipend, 1);
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun bus->dpc_triggered = true;
3688*4882a593Smuzhiyun queue_work(bus->brcmf_wq, &bus->datawork);
3689*4882a593Smuzhiyun }
3690*4882a593Smuzhiyun }
3691*4882a593Smuzhiyun
3692*4882a593Smuzhiyun /* Update interrupt tracking */
3693*4882a593Smuzhiyun bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun #ifdef DEBUG
3696*4882a593Smuzhiyun /* Poll for console output periodically */
3697*4882a593Smuzhiyun if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
3698*4882a593Smuzhiyun bus->console_interval != 0) {
3699*4882a593Smuzhiyun bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
3700*4882a593Smuzhiyun if (bus->console.count >= bus->console_interval) {
3701*4882a593Smuzhiyun bus->console.count -= bus->console_interval;
3702*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
3703*4882a593Smuzhiyun /* Make sure backplane clock is on */
3704*4882a593Smuzhiyun brcmf_sdio_bus_sleep(bus, false, false);
3705*4882a593Smuzhiyun if (brcmf_sdio_readconsole(bus) < 0)
3706*4882a593Smuzhiyun /* stop on error */
3707*4882a593Smuzhiyun bus->console_interval = 0;
3708*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
3709*4882a593Smuzhiyun }
3710*4882a593Smuzhiyun }
3711*4882a593Smuzhiyun #endif /* DEBUG */
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun /* On idle timeout clear activity flag and/or turn off clock */
3714*4882a593Smuzhiyun if (!bus->dpc_triggered) {
3715*4882a593Smuzhiyun rmb();
3716*4882a593Smuzhiyun if ((!bus->dpc_running) && (bus->idletime > 0) &&
3717*4882a593Smuzhiyun (bus->clkstate == CLK_AVAIL)) {
3718*4882a593Smuzhiyun bus->idlecount++;
3719*4882a593Smuzhiyun if (bus->idlecount > bus->idletime) {
3720*4882a593Smuzhiyun brcmf_dbg(SDIO, "idle\n");
3721*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
3722*4882a593Smuzhiyun #ifdef DEBUG
3723*4882a593Smuzhiyun if (!BRCMF_FWCON_ON() ||
3724*4882a593Smuzhiyun bus->console_interval == 0)
3725*4882a593Smuzhiyun #endif
3726*4882a593Smuzhiyun brcmf_sdio_wd_timer(bus, false);
3727*4882a593Smuzhiyun bus->idlecount = 0;
3728*4882a593Smuzhiyun brcmf_sdio_bus_sleep(bus, true, false);
3729*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
3730*4882a593Smuzhiyun }
3731*4882a593Smuzhiyun } else {
3732*4882a593Smuzhiyun bus->idlecount = 0;
3733*4882a593Smuzhiyun }
3734*4882a593Smuzhiyun } else {
3735*4882a593Smuzhiyun bus->idlecount = 0;
3736*4882a593Smuzhiyun }
3737*4882a593Smuzhiyun }
3738*4882a593Smuzhiyun
brcmf_sdio_dataworker(struct work_struct * work)3739*4882a593Smuzhiyun static void brcmf_sdio_dataworker(struct work_struct *work)
3740*4882a593Smuzhiyun {
3741*4882a593Smuzhiyun struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
3742*4882a593Smuzhiyun datawork);
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun bus->dpc_running = true;
3745*4882a593Smuzhiyun wmb();
3746*4882a593Smuzhiyun while (READ_ONCE(bus->dpc_triggered)) {
3747*4882a593Smuzhiyun bus->dpc_triggered = false;
3748*4882a593Smuzhiyun brcmf_sdio_dpc(bus);
3749*4882a593Smuzhiyun bus->idlecount = 0;
3750*4882a593Smuzhiyun }
3751*4882a593Smuzhiyun bus->dpc_running = false;
3752*4882a593Smuzhiyun if (brcmf_sdiod_freezing(bus->sdiodev)) {
3753*4882a593Smuzhiyun brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
3754*4882a593Smuzhiyun brcmf_sdiod_try_freeze(bus->sdiodev);
3755*4882a593Smuzhiyun brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
3756*4882a593Smuzhiyun }
3757*4882a593Smuzhiyun }
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun static void
brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev * sdiodev,struct brcmf_chip * ci,u32 drivestrength)3760*4882a593Smuzhiyun brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
3761*4882a593Smuzhiyun struct brcmf_chip *ci, u32 drivestrength)
3762*4882a593Smuzhiyun {
3763*4882a593Smuzhiyun const struct sdiod_drive_str *str_tab = NULL;
3764*4882a593Smuzhiyun u32 str_mask;
3765*4882a593Smuzhiyun u32 str_shift;
3766*4882a593Smuzhiyun u32 i;
3767*4882a593Smuzhiyun u32 drivestrength_sel = 0;
3768*4882a593Smuzhiyun u32 cc_data_temp;
3769*4882a593Smuzhiyun u32 addr;
3770*4882a593Smuzhiyun
3771*4882a593Smuzhiyun if (!(ci->cc_caps & CC_CAP_PMU))
3772*4882a593Smuzhiyun return;
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
3775*4882a593Smuzhiyun case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
3776*4882a593Smuzhiyun str_tab = sdiod_drvstr_tab1_1v8;
3777*4882a593Smuzhiyun str_mask = 0x00003800;
3778*4882a593Smuzhiyun str_shift = 11;
3779*4882a593Smuzhiyun break;
3780*4882a593Smuzhiyun case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
3781*4882a593Smuzhiyun str_tab = sdiod_drvstr_tab6_1v8;
3782*4882a593Smuzhiyun str_mask = 0x00001800;
3783*4882a593Smuzhiyun str_shift = 11;
3784*4882a593Smuzhiyun break;
3785*4882a593Smuzhiyun case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
3786*4882a593Smuzhiyun /* note: 43143 does not support tristate */
3787*4882a593Smuzhiyun i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
3788*4882a593Smuzhiyun if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
3789*4882a593Smuzhiyun str_tab = sdiod_drvstr_tab2_3v3;
3790*4882a593Smuzhiyun str_mask = 0x00000007;
3791*4882a593Smuzhiyun str_shift = 0;
3792*4882a593Smuzhiyun } else
3793*4882a593Smuzhiyun brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
3794*4882a593Smuzhiyun ci->name, drivestrength);
3795*4882a593Smuzhiyun break;
3796*4882a593Smuzhiyun case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
3797*4882a593Smuzhiyun str_tab = sdiod_drive_strength_tab5_1v8;
3798*4882a593Smuzhiyun str_mask = 0x00003800;
3799*4882a593Smuzhiyun str_shift = 11;
3800*4882a593Smuzhiyun break;
3801*4882a593Smuzhiyun default:
3802*4882a593Smuzhiyun brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
3803*4882a593Smuzhiyun ci->name, ci->chiprev, ci->pmurev);
3804*4882a593Smuzhiyun break;
3805*4882a593Smuzhiyun }
3806*4882a593Smuzhiyun
3807*4882a593Smuzhiyun if (str_tab != NULL) {
3808*4882a593Smuzhiyun struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);
3809*4882a593Smuzhiyun
3810*4882a593Smuzhiyun for (i = 0; str_tab[i].strength != 0; i++) {
3811*4882a593Smuzhiyun if (drivestrength >= str_tab[i].strength) {
3812*4882a593Smuzhiyun drivestrength_sel = str_tab[i].sel;
3813*4882a593Smuzhiyun break;
3814*4882a593Smuzhiyun }
3815*4882a593Smuzhiyun }
3816*4882a593Smuzhiyun addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
3817*4882a593Smuzhiyun brcmf_sdiod_writel(sdiodev, addr, 1, NULL);
3818*4882a593Smuzhiyun cc_data_temp = brcmf_sdiod_readl(sdiodev, addr, NULL);
3819*4882a593Smuzhiyun cc_data_temp &= ~str_mask;
3820*4882a593Smuzhiyun drivestrength_sel <<= str_shift;
3821*4882a593Smuzhiyun cc_data_temp |= drivestrength_sel;
3822*4882a593Smuzhiyun brcmf_sdiod_writel(sdiodev, addr, cc_data_temp, NULL);
3823*4882a593Smuzhiyun
3824*4882a593Smuzhiyun brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
3825*4882a593Smuzhiyun str_tab[i].strength, drivestrength, cc_data_temp);
3826*4882a593Smuzhiyun }
3827*4882a593Smuzhiyun }
3828*4882a593Smuzhiyun
brcmf_sdio_buscoreprep(void * ctx)3829*4882a593Smuzhiyun static int brcmf_sdio_buscoreprep(void *ctx)
3830*4882a593Smuzhiyun {
3831*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = ctx;
3832*4882a593Smuzhiyun int err = 0;
3833*4882a593Smuzhiyun u8 clkval, clkset;
3834*4882a593Smuzhiyun
3835*4882a593Smuzhiyun /* Try forcing SDIO core to do ALPAvail request only */
3836*4882a593Smuzhiyun clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
3837*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3838*4882a593Smuzhiyun if (err) {
3839*4882a593Smuzhiyun brcmf_err("error writing for HT off\n");
3840*4882a593Smuzhiyun return err;
3841*4882a593Smuzhiyun }
3842*4882a593Smuzhiyun
3843*4882a593Smuzhiyun /* If register supported, wait for ALPAvail and then force ALP */
3844*4882a593Smuzhiyun /* This may take up to 15 milliseconds */
3845*4882a593Smuzhiyun clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, NULL);
3846*4882a593Smuzhiyun
3847*4882a593Smuzhiyun if ((clkval & ~SBSDIO_AVBITS) != clkset) {
3848*4882a593Smuzhiyun brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
3849*4882a593Smuzhiyun clkset, clkval);
3850*4882a593Smuzhiyun return -EACCES;
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun
3853*4882a593Smuzhiyun SPINWAIT(((clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3854*4882a593Smuzhiyun NULL)),
3855*4882a593Smuzhiyun !SBSDIO_ALPAV(clkval)),
3856*4882a593Smuzhiyun PMU_MAX_TRANSITION_DLY);
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun if (!SBSDIO_ALPAV(clkval)) {
3859*4882a593Smuzhiyun brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
3860*4882a593Smuzhiyun clkval);
3861*4882a593Smuzhiyun return -EBUSY;
3862*4882a593Smuzhiyun }
3863*4882a593Smuzhiyun
3864*4882a593Smuzhiyun clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
3865*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3866*4882a593Smuzhiyun udelay(65);
3867*4882a593Smuzhiyun
3868*4882a593Smuzhiyun /* Also, disable the extra SDIO pull-ups */
3869*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun return 0;
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun
brcmf_sdio_buscore_activate(void * ctx,struct brcmf_chip * chip,u32 rstvec)3874*4882a593Smuzhiyun static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
3875*4882a593Smuzhiyun u32 rstvec)
3876*4882a593Smuzhiyun {
3877*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = ctx;
3878*4882a593Smuzhiyun struct brcmf_core *core = sdiodev->bus->sdio_core;
3879*4882a593Smuzhiyun u32 reg_addr;
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun /* clear all interrupts */
3882*4882a593Smuzhiyun reg_addr = core->base + SD_REG(intstatus);
3883*4882a593Smuzhiyun brcmf_sdiod_writel(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
3884*4882a593Smuzhiyun
3885*4882a593Smuzhiyun if (rstvec)
3886*4882a593Smuzhiyun /* Write reset vector to address 0 */
3887*4882a593Smuzhiyun brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
3888*4882a593Smuzhiyun sizeof(rstvec));
3889*4882a593Smuzhiyun }
3890*4882a593Smuzhiyun
brcmf_sdio_buscore_read32(void * ctx,u32 addr)3891*4882a593Smuzhiyun static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
3892*4882a593Smuzhiyun {
3893*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = ctx;
3894*4882a593Smuzhiyun u32 val, rev;
3895*4882a593Smuzhiyun
3896*4882a593Smuzhiyun val = brcmf_sdiod_readl(sdiodev, addr, NULL);
3897*4882a593Smuzhiyun
3898*4882a593Smuzhiyun /*
3899*4882a593Smuzhiyun * this is a bit of special handling if reading the chipcommon chipid
3900*4882a593Smuzhiyun * register. The 4339 is a next-gen of the 4335. It uses the same
3901*4882a593Smuzhiyun * SDIO device id as 4335 and the chipid register returns 4335 as well.
3902*4882a593Smuzhiyun * It can be identified as 4339 by looking at the chip revision. It
3903*4882a593Smuzhiyun * is corrected here so the chip.c module has the right info.
3904*4882a593Smuzhiyun */
3905*4882a593Smuzhiyun if (addr == CORE_CC_REG(SI_ENUM_BASE, chipid) &&
3906*4882a593Smuzhiyun (sdiodev->func1->device == SDIO_DEVICE_ID_BROADCOM_4339 ||
3907*4882a593Smuzhiyun sdiodev->func1->device == SDIO_DEVICE_ID_BROADCOM_4335_4339)) {
3908*4882a593Smuzhiyun rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
3909*4882a593Smuzhiyun if (rev >= 2) {
3910*4882a593Smuzhiyun val &= ~CID_ID_MASK;
3911*4882a593Smuzhiyun val |= BRCM_CC_4339_CHIP_ID;
3912*4882a593Smuzhiyun }
3913*4882a593Smuzhiyun }
3914*4882a593Smuzhiyun
3915*4882a593Smuzhiyun return val;
3916*4882a593Smuzhiyun }
3917*4882a593Smuzhiyun
brcmf_sdio_buscore_write32(void * ctx,u32 addr,u32 val)3918*4882a593Smuzhiyun static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
3919*4882a593Smuzhiyun {
3920*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = ctx;
3921*4882a593Smuzhiyun
3922*4882a593Smuzhiyun brcmf_sdiod_writel(sdiodev, addr, val, NULL);
3923*4882a593Smuzhiyun }
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
3926*4882a593Smuzhiyun .prepare = brcmf_sdio_buscoreprep,
3927*4882a593Smuzhiyun .activate = brcmf_sdio_buscore_activate,
3928*4882a593Smuzhiyun .read32 = brcmf_sdio_buscore_read32,
3929*4882a593Smuzhiyun .write32 = brcmf_sdio_buscore_write32,
3930*4882a593Smuzhiyun };
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun static bool
brcmf_sdio_probe_attach(struct brcmf_sdio * bus)3933*4882a593Smuzhiyun brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
3934*4882a593Smuzhiyun {
3935*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev;
3936*4882a593Smuzhiyun u8 clkctl = 0;
3937*4882a593Smuzhiyun int err = 0;
3938*4882a593Smuzhiyun int reg_addr;
3939*4882a593Smuzhiyun u32 reg_val;
3940*4882a593Smuzhiyun u32 drivestrength;
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun sdiodev = bus->sdiodev;
3943*4882a593Smuzhiyun sdio_claim_host(sdiodev->func1);
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun pr_debug("F1 signature read @0x18000000=0x%4x\n",
3946*4882a593Smuzhiyun brcmf_sdiod_readl(sdiodev, SI_ENUM_BASE, NULL));
3947*4882a593Smuzhiyun
3948*4882a593Smuzhiyun /*
3949*4882a593Smuzhiyun * Force PLL off until brcmf_chip_attach()
3950*4882a593Smuzhiyun * programs PLL control regs
3951*4882a593Smuzhiyun */
3952*4882a593Smuzhiyun
3953*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, BRCMF_INIT_CLKCTL1,
3954*4882a593Smuzhiyun &err);
3955*4882a593Smuzhiyun if (!err)
3956*4882a593Smuzhiyun clkctl = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3957*4882a593Smuzhiyun &err);
3958*4882a593Smuzhiyun
3959*4882a593Smuzhiyun if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
3960*4882a593Smuzhiyun brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
3961*4882a593Smuzhiyun err, BRCMF_INIT_CLKCTL1, clkctl);
3962*4882a593Smuzhiyun goto fail;
3963*4882a593Smuzhiyun }
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
3966*4882a593Smuzhiyun if (IS_ERR(bus->ci)) {
3967*4882a593Smuzhiyun brcmf_err("brcmf_chip_attach failed!\n");
3968*4882a593Smuzhiyun bus->ci = NULL;
3969*4882a593Smuzhiyun goto fail;
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun
3972*4882a593Smuzhiyun /* Pick up the SDIO core info struct from chip.c */
3973*4882a593Smuzhiyun bus->sdio_core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
3974*4882a593Smuzhiyun if (!bus->sdio_core)
3975*4882a593Smuzhiyun goto fail;
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun /* Pick up the CHIPCOMMON core info struct, for bulk IO in bcmsdh.c */
3978*4882a593Smuzhiyun sdiodev->cc_core = brcmf_chip_get_core(bus->ci, BCMA_CORE_CHIPCOMMON);
3979*4882a593Smuzhiyun if (!sdiodev->cc_core)
3980*4882a593Smuzhiyun goto fail;
3981*4882a593Smuzhiyun
3982*4882a593Smuzhiyun sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
3983*4882a593Smuzhiyun BRCMF_BUSTYPE_SDIO,
3984*4882a593Smuzhiyun bus->ci->chip,
3985*4882a593Smuzhiyun bus->ci->chiprev);
3986*4882a593Smuzhiyun if (!sdiodev->settings) {
3987*4882a593Smuzhiyun brcmf_err("Failed to get device parameters\n");
3988*4882a593Smuzhiyun goto fail;
3989*4882a593Smuzhiyun }
3990*4882a593Smuzhiyun /* platform specific configuration:
3991*4882a593Smuzhiyun * alignments must be at least 4 bytes for ADMA
3992*4882a593Smuzhiyun */
3993*4882a593Smuzhiyun bus->head_align = ALIGNMENT;
3994*4882a593Smuzhiyun bus->sgentry_align = ALIGNMENT;
3995*4882a593Smuzhiyun if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
3996*4882a593Smuzhiyun bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
3997*4882a593Smuzhiyun if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
3998*4882a593Smuzhiyun bus->sgentry_align =
3999*4882a593Smuzhiyun sdiodev->settings->bus.sdio.sd_sgentry_align;
4000*4882a593Smuzhiyun
4001*4882a593Smuzhiyun /* allocate scatter-gather table. sg support
4002*4882a593Smuzhiyun * will be disabled upon allocation failure.
4003*4882a593Smuzhiyun */
4004*4882a593Smuzhiyun brcmf_sdiod_sgtable_alloc(sdiodev);
4005*4882a593Smuzhiyun
4006*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
4007*4882a593Smuzhiyun /* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
4008*4882a593Smuzhiyun * is true or when platform data OOB irq is true).
4009*4882a593Smuzhiyun */
4010*4882a593Smuzhiyun if ((sdio_get_host_pm_caps(sdiodev->func1) & MMC_PM_KEEP_POWER) &&
4011*4882a593Smuzhiyun ((sdio_get_host_pm_caps(sdiodev->func1) & MMC_PM_WAKE_SDIO_IRQ) ||
4012*4882a593Smuzhiyun (sdiodev->settings->bus.sdio.oob_irq_supported)))
4013*4882a593Smuzhiyun sdiodev->bus_if->wowl_supported = true;
4014*4882a593Smuzhiyun #endif
4015*4882a593Smuzhiyun
4016*4882a593Smuzhiyun if (brcmf_sdio_kso_init(bus)) {
4017*4882a593Smuzhiyun brcmf_err("error enabling KSO\n");
4018*4882a593Smuzhiyun goto fail;
4019*4882a593Smuzhiyun }
4020*4882a593Smuzhiyun
4021*4882a593Smuzhiyun if (sdiodev->settings->bus.sdio.drive_strength)
4022*4882a593Smuzhiyun drivestrength = sdiodev->settings->bus.sdio.drive_strength;
4023*4882a593Smuzhiyun else
4024*4882a593Smuzhiyun drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
4025*4882a593Smuzhiyun brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
4026*4882a593Smuzhiyun
4027*4882a593Smuzhiyun /* Set card control so an SDIO card reset does a WLAN backplane reset */
4028*4882a593Smuzhiyun reg_val = brcmf_sdiod_func0_rb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
4029*4882a593Smuzhiyun if (err)
4030*4882a593Smuzhiyun goto fail;
4031*4882a593Smuzhiyun
4032*4882a593Smuzhiyun reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
4033*4882a593Smuzhiyun
4034*4882a593Smuzhiyun brcmf_sdiod_func0_wb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
4035*4882a593Smuzhiyun if (err)
4036*4882a593Smuzhiyun goto fail;
4037*4882a593Smuzhiyun
4038*4882a593Smuzhiyun /* set PMUControl so a backplane reset does PMU state reload */
4039*4882a593Smuzhiyun reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
4040*4882a593Smuzhiyun reg_val = brcmf_sdiod_readl(sdiodev, reg_addr, &err);
4041*4882a593Smuzhiyun if (err)
4042*4882a593Smuzhiyun goto fail;
4043*4882a593Smuzhiyun
4044*4882a593Smuzhiyun reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
4045*4882a593Smuzhiyun
4046*4882a593Smuzhiyun brcmf_sdiod_writel(sdiodev, reg_addr, reg_val, &err);
4047*4882a593Smuzhiyun if (err)
4048*4882a593Smuzhiyun goto fail;
4049*4882a593Smuzhiyun
4050*4882a593Smuzhiyun sdio_release_host(sdiodev->func1);
4051*4882a593Smuzhiyun
4052*4882a593Smuzhiyun brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
4053*4882a593Smuzhiyun
4054*4882a593Smuzhiyun /* allocate header buffer */
4055*4882a593Smuzhiyun bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
4056*4882a593Smuzhiyun if (!bus->hdrbuf)
4057*4882a593Smuzhiyun return false;
4058*4882a593Smuzhiyun /* Locate an appropriately-aligned portion of hdrbuf */
4059*4882a593Smuzhiyun bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
4060*4882a593Smuzhiyun bus->head_align);
4061*4882a593Smuzhiyun
4062*4882a593Smuzhiyun /* Set the poll and/or interrupt flags */
4063*4882a593Smuzhiyun bus->intr = true;
4064*4882a593Smuzhiyun bus->poll = false;
4065*4882a593Smuzhiyun if (bus->poll)
4066*4882a593Smuzhiyun bus->pollrate = 1;
4067*4882a593Smuzhiyun
4068*4882a593Smuzhiyun return true;
4069*4882a593Smuzhiyun
4070*4882a593Smuzhiyun fail:
4071*4882a593Smuzhiyun sdio_release_host(sdiodev->func1);
4072*4882a593Smuzhiyun return false;
4073*4882a593Smuzhiyun }
4074*4882a593Smuzhiyun
4075*4882a593Smuzhiyun static int
brcmf_sdio_watchdog_thread(void * data)4076*4882a593Smuzhiyun brcmf_sdio_watchdog_thread(void *data)
4077*4882a593Smuzhiyun {
4078*4882a593Smuzhiyun struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
4079*4882a593Smuzhiyun int wait;
4080*4882a593Smuzhiyun
4081*4882a593Smuzhiyun allow_signal(SIGTERM);
4082*4882a593Smuzhiyun /* Run until signal received */
4083*4882a593Smuzhiyun brcmf_sdiod_freezer_count(bus->sdiodev);
4084*4882a593Smuzhiyun while (1) {
4085*4882a593Smuzhiyun if (kthread_should_stop())
4086*4882a593Smuzhiyun break;
4087*4882a593Smuzhiyun brcmf_sdiod_freezer_uncount(bus->sdiodev);
4088*4882a593Smuzhiyun wait = wait_for_completion_interruptible(&bus->watchdog_wait);
4089*4882a593Smuzhiyun brcmf_sdiod_freezer_count(bus->sdiodev);
4090*4882a593Smuzhiyun brcmf_sdiod_try_freeze(bus->sdiodev);
4091*4882a593Smuzhiyun if (!wait) {
4092*4882a593Smuzhiyun brcmf_sdio_bus_watchdog(bus);
4093*4882a593Smuzhiyun /* Count the tick for reference */
4094*4882a593Smuzhiyun bus->sdcnt.tickcnt++;
4095*4882a593Smuzhiyun reinit_completion(&bus->watchdog_wait);
4096*4882a593Smuzhiyun } else
4097*4882a593Smuzhiyun break;
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun return 0;
4100*4882a593Smuzhiyun }
4101*4882a593Smuzhiyun
4102*4882a593Smuzhiyun static void
brcmf_sdio_watchdog(struct timer_list * t)4103*4882a593Smuzhiyun brcmf_sdio_watchdog(struct timer_list *t)
4104*4882a593Smuzhiyun {
4105*4882a593Smuzhiyun struct brcmf_sdio *bus = from_timer(bus, t, timer);
4106*4882a593Smuzhiyun
4107*4882a593Smuzhiyun if (bus->watchdog_tsk) {
4108*4882a593Smuzhiyun complete(&bus->watchdog_wait);
4109*4882a593Smuzhiyun /* Reschedule the watchdog */
4110*4882a593Smuzhiyun if (bus->wd_active)
4111*4882a593Smuzhiyun mod_timer(&bus->timer,
4112*4882a593Smuzhiyun jiffies + BRCMF_WD_POLL);
4113*4882a593Smuzhiyun }
4114*4882a593Smuzhiyun }
4115*4882a593Smuzhiyun
4116*4882a593Smuzhiyun static
brcmf_sdio_get_fwname(struct device * dev,const char * ext,u8 * fw_name)4117*4882a593Smuzhiyun int brcmf_sdio_get_fwname(struct device *dev, const char *ext, u8 *fw_name)
4118*4882a593Smuzhiyun {
4119*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
4120*4882a593Smuzhiyun struct brcmf_fw_request *fwreq;
4121*4882a593Smuzhiyun struct brcmf_fw_name fwnames[] = {
4122*4882a593Smuzhiyun { ext, fw_name },
4123*4882a593Smuzhiyun };
4124*4882a593Smuzhiyun
4125*4882a593Smuzhiyun fwreq = brcmf_fw_alloc_request(bus_if->chip, bus_if->chiprev,
4126*4882a593Smuzhiyun brcmf_sdio_fwnames,
4127*4882a593Smuzhiyun ARRAY_SIZE(brcmf_sdio_fwnames),
4128*4882a593Smuzhiyun fwnames, ARRAY_SIZE(fwnames));
4129*4882a593Smuzhiyun if (!fwreq)
4130*4882a593Smuzhiyun return -ENOMEM;
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun kfree(fwreq);
4133*4882a593Smuzhiyun return 0;
4134*4882a593Smuzhiyun }
4135*4882a593Smuzhiyun
brcmf_sdio_bus_reset(struct device * dev)4136*4882a593Smuzhiyun static int brcmf_sdio_bus_reset(struct device *dev)
4137*4882a593Smuzhiyun {
4138*4882a593Smuzhiyun int ret = 0;
4139*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
4140*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
4141*4882a593Smuzhiyun
4142*4882a593Smuzhiyun brcmf_dbg(SDIO, "Enter\n");
4143*4882a593Smuzhiyun
4144*4882a593Smuzhiyun /* start by unregistering irqs */
4145*4882a593Smuzhiyun brcmf_sdiod_intr_unregister(sdiodev);
4146*4882a593Smuzhiyun
4147*4882a593Smuzhiyun brcmf_sdiod_remove(sdiodev);
4148*4882a593Smuzhiyun
4149*4882a593Smuzhiyun /* reset the adapter */
4150*4882a593Smuzhiyun sdio_claim_host(sdiodev->func1);
4151*4882a593Smuzhiyun mmc_hw_reset(sdiodev->func1->card->host);
4152*4882a593Smuzhiyun sdio_release_host(sdiodev->func1);
4153*4882a593Smuzhiyun
4154*4882a593Smuzhiyun brcmf_bus_change_state(sdiodev->bus_if, BRCMF_BUS_DOWN);
4155*4882a593Smuzhiyun
4156*4882a593Smuzhiyun ret = brcmf_sdiod_probe(sdiodev);
4157*4882a593Smuzhiyun if (ret) {
4158*4882a593Smuzhiyun brcmf_err("Failed to probe after sdio device reset: ret %d\n",
4159*4882a593Smuzhiyun ret);
4160*4882a593Smuzhiyun }
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun return ret;
4163*4882a593Smuzhiyun }
4164*4882a593Smuzhiyun
4165*4882a593Smuzhiyun static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
4166*4882a593Smuzhiyun .stop = brcmf_sdio_bus_stop,
4167*4882a593Smuzhiyun .preinit = brcmf_sdio_bus_preinit,
4168*4882a593Smuzhiyun .txdata = brcmf_sdio_bus_txdata,
4169*4882a593Smuzhiyun .txctl = brcmf_sdio_bus_txctl,
4170*4882a593Smuzhiyun .rxctl = brcmf_sdio_bus_rxctl,
4171*4882a593Smuzhiyun .gettxq = brcmf_sdio_bus_gettxq,
4172*4882a593Smuzhiyun .wowl_config = brcmf_sdio_wowl_config,
4173*4882a593Smuzhiyun .get_ramsize = brcmf_sdio_bus_get_ramsize,
4174*4882a593Smuzhiyun .get_memdump = brcmf_sdio_bus_get_memdump,
4175*4882a593Smuzhiyun .get_fwname = brcmf_sdio_get_fwname,
4176*4882a593Smuzhiyun .debugfs_create = brcmf_sdio_debugfs_create,
4177*4882a593Smuzhiyun .reset = brcmf_sdio_bus_reset
4178*4882a593Smuzhiyun };
4179*4882a593Smuzhiyun
4180*4882a593Smuzhiyun #define BRCMF_SDIO_FW_CODE 0
4181*4882a593Smuzhiyun #define BRCMF_SDIO_FW_NVRAM 1
4182*4882a593Smuzhiyun
brcmf_sdio_firmware_callback(struct device * dev,int err,struct brcmf_fw_request * fwreq)4183*4882a593Smuzhiyun static void brcmf_sdio_firmware_callback(struct device *dev, int err,
4184*4882a593Smuzhiyun struct brcmf_fw_request *fwreq)
4185*4882a593Smuzhiyun {
4186*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
4187*4882a593Smuzhiyun struct brcmf_sdio_dev *sdiod = bus_if->bus_priv.sdio;
4188*4882a593Smuzhiyun struct brcmf_sdio *bus = sdiod->bus;
4189*4882a593Smuzhiyun struct brcmf_core *core = bus->sdio_core;
4190*4882a593Smuzhiyun const struct firmware *code;
4191*4882a593Smuzhiyun void *nvram;
4192*4882a593Smuzhiyun u32 nvram_len;
4193*4882a593Smuzhiyun u8 saveclk, bpreq;
4194*4882a593Smuzhiyun u8 devctl;
4195*4882a593Smuzhiyun
4196*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter: dev=%s, err=%d\n", dev_name(dev), err);
4197*4882a593Smuzhiyun
4198*4882a593Smuzhiyun if (err)
4199*4882a593Smuzhiyun goto fail;
4200*4882a593Smuzhiyun
4201*4882a593Smuzhiyun code = fwreq->items[BRCMF_SDIO_FW_CODE].binary;
4202*4882a593Smuzhiyun nvram = fwreq->items[BRCMF_SDIO_FW_NVRAM].nv_data.data;
4203*4882a593Smuzhiyun nvram_len = fwreq->items[BRCMF_SDIO_FW_NVRAM].nv_data.len;
4204*4882a593Smuzhiyun kfree(fwreq);
4205*4882a593Smuzhiyun
4206*4882a593Smuzhiyun /* try to download image and nvram to the dongle */
4207*4882a593Smuzhiyun bus->alp_only = true;
4208*4882a593Smuzhiyun err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
4209*4882a593Smuzhiyun if (err)
4210*4882a593Smuzhiyun goto fail;
4211*4882a593Smuzhiyun bus->alp_only = false;
4212*4882a593Smuzhiyun
4213*4882a593Smuzhiyun /* Start the watchdog timer */
4214*4882a593Smuzhiyun bus->sdcnt.tickcnt = 0;
4215*4882a593Smuzhiyun brcmf_sdio_wd_timer(bus, true);
4216*4882a593Smuzhiyun
4217*4882a593Smuzhiyun sdio_claim_host(sdiod->func1);
4218*4882a593Smuzhiyun
4219*4882a593Smuzhiyun /* Make sure backplane clock is on, needed to generate F2 interrupt */
4220*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4221*4882a593Smuzhiyun if (bus->clkstate != CLK_AVAIL)
4222*4882a593Smuzhiyun goto release;
4223*4882a593Smuzhiyun
4224*4882a593Smuzhiyun /* Force clocks on backplane to be sure F2 interrupt propagates */
4225*4882a593Smuzhiyun saveclk = brcmf_sdiod_readb(sdiod, SBSDIO_FUNC1_CHIPCLKCSR, &err);
4226*4882a593Smuzhiyun if (!err) {
4227*4882a593Smuzhiyun bpreq = saveclk;
4228*4882a593Smuzhiyun bpreq |= brcmf_chip_is_ulp(bus->ci) ?
4229*4882a593Smuzhiyun SBSDIO_HT_AVAIL_REQ : SBSDIO_FORCE_HT;
4230*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_CHIPCLKCSR,
4231*4882a593Smuzhiyun bpreq, &err);
4232*4882a593Smuzhiyun }
4233*4882a593Smuzhiyun if (err) {
4234*4882a593Smuzhiyun brcmf_err("Failed to force clock for F2: err %d\n", err);
4235*4882a593Smuzhiyun goto release;
4236*4882a593Smuzhiyun }
4237*4882a593Smuzhiyun
4238*4882a593Smuzhiyun /* Enable function 2 (frame transfers) */
4239*4882a593Smuzhiyun brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailboxdata),
4240*4882a593Smuzhiyun SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT, NULL);
4241*4882a593Smuzhiyun
4242*4882a593Smuzhiyun err = sdio_enable_func(sdiod->func2);
4243*4882a593Smuzhiyun
4244*4882a593Smuzhiyun brcmf_dbg(INFO, "enable F2: err=%d\n", err);
4245*4882a593Smuzhiyun
4246*4882a593Smuzhiyun /* If F2 successfully enabled, set core and enable interrupts */
4247*4882a593Smuzhiyun if (!err) {
4248*4882a593Smuzhiyun /* Set up the interrupt mask and enable interrupts */
4249*4882a593Smuzhiyun bus->hostintmask = HOSTINTMASK;
4250*4882a593Smuzhiyun brcmf_sdiod_writel(sdiod, core->base + SD_REG(hostintmask),
4251*4882a593Smuzhiyun bus->hostintmask, NULL);
4252*4882a593Smuzhiyun
4253*4882a593Smuzhiyun switch (sdiod->func1->device) {
4254*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_CYPRESS_4373:
4255*4882a593Smuzhiyun brcmf_dbg(INFO, "set F2 watermark to 0x%x*4 bytes\n",
4256*4882a593Smuzhiyun CY_4373_F2_WATERMARK);
4257*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4258*4882a593Smuzhiyun CY_4373_F2_WATERMARK, &err);
4259*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(sdiod, SBSDIO_DEVICE_CTL,
4260*4882a593Smuzhiyun &err);
4261*4882a593Smuzhiyun devctl |= SBSDIO_DEVCTL_F2WM_ENAB;
4262*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_DEVICE_CTL, devctl,
4263*4882a593Smuzhiyun &err);
4264*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_MESBUSYCTRL,
4265*4882a593Smuzhiyun CY_4373_F1_MESBUSYCTRL, &err);
4266*4882a593Smuzhiyun break;
4267*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_CYPRESS_43012:
4268*4882a593Smuzhiyun brcmf_dbg(INFO, "set F2 watermark to 0x%x*4 bytes\n",
4269*4882a593Smuzhiyun CY_43012_F2_WATERMARK);
4270*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4271*4882a593Smuzhiyun CY_43012_F2_WATERMARK, &err);
4272*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(sdiod, SBSDIO_DEVICE_CTL,
4273*4882a593Smuzhiyun &err);
4274*4882a593Smuzhiyun devctl |= SBSDIO_DEVCTL_F2WM_ENAB;
4275*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_DEVICE_CTL, devctl,
4276*4882a593Smuzhiyun &err);
4277*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_MESBUSYCTRL,
4278*4882a593Smuzhiyun CY_43012_MESBUSYCTRL, &err);
4279*4882a593Smuzhiyun break;
4280*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_4329:
4281*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_4339:
4282*4882a593Smuzhiyun brcmf_dbg(INFO, "set F2 watermark to 0x%x*4 bytes\n",
4283*4882a593Smuzhiyun CY_4339_F2_WATERMARK);
4284*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4285*4882a593Smuzhiyun CY_4339_F2_WATERMARK, &err);
4286*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(sdiod, SBSDIO_DEVICE_CTL,
4287*4882a593Smuzhiyun &err);
4288*4882a593Smuzhiyun devctl |= SBSDIO_DEVCTL_F2WM_ENAB;
4289*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_DEVICE_CTL, devctl,
4290*4882a593Smuzhiyun &err);
4291*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_MESBUSYCTRL,
4292*4882a593Smuzhiyun CY_4339_MESBUSYCTRL, &err);
4293*4882a593Smuzhiyun break;
4294*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_43455:
4295*4882a593Smuzhiyun brcmf_dbg(INFO, "set F2 watermark to 0x%x*4 bytes\n",
4296*4882a593Smuzhiyun CY_43455_F2_WATERMARK);
4297*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4298*4882a593Smuzhiyun CY_43455_F2_WATERMARK, &err);
4299*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(sdiod, SBSDIO_DEVICE_CTL,
4300*4882a593Smuzhiyun &err);
4301*4882a593Smuzhiyun devctl |= SBSDIO_DEVCTL_F2WM_ENAB;
4302*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_DEVICE_CTL, devctl,
4303*4882a593Smuzhiyun &err);
4304*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_MESBUSYCTRL,
4305*4882a593Smuzhiyun CY_43455_MESBUSYCTRL, &err);
4306*4882a593Smuzhiyun break;
4307*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_4359:
4308*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_4354:
4309*4882a593Smuzhiyun case SDIO_DEVICE_ID_BROADCOM_4356:
4310*4882a593Smuzhiyun brcmf_dbg(INFO, "set F2 watermark to 0x%x*4 bytes\n",
4311*4882a593Smuzhiyun CY_435X_F2_WATERMARK);
4312*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4313*4882a593Smuzhiyun CY_435X_F2_WATERMARK, &err);
4314*4882a593Smuzhiyun devctl = brcmf_sdiod_readb(sdiod, SBSDIO_DEVICE_CTL,
4315*4882a593Smuzhiyun &err);
4316*4882a593Smuzhiyun devctl |= SBSDIO_DEVCTL_F2WM_ENAB;
4317*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_DEVICE_CTL, devctl,
4318*4882a593Smuzhiyun &err);
4319*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_MESBUSYCTRL,
4320*4882a593Smuzhiyun CY_435X_F1_MESBUSYCTRL, &err);
4321*4882a593Smuzhiyun break;
4322*4882a593Smuzhiyun default:
4323*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4324*4882a593Smuzhiyun DEFAULT_F2_WATERMARK, &err);
4325*4882a593Smuzhiyun break;
4326*4882a593Smuzhiyun }
4327*4882a593Smuzhiyun } else {
4328*4882a593Smuzhiyun /* Disable F2 again */
4329*4882a593Smuzhiyun sdio_disable_func(sdiod->func2);
4330*4882a593Smuzhiyun goto checkdied;
4331*4882a593Smuzhiyun }
4332*4882a593Smuzhiyun
4333*4882a593Smuzhiyun if (brcmf_chip_sr_capable(bus->ci)) {
4334*4882a593Smuzhiyun brcmf_sdio_sr_init(bus);
4335*4882a593Smuzhiyun } else {
4336*4882a593Smuzhiyun /* Restore previous clock setting */
4337*4882a593Smuzhiyun brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_CHIPCLKCSR,
4338*4882a593Smuzhiyun saveclk, &err);
4339*4882a593Smuzhiyun }
4340*4882a593Smuzhiyun
4341*4882a593Smuzhiyun if (err == 0) {
4342*4882a593Smuzhiyun /* Assign bus interface call back */
4343*4882a593Smuzhiyun sdiod->bus_if->dev = sdiod->dev;
4344*4882a593Smuzhiyun sdiod->bus_if->ops = &brcmf_sdio_bus_ops;
4345*4882a593Smuzhiyun sdiod->bus_if->chip = bus->ci->chip;
4346*4882a593Smuzhiyun sdiod->bus_if->chiprev = bus->ci->chiprev;
4347*4882a593Smuzhiyun
4348*4882a593Smuzhiyun /* Allow full data communication using DPC from now on. */
4349*4882a593Smuzhiyun brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
4350*4882a593Smuzhiyun
4351*4882a593Smuzhiyun err = brcmf_sdiod_intr_register(sdiod);
4352*4882a593Smuzhiyun if (err != 0)
4353*4882a593Smuzhiyun brcmf_err("intr register failed:%d\n", err);
4354*4882a593Smuzhiyun }
4355*4882a593Smuzhiyun
4356*4882a593Smuzhiyun /* If we didn't come up, turn off backplane clock */
4357*4882a593Smuzhiyun if (err != 0) {
4358*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_NONE, false);
4359*4882a593Smuzhiyun goto checkdied;
4360*4882a593Smuzhiyun }
4361*4882a593Smuzhiyun
4362*4882a593Smuzhiyun sdio_release_host(sdiod->func1);
4363*4882a593Smuzhiyun
4364*4882a593Smuzhiyun err = brcmf_alloc(sdiod->dev, sdiod->settings);
4365*4882a593Smuzhiyun if (err) {
4366*4882a593Smuzhiyun brcmf_err("brcmf_alloc failed\n");
4367*4882a593Smuzhiyun goto claim;
4368*4882a593Smuzhiyun }
4369*4882a593Smuzhiyun
4370*4882a593Smuzhiyun /* Attach to the common layer, reserve hdr space */
4371*4882a593Smuzhiyun err = brcmf_attach(sdiod->dev);
4372*4882a593Smuzhiyun if (err != 0) {
4373*4882a593Smuzhiyun brcmf_err("brcmf_attach failed\n");
4374*4882a593Smuzhiyun goto free;
4375*4882a593Smuzhiyun }
4376*4882a593Smuzhiyun
4377*4882a593Smuzhiyun /* ready */
4378*4882a593Smuzhiyun return;
4379*4882a593Smuzhiyun
4380*4882a593Smuzhiyun free:
4381*4882a593Smuzhiyun brcmf_free(sdiod->dev);
4382*4882a593Smuzhiyun claim:
4383*4882a593Smuzhiyun sdio_claim_host(sdiod->func1);
4384*4882a593Smuzhiyun checkdied:
4385*4882a593Smuzhiyun brcmf_sdio_checkdied(bus);
4386*4882a593Smuzhiyun release:
4387*4882a593Smuzhiyun sdio_release_host(sdiod->func1);
4388*4882a593Smuzhiyun fail:
4389*4882a593Smuzhiyun brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
4390*4882a593Smuzhiyun device_release_driver(&sdiod->func2->dev);
4391*4882a593Smuzhiyun device_release_driver(dev);
4392*4882a593Smuzhiyun }
4393*4882a593Smuzhiyun
4394*4882a593Smuzhiyun static struct brcmf_fw_request *
brcmf_sdio_prepare_fw_request(struct brcmf_sdio * bus)4395*4882a593Smuzhiyun brcmf_sdio_prepare_fw_request(struct brcmf_sdio *bus)
4396*4882a593Smuzhiyun {
4397*4882a593Smuzhiyun struct brcmf_fw_request *fwreq;
4398*4882a593Smuzhiyun struct brcmf_fw_name fwnames[] = {
4399*4882a593Smuzhiyun { ".bin", bus->sdiodev->fw_name },
4400*4882a593Smuzhiyun { ".txt", bus->sdiodev->nvram_name },
4401*4882a593Smuzhiyun };
4402*4882a593Smuzhiyun
4403*4882a593Smuzhiyun fwreq = brcmf_fw_alloc_request(bus->ci->chip, bus->ci->chiprev,
4404*4882a593Smuzhiyun brcmf_sdio_fwnames,
4405*4882a593Smuzhiyun ARRAY_SIZE(brcmf_sdio_fwnames),
4406*4882a593Smuzhiyun fwnames, ARRAY_SIZE(fwnames));
4407*4882a593Smuzhiyun if (!fwreq)
4408*4882a593Smuzhiyun return NULL;
4409*4882a593Smuzhiyun
4410*4882a593Smuzhiyun fwreq->items[BRCMF_SDIO_FW_CODE].type = BRCMF_FW_TYPE_BINARY;
4411*4882a593Smuzhiyun fwreq->items[BRCMF_SDIO_FW_NVRAM].type = BRCMF_FW_TYPE_NVRAM;
4412*4882a593Smuzhiyun fwreq->board_type = bus->sdiodev->settings->board_type;
4413*4882a593Smuzhiyun
4414*4882a593Smuzhiyun return fwreq;
4415*4882a593Smuzhiyun }
4416*4882a593Smuzhiyun
brcmf_sdio_probe(struct brcmf_sdio_dev * sdiodev)4417*4882a593Smuzhiyun struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
4418*4882a593Smuzhiyun {
4419*4882a593Smuzhiyun int ret;
4420*4882a593Smuzhiyun struct brcmf_sdio *bus;
4421*4882a593Smuzhiyun struct workqueue_struct *wq;
4422*4882a593Smuzhiyun struct brcmf_fw_request *fwreq;
4423*4882a593Smuzhiyun
4424*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun /* Allocate private bus interface state */
4427*4882a593Smuzhiyun bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
4428*4882a593Smuzhiyun if (!bus)
4429*4882a593Smuzhiyun goto fail;
4430*4882a593Smuzhiyun
4431*4882a593Smuzhiyun bus->sdiodev = sdiodev;
4432*4882a593Smuzhiyun sdiodev->bus = bus;
4433*4882a593Smuzhiyun skb_queue_head_init(&bus->glom);
4434*4882a593Smuzhiyun bus->txbound = BRCMF_TXBOUND;
4435*4882a593Smuzhiyun bus->rxbound = BRCMF_RXBOUND;
4436*4882a593Smuzhiyun bus->txminmax = BRCMF_TXMINMAX;
4437*4882a593Smuzhiyun bus->tx_seq = SDPCM_SEQ_WRAP - 1;
4438*4882a593Smuzhiyun
4439*4882a593Smuzhiyun /* single-threaded workqueue */
4440*4882a593Smuzhiyun wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
4441*4882a593Smuzhiyun dev_name(&sdiodev->func1->dev));
4442*4882a593Smuzhiyun if (!wq) {
4443*4882a593Smuzhiyun brcmf_err("insufficient memory to create txworkqueue\n");
4444*4882a593Smuzhiyun goto fail;
4445*4882a593Smuzhiyun }
4446*4882a593Smuzhiyun brcmf_sdiod_freezer_count(sdiodev);
4447*4882a593Smuzhiyun INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
4448*4882a593Smuzhiyun bus->brcmf_wq = wq;
4449*4882a593Smuzhiyun
4450*4882a593Smuzhiyun /* attempt to attach to the dongle */
4451*4882a593Smuzhiyun if (!(brcmf_sdio_probe_attach(bus))) {
4452*4882a593Smuzhiyun brcmf_err("brcmf_sdio_probe_attach failed\n");
4453*4882a593Smuzhiyun goto fail;
4454*4882a593Smuzhiyun }
4455*4882a593Smuzhiyun
4456*4882a593Smuzhiyun spin_lock_init(&bus->rxctl_lock);
4457*4882a593Smuzhiyun spin_lock_init(&bus->txq_lock);
4458*4882a593Smuzhiyun init_waitqueue_head(&bus->ctrl_wait);
4459*4882a593Smuzhiyun init_waitqueue_head(&bus->dcmd_resp_wait);
4460*4882a593Smuzhiyun
4461*4882a593Smuzhiyun /* Set up the watchdog timer */
4462*4882a593Smuzhiyun timer_setup(&bus->timer, brcmf_sdio_watchdog, 0);
4463*4882a593Smuzhiyun /* Initialize watchdog thread */
4464*4882a593Smuzhiyun init_completion(&bus->watchdog_wait);
4465*4882a593Smuzhiyun bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
4466*4882a593Smuzhiyun bus, "brcmf_wdog/%s",
4467*4882a593Smuzhiyun dev_name(&sdiodev->func1->dev));
4468*4882a593Smuzhiyun if (IS_ERR(bus->watchdog_tsk)) {
4469*4882a593Smuzhiyun pr_warn("brcmf_watchdog thread failed to start\n");
4470*4882a593Smuzhiyun bus->watchdog_tsk = NULL;
4471*4882a593Smuzhiyun }
4472*4882a593Smuzhiyun /* Initialize DPC thread */
4473*4882a593Smuzhiyun bus->dpc_triggered = false;
4474*4882a593Smuzhiyun bus->dpc_running = false;
4475*4882a593Smuzhiyun
4476*4882a593Smuzhiyun /* default sdio bus header length for tx packet */
4477*4882a593Smuzhiyun bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
4478*4882a593Smuzhiyun
4479*4882a593Smuzhiyun /* Query the F2 block size, set roundup accordingly */
4480*4882a593Smuzhiyun bus->blocksize = bus->sdiodev->func2->cur_blksize;
4481*4882a593Smuzhiyun bus->roundup = min(max_roundup, bus->blocksize);
4482*4882a593Smuzhiyun
4483*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
4484*4882a593Smuzhiyun
4485*4882a593Smuzhiyun /* Disable F2 to clear any intermediate frame state on the dongle */
4486*4882a593Smuzhiyun sdio_disable_func(bus->sdiodev->func2);
4487*4882a593Smuzhiyun
4488*4882a593Smuzhiyun bus->rxflow = false;
4489*4882a593Smuzhiyun
4490*4882a593Smuzhiyun /* Done with backplane-dependent accesses, can drop clock... */
4491*4882a593Smuzhiyun brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4492*4882a593Smuzhiyun
4493*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
4494*4882a593Smuzhiyun
4495*4882a593Smuzhiyun /* ...and initialize clock/power states */
4496*4882a593Smuzhiyun bus->clkstate = CLK_SDONLY;
4497*4882a593Smuzhiyun bus->idletime = BRCMF_IDLE_INTERVAL;
4498*4882a593Smuzhiyun bus->idleclock = BRCMF_IDLE_ACTIVE;
4499*4882a593Smuzhiyun
4500*4882a593Smuzhiyun /* SR state */
4501*4882a593Smuzhiyun bus->sr_enabled = false;
4502*4882a593Smuzhiyun
4503*4882a593Smuzhiyun brcmf_dbg(INFO, "completed!!\n");
4504*4882a593Smuzhiyun
4505*4882a593Smuzhiyun fwreq = brcmf_sdio_prepare_fw_request(bus);
4506*4882a593Smuzhiyun if (!fwreq) {
4507*4882a593Smuzhiyun ret = -ENOMEM;
4508*4882a593Smuzhiyun goto fail;
4509*4882a593Smuzhiyun }
4510*4882a593Smuzhiyun
4511*4882a593Smuzhiyun ret = brcmf_fw_get_firmwares(sdiodev->dev, fwreq,
4512*4882a593Smuzhiyun brcmf_sdio_firmware_callback);
4513*4882a593Smuzhiyun if (ret != 0) {
4514*4882a593Smuzhiyun brcmf_err("async firmware request failed: %d\n", ret);
4515*4882a593Smuzhiyun kfree(fwreq);
4516*4882a593Smuzhiyun goto fail;
4517*4882a593Smuzhiyun }
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun return bus;
4520*4882a593Smuzhiyun
4521*4882a593Smuzhiyun fail:
4522*4882a593Smuzhiyun brcmf_sdio_remove(bus);
4523*4882a593Smuzhiyun return NULL;
4524*4882a593Smuzhiyun }
4525*4882a593Smuzhiyun
4526*4882a593Smuzhiyun /* Detach and free everything */
brcmf_sdio_remove(struct brcmf_sdio * bus)4527*4882a593Smuzhiyun void brcmf_sdio_remove(struct brcmf_sdio *bus)
4528*4882a593Smuzhiyun {
4529*4882a593Smuzhiyun brcmf_dbg(TRACE, "Enter\n");
4530*4882a593Smuzhiyun
4531*4882a593Smuzhiyun if (bus) {
4532*4882a593Smuzhiyun /* Stop watchdog task */
4533*4882a593Smuzhiyun if (bus->watchdog_tsk) {
4534*4882a593Smuzhiyun send_sig(SIGTERM, bus->watchdog_tsk, 1);
4535*4882a593Smuzhiyun kthread_stop(bus->watchdog_tsk);
4536*4882a593Smuzhiyun bus->watchdog_tsk = NULL;
4537*4882a593Smuzhiyun }
4538*4882a593Smuzhiyun
4539*4882a593Smuzhiyun /* De-register interrupt handler */
4540*4882a593Smuzhiyun brcmf_sdiod_intr_unregister(bus->sdiodev);
4541*4882a593Smuzhiyun
4542*4882a593Smuzhiyun brcmf_detach(bus->sdiodev->dev);
4543*4882a593Smuzhiyun brcmf_free(bus->sdiodev->dev);
4544*4882a593Smuzhiyun
4545*4882a593Smuzhiyun cancel_work_sync(&bus->datawork);
4546*4882a593Smuzhiyun if (bus->brcmf_wq)
4547*4882a593Smuzhiyun destroy_workqueue(bus->brcmf_wq);
4548*4882a593Smuzhiyun
4549*4882a593Smuzhiyun if (bus->ci) {
4550*4882a593Smuzhiyun if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
4551*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
4552*4882a593Smuzhiyun brcmf_sdio_wd_timer(bus, false);
4553*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4554*4882a593Smuzhiyun /* Leave the device in state where it is
4555*4882a593Smuzhiyun * 'passive'. This is done by resetting all
4556*4882a593Smuzhiyun * necessary cores.
4557*4882a593Smuzhiyun */
4558*4882a593Smuzhiyun msleep(20);
4559*4882a593Smuzhiyun brcmf_chip_set_passive(bus->ci);
4560*4882a593Smuzhiyun brcmf_sdio_clkctl(bus, CLK_NONE, false);
4561*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
4562*4882a593Smuzhiyun }
4563*4882a593Smuzhiyun brcmf_chip_detach(bus->ci);
4564*4882a593Smuzhiyun }
4565*4882a593Smuzhiyun if (bus->sdiodev->settings)
4566*4882a593Smuzhiyun brcmf_release_module_param(bus->sdiodev->settings);
4567*4882a593Smuzhiyun
4568*4882a593Smuzhiyun kfree(bus->rxbuf);
4569*4882a593Smuzhiyun kfree(bus->hdrbuf);
4570*4882a593Smuzhiyun kfree(bus);
4571*4882a593Smuzhiyun }
4572*4882a593Smuzhiyun
4573*4882a593Smuzhiyun brcmf_dbg(TRACE, "Disconnected\n");
4574*4882a593Smuzhiyun }
4575*4882a593Smuzhiyun
brcmf_sdio_wd_timer(struct brcmf_sdio * bus,bool active)4576*4882a593Smuzhiyun void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
4577*4882a593Smuzhiyun {
4578*4882a593Smuzhiyun /* Totally stop the timer */
4579*4882a593Smuzhiyun if (!active && bus->wd_active) {
4580*4882a593Smuzhiyun del_timer_sync(&bus->timer);
4581*4882a593Smuzhiyun bus->wd_active = false;
4582*4882a593Smuzhiyun return;
4583*4882a593Smuzhiyun }
4584*4882a593Smuzhiyun
4585*4882a593Smuzhiyun /* don't start the wd until fw is loaded */
4586*4882a593Smuzhiyun if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
4587*4882a593Smuzhiyun return;
4588*4882a593Smuzhiyun
4589*4882a593Smuzhiyun if (active) {
4590*4882a593Smuzhiyun if (!bus->wd_active) {
4591*4882a593Smuzhiyun /* Create timer again when watchdog period is
4592*4882a593Smuzhiyun dynamically changed or in the first instance
4593*4882a593Smuzhiyun */
4594*4882a593Smuzhiyun bus->timer.expires = jiffies + BRCMF_WD_POLL;
4595*4882a593Smuzhiyun add_timer(&bus->timer);
4596*4882a593Smuzhiyun bus->wd_active = true;
4597*4882a593Smuzhiyun } else {
4598*4882a593Smuzhiyun /* Re arm the timer, at last watchdog period */
4599*4882a593Smuzhiyun mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
4600*4882a593Smuzhiyun }
4601*4882a593Smuzhiyun }
4602*4882a593Smuzhiyun }
4603*4882a593Smuzhiyun
brcmf_sdio_sleep(struct brcmf_sdio * bus,bool sleep)4604*4882a593Smuzhiyun int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
4605*4882a593Smuzhiyun {
4606*4882a593Smuzhiyun int ret;
4607*4882a593Smuzhiyun
4608*4882a593Smuzhiyun sdio_claim_host(bus->sdiodev->func1);
4609*4882a593Smuzhiyun ret = brcmf_sdio_bus_sleep(bus, sleep, false);
4610*4882a593Smuzhiyun sdio_release_host(bus->sdiodev->func1);
4611*4882a593Smuzhiyun
4612*4882a593Smuzhiyun return ret;
4613*4882a593Smuzhiyun }
4614*4882a593Smuzhiyun
4615