1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 Broadcom Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/firmware.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/vmalloc.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/bcma/bcma.h>
14*4882a593Smuzhiyun #include <linux/sched.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <asm/unaligned.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <soc.h>
19*4882a593Smuzhiyun #include <chipcommon.h>
20*4882a593Smuzhiyun #include <brcmu_utils.h>
21*4882a593Smuzhiyun #include <brcmu_wifi.h>
22*4882a593Smuzhiyun #include <brcm_hw_ids.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Custom brcmf_err() that takes bus arg and passes it further */
25*4882a593Smuzhiyun #define brcmf_err(bus, fmt, ...) \
26*4882a593Smuzhiyun do { \
27*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_BRCMDBG) || \
28*4882a593Smuzhiyun IS_ENABLED(CONFIG_BRCM_TRACING) || \
29*4882a593Smuzhiyun net_ratelimit()) \
30*4882a593Smuzhiyun __brcmf_err(bus, __func__, fmt, ##__VA_ARGS__); \
31*4882a593Smuzhiyun } while (0)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "debug.h"
34*4882a593Smuzhiyun #include "bus.h"
35*4882a593Smuzhiyun #include "commonring.h"
36*4882a593Smuzhiyun #include "msgbuf.h"
37*4882a593Smuzhiyun #include "pcie.h"
38*4882a593Smuzhiyun #include "firmware.h"
39*4882a593Smuzhiyun #include "chip.h"
40*4882a593Smuzhiyun #include "core.h"
41*4882a593Smuzhiyun #include "common.h"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun enum brcmf_pcie_state {
45*4882a593Smuzhiyun BRCMFMAC_PCIE_STATE_DOWN,
46*4882a593Smuzhiyun BRCMFMAC_PCIE_STATE_UP
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun BRCMF_FW_DEF(43602, "brcmfmac43602-pcie");
50*4882a593Smuzhiyun BRCMF_FW_DEF(4350, "brcmfmac4350-pcie");
51*4882a593Smuzhiyun BRCMF_FW_DEF(4350C, "brcmfmac4350c2-pcie");
52*4882a593Smuzhiyun BRCMF_FW_DEF(4356, "brcmfmac4356-pcie");
53*4882a593Smuzhiyun BRCMF_FW_DEF(43570, "brcmfmac43570-pcie");
54*4882a593Smuzhiyun BRCMF_FW_DEF(4358, "brcmfmac4358-pcie");
55*4882a593Smuzhiyun BRCMF_FW_DEF(4359, "brcmfmac4359-pcie");
56*4882a593Smuzhiyun BRCMF_FW_DEF(4364, "brcmfmac4364-pcie");
57*4882a593Smuzhiyun BRCMF_FW_DEF(4365B, "brcmfmac4365b-pcie");
58*4882a593Smuzhiyun BRCMF_FW_DEF(4365C, "brcmfmac4365c-pcie");
59*4882a593Smuzhiyun BRCMF_FW_DEF(4366B, "brcmfmac4366b-pcie");
60*4882a593Smuzhiyun BRCMF_FW_DEF(4366C, "brcmfmac4366c-pcie");
61*4882a593Smuzhiyun BRCMF_FW_DEF(4371, "brcmfmac4371-pcie");
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const struct brcmf_firmware_mapping brcmf_pcie_fwnames[] = {
64*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43602_CHIP_ID, 0xFFFFFFFF, 43602),
65*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43465_CHIP_ID, 0xFFFFFFF0, 4366C),
66*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4350_CHIP_ID, 0x000000FF, 4350C),
67*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4350_CHIP_ID, 0xFFFFFF00, 4350),
68*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43525_CHIP_ID, 0xFFFFFFF0, 4365C),
69*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
70*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43567_CHIP_ID, 0xFFFFFFFF, 43570),
71*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43569_CHIP_ID, 0xFFFFFFFF, 43570),
72*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43570_CHIP_ID, 0xFFFFFFFF, 43570),
73*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4358_CHIP_ID, 0xFFFFFFFF, 4358),
74*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4359_CHIP_ID, 0xFFFFFFFF, 4359),
75*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4364_CHIP_ID, 0xFFFFFFFF, 4364),
76*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4365_CHIP_ID, 0x0000000F, 4365B),
77*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4365_CHIP_ID, 0xFFFFFFF0, 4365C),
78*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4366_CHIP_ID, 0x0000000F, 4366B),
79*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4366_CHIP_ID, 0xFFFFFFF0, 4366C),
80*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_43664_CHIP_ID, 0xFFFFFFF0, 4366C),
81*4882a593Smuzhiyun BRCMF_FW_ENTRY(BRCM_CC_4371_CHIP_ID, 0xFFFFFFFF, 4371),
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define BRCMF_PCIE_FW_UP_TIMEOUT 5000 /* msec */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define BRCMF_PCIE_REG_MAP_SIZE (32 * 1024)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* backplane addres space accessed by BAR0 */
89*4882a593Smuzhiyun #define BRCMF_PCIE_BAR0_WINDOW 0x80
90*4882a593Smuzhiyun #define BRCMF_PCIE_BAR0_REG_SIZE 0x1000
91*4882a593Smuzhiyun #define BRCMF_PCIE_BAR0_WRAPPERBASE 0x70
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define BRCMF_PCIE_BAR0_WRAPBASE_DMP_OFFSET 0x1000
94*4882a593Smuzhiyun #define BRCMF_PCIE_BARO_PCIE_ENUM_OFFSET 0x2000
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define BRCMF_PCIE_ARMCR4REG_BANKIDX 0x40
97*4882a593Smuzhiyun #define BRCMF_PCIE_ARMCR4REG_BANKPDA 0x4C
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define BRCMF_PCIE_REG_INTSTATUS 0x90
100*4882a593Smuzhiyun #define BRCMF_PCIE_REG_INTMASK 0x94
101*4882a593Smuzhiyun #define BRCMF_PCIE_REG_SBMBX 0x98
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define BRCMF_PCIE_REG_LINK_STATUS_CTRL 0xBC
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define BRCMF_PCIE_PCIE2REG_INTMASK 0x24
106*4882a593Smuzhiyun #define BRCMF_PCIE_PCIE2REG_MAILBOXINT 0x48
107*4882a593Smuzhiyun #define BRCMF_PCIE_PCIE2REG_MAILBOXMASK 0x4C
108*4882a593Smuzhiyun #define BRCMF_PCIE_PCIE2REG_CONFIGADDR 0x120
109*4882a593Smuzhiyun #define BRCMF_PCIE_PCIE2REG_CONFIGDATA 0x124
110*4882a593Smuzhiyun #define BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_0 0x140
111*4882a593Smuzhiyun #define BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_1 0x144
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define BRCMF_PCIE2_INTA 0x01
114*4882a593Smuzhiyun #define BRCMF_PCIE2_INTB 0x02
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define BRCMF_PCIE_INT_0 0x01
117*4882a593Smuzhiyun #define BRCMF_PCIE_INT_1 0x02
118*4882a593Smuzhiyun #define BRCMF_PCIE_INT_DEF (BRCMF_PCIE_INT_0 | \
119*4882a593Smuzhiyun BRCMF_PCIE_INT_1)
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_FN0_0 0x0100
122*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_FN0_1 0x0200
123*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H0_DB0 0x10000
124*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H0_DB1 0x20000
125*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H1_DB0 0x40000
126*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H1_DB1 0x80000
127*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H2_DB0 0x100000
128*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H2_DB1 0x200000
129*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H3_DB0 0x400000
130*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H3_DB1 0x800000
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define BRCMF_PCIE_MB_INT_D2H_DB (BRCMF_PCIE_MB_INT_D2H0_DB0 | \
133*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H0_DB1 | \
134*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H1_DB0 | \
135*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H1_DB1 | \
136*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H2_DB0 | \
137*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H2_DB1 | \
138*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H3_DB0 | \
139*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H3_DB1)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define BRCMF_PCIE_SHARED_VERSION_7 7
142*4882a593Smuzhiyun #define BRCMF_PCIE_MIN_SHARED_VERSION 5
143*4882a593Smuzhiyun #define BRCMF_PCIE_MAX_SHARED_VERSION BRCMF_PCIE_SHARED_VERSION_7
144*4882a593Smuzhiyun #define BRCMF_PCIE_SHARED_VERSION_MASK 0x00FF
145*4882a593Smuzhiyun #define BRCMF_PCIE_SHARED_DMA_INDEX 0x10000
146*4882a593Smuzhiyun #define BRCMF_PCIE_SHARED_DMA_2B_IDX 0x100000
147*4882a593Smuzhiyun #define BRCMF_PCIE_SHARED_HOSTRDY_DB1 0x10000000
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define BRCMF_PCIE_FLAGS_HTOD_SPLIT 0x4000
150*4882a593Smuzhiyun #define BRCMF_PCIE_FLAGS_DTOH_SPLIT 0x8000
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define BRCMF_SHARED_MAX_RXBUFPOST_OFFSET 34
153*4882a593Smuzhiyun #define BRCMF_SHARED_RING_BASE_OFFSET 52
154*4882a593Smuzhiyun #define BRCMF_SHARED_RX_DATAOFFSET_OFFSET 36
155*4882a593Smuzhiyun #define BRCMF_SHARED_CONSOLE_ADDR_OFFSET 20
156*4882a593Smuzhiyun #define BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET 40
157*4882a593Smuzhiyun #define BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET 44
158*4882a593Smuzhiyun #define BRCMF_SHARED_RING_INFO_ADDR_OFFSET 48
159*4882a593Smuzhiyun #define BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET 52
160*4882a593Smuzhiyun #define BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET 56
161*4882a593Smuzhiyun #define BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET 64
162*4882a593Smuzhiyun #define BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET 68
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define BRCMF_RING_H2D_RING_COUNT_OFFSET 0
165*4882a593Smuzhiyun #define BRCMF_RING_D2H_RING_COUNT_OFFSET 1
166*4882a593Smuzhiyun #define BRCMF_RING_H2D_RING_MEM_OFFSET 4
167*4882a593Smuzhiyun #define BRCMF_RING_H2D_RING_STATE_OFFSET 8
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define BRCMF_RING_MEM_BASE_ADDR_OFFSET 8
170*4882a593Smuzhiyun #define BRCMF_RING_MAX_ITEM_OFFSET 4
171*4882a593Smuzhiyun #define BRCMF_RING_LEN_ITEMS_OFFSET 6
172*4882a593Smuzhiyun #define BRCMF_RING_MEM_SZ 16
173*4882a593Smuzhiyun #define BRCMF_RING_STATE_SZ 8
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define BRCMF_DEF_MAX_RXBUFPOST 255
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define BRCMF_CONSOLE_BUFADDR_OFFSET 8
178*4882a593Smuzhiyun #define BRCMF_CONSOLE_BUFSIZE_OFFSET 12
179*4882a593Smuzhiyun #define BRCMF_CONSOLE_WRITEIDX_OFFSET 16
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define BRCMF_DMA_D2H_SCRATCH_BUF_LEN 8
182*4882a593Smuzhiyun #define BRCMF_DMA_D2H_RINGUPD_BUF_LEN 1024
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define BRCMF_D2H_DEV_D3_ACK 0x00000001
185*4882a593Smuzhiyun #define BRCMF_D2H_DEV_DS_ENTER_REQ 0x00000002
186*4882a593Smuzhiyun #define BRCMF_D2H_DEV_DS_EXIT_NOTE 0x00000004
187*4882a593Smuzhiyun #define BRCMF_D2H_DEV_FWHALT 0x10000000
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define BRCMF_H2D_HOST_D3_INFORM 0x00000001
190*4882a593Smuzhiyun #define BRCMF_H2D_HOST_DS_ACK 0x00000002
191*4882a593Smuzhiyun #define BRCMF_H2D_HOST_D0_INFORM_IN_USE 0x00000008
192*4882a593Smuzhiyun #define BRCMF_H2D_HOST_D0_INFORM 0x00000010
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define BRCMF_PCIE_MBDATA_TIMEOUT msecs_to_jiffies(2000)
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_STATUS_CMD 0x4
197*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_PM_CSR 0x4C
198*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_MSI_CAP 0x58
199*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_MSI_ADDR_L 0x5C
200*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_MSI_ADDR_H 0x60
201*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_MSI_DATA 0x64
202*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL 0xBC
203*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2 0xDC
204*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_RBAR_CTRL 0x228
205*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1 0x248
206*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG 0x4E0
207*4882a593Smuzhiyun #define BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG 0x4F4
208*4882a593Smuzhiyun #define BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB 3
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Magic number at a magic location to find RAM size */
211*4882a593Smuzhiyun #define BRCMF_RAMSIZE_MAGIC 0x534d4152 /* SMAR */
212*4882a593Smuzhiyun #define BRCMF_RAMSIZE_OFFSET 0x6c
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun struct brcmf_pcie_console {
216*4882a593Smuzhiyun u32 base_addr;
217*4882a593Smuzhiyun u32 buf_addr;
218*4882a593Smuzhiyun u32 bufsize;
219*4882a593Smuzhiyun u32 read_idx;
220*4882a593Smuzhiyun u8 log_str[256];
221*4882a593Smuzhiyun u8 log_idx;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun struct brcmf_pcie_shared_info {
225*4882a593Smuzhiyun u32 tcm_base_address;
226*4882a593Smuzhiyun u32 flags;
227*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *commonrings[BRCMF_NROF_COMMON_MSGRINGS];
228*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *flowrings;
229*4882a593Smuzhiyun u16 max_rxbufpost;
230*4882a593Smuzhiyun u16 max_flowrings;
231*4882a593Smuzhiyun u16 max_submissionrings;
232*4882a593Smuzhiyun u16 max_completionrings;
233*4882a593Smuzhiyun u32 rx_dataoffset;
234*4882a593Smuzhiyun u32 htod_mb_data_addr;
235*4882a593Smuzhiyun u32 dtoh_mb_data_addr;
236*4882a593Smuzhiyun u32 ring_info_addr;
237*4882a593Smuzhiyun struct brcmf_pcie_console console;
238*4882a593Smuzhiyun void *scratch;
239*4882a593Smuzhiyun dma_addr_t scratch_dmahandle;
240*4882a593Smuzhiyun void *ringupd;
241*4882a593Smuzhiyun dma_addr_t ringupd_dmahandle;
242*4882a593Smuzhiyun u8 version;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct brcmf_pcie_core_info {
246*4882a593Smuzhiyun u32 base;
247*4882a593Smuzhiyun u32 wrapbase;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun struct brcmf_pciedev_info {
251*4882a593Smuzhiyun enum brcmf_pcie_state state;
252*4882a593Smuzhiyun bool in_irq;
253*4882a593Smuzhiyun struct pci_dev *pdev;
254*4882a593Smuzhiyun char fw_name[BRCMF_FW_NAME_LEN];
255*4882a593Smuzhiyun char nvram_name[BRCMF_FW_NAME_LEN];
256*4882a593Smuzhiyun void __iomem *regs;
257*4882a593Smuzhiyun void __iomem *tcm;
258*4882a593Smuzhiyun u32 ram_base;
259*4882a593Smuzhiyun u32 ram_size;
260*4882a593Smuzhiyun struct brcmf_chip *ci;
261*4882a593Smuzhiyun u32 coreid;
262*4882a593Smuzhiyun struct brcmf_pcie_shared_info shared;
263*4882a593Smuzhiyun wait_queue_head_t mbdata_resp_wait;
264*4882a593Smuzhiyun bool mbdata_completed;
265*4882a593Smuzhiyun bool irq_allocated;
266*4882a593Smuzhiyun bool wowl_enabled;
267*4882a593Smuzhiyun u8 dma_idx_sz;
268*4882a593Smuzhiyun void *idxbuf;
269*4882a593Smuzhiyun u32 idxbuf_sz;
270*4882a593Smuzhiyun dma_addr_t idxbuf_dmahandle;
271*4882a593Smuzhiyun u16 (*read_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset);
272*4882a593Smuzhiyun void (*write_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
273*4882a593Smuzhiyun u16 value);
274*4882a593Smuzhiyun struct brcmf_mp_device *settings;
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun struct brcmf_pcie_ringbuf {
278*4882a593Smuzhiyun struct brcmf_commonring commonring;
279*4882a593Smuzhiyun dma_addr_t dma_handle;
280*4882a593Smuzhiyun u32 w_idx_addr;
281*4882a593Smuzhiyun u32 r_idx_addr;
282*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo;
283*4882a593Smuzhiyun u8 id;
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /**
287*4882a593Smuzhiyun * struct brcmf_pcie_dhi_ringinfo - dongle/host interface shared ring info
288*4882a593Smuzhiyun *
289*4882a593Smuzhiyun * @ringmem: dongle memory pointer to ring memory location
290*4882a593Smuzhiyun * @h2d_w_idx_ptr: h2d ring write indices dongle memory pointers
291*4882a593Smuzhiyun * @h2d_r_idx_ptr: h2d ring read indices dongle memory pointers
292*4882a593Smuzhiyun * @d2h_w_idx_ptr: d2h ring write indices dongle memory pointers
293*4882a593Smuzhiyun * @d2h_r_idx_ptr: d2h ring read indices dongle memory pointers
294*4882a593Smuzhiyun * @h2d_w_idx_hostaddr: h2d ring write indices host memory pointers
295*4882a593Smuzhiyun * @h2d_r_idx_hostaddr: h2d ring read indices host memory pointers
296*4882a593Smuzhiyun * @d2h_w_idx_hostaddr: d2h ring write indices host memory pointers
297*4882a593Smuzhiyun * @d2h_r_idx_hostaddr: d2h ring reaD indices host memory pointers
298*4882a593Smuzhiyun * @max_flowrings: maximum number of tx flow rings supported.
299*4882a593Smuzhiyun * @max_submissionrings: maximum number of submission rings(h2d) supported.
300*4882a593Smuzhiyun * @max_completionrings: maximum number of completion rings(d2h) supported.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun struct brcmf_pcie_dhi_ringinfo {
303*4882a593Smuzhiyun __le32 ringmem;
304*4882a593Smuzhiyun __le32 h2d_w_idx_ptr;
305*4882a593Smuzhiyun __le32 h2d_r_idx_ptr;
306*4882a593Smuzhiyun __le32 d2h_w_idx_ptr;
307*4882a593Smuzhiyun __le32 d2h_r_idx_ptr;
308*4882a593Smuzhiyun struct msgbuf_buf_addr h2d_w_idx_hostaddr;
309*4882a593Smuzhiyun struct msgbuf_buf_addr h2d_r_idx_hostaddr;
310*4882a593Smuzhiyun struct msgbuf_buf_addr d2h_w_idx_hostaddr;
311*4882a593Smuzhiyun struct msgbuf_buf_addr d2h_r_idx_hostaddr;
312*4882a593Smuzhiyun __le16 max_flowrings;
313*4882a593Smuzhiyun __le16 max_submissionrings;
314*4882a593Smuzhiyun __le16 max_completionrings;
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const u32 brcmf_ring_max_item[BRCMF_NROF_COMMON_MSGRINGS] = {
318*4882a593Smuzhiyun BRCMF_H2D_MSGRING_CONTROL_SUBMIT_MAX_ITEM,
319*4882a593Smuzhiyun BRCMF_H2D_MSGRING_RXPOST_SUBMIT_MAX_ITEM,
320*4882a593Smuzhiyun BRCMF_D2H_MSGRING_CONTROL_COMPLETE_MAX_ITEM,
321*4882a593Smuzhiyun BRCMF_D2H_MSGRING_TX_COMPLETE_MAX_ITEM,
322*4882a593Smuzhiyun BRCMF_D2H_MSGRING_RX_COMPLETE_MAX_ITEM
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const u32 brcmf_ring_itemsize_pre_v7[BRCMF_NROF_COMMON_MSGRINGS] = {
326*4882a593Smuzhiyun BRCMF_H2D_MSGRING_CONTROL_SUBMIT_ITEMSIZE,
327*4882a593Smuzhiyun BRCMF_H2D_MSGRING_RXPOST_SUBMIT_ITEMSIZE,
328*4882a593Smuzhiyun BRCMF_D2H_MSGRING_CONTROL_COMPLETE_ITEMSIZE,
329*4882a593Smuzhiyun BRCMF_D2H_MSGRING_TX_COMPLETE_ITEMSIZE_PRE_V7,
330*4882a593Smuzhiyun BRCMF_D2H_MSGRING_RX_COMPLETE_ITEMSIZE_PRE_V7
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static const u32 brcmf_ring_itemsize[BRCMF_NROF_COMMON_MSGRINGS] = {
334*4882a593Smuzhiyun BRCMF_H2D_MSGRING_CONTROL_SUBMIT_ITEMSIZE,
335*4882a593Smuzhiyun BRCMF_H2D_MSGRING_RXPOST_SUBMIT_ITEMSIZE,
336*4882a593Smuzhiyun BRCMF_D2H_MSGRING_CONTROL_COMPLETE_ITEMSIZE,
337*4882a593Smuzhiyun BRCMF_D2H_MSGRING_TX_COMPLETE_ITEMSIZE,
338*4882a593Smuzhiyun BRCMF_D2H_MSGRING_RX_COMPLETE_ITEMSIZE
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static void brcmf_pcie_setup(struct device *dev, int ret,
342*4882a593Smuzhiyun struct brcmf_fw_request *fwreq);
343*4882a593Smuzhiyun static struct brcmf_fw_request *
344*4882a593Smuzhiyun brcmf_pcie_prepare_fw_request(struct brcmf_pciedev_info *devinfo);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static u32
brcmf_pcie_read_reg32(struct brcmf_pciedev_info * devinfo,u32 reg_offset)347*4882a593Smuzhiyun brcmf_pcie_read_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun void __iomem *address = devinfo->regs + reg_offset;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return (ioread32(address));
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun static void
brcmf_pcie_write_reg32(struct brcmf_pciedev_info * devinfo,u32 reg_offset,u32 value)356*4882a593Smuzhiyun brcmf_pcie_write_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset,
357*4882a593Smuzhiyun u32 value)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun void __iomem *address = devinfo->regs + reg_offset;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun iowrite32(value, address);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static u8
brcmf_pcie_read_tcm8(struct brcmf_pciedev_info * devinfo,u32 mem_offset)366*4882a593Smuzhiyun brcmf_pcie_read_tcm8(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun void __iomem *address = devinfo->tcm + mem_offset;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return (ioread8(address));
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static u16
brcmf_pcie_read_tcm16(struct brcmf_pciedev_info * devinfo,u32 mem_offset)375*4882a593Smuzhiyun brcmf_pcie_read_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun void __iomem *address = devinfo->tcm + mem_offset;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return (ioread16(address));
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static void
brcmf_pcie_write_tcm16(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u16 value)384*4882a593Smuzhiyun brcmf_pcie_write_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
385*4882a593Smuzhiyun u16 value)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun void __iomem *address = devinfo->tcm + mem_offset;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun iowrite16(value, address);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static u16
brcmf_pcie_read_idx(struct brcmf_pciedev_info * devinfo,u32 mem_offset)394*4882a593Smuzhiyun brcmf_pcie_read_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun u16 *address = devinfo->idxbuf + mem_offset;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return (*(address));
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static void
brcmf_pcie_write_idx(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u16 value)403*4882a593Smuzhiyun brcmf_pcie_write_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
404*4882a593Smuzhiyun u16 value)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun u16 *address = devinfo->idxbuf + mem_offset;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun *(address) = value;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static u32
brcmf_pcie_read_tcm32(struct brcmf_pciedev_info * devinfo,u32 mem_offset)413*4882a593Smuzhiyun brcmf_pcie_read_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun void __iomem *address = devinfo->tcm + mem_offset;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return (ioread32(address));
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static void
brcmf_pcie_write_tcm32(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u32 value)422*4882a593Smuzhiyun brcmf_pcie_write_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
423*4882a593Smuzhiyun u32 value)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun void __iomem *address = devinfo->tcm + mem_offset;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun iowrite32(value, address);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static u32
brcmf_pcie_read_ram32(struct brcmf_pciedev_info * devinfo,u32 mem_offset)432*4882a593Smuzhiyun brcmf_pcie_read_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return (ioread32(addr));
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static void
brcmf_pcie_write_ram32(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u32 value)441*4882a593Smuzhiyun brcmf_pcie_write_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
442*4882a593Smuzhiyun u32 value)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun iowrite32(value, addr);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static void
brcmf_pcie_copy_dev_tomem(struct brcmf_pciedev_info * devinfo,u32 mem_offset,void * dstaddr,u32 len)451*4882a593Smuzhiyun brcmf_pcie_copy_dev_tomem(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
452*4882a593Smuzhiyun void *dstaddr, u32 len)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun void __iomem *address = devinfo->tcm + mem_offset;
455*4882a593Smuzhiyun __le32 *dst32;
456*4882a593Smuzhiyun __le16 *dst16;
457*4882a593Smuzhiyun u8 *dst8;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (((ulong)address & 4) || ((ulong)dstaddr & 4) || (len & 4)) {
460*4882a593Smuzhiyun if (((ulong)address & 2) || ((ulong)dstaddr & 2) || (len & 2)) {
461*4882a593Smuzhiyun dst8 = (u8 *)dstaddr;
462*4882a593Smuzhiyun while (len) {
463*4882a593Smuzhiyun *dst8 = ioread8(address);
464*4882a593Smuzhiyun address++;
465*4882a593Smuzhiyun dst8++;
466*4882a593Smuzhiyun len--;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun } else {
469*4882a593Smuzhiyun len = len / 2;
470*4882a593Smuzhiyun dst16 = (__le16 *)dstaddr;
471*4882a593Smuzhiyun while (len) {
472*4882a593Smuzhiyun *dst16 = cpu_to_le16(ioread16(address));
473*4882a593Smuzhiyun address += 2;
474*4882a593Smuzhiyun dst16++;
475*4882a593Smuzhiyun len--;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun } else {
479*4882a593Smuzhiyun len = len / 4;
480*4882a593Smuzhiyun dst32 = (__le32 *)dstaddr;
481*4882a593Smuzhiyun while (len) {
482*4882a593Smuzhiyun *dst32 = cpu_to_le32(ioread32(address));
483*4882a593Smuzhiyun address += 4;
484*4882a593Smuzhiyun dst32++;
485*4882a593Smuzhiyun len--;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun #define WRITECC32(devinfo, reg, value) brcmf_pcie_write_reg32(devinfo, \
492*4882a593Smuzhiyun CHIPCREGOFFS(reg), value)
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static void
brcmf_pcie_select_core(struct brcmf_pciedev_info * devinfo,u16 coreid)496*4882a593Smuzhiyun brcmf_pcie_select_core(struct brcmf_pciedev_info *devinfo, u16 coreid)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun const struct pci_dev *pdev = devinfo->pdev;
499*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
500*4882a593Smuzhiyun struct brcmf_core *core;
501*4882a593Smuzhiyun u32 bar0_win;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun core = brcmf_chip_get_core(devinfo->ci, coreid);
504*4882a593Smuzhiyun if (core) {
505*4882a593Smuzhiyun bar0_win = core->base;
506*4882a593Smuzhiyun pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, bar0_win);
507*4882a593Smuzhiyun if (pci_read_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW,
508*4882a593Smuzhiyun &bar0_win) == 0) {
509*4882a593Smuzhiyun if (bar0_win != core->base) {
510*4882a593Smuzhiyun bar0_win = core->base;
511*4882a593Smuzhiyun pci_write_config_dword(pdev,
512*4882a593Smuzhiyun BRCMF_PCIE_BAR0_WINDOW,
513*4882a593Smuzhiyun bar0_win);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun } else {
517*4882a593Smuzhiyun brcmf_err(bus, "Unsupported core selected %x\n", coreid);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun
brcmf_pcie_reset_device(struct brcmf_pciedev_info * devinfo)522*4882a593Smuzhiyun static void brcmf_pcie_reset_device(struct brcmf_pciedev_info *devinfo)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct brcmf_core *core;
525*4882a593Smuzhiyun u16 cfg_offset[] = { BRCMF_PCIE_CFGREG_STATUS_CMD,
526*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_PM_CSR,
527*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_MSI_CAP,
528*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_MSI_ADDR_L,
529*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_MSI_ADDR_H,
530*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_MSI_DATA,
531*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2,
532*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_RBAR_CTRL,
533*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1,
534*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG,
535*4882a593Smuzhiyun BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG };
536*4882a593Smuzhiyun u32 i;
537*4882a593Smuzhiyun u32 val;
538*4882a593Smuzhiyun u32 lsc;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (!devinfo->ci)
541*4882a593Smuzhiyun return;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Disable ASPM */
544*4882a593Smuzhiyun brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
545*4882a593Smuzhiyun pci_read_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
546*4882a593Smuzhiyun &lsc);
547*4882a593Smuzhiyun val = lsc & (~BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB);
548*4882a593Smuzhiyun pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
549*4882a593Smuzhiyun val);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* Watchdog reset */
552*4882a593Smuzhiyun brcmf_pcie_select_core(devinfo, BCMA_CORE_CHIPCOMMON);
553*4882a593Smuzhiyun WRITECC32(devinfo, watchdog, 4);
554*4882a593Smuzhiyun msleep(100);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Restore ASPM */
557*4882a593Smuzhiyun brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
558*4882a593Smuzhiyun pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
559*4882a593Smuzhiyun lsc);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_PCIE2);
562*4882a593Smuzhiyun if (core->rev <= 13) {
563*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cfg_offset); i++) {
564*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo,
565*4882a593Smuzhiyun BRCMF_PCIE_PCIE2REG_CONFIGADDR,
566*4882a593Smuzhiyun cfg_offset[i]);
567*4882a593Smuzhiyun val = brcmf_pcie_read_reg32(devinfo,
568*4882a593Smuzhiyun BRCMF_PCIE_PCIE2REG_CONFIGDATA);
569*4882a593Smuzhiyun brcmf_dbg(PCIE, "config offset 0x%04x, value 0x%04x\n",
570*4882a593Smuzhiyun cfg_offset[i], val);
571*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo,
572*4882a593Smuzhiyun BRCMF_PCIE_PCIE2REG_CONFIGDATA,
573*4882a593Smuzhiyun val);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun
brcmf_pcie_attach(struct brcmf_pciedev_info * devinfo)579*4882a593Smuzhiyun static void brcmf_pcie_attach(struct brcmf_pciedev_info *devinfo)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun u32 config;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* BAR1 window may not be sized properly */
584*4882a593Smuzhiyun brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
585*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR, 0x4e0);
586*4882a593Smuzhiyun config = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA);
587*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA, config);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun device_wakeup_enable(&devinfo->pdev->dev);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun
brcmf_pcie_enter_download_state(struct brcmf_pciedev_info * devinfo)593*4882a593Smuzhiyun static int brcmf_pcie_enter_download_state(struct brcmf_pciedev_info *devinfo)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
596*4882a593Smuzhiyun brcmf_pcie_select_core(devinfo, BCMA_CORE_ARM_CR4);
597*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
598*4882a593Smuzhiyun 5);
599*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
600*4882a593Smuzhiyun 0);
601*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
602*4882a593Smuzhiyun 7);
603*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
604*4882a593Smuzhiyun 0);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun return 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun
brcmf_pcie_exit_download_state(struct brcmf_pciedev_info * devinfo,u32 resetintr)610*4882a593Smuzhiyun static int brcmf_pcie_exit_download_state(struct brcmf_pciedev_info *devinfo,
611*4882a593Smuzhiyun u32 resetintr)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct brcmf_core *core;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
616*4882a593Smuzhiyun core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_INTERNAL_MEM);
617*4882a593Smuzhiyun brcmf_chip_resetcore(core, 0, 0, 0);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (!brcmf_chip_set_active(devinfo->ci, resetintr))
621*4882a593Smuzhiyun return -EINVAL;
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static int
brcmf_pcie_send_mb_data(struct brcmf_pciedev_info * devinfo,u32 htod_mb_data)627*4882a593Smuzhiyun brcmf_pcie_send_mb_data(struct brcmf_pciedev_info *devinfo, u32 htod_mb_data)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct brcmf_pcie_shared_info *shared;
630*4882a593Smuzhiyun struct brcmf_core *core;
631*4882a593Smuzhiyun u32 addr;
632*4882a593Smuzhiyun u32 cur_htod_mb_data;
633*4882a593Smuzhiyun u32 i;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun shared = &devinfo->shared;
636*4882a593Smuzhiyun addr = shared->htod_mb_data_addr;
637*4882a593Smuzhiyun cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (cur_htod_mb_data != 0)
640*4882a593Smuzhiyun brcmf_dbg(PCIE, "MB transaction is already pending 0x%04x\n",
641*4882a593Smuzhiyun cur_htod_mb_data);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun i = 0;
644*4882a593Smuzhiyun while (cur_htod_mb_data != 0) {
645*4882a593Smuzhiyun msleep(10);
646*4882a593Smuzhiyun i++;
647*4882a593Smuzhiyun if (i > 100)
648*4882a593Smuzhiyun return -EIO;
649*4882a593Smuzhiyun cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr, htod_mb_data);
653*4882a593Smuzhiyun pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* Send mailbox interrupt twice as a hardware workaround */
656*4882a593Smuzhiyun core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_PCIE2);
657*4882a593Smuzhiyun if (core->rev <= 13)
658*4882a593Smuzhiyun pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun
brcmf_pcie_handle_mb_data(struct brcmf_pciedev_info * devinfo)664*4882a593Smuzhiyun static void brcmf_pcie_handle_mb_data(struct brcmf_pciedev_info *devinfo)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun struct brcmf_pcie_shared_info *shared;
667*4882a593Smuzhiyun u32 addr;
668*4882a593Smuzhiyun u32 dtoh_mb_data;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun shared = &devinfo->shared;
671*4882a593Smuzhiyun addr = shared->dtoh_mb_data_addr;
672*4882a593Smuzhiyun dtoh_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (!dtoh_mb_data)
675*4882a593Smuzhiyun return;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr, 0);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun brcmf_dbg(PCIE, "D2H_MB_DATA: 0x%04x\n", dtoh_mb_data);
680*4882a593Smuzhiyun if (dtoh_mb_data & BRCMF_D2H_DEV_DS_ENTER_REQ) {
681*4882a593Smuzhiyun brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP REQ\n");
682*4882a593Smuzhiyun brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_DS_ACK);
683*4882a593Smuzhiyun brcmf_dbg(PCIE, "D2H_MB_DATA: sent DEEP SLEEP ACK\n");
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun if (dtoh_mb_data & BRCMF_D2H_DEV_DS_EXIT_NOTE)
686*4882a593Smuzhiyun brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP EXIT\n");
687*4882a593Smuzhiyun if (dtoh_mb_data & BRCMF_D2H_DEV_D3_ACK) {
688*4882a593Smuzhiyun brcmf_dbg(PCIE, "D2H_MB_DATA: D3 ACK\n");
689*4882a593Smuzhiyun devinfo->mbdata_completed = true;
690*4882a593Smuzhiyun wake_up(&devinfo->mbdata_resp_wait);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun if (dtoh_mb_data & BRCMF_D2H_DEV_FWHALT) {
693*4882a593Smuzhiyun brcmf_dbg(PCIE, "D2H_MB_DATA: FW HALT\n");
694*4882a593Smuzhiyun brcmf_fw_crashed(&devinfo->pdev->dev);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun
brcmf_pcie_bus_console_init(struct brcmf_pciedev_info * devinfo)699*4882a593Smuzhiyun static void brcmf_pcie_bus_console_init(struct brcmf_pciedev_info *devinfo)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct brcmf_pcie_shared_info *shared;
702*4882a593Smuzhiyun struct brcmf_pcie_console *console;
703*4882a593Smuzhiyun u32 addr;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun shared = &devinfo->shared;
706*4882a593Smuzhiyun console = &shared->console;
707*4882a593Smuzhiyun addr = shared->tcm_base_address + BRCMF_SHARED_CONSOLE_ADDR_OFFSET;
708*4882a593Smuzhiyun console->base_addr = brcmf_pcie_read_tcm32(devinfo, addr);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun addr = console->base_addr + BRCMF_CONSOLE_BUFADDR_OFFSET;
711*4882a593Smuzhiyun console->buf_addr = brcmf_pcie_read_tcm32(devinfo, addr);
712*4882a593Smuzhiyun addr = console->base_addr + BRCMF_CONSOLE_BUFSIZE_OFFSET;
713*4882a593Smuzhiyun console->bufsize = brcmf_pcie_read_tcm32(devinfo, addr);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun brcmf_dbg(FWCON, "Console: base %x, buf %x, size %d\n",
716*4882a593Smuzhiyun console->base_addr, console->buf_addr, console->bufsize);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /**
720*4882a593Smuzhiyun * brcmf_pcie_bus_console_read - reads firmware messages
721*4882a593Smuzhiyun *
722*4882a593Smuzhiyun * @error: specifies if error has occurred (prints messages unconditionally)
723*4882a593Smuzhiyun */
brcmf_pcie_bus_console_read(struct brcmf_pciedev_info * devinfo,bool error)724*4882a593Smuzhiyun static void brcmf_pcie_bus_console_read(struct brcmf_pciedev_info *devinfo,
725*4882a593Smuzhiyun bool error)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun struct pci_dev *pdev = devinfo->pdev;
728*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
729*4882a593Smuzhiyun struct brcmf_pcie_console *console;
730*4882a593Smuzhiyun u32 addr;
731*4882a593Smuzhiyun u8 ch;
732*4882a593Smuzhiyun u32 newidx;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (!error && !BRCMF_FWCON_ON())
735*4882a593Smuzhiyun return;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun console = &devinfo->shared.console;
738*4882a593Smuzhiyun addr = console->base_addr + BRCMF_CONSOLE_WRITEIDX_OFFSET;
739*4882a593Smuzhiyun newidx = brcmf_pcie_read_tcm32(devinfo, addr);
740*4882a593Smuzhiyun while (newidx != console->read_idx) {
741*4882a593Smuzhiyun addr = console->buf_addr + console->read_idx;
742*4882a593Smuzhiyun ch = brcmf_pcie_read_tcm8(devinfo, addr);
743*4882a593Smuzhiyun console->read_idx++;
744*4882a593Smuzhiyun if (console->read_idx == console->bufsize)
745*4882a593Smuzhiyun console->read_idx = 0;
746*4882a593Smuzhiyun if (ch == '\r')
747*4882a593Smuzhiyun continue;
748*4882a593Smuzhiyun console->log_str[console->log_idx] = ch;
749*4882a593Smuzhiyun console->log_idx++;
750*4882a593Smuzhiyun if ((ch != '\n') &&
751*4882a593Smuzhiyun (console->log_idx == (sizeof(console->log_str) - 2))) {
752*4882a593Smuzhiyun ch = '\n';
753*4882a593Smuzhiyun console->log_str[console->log_idx] = ch;
754*4882a593Smuzhiyun console->log_idx++;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun if (ch == '\n') {
757*4882a593Smuzhiyun console->log_str[console->log_idx] = 0;
758*4882a593Smuzhiyun if (error)
759*4882a593Smuzhiyun __brcmf_err(bus, __func__, "CONSOLE: %s",
760*4882a593Smuzhiyun console->log_str);
761*4882a593Smuzhiyun else
762*4882a593Smuzhiyun pr_debug("CONSOLE: %s", console->log_str);
763*4882a593Smuzhiyun console->log_idx = 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun
brcmf_pcie_intr_disable(struct brcmf_pciedev_info * devinfo)769*4882a593Smuzhiyun static void brcmf_pcie_intr_disable(struct brcmf_pciedev_info *devinfo)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK, 0);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun
brcmf_pcie_intr_enable(struct brcmf_pciedev_info * devinfo)775*4882a593Smuzhiyun static void brcmf_pcie_intr_enable(struct brcmf_pciedev_info *devinfo)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK,
778*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_D2H_DB |
779*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_FN0_0 |
780*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_FN0_1);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
brcmf_pcie_hostready(struct brcmf_pciedev_info * devinfo)783*4882a593Smuzhiyun static void brcmf_pcie_hostready(struct brcmf_pciedev_info *devinfo)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun if (devinfo->shared.flags & BRCMF_PCIE_SHARED_HOSTRDY_DB1)
786*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo,
787*4882a593Smuzhiyun BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_1, 1);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
brcmf_pcie_quick_check_isr(int irq,void * arg)790*4882a593Smuzhiyun static irqreturn_t brcmf_pcie_quick_check_isr(int irq, void *arg)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT)) {
795*4882a593Smuzhiyun brcmf_pcie_intr_disable(devinfo);
796*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
797*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun return IRQ_NONE;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun
brcmf_pcie_isr_thread(int irq,void * arg)803*4882a593Smuzhiyun static irqreturn_t brcmf_pcie_isr_thread(int irq, void *arg)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
806*4882a593Smuzhiyun u32 status;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun devinfo->in_irq = true;
809*4882a593Smuzhiyun status = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
810*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter %x\n", status);
811*4882a593Smuzhiyun if (status) {
812*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
813*4882a593Smuzhiyun status);
814*4882a593Smuzhiyun if (status & (BRCMF_PCIE_MB_INT_FN0_0 |
815*4882a593Smuzhiyun BRCMF_PCIE_MB_INT_FN0_1))
816*4882a593Smuzhiyun brcmf_pcie_handle_mb_data(devinfo);
817*4882a593Smuzhiyun if (status & BRCMF_PCIE_MB_INT_D2H_DB) {
818*4882a593Smuzhiyun if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
819*4882a593Smuzhiyun brcmf_proto_msgbuf_rx_trigger(
820*4882a593Smuzhiyun &devinfo->pdev->dev);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun brcmf_pcie_bus_console_read(devinfo, false);
824*4882a593Smuzhiyun if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
825*4882a593Smuzhiyun brcmf_pcie_intr_enable(devinfo);
826*4882a593Smuzhiyun devinfo->in_irq = false;
827*4882a593Smuzhiyun return IRQ_HANDLED;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun
brcmf_pcie_request_irq(struct brcmf_pciedev_info * devinfo)831*4882a593Smuzhiyun static int brcmf_pcie_request_irq(struct brcmf_pciedev_info *devinfo)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct pci_dev *pdev = devinfo->pdev;
834*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun brcmf_pcie_intr_disable(devinfo);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun pci_enable_msi(pdev);
841*4882a593Smuzhiyun if (request_threaded_irq(pdev->irq, brcmf_pcie_quick_check_isr,
842*4882a593Smuzhiyun brcmf_pcie_isr_thread, IRQF_SHARED,
843*4882a593Smuzhiyun "brcmf_pcie_intr", devinfo)) {
844*4882a593Smuzhiyun pci_disable_msi(pdev);
845*4882a593Smuzhiyun brcmf_err(bus, "Failed to request IRQ %d\n", pdev->irq);
846*4882a593Smuzhiyun return -EIO;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun devinfo->irq_allocated = true;
849*4882a593Smuzhiyun return 0;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun
brcmf_pcie_release_irq(struct brcmf_pciedev_info * devinfo)853*4882a593Smuzhiyun static void brcmf_pcie_release_irq(struct brcmf_pciedev_info *devinfo)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun struct pci_dev *pdev = devinfo->pdev;
856*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
857*4882a593Smuzhiyun u32 status;
858*4882a593Smuzhiyun u32 count;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (!devinfo->irq_allocated)
861*4882a593Smuzhiyun return;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun brcmf_pcie_intr_disable(devinfo);
864*4882a593Smuzhiyun free_irq(pdev->irq, devinfo);
865*4882a593Smuzhiyun pci_disable_msi(pdev);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun msleep(50);
868*4882a593Smuzhiyun count = 0;
869*4882a593Smuzhiyun while ((devinfo->in_irq) && (count < 20)) {
870*4882a593Smuzhiyun msleep(50);
871*4882a593Smuzhiyun count++;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun if (devinfo->in_irq)
874*4882a593Smuzhiyun brcmf_err(bus, "Still in IRQ (processing) !!!\n");
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun status = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
877*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT, status);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun devinfo->irq_allocated = false;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun
brcmf_pcie_ring_mb_write_rptr(void * ctx)883*4882a593Smuzhiyun static int brcmf_pcie_ring_mb_write_rptr(void *ctx)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
886*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = ring->devinfo;
887*4882a593Smuzhiyun struct brcmf_commonring *commonring = &ring->commonring;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
890*4882a593Smuzhiyun return -EIO;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun brcmf_dbg(PCIE, "W r_ptr %d (%d), ring %d\n", commonring->r_ptr,
893*4882a593Smuzhiyun commonring->w_ptr, ring->id);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun devinfo->write_ptr(devinfo, ring->r_idx_addr, commonring->r_ptr);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun
brcmf_pcie_ring_mb_write_wptr(void * ctx)901*4882a593Smuzhiyun static int brcmf_pcie_ring_mb_write_wptr(void *ctx)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
904*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = ring->devinfo;
905*4882a593Smuzhiyun struct brcmf_commonring *commonring = &ring->commonring;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
908*4882a593Smuzhiyun return -EIO;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun brcmf_dbg(PCIE, "W w_ptr %d (%d), ring %d\n", commonring->w_ptr,
911*4882a593Smuzhiyun commonring->r_ptr, ring->id);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun devinfo->write_ptr(devinfo, ring->w_idx_addr, commonring->w_ptr);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun return 0;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun
brcmf_pcie_ring_mb_ring_bell(void * ctx)919*4882a593Smuzhiyun static int brcmf_pcie_ring_mb_ring_bell(void *ctx)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
922*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = ring->devinfo;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
925*4882a593Smuzhiyun return -EIO;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun brcmf_dbg(PCIE, "RING !\n");
928*4882a593Smuzhiyun /* Any arbitrary value will do, lets use 1 */
929*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_0, 1);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun
brcmf_pcie_ring_mb_update_rptr(void * ctx)935*4882a593Smuzhiyun static int brcmf_pcie_ring_mb_update_rptr(void *ctx)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
938*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = ring->devinfo;
939*4882a593Smuzhiyun struct brcmf_commonring *commonring = &ring->commonring;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
942*4882a593Smuzhiyun return -EIO;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun commonring->r_ptr = devinfo->read_ptr(devinfo, ring->r_idx_addr);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun brcmf_dbg(PCIE, "R r_ptr %d (%d), ring %d\n", commonring->r_ptr,
947*4882a593Smuzhiyun commonring->w_ptr, ring->id);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun
brcmf_pcie_ring_mb_update_wptr(void * ctx)953*4882a593Smuzhiyun static int brcmf_pcie_ring_mb_update_wptr(void *ctx)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
956*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = ring->devinfo;
957*4882a593Smuzhiyun struct brcmf_commonring *commonring = &ring->commonring;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
960*4882a593Smuzhiyun return -EIO;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun commonring->w_ptr = devinfo->read_ptr(devinfo, ring->w_idx_addr);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun brcmf_dbg(PCIE, "R w_ptr %d (%d), ring %d\n", commonring->w_ptr,
965*4882a593Smuzhiyun commonring->r_ptr, ring->id);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun static void *
brcmf_pcie_init_dmabuffer_for_device(struct brcmf_pciedev_info * devinfo,u32 size,u32 tcm_dma_phys_addr,dma_addr_t * dma_handle)972*4882a593Smuzhiyun brcmf_pcie_init_dmabuffer_for_device(struct brcmf_pciedev_info *devinfo,
973*4882a593Smuzhiyun u32 size, u32 tcm_dma_phys_addr,
974*4882a593Smuzhiyun dma_addr_t *dma_handle)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun void *ring;
977*4882a593Smuzhiyun u64 address;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun ring = dma_alloc_coherent(&devinfo->pdev->dev, size, dma_handle,
980*4882a593Smuzhiyun GFP_KERNEL);
981*4882a593Smuzhiyun if (!ring)
982*4882a593Smuzhiyun return NULL;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun address = (u64)*dma_handle;
985*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr,
986*4882a593Smuzhiyun address & 0xffffffff);
987*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr + 4, address >> 32);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun return (ring);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun static struct brcmf_pcie_ringbuf *
brcmf_pcie_alloc_dma_and_ring(struct brcmf_pciedev_info * devinfo,u32 ring_id,u32 tcm_ring_phys_addr)994*4882a593Smuzhiyun brcmf_pcie_alloc_dma_and_ring(struct brcmf_pciedev_info *devinfo, u32 ring_id,
995*4882a593Smuzhiyun u32 tcm_ring_phys_addr)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun void *dma_buf;
998*4882a593Smuzhiyun dma_addr_t dma_handle;
999*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring;
1000*4882a593Smuzhiyun u32 size;
1001*4882a593Smuzhiyun u32 addr;
1002*4882a593Smuzhiyun const u32 *ring_itemsize_array;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (devinfo->shared.version < BRCMF_PCIE_SHARED_VERSION_7)
1005*4882a593Smuzhiyun ring_itemsize_array = brcmf_ring_itemsize_pre_v7;
1006*4882a593Smuzhiyun else
1007*4882a593Smuzhiyun ring_itemsize_array = brcmf_ring_itemsize;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun size = brcmf_ring_max_item[ring_id] * ring_itemsize_array[ring_id];
1010*4882a593Smuzhiyun dma_buf = brcmf_pcie_init_dmabuffer_for_device(devinfo, size,
1011*4882a593Smuzhiyun tcm_ring_phys_addr + BRCMF_RING_MEM_BASE_ADDR_OFFSET,
1012*4882a593Smuzhiyun &dma_handle);
1013*4882a593Smuzhiyun if (!dma_buf)
1014*4882a593Smuzhiyun return NULL;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun addr = tcm_ring_phys_addr + BRCMF_RING_MAX_ITEM_OFFSET;
1017*4882a593Smuzhiyun brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_max_item[ring_id]);
1018*4882a593Smuzhiyun addr = tcm_ring_phys_addr + BRCMF_RING_LEN_ITEMS_OFFSET;
1019*4882a593Smuzhiyun brcmf_pcie_write_tcm16(devinfo, addr, ring_itemsize_array[ring_id]);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun ring = kzalloc(sizeof(*ring), GFP_KERNEL);
1022*4882a593Smuzhiyun if (!ring) {
1023*4882a593Smuzhiyun dma_free_coherent(&devinfo->pdev->dev, size, dma_buf,
1024*4882a593Smuzhiyun dma_handle);
1025*4882a593Smuzhiyun return NULL;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun brcmf_commonring_config(&ring->commonring, brcmf_ring_max_item[ring_id],
1028*4882a593Smuzhiyun ring_itemsize_array[ring_id], dma_buf);
1029*4882a593Smuzhiyun ring->dma_handle = dma_handle;
1030*4882a593Smuzhiyun ring->devinfo = devinfo;
1031*4882a593Smuzhiyun brcmf_commonring_register_cb(&ring->commonring,
1032*4882a593Smuzhiyun brcmf_pcie_ring_mb_ring_bell,
1033*4882a593Smuzhiyun brcmf_pcie_ring_mb_update_rptr,
1034*4882a593Smuzhiyun brcmf_pcie_ring_mb_update_wptr,
1035*4882a593Smuzhiyun brcmf_pcie_ring_mb_write_rptr,
1036*4882a593Smuzhiyun brcmf_pcie_ring_mb_write_wptr, ring);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return (ring);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun
brcmf_pcie_release_ringbuffer(struct device * dev,struct brcmf_pcie_ringbuf * ring)1042*4882a593Smuzhiyun static void brcmf_pcie_release_ringbuffer(struct device *dev,
1043*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun void *dma_buf;
1046*4882a593Smuzhiyun u32 size;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (!ring)
1049*4882a593Smuzhiyun return;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun dma_buf = ring->commonring.buf_addr;
1052*4882a593Smuzhiyun if (dma_buf) {
1053*4882a593Smuzhiyun size = ring->commonring.depth * ring->commonring.item_len;
1054*4882a593Smuzhiyun dma_free_coherent(dev, size, dma_buf, ring->dma_handle);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun kfree(ring);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun
brcmf_pcie_release_ringbuffers(struct brcmf_pciedev_info * devinfo)1060*4882a593Smuzhiyun static void brcmf_pcie_release_ringbuffers(struct brcmf_pciedev_info *devinfo)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun u32 i;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
1065*4882a593Smuzhiyun brcmf_pcie_release_ringbuffer(&devinfo->pdev->dev,
1066*4882a593Smuzhiyun devinfo->shared.commonrings[i]);
1067*4882a593Smuzhiyun devinfo->shared.commonrings[i] = NULL;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun kfree(devinfo->shared.flowrings);
1070*4882a593Smuzhiyun devinfo->shared.flowrings = NULL;
1071*4882a593Smuzhiyun if (devinfo->idxbuf) {
1072*4882a593Smuzhiyun dma_free_coherent(&devinfo->pdev->dev,
1073*4882a593Smuzhiyun devinfo->idxbuf_sz,
1074*4882a593Smuzhiyun devinfo->idxbuf,
1075*4882a593Smuzhiyun devinfo->idxbuf_dmahandle);
1076*4882a593Smuzhiyun devinfo->idxbuf = NULL;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun
brcmf_pcie_init_ringbuffers(struct brcmf_pciedev_info * devinfo)1081*4882a593Smuzhiyun static int brcmf_pcie_init_ringbuffers(struct brcmf_pciedev_info *devinfo)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
1084*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *ring;
1085*4882a593Smuzhiyun struct brcmf_pcie_ringbuf *rings;
1086*4882a593Smuzhiyun u32 d2h_w_idx_ptr;
1087*4882a593Smuzhiyun u32 d2h_r_idx_ptr;
1088*4882a593Smuzhiyun u32 h2d_w_idx_ptr;
1089*4882a593Smuzhiyun u32 h2d_r_idx_ptr;
1090*4882a593Smuzhiyun u32 ring_mem_ptr;
1091*4882a593Smuzhiyun u32 i;
1092*4882a593Smuzhiyun u64 address;
1093*4882a593Smuzhiyun u32 bufsz;
1094*4882a593Smuzhiyun u8 idx_offset;
1095*4882a593Smuzhiyun struct brcmf_pcie_dhi_ringinfo ringinfo;
1096*4882a593Smuzhiyun u16 max_flowrings;
1097*4882a593Smuzhiyun u16 max_submissionrings;
1098*4882a593Smuzhiyun u16 max_completionrings;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun memcpy_fromio(&ringinfo, devinfo->tcm + devinfo->shared.ring_info_addr,
1101*4882a593Smuzhiyun sizeof(ringinfo));
1102*4882a593Smuzhiyun if (devinfo->shared.version >= 6) {
1103*4882a593Smuzhiyun max_submissionrings = le16_to_cpu(ringinfo.max_submissionrings);
1104*4882a593Smuzhiyun max_flowrings = le16_to_cpu(ringinfo.max_flowrings);
1105*4882a593Smuzhiyun max_completionrings = le16_to_cpu(ringinfo.max_completionrings);
1106*4882a593Smuzhiyun } else {
1107*4882a593Smuzhiyun max_submissionrings = le16_to_cpu(ringinfo.max_flowrings);
1108*4882a593Smuzhiyun max_flowrings = max_submissionrings -
1109*4882a593Smuzhiyun BRCMF_NROF_H2D_COMMON_MSGRINGS;
1110*4882a593Smuzhiyun max_completionrings = BRCMF_NROF_D2H_COMMON_MSGRINGS;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (devinfo->dma_idx_sz != 0) {
1114*4882a593Smuzhiyun bufsz = (max_submissionrings + max_completionrings) *
1115*4882a593Smuzhiyun devinfo->dma_idx_sz * 2;
1116*4882a593Smuzhiyun devinfo->idxbuf = dma_alloc_coherent(&devinfo->pdev->dev, bufsz,
1117*4882a593Smuzhiyun &devinfo->idxbuf_dmahandle,
1118*4882a593Smuzhiyun GFP_KERNEL);
1119*4882a593Smuzhiyun if (!devinfo->idxbuf)
1120*4882a593Smuzhiyun devinfo->dma_idx_sz = 0;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun if (devinfo->dma_idx_sz == 0) {
1124*4882a593Smuzhiyun d2h_w_idx_ptr = le32_to_cpu(ringinfo.d2h_w_idx_ptr);
1125*4882a593Smuzhiyun d2h_r_idx_ptr = le32_to_cpu(ringinfo.d2h_r_idx_ptr);
1126*4882a593Smuzhiyun h2d_w_idx_ptr = le32_to_cpu(ringinfo.h2d_w_idx_ptr);
1127*4882a593Smuzhiyun h2d_r_idx_ptr = le32_to_cpu(ringinfo.h2d_r_idx_ptr);
1128*4882a593Smuzhiyun idx_offset = sizeof(u32);
1129*4882a593Smuzhiyun devinfo->write_ptr = brcmf_pcie_write_tcm16;
1130*4882a593Smuzhiyun devinfo->read_ptr = brcmf_pcie_read_tcm16;
1131*4882a593Smuzhiyun brcmf_dbg(PCIE, "Using TCM indices\n");
1132*4882a593Smuzhiyun } else {
1133*4882a593Smuzhiyun memset(devinfo->idxbuf, 0, bufsz);
1134*4882a593Smuzhiyun devinfo->idxbuf_sz = bufsz;
1135*4882a593Smuzhiyun idx_offset = devinfo->dma_idx_sz;
1136*4882a593Smuzhiyun devinfo->write_ptr = brcmf_pcie_write_idx;
1137*4882a593Smuzhiyun devinfo->read_ptr = brcmf_pcie_read_idx;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun h2d_w_idx_ptr = 0;
1140*4882a593Smuzhiyun address = (u64)devinfo->idxbuf_dmahandle;
1141*4882a593Smuzhiyun ringinfo.h2d_w_idx_hostaddr.low_addr =
1142*4882a593Smuzhiyun cpu_to_le32(address & 0xffffffff);
1143*4882a593Smuzhiyun ringinfo.h2d_w_idx_hostaddr.high_addr =
1144*4882a593Smuzhiyun cpu_to_le32(address >> 32);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun h2d_r_idx_ptr = h2d_w_idx_ptr +
1147*4882a593Smuzhiyun max_submissionrings * idx_offset;
1148*4882a593Smuzhiyun address += max_submissionrings * idx_offset;
1149*4882a593Smuzhiyun ringinfo.h2d_r_idx_hostaddr.low_addr =
1150*4882a593Smuzhiyun cpu_to_le32(address & 0xffffffff);
1151*4882a593Smuzhiyun ringinfo.h2d_r_idx_hostaddr.high_addr =
1152*4882a593Smuzhiyun cpu_to_le32(address >> 32);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun d2h_w_idx_ptr = h2d_r_idx_ptr +
1155*4882a593Smuzhiyun max_submissionrings * idx_offset;
1156*4882a593Smuzhiyun address += max_submissionrings * idx_offset;
1157*4882a593Smuzhiyun ringinfo.d2h_w_idx_hostaddr.low_addr =
1158*4882a593Smuzhiyun cpu_to_le32(address & 0xffffffff);
1159*4882a593Smuzhiyun ringinfo.d2h_w_idx_hostaddr.high_addr =
1160*4882a593Smuzhiyun cpu_to_le32(address >> 32);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun d2h_r_idx_ptr = d2h_w_idx_ptr +
1163*4882a593Smuzhiyun max_completionrings * idx_offset;
1164*4882a593Smuzhiyun address += max_completionrings * idx_offset;
1165*4882a593Smuzhiyun ringinfo.d2h_r_idx_hostaddr.low_addr =
1166*4882a593Smuzhiyun cpu_to_le32(address & 0xffffffff);
1167*4882a593Smuzhiyun ringinfo.d2h_r_idx_hostaddr.high_addr =
1168*4882a593Smuzhiyun cpu_to_le32(address >> 32);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun memcpy_toio(devinfo->tcm + devinfo->shared.ring_info_addr,
1171*4882a593Smuzhiyun &ringinfo, sizeof(ringinfo));
1172*4882a593Smuzhiyun brcmf_dbg(PCIE, "Using host memory indices\n");
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun ring_mem_ptr = le32_to_cpu(ringinfo.ringmem);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun for (i = 0; i < BRCMF_NROF_H2D_COMMON_MSGRINGS; i++) {
1178*4882a593Smuzhiyun ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
1179*4882a593Smuzhiyun if (!ring)
1180*4882a593Smuzhiyun goto fail;
1181*4882a593Smuzhiyun ring->w_idx_addr = h2d_w_idx_ptr;
1182*4882a593Smuzhiyun ring->r_idx_addr = h2d_r_idx_ptr;
1183*4882a593Smuzhiyun ring->id = i;
1184*4882a593Smuzhiyun devinfo->shared.commonrings[i] = ring;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun h2d_w_idx_ptr += idx_offset;
1187*4882a593Smuzhiyun h2d_r_idx_ptr += idx_offset;
1188*4882a593Smuzhiyun ring_mem_ptr += BRCMF_RING_MEM_SZ;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun for (i = BRCMF_NROF_H2D_COMMON_MSGRINGS;
1192*4882a593Smuzhiyun i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
1193*4882a593Smuzhiyun ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
1194*4882a593Smuzhiyun if (!ring)
1195*4882a593Smuzhiyun goto fail;
1196*4882a593Smuzhiyun ring->w_idx_addr = d2h_w_idx_ptr;
1197*4882a593Smuzhiyun ring->r_idx_addr = d2h_r_idx_ptr;
1198*4882a593Smuzhiyun ring->id = i;
1199*4882a593Smuzhiyun devinfo->shared.commonrings[i] = ring;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun d2h_w_idx_ptr += idx_offset;
1202*4882a593Smuzhiyun d2h_r_idx_ptr += idx_offset;
1203*4882a593Smuzhiyun ring_mem_ptr += BRCMF_RING_MEM_SZ;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun devinfo->shared.max_flowrings = max_flowrings;
1207*4882a593Smuzhiyun devinfo->shared.max_submissionrings = max_submissionrings;
1208*4882a593Smuzhiyun devinfo->shared.max_completionrings = max_completionrings;
1209*4882a593Smuzhiyun rings = kcalloc(max_flowrings, sizeof(*ring), GFP_KERNEL);
1210*4882a593Smuzhiyun if (!rings)
1211*4882a593Smuzhiyun goto fail;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun brcmf_dbg(PCIE, "Nr of flowrings is %d\n", max_flowrings);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun for (i = 0; i < max_flowrings; i++) {
1216*4882a593Smuzhiyun ring = &rings[i];
1217*4882a593Smuzhiyun ring->devinfo = devinfo;
1218*4882a593Smuzhiyun ring->id = i + BRCMF_H2D_MSGRING_FLOWRING_IDSTART;
1219*4882a593Smuzhiyun brcmf_commonring_register_cb(&ring->commonring,
1220*4882a593Smuzhiyun brcmf_pcie_ring_mb_ring_bell,
1221*4882a593Smuzhiyun brcmf_pcie_ring_mb_update_rptr,
1222*4882a593Smuzhiyun brcmf_pcie_ring_mb_update_wptr,
1223*4882a593Smuzhiyun brcmf_pcie_ring_mb_write_rptr,
1224*4882a593Smuzhiyun brcmf_pcie_ring_mb_write_wptr,
1225*4882a593Smuzhiyun ring);
1226*4882a593Smuzhiyun ring->w_idx_addr = h2d_w_idx_ptr;
1227*4882a593Smuzhiyun ring->r_idx_addr = h2d_r_idx_ptr;
1228*4882a593Smuzhiyun h2d_w_idx_ptr += idx_offset;
1229*4882a593Smuzhiyun h2d_r_idx_ptr += idx_offset;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun devinfo->shared.flowrings = rings;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun return 0;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun fail:
1236*4882a593Smuzhiyun brcmf_err(bus, "Allocating ring buffers failed\n");
1237*4882a593Smuzhiyun brcmf_pcie_release_ringbuffers(devinfo);
1238*4882a593Smuzhiyun return -ENOMEM;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun static void
brcmf_pcie_release_scratchbuffers(struct brcmf_pciedev_info * devinfo)1243*4882a593Smuzhiyun brcmf_pcie_release_scratchbuffers(struct brcmf_pciedev_info *devinfo)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun if (devinfo->shared.scratch)
1246*4882a593Smuzhiyun dma_free_coherent(&devinfo->pdev->dev,
1247*4882a593Smuzhiyun BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
1248*4882a593Smuzhiyun devinfo->shared.scratch,
1249*4882a593Smuzhiyun devinfo->shared.scratch_dmahandle);
1250*4882a593Smuzhiyun if (devinfo->shared.ringupd)
1251*4882a593Smuzhiyun dma_free_coherent(&devinfo->pdev->dev,
1252*4882a593Smuzhiyun BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
1253*4882a593Smuzhiyun devinfo->shared.ringupd,
1254*4882a593Smuzhiyun devinfo->shared.ringupd_dmahandle);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
brcmf_pcie_init_scratchbuffers(struct brcmf_pciedev_info * devinfo)1257*4882a593Smuzhiyun static int brcmf_pcie_init_scratchbuffers(struct brcmf_pciedev_info *devinfo)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
1260*4882a593Smuzhiyun u64 address;
1261*4882a593Smuzhiyun u32 addr;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun devinfo->shared.scratch =
1264*4882a593Smuzhiyun dma_alloc_coherent(&devinfo->pdev->dev,
1265*4882a593Smuzhiyun BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
1266*4882a593Smuzhiyun &devinfo->shared.scratch_dmahandle,
1267*4882a593Smuzhiyun GFP_KERNEL);
1268*4882a593Smuzhiyun if (!devinfo->shared.scratch)
1269*4882a593Smuzhiyun goto fail;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun addr = devinfo->shared.tcm_base_address +
1272*4882a593Smuzhiyun BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET;
1273*4882a593Smuzhiyun address = (u64)devinfo->shared.scratch_dmahandle;
1274*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
1275*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
1276*4882a593Smuzhiyun addr = devinfo->shared.tcm_base_address +
1277*4882a593Smuzhiyun BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET;
1278*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_SCRATCH_BUF_LEN);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun devinfo->shared.ringupd =
1281*4882a593Smuzhiyun dma_alloc_coherent(&devinfo->pdev->dev,
1282*4882a593Smuzhiyun BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
1283*4882a593Smuzhiyun &devinfo->shared.ringupd_dmahandle,
1284*4882a593Smuzhiyun GFP_KERNEL);
1285*4882a593Smuzhiyun if (!devinfo->shared.ringupd)
1286*4882a593Smuzhiyun goto fail;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun addr = devinfo->shared.tcm_base_address +
1289*4882a593Smuzhiyun BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET;
1290*4882a593Smuzhiyun address = (u64)devinfo->shared.ringupd_dmahandle;
1291*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
1292*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
1293*4882a593Smuzhiyun addr = devinfo->shared.tcm_base_address +
1294*4882a593Smuzhiyun BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET;
1295*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_RINGUPD_BUF_LEN);
1296*4882a593Smuzhiyun return 0;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun fail:
1299*4882a593Smuzhiyun brcmf_err(bus, "Allocating scratch buffers failed\n");
1300*4882a593Smuzhiyun brcmf_pcie_release_scratchbuffers(devinfo);
1301*4882a593Smuzhiyun return -ENOMEM;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun
brcmf_pcie_down(struct device * dev)1305*4882a593Smuzhiyun static void brcmf_pcie_down(struct device *dev)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
brcmf_pcie_preinit(struct device * dev)1309*4882a593Smuzhiyun static int brcmf_pcie_preinit(struct device *dev)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1312*4882a593Smuzhiyun struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun brcmf_pcie_intr_enable(buspub->devinfo);
1317*4882a593Smuzhiyun brcmf_pcie_hostready(buspub->devinfo);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun return 0;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
brcmf_pcie_tx(struct device * dev,struct sk_buff * skb)1322*4882a593Smuzhiyun static int brcmf_pcie_tx(struct device *dev, struct sk_buff *skb)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun return 0;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun
brcmf_pcie_tx_ctlpkt(struct device * dev,unsigned char * msg,uint len)1328*4882a593Smuzhiyun static int brcmf_pcie_tx_ctlpkt(struct device *dev, unsigned char *msg,
1329*4882a593Smuzhiyun uint len)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun return 0;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun
brcmf_pcie_rx_ctlpkt(struct device * dev,unsigned char * msg,uint len)1335*4882a593Smuzhiyun static int brcmf_pcie_rx_ctlpkt(struct device *dev, unsigned char *msg,
1336*4882a593Smuzhiyun uint len)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun return 0;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun
brcmf_pcie_wowl_config(struct device * dev,bool enabled)1342*4882a593Smuzhiyun static void brcmf_pcie_wowl_config(struct device *dev, bool enabled)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1345*4882a593Smuzhiyun struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
1346*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = buspub->devinfo;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun brcmf_dbg(PCIE, "Configuring WOWL, enabled=%d\n", enabled);
1349*4882a593Smuzhiyun devinfo->wowl_enabled = enabled;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun
brcmf_pcie_get_ramsize(struct device * dev)1353*4882a593Smuzhiyun static size_t brcmf_pcie_get_ramsize(struct device *dev)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1356*4882a593Smuzhiyun struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
1357*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = buspub->devinfo;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun return devinfo->ci->ramsize - devinfo->ci->srsize;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun
brcmf_pcie_get_memdump(struct device * dev,void * data,size_t len)1363*4882a593Smuzhiyun static int brcmf_pcie_get_memdump(struct device *dev, void *data, size_t len)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1366*4882a593Smuzhiyun struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
1367*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = buspub->devinfo;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun brcmf_dbg(PCIE, "dump at 0x%08X: len=%zu\n", devinfo->ci->rambase, len);
1370*4882a593Smuzhiyun brcmf_pcie_copy_dev_tomem(devinfo, devinfo->ci->rambase, data, len);
1371*4882a593Smuzhiyun return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun static
brcmf_pcie_get_fwname(struct device * dev,const char * ext,u8 * fw_name)1375*4882a593Smuzhiyun int brcmf_pcie_get_fwname(struct device *dev, const char *ext, u8 *fw_name)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1378*4882a593Smuzhiyun struct brcmf_fw_request *fwreq;
1379*4882a593Smuzhiyun struct brcmf_fw_name fwnames[] = {
1380*4882a593Smuzhiyun { ext, fw_name },
1381*4882a593Smuzhiyun };
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun fwreq = brcmf_fw_alloc_request(bus_if->chip, bus_if->chiprev,
1384*4882a593Smuzhiyun brcmf_pcie_fwnames,
1385*4882a593Smuzhiyun ARRAY_SIZE(brcmf_pcie_fwnames),
1386*4882a593Smuzhiyun fwnames, ARRAY_SIZE(fwnames));
1387*4882a593Smuzhiyun if (!fwreq)
1388*4882a593Smuzhiyun return -ENOMEM;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun kfree(fwreq);
1391*4882a593Smuzhiyun return 0;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
brcmf_pcie_reset(struct device * dev)1394*4882a593Smuzhiyun static int brcmf_pcie_reset(struct device *dev)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1397*4882a593Smuzhiyun struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
1398*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = buspub->devinfo;
1399*4882a593Smuzhiyun struct brcmf_fw_request *fwreq;
1400*4882a593Smuzhiyun int err;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun brcmf_pcie_intr_disable(devinfo);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun brcmf_pcie_bus_console_read(devinfo, true);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun brcmf_detach(dev);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun brcmf_pcie_release_irq(devinfo);
1409*4882a593Smuzhiyun brcmf_pcie_release_scratchbuffers(devinfo);
1410*4882a593Smuzhiyun brcmf_pcie_release_ringbuffers(devinfo);
1411*4882a593Smuzhiyun brcmf_pcie_reset_device(devinfo);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun fwreq = brcmf_pcie_prepare_fw_request(devinfo);
1414*4882a593Smuzhiyun if (!fwreq) {
1415*4882a593Smuzhiyun dev_err(dev, "Failed to prepare FW request\n");
1416*4882a593Smuzhiyun return -ENOMEM;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun err = brcmf_fw_get_firmwares(dev, fwreq, brcmf_pcie_setup);
1420*4882a593Smuzhiyun if (err) {
1421*4882a593Smuzhiyun dev_err(dev, "Failed to prepare FW request\n");
1422*4882a593Smuzhiyun kfree(fwreq);
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun return err;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun static const struct brcmf_bus_ops brcmf_pcie_bus_ops = {
1429*4882a593Smuzhiyun .preinit = brcmf_pcie_preinit,
1430*4882a593Smuzhiyun .txdata = brcmf_pcie_tx,
1431*4882a593Smuzhiyun .stop = brcmf_pcie_down,
1432*4882a593Smuzhiyun .txctl = brcmf_pcie_tx_ctlpkt,
1433*4882a593Smuzhiyun .rxctl = brcmf_pcie_rx_ctlpkt,
1434*4882a593Smuzhiyun .wowl_config = brcmf_pcie_wowl_config,
1435*4882a593Smuzhiyun .get_ramsize = brcmf_pcie_get_ramsize,
1436*4882a593Smuzhiyun .get_memdump = brcmf_pcie_get_memdump,
1437*4882a593Smuzhiyun .get_fwname = brcmf_pcie_get_fwname,
1438*4882a593Smuzhiyun .reset = brcmf_pcie_reset,
1439*4882a593Smuzhiyun };
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun static void
brcmf_pcie_adjust_ramsize(struct brcmf_pciedev_info * devinfo,u8 * data,u32 data_len)1443*4882a593Smuzhiyun brcmf_pcie_adjust_ramsize(struct brcmf_pciedev_info *devinfo, u8 *data,
1444*4882a593Smuzhiyun u32 data_len)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun __le32 *field;
1447*4882a593Smuzhiyun u32 newsize;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (data_len < BRCMF_RAMSIZE_OFFSET + 8)
1450*4882a593Smuzhiyun return;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun field = (__le32 *)&data[BRCMF_RAMSIZE_OFFSET];
1453*4882a593Smuzhiyun if (le32_to_cpup(field) != BRCMF_RAMSIZE_MAGIC)
1454*4882a593Smuzhiyun return;
1455*4882a593Smuzhiyun field++;
1456*4882a593Smuzhiyun newsize = le32_to_cpup(field);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun brcmf_dbg(PCIE, "Found ramsize info in FW, adjusting to 0x%x\n",
1459*4882a593Smuzhiyun newsize);
1460*4882a593Smuzhiyun devinfo->ci->ramsize = newsize;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun static int
brcmf_pcie_init_share_ram_info(struct brcmf_pciedev_info * devinfo,u32 sharedram_addr)1465*4882a593Smuzhiyun brcmf_pcie_init_share_ram_info(struct brcmf_pciedev_info *devinfo,
1466*4882a593Smuzhiyun u32 sharedram_addr)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
1469*4882a593Smuzhiyun struct brcmf_pcie_shared_info *shared;
1470*4882a593Smuzhiyun u32 addr;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun shared = &devinfo->shared;
1473*4882a593Smuzhiyun shared->tcm_base_address = sharedram_addr;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun shared->flags = brcmf_pcie_read_tcm32(devinfo, sharedram_addr);
1476*4882a593Smuzhiyun shared->version = (u8)(shared->flags & BRCMF_PCIE_SHARED_VERSION_MASK);
1477*4882a593Smuzhiyun brcmf_dbg(PCIE, "PCIe protocol version %d\n", shared->version);
1478*4882a593Smuzhiyun if ((shared->version > BRCMF_PCIE_MAX_SHARED_VERSION) ||
1479*4882a593Smuzhiyun (shared->version < BRCMF_PCIE_MIN_SHARED_VERSION)) {
1480*4882a593Smuzhiyun brcmf_err(bus, "Unsupported PCIE version %d\n",
1481*4882a593Smuzhiyun shared->version);
1482*4882a593Smuzhiyun return -EINVAL;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun /* check firmware support dma indicies */
1486*4882a593Smuzhiyun if (shared->flags & BRCMF_PCIE_SHARED_DMA_INDEX) {
1487*4882a593Smuzhiyun if (shared->flags & BRCMF_PCIE_SHARED_DMA_2B_IDX)
1488*4882a593Smuzhiyun devinfo->dma_idx_sz = sizeof(u16);
1489*4882a593Smuzhiyun else
1490*4882a593Smuzhiyun devinfo->dma_idx_sz = sizeof(u32);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun addr = sharedram_addr + BRCMF_SHARED_MAX_RXBUFPOST_OFFSET;
1494*4882a593Smuzhiyun shared->max_rxbufpost = brcmf_pcie_read_tcm16(devinfo, addr);
1495*4882a593Smuzhiyun if (shared->max_rxbufpost == 0)
1496*4882a593Smuzhiyun shared->max_rxbufpost = BRCMF_DEF_MAX_RXBUFPOST;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun addr = sharedram_addr + BRCMF_SHARED_RX_DATAOFFSET_OFFSET;
1499*4882a593Smuzhiyun shared->rx_dataoffset = brcmf_pcie_read_tcm32(devinfo, addr);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun addr = sharedram_addr + BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET;
1502*4882a593Smuzhiyun shared->htod_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun addr = sharedram_addr + BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET;
1505*4882a593Smuzhiyun shared->dtoh_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun addr = sharedram_addr + BRCMF_SHARED_RING_INFO_ADDR_OFFSET;
1508*4882a593Smuzhiyun shared->ring_info_addr = brcmf_pcie_read_tcm32(devinfo, addr);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun brcmf_dbg(PCIE, "max rx buf post %d, rx dataoffset %d\n",
1511*4882a593Smuzhiyun shared->max_rxbufpost, shared->rx_dataoffset);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun brcmf_pcie_bus_console_init(devinfo);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun return 0;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun
brcmf_pcie_download_fw_nvram(struct brcmf_pciedev_info * devinfo,const struct firmware * fw,void * nvram,u32 nvram_len)1519*4882a593Smuzhiyun static int brcmf_pcie_download_fw_nvram(struct brcmf_pciedev_info *devinfo,
1520*4882a593Smuzhiyun const struct firmware *fw, void *nvram,
1521*4882a593Smuzhiyun u32 nvram_len)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
1524*4882a593Smuzhiyun u32 sharedram_addr;
1525*4882a593Smuzhiyun u32 sharedram_addr_written;
1526*4882a593Smuzhiyun u32 loop_counter;
1527*4882a593Smuzhiyun int err;
1528*4882a593Smuzhiyun u32 address;
1529*4882a593Smuzhiyun u32 resetintr;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun brcmf_dbg(PCIE, "Halt ARM.\n");
1532*4882a593Smuzhiyun err = brcmf_pcie_enter_download_state(devinfo);
1533*4882a593Smuzhiyun if (err)
1534*4882a593Smuzhiyun return err;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun brcmf_dbg(PCIE, "Download FW %s\n", devinfo->fw_name);
1537*4882a593Smuzhiyun memcpy_toio(devinfo->tcm + devinfo->ci->rambase,
1538*4882a593Smuzhiyun (void *)fw->data, fw->size);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun resetintr = get_unaligned_le32(fw->data);
1541*4882a593Smuzhiyun release_firmware(fw);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /* reset last 4 bytes of RAM address. to be used for shared
1544*4882a593Smuzhiyun * area. This identifies when FW is running
1545*4882a593Smuzhiyun */
1546*4882a593Smuzhiyun brcmf_pcie_write_ram32(devinfo, devinfo->ci->ramsize - 4, 0);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun if (nvram) {
1549*4882a593Smuzhiyun brcmf_dbg(PCIE, "Download NVRAM %s\n", devinfo->nvram_name);
1550*4882a593Smuzhiyun address = devinfo->ci->rambase + devinfo->ci->ramsize -
1551*4882a593Smuzhiyun nvram_len;
1552*4882a593Smuzhiyun memcpy_toio(devinfo->tcm + address, nvram, nvram_len);
1553*4882a593Smuzhiyun brcmf_fw_nvram_free(nvram);
1554*4882a593Smuzhiyun } else {
1555*4882a593Smuzhiyun brcmf_dbg(PCIE, "No matching NVRAM file found %s\n",
1556*4882a593Smuzhiyun devinfo->nvram_name);
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun sharedram_addr_written = brcmf_pcie_read_ram32(devinfo,
1560*4882a593Smuzhiyun devinfo->ci->ramsize -
1561*4882a593Smuzhiyun 4);
1562*4882a593Smuzhiyun brcmf_dbg(PCIE, "Bring ARM in running state\n");
1563*4882a593Smuzhiyun err = brcmf_pcie_exit_download_state(devinfo, resetintr);
1564*4882a593Smuzhiyun if (err)
1565*4882a593Smuzhiyun return err;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun brcmf_dbg(PCIE, "Wait for FW init\n");
1568*4882a593Smuzhiyun sharedram_addr = sharedram_addr_written;
1569*4882a593Smuzhiyun loop_counter = BRCMF_PCIE_FW_UP_TIMEOUT / 50;
1570*4882a593Smuzhiyun while ((sharedram_addr == sharedram_addr_written) && (loop_counter)) {
1571*4882a593Smuzhiyun msleep(50);
1572*4882a593Smuzhiyun sharedram_addr = brcmf_pcie_read_ram32(devinfo,
1573*4882a593Smuzhiyun devinfo->ci->ramsize -
1574*4882a593Smuzhiyun 4);
1575*4882a593Smuzhiyun loop_counter--;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun if (sharedram_addr == sharedram_addr_written) {
1578*4882a593Smuzhiyun brcmf_err(bus, "FW failed to initialize\n");
1579*4882a593Smuzhiyun return -ENODEV;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun if (sharedram_addr < devinfo->ci->rambase ||
1582*4882a593Smuzhiyun sharedram_addr >= devinfo->ci->rambase + devinfo->ci->ramsize) {
1583*4882a593Smuzhiyun brcmf_err(bus, "Invalid shared RAM address 0x%08x\n",
1584*4882a593Smuzhiyun sharedram_addr);
1585*4882a593Smuzhiyun return -ENODEV;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun brcmf_dbg(PCIE, "Shared RAM addr: 0x%08x\n", sharedram_addr);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun return (brcmf_pcie_init_share_ram_info(devinfo, sharedram_addr));
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun
brcmf_pcie_get_resource(struct brcmf_pciedev_info * devinfo)1593*4882a593Smuzhiyun static int brcmf_pcie_get_resource(struct brcmf_pciedev_info *devinfo)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun struct pci_dev *pdev = devinfo->pdev;
1596*4882a593Smuzhiyun struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
1597*4882a593Smuzhiyun int err;
1598*4882a593Smuzhiyun phys_addr_t bar0_addr, bar1_addr;
1599*4882a593Smuzhiyun ulong bar1_size;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun err = pci_enable_device(pdev);
1602*4882a593Smuzhiyun if (err) {
1603*4882a593Smuzhiyun brcmf_err(bus, "pci_enable_device failed err=%d\n", err);
1604*4882a593Smuzhiyun return err;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun pci_set_master(pdev);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun /* Bar-0 mapped address */
1610*4882a593Smuzhiyun bar0_addr = pci_resource_start(pdev, 0);
1611*4882a593Smuzhiyun /* Bar-1 mapped address */
1612*4882a593Smuzhiyun bar1_addr = pci_resource_start(pdev, 2);
1613*4882a593Smuzhiyun /* read Bar-1 mapped memory range */
1614*4882a593Smuzhiyun bar1_size = pci_resource_len(pdev, 2);
1615*4882a593Smuzhiyun if ((bar1_size == 0) || (bar1_addr == 0)) {
1616*4882a593Smuzhiyun brcmf_err(bus, "BAR1 Not enabled, device size=%ld, addr=%#016llx\n",
1617*4882a593Smuzhiyun bar1_size, (unsigned long long)bar1_addr);
1618*4882a593Smuzhiyun return -EINVAL;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun devinfo->regs = ioremap(bar0_addr, BRCMF_PCIE_REG_MAP_SIZE);
1622*4882a593Smuzhiyun devinfo->tcm = ioremap(bar1_addr, bar1_size);
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (!devinfo->regs || !devinfo->tcm) {
1625*4882a593Smuzhiyun brcmf_err(bus, "ioremap() failed (%p,%p)\n", devinfo->regs,
1626*4882a593Smuzhiyun devinfo->tcm);
1627*4882a593Smuzhiyun return -EINVAL;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun brcmf_dbg(PCIE, "Phys addr : reg space = %p base addr %#016llx\n",
1630*4882a593Smuzhiyun devinfo->regs, (unsigned long long)bar0_addr);
1631*4882a593Smuzhiyun brcmf_dbg(PCIE, "Phys addr : mem space = %p base addr %#016llx size 0x%x\n",
1632*4882a593Smuzhiyun devinfo->tcm, (unsigned long long)bar1_addr,
1633*4882a593Smuzhiyun (unsigned int)bar1_size);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun return 0;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun
brcmf_pcie_release_resource(struct brcmf_pciedev_info * devinfo)1639*4882a593Smuzhiyun static void brcmf_pcie_release_resource(struct brcmf_pciedev_info *devinfo)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun if (devinfo->tcm)
1642*4882a593Smuzhiyun iounmap(devinfo->tcm);
1643*4882a593Smuzhiyun if (devinfo->regs)
1644*4882a593Smuzhiyun iounmap(devinfo->regs);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun pci_disable_device(devinfo->pdev);
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun
brcmf_pcie_buscore_prep_addr(const struct pci_dev * pdev,u32 addr)1650*4882a593Smuzhiyun static u32 brcmf_pcie_buscore_prep_addr(const struct pci_dev *pdev, u32 addr)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun u32 ret_addr;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun ret_addr = addr & (BRCMF_PCIE_BAR0_REG_SIZE - 1);
1655*4882a593Smuzhiyun addr &= ~(BRCMF_PCIE_BAR0_REG_SIZE - 1);
1656*4882a593Smuzhiyun pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, addr);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun return ret_addr;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun
brcmf_pcie_buscore_read32(void * ctx,u32 addr)1662*4882a593Smuzhiyun static u32 brcmf_pcie_buscore_read32(void *ctx, u32 addr)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
1667*4882a593Smuzhiyun return brcmf_pcie_read_reg32(devinfo, addr);
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun
brcmf_pcie_buscore_write32(void * ctx,u32 addr,u32 value)1671*4882a593Smuzhiyun static void brcmf_pcie_buscore_write32(void *ctx, u32 addr, u32 value)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
1676*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, addr, value);
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun
brcmf_pcie_buscoreprep(void * ctx)1680*4882a593Smuzhiyun static int brcmf_pcie_buscoreprep(void *ctx)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun return brcmf_pcie_get_resource(ctx);
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun
brcmf_pcie_buscore_reset(void * ctx,struct brcmf_chip * chip)1686*4882a593Smuzhiyun static int brcmf_pcie_buscore_reset(void *ctx, struct brcmf_chip *chip)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
1689*4882a593Smuzhiyun u32 val;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun devinfo->ci = chip;
1692*4882a593Smuzhiyun brcmf_pcie_reset_device(devinfo);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun val = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
1695*4882a593Smuzhiyun if (val != 0xffffffff)
1696*4882a593Smuzhiyun brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
1697*4882a593Smuzhiyun val);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun return 0;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun
brcmf_pcie_buscore_activate(void * ctx,struct brcmf_chip * chip,u32 rstvec)1703*4882a593Smuzhiyun static void brcmf_pcie_buscore_activate(void *ctx, struct brcmf_chip *chip,
1704*4882a593Smuzhiyun u32 rstvec)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun brcmf_pcie_write_tcm32(devinfo, 0, rstvec);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun static const struct brcmf_buscore_ops brcmf_pcie_buscore_ops = {
1713*4882a593Smuzhiyun .prepare = brcmf_pcie_buscoreprep,
1714*4882a593Smuzhiyun .reset = brcmf_pcie_buscore_reset,
1715*4882a593Smuzhiyun .activate = brcmf_pcie_buscore_activate,
1716*4882a593Smuzhiyun .read32 = brcmf_pcie_buscore_read32,
1717*4882a593Smuzhiyun .write32 = brcmf_pcie_buscore_write32,
1718*4882a593Smuzhiyun };
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun #define BRCMF_PCIE_FW_CODE 0
1721*4882a593Smuzhiyun #define BRCMF_PCIE_FW_NVRAM 1
1722*4882a593Smuzhiyun
brcmf_pcie_setup(struct device * dev,int ret,struct brcmf_fw_request * fwreq)1723*4882a593Smuzhiyun static void brcmf_pcie_setup(struct device *dev, int ret,
1724*4882a593Smuzhiyun struct brcmf_fw_request *fwreq)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun const struct firmware *fw;
1727*4882a593Smuzhiyun void *nvram;
1728*4882a593Smuzhiyun struct brcmf_bus *bus;
1729*4882a593Smuzhiyun struct brcmf_pciedev *pcie_bus_dev;
1730*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo;
1731*4882a593Smuzhiyun struct brcmf_commonring **flowrings;
1732*4882a593Smuzhiyun u32 i, nvram_len;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun /* check firmware loading result */
1735*4882a593Smuzhiyun if (ret)
1736*4882a593Smuzhiyun goto fail;
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun bus = dev_get_drvdata(dev);
1739*4882a593Smuzhiyun pcie_bus_dev = bus->bus_priv.pcie;
1740*4882a593Smuzhiyun devinfo = pcie_bus_dev->devinfo;
1741*4882a593Smuzhiyun brcmf_pcie_attach(devinfo);
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun fw = fwreq->items[BRCMF_PCIE_FW_CODE].binary;
1744*4882a593Smuzhiyun nvram = fwreq->items[BRCMF_PCIE_FW_NVRAM].nv_data.data;
1745*4882a593Smuzhiyun nvram_len = fwreq->items[BRCMF_PCIE_FW_NVRAM].nv_data.len;
1746*4882a593Smuzhiyun kfree(fwreq);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun ret = brcmf_chip_get_raminfo(devinfo->ci);
1749*4882a593Smuzhiyun if (ret) {
1750*4882a593Smuzhiyun brcmf_err(bus, "Failed to get RAM info\n");
1751*4882a593Smuzhiyun release_firmware(fw);
1752*4882a593Smuzhiyun brcmf_fw_nvram_free(nvram);
1753*4882a593Smuzhiyun goto fail;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* Some of the firmwares have the size of the memory of the device
1757*4882a593Smuzhiyun * defined inside the firmware. This is because part of the memory in
1758*4882a593Smuzhiyun * the device is shared and the devision is determined by FW. Parse
1759*4882a593Smuzhiyun * the firmware and adjust the chip memory size now.
1760*4882a593Smuzhiyun */
1761*4882a593Smuzhiyun brcmf_pcie_adjust_ramsize(devinfo, (u8 *)fw->data, fw->size);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun ret = brcmf_pcie_download_fw_nvram(devinfo, fw, nvram, nvram_len);
1764*4882a593Smuzhiyun if (ret)
1765*4882a593Smuzhiyun goto fail;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun devinfo->state = BRCMFMAC_PCIE_STATE_UP;
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun ret = brcmf_pcie_init_ringbuffers(devinfo);
1770*4882a593Smuzhiyun if (ret)
1771*4882a593Smuzhiyun goto fail;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun ret = brcmf_pcie_init_scratchbuffers(devinfo);
1774*4882a593Smuzhiyun if (ret)
1775*4882a593Smuzhiyun goto fail;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
1778*4882a593Smuzhiyun ret = brcmf_pcie_request_irq(devinfo);
1779*4882a593Smuzhiyun if (ret)
1780*4882a593Smuzhiyun goto fail;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun /* hook the commonrings in the bus structure. */
1783*4882a593Smuzhiyun for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++)
1784*4882a593Smuzhiyun bus->msgbuf->commonrings[i] =
1785*4882a593Smuzhiyun &devinfo->shared.commonrings[i]->commonring;
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun flowrings = kcalloc(devinfo->shared.max_flowrings, sizeof(*flowrings),
1788*4882a593Smuzhiyun GFP_KERNEL);
1789*4882a593Smuzhiyun if (!flowrings)
1790*4882a593Smuzhiyun goto fail;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun for (i = 0; i < devinfo->shared.max_flowrings; i++)
1793*4882a593Smuzhiyun flowrings[i] = &devinfo->shared.flowrings[i].commonring;
1794*4882a593Smuzhiyun bus->msgbuf->flowrings = flowrings;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun bus->msgbuf->rx_dataoffset = devinfo->shared.rx_dataoffset;
1797*4882a593Smuzhiyun bus->msgbuf->max_rxbufpost = devinfo->shared.max_rxbufpost;
1798*4882a593Smuzhiyun bus->msgbuf->max_flowrings = devinfo->shared.max_flowrings;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun init_waitqueue_head(&devinfo->mbdata_resp_wait);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun ret = brcmf_attach(&devinfo->pdev->dev);
1803*4882a593Smuzhiyun if (ret)
1804*4882a593Smuzhiyun goto fail;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun brcmf_pcie_bus_console_read(devinfo, false);
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun return;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun fail:
1811*4882a593Smuzhiyun device_release_driver(dev);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun static struct brcmf_fw_request *
brcmf_pcie_prepare_fw_request(struct brcmf_pciedev_info * devinfo)1815*4882a593Smuzhiyun brcmf_pcie_prepare_fw_request(struct brcmf_pciedev_info *devinfo)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun struct brcmf_fw_request *fwreq;
1818*4882a593Smuzhiyun struct brcmf_fw_name fwnames[] = {
1819*4882a593Smuzhiyun { ".bin", devinfo->fw_name },
1820*4882a593Smuzhiyun { ".txt", devinfo->nvram_name },
1821*4882a593Smuzhiyun };
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun fwreq = brcmf_fw_alloc_request(devinfo->ci->chip, devinfo->ci->chiprev,
1824*4882a593Smuzhiyun brcmf_pcie_fwnames,
1825*4882a593Smuzhiyun ARRAY_SIZE(brcmf_pcie_fwnames),
1826*4882a593Smuzhiyun fwnames, ARRAY_SIZE(fwnames));
1827*4882a593Smuzhiyun if (!fwreq)
1828*4882a593Smuzhiyun return NULL;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun fwreq->items[BRCMF_PCIE_FW_CODE].type = BRCMF_FW_TYPE_BINARY;
1831*4882a593Smuzhiyun fwreq->items[BRCMF_PCIE_FW_NVRAM].type = BRCMF_FW_TYPE_NVRAM;
1832*4882a593Smuzhiyun fwreq->items[BRCMF_PCIE_FW_NVRAM].flags = BRCMF_FW_REQF_OPTIONAL;
1833*4882a593Smuzhiyun fwreq->board_type = devinfo->settings->board_type;
1834*4882a593Smuzhiyun /* NVRAM reserves PCI domain 0 for Broadcom's SDK faked bus */
1835*4882a593Smuzhiyun fwreq->domain_nr = pci_domain_nr(devinfo->pdev->bus) + 1;
1836*4882a593Smuzhiyun fwreq->bus_nr = devinfo->pdev->bus->number;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun return fwreq;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun static int
brcmf_pcie_probe(struct pci_dev * pdev,const struct pci_device_id * id)1842*4882a593Smuzhiyun brcmf_pcie_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun int ret;
1845*4882a593Smuzhiyun struct brcmf_fw_request *fwreq;
1846*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo;
1847*4882a593Smuzhiyun struct brcmf_pciedev *pcie_bus_dev;
1848*4882a593Smuzhiyun struct brcmf_bus *bus;
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter %x:%x\n", pdev->vendor, pdev->device);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun ret = -ENOMEM;
1853*4882a593Smuzhiyun devinfo = kzalloc(sizeof(*devinfo), GFP_KERNEL);
1854*4882a593Smuzhiyun if (devinfo == NULL)
1855*4882a593Smuzhiyun return ret;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun devinfo->pdev = pdev;
1858*4882a593Smuzhiyun pcie_bus_dev = NULL;
1859*4882a593Smuzhiyun devinfo->ci = brcmf_chip_attach(devinfo, &brcmf_pcie_buscore_ops);
1860*4882a593Smuzhiyun if (IS_ERR(devinfo->ci)) {
1861*4882a593Smuzhiyun ret = PTR_ERR(devinfo->ci);
1862*4882a593Smuzhiyun devinfo->ci = NULL;
1863*4882a593Smuzhiyun goto fail;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun pcie_bus_dev = kzalloc(sizeof(*pcie_bus_dev), GFP_KERNEL);
1867*4882a593Smuzhiyun if (pcie_bus_dev == NULL) {
1868*4882a593Smuzhiyun ret = -ENOMEM;
1869*4882a593Smuzhiyun goto fail;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun devinfo->settings = brcmf_get_module_param(&devinfo->pdev->dev,
1873*4882a593Smuzhiyun BRCMF_BUSTYPE_PCIE,
1874*4882a593Smuzhiyun devinfo->ci->chip,
1875*4882a593Smuzhiyun devinfo->ci->chiprev);
1876*4882a593Smuzhiyun if (!devinfo->settings) {
1877*4882a593Smuzhiyun ret = -ENOMEM;
1878*4882a593Smuzhiyun goto fail;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun bus = kzalloc(sizeof(*bus), GFP_KERNEL);
1882*4882a593Smuzhiyun if (!bus) {
1883*4882a593Smuzhiyun ret = -ENOMEM;
1884*4882a593Smuzhiyun goto fail;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun bus->msgbuf = kzalloc(sizeof(*bus->msgbuf), GFP_KERNEL);
1887*4882a593Smuzhiyun if (!bus->msgbuf) {
1888*4882a593Smuzhiyun ret = -ENOMEM;
1889*4882a593Smuzhiyun kfree(bus);
1890*4882a593Smuzhiyun goto fail;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun /* hook it all together. */
1894*4882a593Smuzhiyun pcie_bus_dev->devinfo = devinfo;
1895*4882a593Smuzhiyun pcie_bus_dev->bus = bus;
1896*4882a593Smuzhiyun bus->dev = &pdev->dev;
1897*4882a593Smuzhiyun bus->bus_priv.pcie = pcie_bus_dev;
1898*4882a593Smuzhiyun bus->ops = &brcmf_pcie_bus_ops;
1899*4882a593Smuzhiyun bus->proto_type = BRCMF_PROTO_MSGBUF;
1900*4882a593Smuzhiyun bus->chip = devinfo->coreid;
1901*4882a593Smuzhiyun bus->wowl_supported = pci_pme_capable(pdev, PCI_D3hot);
1902*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, bus);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun ret = brcmf_alloc(&devinfo->pdev->dev, devinfo->settings);
1905*4882a593Smuzhiyun if (ret)
1906*4882a593Smuzhiyun goto fail_bus;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun fwreq = brcmf_pcie_prepare_fw_request(devinfo);
1909*4882a593Smuzhiyun if (!fwreq) {
1910*4882a593Smuzhiyun ret = -ENOMEM;
1911*4882a593Smuzhiyun goto fail_brcmf;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun ret = brcmf_fw_get_firmwares(bus->dev, fwreq, brcmf_pcie_setup);
1915*4882a593Smuzhiyun if (ret < 0) {
1916*4882a593Smuzhiyun kfree(fwreq);
1917*4882a593Smuzhiyun goto fail_brcmf;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun return 0;
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun fail_brcmf:
1922*4882a593Smuzhiyun brcmf_free(&devinfo->pdev->dev);
1923*4882a593Smuzhiyun fail_bus:
1924*4882a593Smuzhiyun kfree(bus->msgbuf);
1925*4882a593Smuzhiyun kfree(bus);
1926*4882a593Smuzhiyun fail:
1927*4882a593Smuzhiyun brcmf_err(NULL, "failed %x:%x\n", pdev->vendor, pdev->device);
1928*4882a593Smuzhiyun brcmf_pcie_release_resource(devinfo);
1929*4882a593Smuzhiyun if (devinfo->ci)
1930*4882a593Smuzhiyun brcmf_chip_detach(devinfo->ci);
1931*4882a593Smuzhiyun if (devinfo->settings)
1932*4882a593Smuzhiyun brcmf_release_module_param(devinfo->settings);
1933*4882a593Smuzhiyun kfree(pcie_bus_dev);
1934*4882a593Smuzhiyun kfree(devinfo);
1935*4882a593Smuzhiyun return ret;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun static void
brcmf_pcie_remove(struct pci_dev * pdev)1940*4882a593Smuzhiyun brcmf_pcie_remove(struct pci_dev *pdev)
1941*4882a593Smuzhiyun {
1942*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo;
1943*4882a593Smuzhiyun struct brcmf_bus *bus;
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun bus = dev_get_drvdata(&pdev->dev);
1948*4882a593Smuzhiyun if (bus == NULL)
1949*4882a593Smuzhiyun return;
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun devinfo = bus->bus_priv.pcie->devinfo;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
1954*4882a593Smuzhiyun if (devinfo->ci)
1955*4882a593Smuzhiyun brcmf_pcie_intr_disable(devinfo);
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun brcmf_detach(&pdev->dev);
1958*4882a593Smuzhiyun brcmf_free(&pdev->dev);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun kfree(bus->bus_priv.pcie);
1961*4882a593Smuzhiyun kfree(bus->msgbuf->flowrings);
1962*4882a593Smuzhiyun kfree(bus->msgbuf);
1963*4882a593Smuzhiyun kfree(bus);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun brcmf_pcie_release_irq(devinfo);
1966*4882a593Smuzhiyun brcmf_pcie_release_scratchbuffers(devinfo);
1967*4882a593Smuzhiyun brcmf_pcie_release_ringbuffers(devinfo);
1968*4882a593Smuzhiyun brcmf_pcie_reset_device(devinfo);
1969*4882a593Smuzhiyun brcmf_pcie_release_resource(devinfo);
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun if (devinfo->ci)
1972*4882a593Smuzhiyun brcmf_chip_detach(devinfo->ci);
1973*4882a593Smuzhiyun if (devinfo->settings)
1974*4882a593Smuzhiyun brcmf_release_module_param(devinfo->settings);
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun kfree(devinfo);
1977*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, NULL);
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun #ifdef CONFIG_PM
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun
brcmf_pcie_pm_enter_D3(struct device * dev)1984*4882a593Smuzhiyun static int brcmf_pcie_pm_enter_D3(struct device *dev)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo;
1987*4882a593Smuzhiyun struct brcmf_bus *bus;
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun bus = dev_get_drvdata(dev);
1992*4882a593Smuzhiyun devinfo = bus->bus_priv.pcie->devinfo;
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun brcmf_bus_change_state(bus, BRCMF_BUS_DOWN);
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun devinfo->mbdata_completed = false;
1997*4882a593Smuzhiyun brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D3_INFORM);
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun wait_event_timeout(devinfo->mbdata_resp_wait, devinfo->mbdata_completed,
2000*4882a593Smuzhiyun BRCMF_PCIE_MBDATA_TIMEOUT);
2001*4882a593Smuzhiyun if (!devinfo->mbdata_completed) {
2002*4882a593Smuzhiyun brcmf_err(bus, "Timeout on response for entering D3 substate\n");
2003*4882a593Smuzhiyun brcmf_bus_change_state(bus, BRCMF_BUS_UP);
2004*4882a593Smuzhiyun return -EIO;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun return 0;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun
brcmf_pcie_pm_leave_D3(struct device * dev)2013*4882a593Smuzhiyun static int brcmf_pcie_pm_leave_D3(struct device *dev)
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun struct brcmf_pciedev_info *devinfo;
2016*4882a593Smuzhiyun struct brcmf_bus *bus;
2017*4882a593Smuzhiyun struct pci_dev *pdev;
2018*4882a593Smuzhiyun int err;
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun bus = dev_get_drvdata(dev);
2023*4882a593Smuzhiyun devinfo = bus->bus_priv.pcie->devinfo;
2024*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter, dev=%p, bus=%p\n", dev, bus);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun /* Check if device is still up and running, if so we are ready */
2027*4882a593Smuzhiyun if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_INTMASK) != 0) {
2028*4882a593Smuzhiyun brcmf_dbg(PCIE, "Try to wakeup device....\n");
2029*4882a593Smuzhiyun if (brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D0_INFORM))
2030*4882a593Smuzhiyun goto cleanup;
2031*4882a593Smuzhiyun brcmf_dbg(PCIE, "Hot resume, continue....\n");
2032*4882a593Smuzhiyun devinfo->state = BRCMFMAC_PCIE_STATE_UP;
2033*4882a593Smuzhiyun brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
2034*4882a593Smuzhiyun brcmf_bus_change_state(bus, BRCMF_BUS_UP);
2035*4882a593Smuzhiyun brcmf_pcie_intr_enable(devinfo);
2036*4882a593Smuzhiyun brcmf_pcie_hostready(devinfo);
2037*4882a593Smuzhiyun return 0;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun cleanup:
2041*4882a593Smuzhiyun brcmf_chip_detach(devinfo->ci);
2042*4882a593Smuzhiyun devinfo->ci = NULL;
2043*4882a593Smuzhiyun pdev = devinfo->pdev;
2044*4882a593Smuzhiyun brcmf_pcie_remove(pdev);
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun err = brcmf_pcie_probe(pdev, NULL);
2047*4882a593Smuzhiyun if (err)
2048*4882a593Smuzhiyun __brcmf_err(NULL, __func__, "probe after resume failed, err=%d\n", err);
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun return err;
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun static const struct dev_pm_ops brcmf_pciedrvr_pm = {
2055*4882a593Smuzhiyun .suspend = brcmf_pcie_pm_enter_D3,
2056*4882a593Smuzhiyun .resume = brcmf_pcie_pm_leave_D3,
2057*4882a593Smuzhiyun .freeze = brcmf_pcie_pm_enter_D3,
2058*4882a593Smuzhiyun .restore = brcmf_pcie_pm_leave_D3,
2059*4882a593Smuzhiyun };
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun #endif /* CONFIG_PM */
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun #define BRCMF_PCIE_DEVICE(dev_id) { BRCM_PCIE_VENDOR_ID_BROADCOM, dev_id,\
2066*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, 0 }
2067*4882a593Smuzhiyun #define BRCMF_PCIE_DEVICE_SUB(dev_id, subvend, subdev) { \
2068*4882a593Smuzhiyun BRCM_PCIE_VENDOR_ID_BROADCOM, dev_id,\
2069*4882a593Smuzhiyun subvend, subdev, PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, 0 }
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun static const struct pci_device_id brcmf_pcie_devid_table[] = {
2072*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4350_DEVICE_ID),
2073*4882a593Smuzhiyun BRCMF_PCIE_DEVICE_SUB(0x4355, BRCM_PCIE_VENDOR_ID_BROADCOM, 0x4355),
2074*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4354_RAW_DEVICE_ID),
2075*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4356_DEVICE_ID),
2076*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_43567_DEVICE_ID),
2077*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_43570_DEVICE_ID),
2078*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4358_DEVICE_ID),
2079*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4359_DEVICE_ID),
2080*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_DEVICE_ID),
2081*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_2G_DEVICE_ID),
2082*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_5G_DEVICE_ID),
2083*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_RAW_DEVICE_ID),
2084*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4364_DEVICE_ID),
2085*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_DEVICE_ID),
2086*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_2G_DEVICE_ID),
2087*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_5G_DEVICE_ID),
2088*4882a593Smuzhiyun BRCMF_PCIE_DEVICE_SUB(0x4365, BRCM_PCIE_VENDOR_ID_BROADCOM, 0x4365),
2089*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_DEVICE_ID),
2090*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_2G_DEVICE_ID),
2091*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_5G_DEVICE_ID),
2092*4882a593Smuzhiyun BRCMF_PCIE_DEVICE(BRCM_PCIE_4371_DEVICE_ID),
2093*4882a593Smuzhiyun { /* end: all zeroes */ }
2094*4882a593Smuzhiyun };
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, brcmf_pcie_devid_table);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun static struct pci_driver brcmf_pciedrvr = {
2101*4882a593Smuzhiyun .node = {},
2102*4882a593Smuzhiyun .name = KBUILD_MODNAME,
2103*4882a593Smuzhiyun .id_table = brcmf_pcie_devid_table,
2104*4882a593Smuzhiyun .probe = brcmf_pcie_probe,
2105*4882a593Smuzhiyun .remove = brcmf_pcie_remove,
2106*4882a593Smuzhiyun #ifdef CONFIG_PM
2107*4882a593Smuzhiyun .driver.pm = &brcmf_pciedrvr_pm,
2108*4882a593Smuzhiyun #endif
2109*4882a593Smuzhiyun .driver.coredump = brcmf_dev_coredump,
2110*4882a593Smuzhiyun };
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun
brcmf_pcie_register(void)2113*4882a593Smuzhiyun int brcmf_pcie_register(void)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
2116*4882a593Smuzhiyun return pci_register_driver(&brcmf_pciedrvr);
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun
brcmf_pcie_exit(void)2120*4882a593Smuzhiyun void brcmf_pcie_exit(void)
2121*4882a593Smuzhiyun {
2122*4882a593Smuzhiyun brcmf_dbg(PCIE, "Enter\n");
2123*4882a593Smuzhiyun pci_unregister_driver(&brcmf_pciedrvr);
2124*4882a593Smuzhiyun }
2125