1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun Broadcom B43legacy wireless driver
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
7*4882a593Smuzhiyun Stefano Brivio <stefano.brivio@polimi.it>
8*4882a593Smuzhiyun Michael Buesch <m@bues.ch>
9*4882a593Smuzhiyun Danny van Dyk <kugelfang@gentoo.org>
10*4882a593Smuzhiyun Andreas Jaggi <andreas.jaggi@waterwave.ch>
11*4882a593Smuzhiyun Copyright (c) 2007 Larry Finger <Larry.Finger@lwfinger.net>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun Some parts of the code in this file are derived from the ipw2200
14*4882a593Smuzhiyun driver Copyright(c) 2003 - 2004 Intel Corporation.
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "b43legacy.h"
22*4882a593Smuzhiyun #include "main.h"
23*4882a593Smuzhiyun #include "phy.h"
24*4882a593Smuzhiyun #include "radio.h"
25*4882a593Smuzhiyun #include "ilt.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Table for b43legacy_radio_calibrationvalue() */
29*4882a593Smuzhiyun static const u16 rcc_table[16] = {
30*4882a593Smuzhiyun 0x0002, 0x0003, 0x0001, 0x000F,
31*4882a593Smuzhiyun 0x0006, 0x0007, 0x0005, 0x000F,
32*4882a593Smuzhiyun 0x000A, 0x000B, 0x0009, 0x000F,
33*4882a593Smuzhiyun 0x000E, 0x000F, 0x000D, 0x000F,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Reverse the bits of a 4bit value.
37*4882a593Smuzhiyun * Example: 1101 is flipped 1011
38*4882a593Smuzhiyun */
flip_4bit(u16 value)39*4882a593Smuzhiyun static u16 flip_4bit(u16 value)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun u16 flipped = 0x0000;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun B43legacy_BUG_ON(!((value & ~0x000F) == 0x0000));
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun flipped |= (value & 0x0001) << 3;
46*4882a593Smuzhiyun flipped |= (value & 0x0002) << 1;
47*4882a593Smuzhiyun flipped |= (value & 0x0004) >> 1;
48*4882a593Smuzhiyun flipped |= (value & 0x0008) >> 3;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return flipped;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Get the freq, as it has to be written to the device. */
54*4882a593Smuzhiyun static inline
channel2freq_bg(u8 channel)55*4882a593Smuzhiyun u16 channel2freq_bg(u8 channel)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun /* Frequencies are given as frequencies_bg[index] + 2.4GHz
58*4882a593Smuzhiyun * Starting with channel 1
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun static const u16 frequencies_bg[14] = {
61*4882a593Smuzhiyun 12, 17, 22, 27,
62*4882a593Smuzhiyun 32, 37, 42, 47,
63*4882a593Smuzhiyun 52, 57, 62, 67,
64*4882a593Smuzhiyun 72, 84,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (unlikely(channel < 1 || channel > 14)) {
68*4882a593Smuzhiyun printk(KERN_INFO "b43legacy: Channel %d is out of range\n",
69*4882a593Smuzhiyun channel);
70*4882a593Smuzhiyun dump_stack();
71*4882a593Smuzhiyun return 2412;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return frequencies_bg[channel - 1];
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
b43legacy_radio_lock(struct b43legacy_wldev * dev)77*4882a593Smuzhiyun void b43legacy_radio_lock(struct b43legacy_wldev *dev)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun u32 status;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
82*4882a593Smuzhiyun B43legacy_WARN_ON(status & B43legacy_MACCTL_RADIOLOCK);
83*4882a593Smuzhiyun status |= B43legacy_MACCTL_RADIOLOCK;
84*4882a593Smuzhiyun b43legacy_write32(dev, B43legacy_MMIO_MACCTL, status);
85*4882a593Smuzhiyun udelay(10);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
b43legacy_radio_unlock(struct b43legacy_wldev * dev)88*4882a593Smuzhiyun void b43legacy_radio_unlock(struct b43legacy_wldev *dev)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun u32 status;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun b43legacy_read16(dev, B43legacy_MMIO_PHY_VER); /* dummy read */
93*4882a593Smuzhiyun status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
94*4882a593Smuzhiyun B43legacy_WARN_ON(!(status & B43legacy_MACCTL_RADIOLOCK));
95*4882a593Smuzhiyun status &= ~B43legacy_MACCTL_RADIOLOCK;
96*4882a593Smuzhiyun b43legacy_write32(dev, B43legacy_MMIO_MACCTL, status);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
b43legacy_radio_read16(struct b43legacy_wldev * dev,u16 offset)99*4882a593Smuzhiyun u16 b43legacy_radio_read16(struct b43legacy_wldev *dev, u16 offset)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun switch (phy->type) {
104*4882a593Smuzhiyun case B43legacy_PHYTYPE_B:
105*4882a593Smuzhiyun if (phy->radio_ver == 0x2053) {
106*4882a593Smuzhiyun if (offset < 0x70)
107*4882a593Smuzhiyun offset += 0x80;
108*4882a593Smuzhiyun else if (offset < 0x80)
109*4882a593Smuzhiyun offset += 0x70;
110*4882a593Smuzhiyun } else if (phy->radio_ver == 0x2050)
111*4882a593Smuzhiyun offset |= 0x80;
112*4882a593Smuzhiyun else
113*4882a593Smuzhiyun B43legacy_WARN_ON(1);
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun case B43legacy_PHYTYPE_G:
116*4882a593Smuzhiyun offset |= 0x80;
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun default:
119*4882a593Smuzhiyun B43legacy_BUG_ON(1);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_RADIO_CONTROL, offset);
123*4882a593Smuzhiyun return b43legacy_read16(dev, B43legacy_MMIO_RADIO_DATA_LOW);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
b43legacy_radio_write16(struct b43legacy_wldev * dev,u16 offset,u16 val)126*4882a593Smuzhiyun void b43legacy_radio_write16(struct b43legacy_wldev *dev, u16 offset, u16 val)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_RADIO_CONTROL, offset);
129*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_RADIO_DATA_LOW, val);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
b43legacy_set_all_gains(struct b43legacy_wldev * dev,s16 first,s16 second,s16 third)132*4882a593Smuzhiyun static void b43legacy_set_all_gains(struct b43legacy_wldev *dev,
133*4882a593Smuzhiyun s16 first, s16 second, s16 third)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
136*4882a593Smuzhiyun u16 i;
137*4882a593Smuzhiyun u16 start = 0x08;
138*4882a593Smuzhiyun u16 end = 0x18;
139*4882a593Smuzhiyun u16 offset = 0x0400;
140*4882a593Smuzhiyun u16 tmp;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (phy->rev <= 1) {
143*4882a593Smuzhiyun offset = 0x5000;
144*4882a593Smuzhiyun start = 0x10;
145*4882a593Smuzhiyun end = 0x20;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun for (i = 0; i < 4; i++)
149*4882a593Smuzhiyun b43legacy_ilt_write(dev, offset + i, first);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = start; i < end; i++)
152*4882a593Smuzhiyun b43legacy_ilt_write(dev, offset + i, second);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (third != -1) {
155*4882a593Smuzhiyun tmp = ((u16)third << 14) | ((u16)third << 6);
156*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A0,
157*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A0) & 0xBFBF)
158*4882a593Smuzhiyun | tmp);
159*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A1,
160*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A1) & 0xBFBF)
161*4882a593Smuzhiyun | tmp);
162*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A2,
163*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A2) & 0xBFBF)
164*4882a593Smuzhiyun | tmp);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun b43legacy_dummy_transmission(dev);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
b43legacy_set_original_gains(struct b43legacy_wldev * dev)169*4882a593Smuzhiyun static void b43legacy_set_original_gains(struct b43legacy_wldev *dev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
172*4882a593Smuzhiyun u16 i;
173*4882a593Smuzhiyun u16 tmp;
174*4882a593Smuzhiyun u16 offset = 0x0400;
175*4882a593Smuzhiyun u16 start = 0x0008;
176*4882a593Smuzhiyun u16 end = 0x0018;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (phy->rev <= 1) {
179*4882a593Smuzhiyun offset = 0x5000;
180*4882a593Smuzhiyun start = 0x0010;
181*4882a593Smuzhiyun end = 0x0020;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
185*4882a593Smuzhiyun tmp = (i & 0xFFFC);
186*4882a593Smuzhiyun tmp |= (i & 0x0001) << 1;
187*4882a593Smuzhiyun tmp |= (i & 0x0002) >> 1;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun b43legacy_ilt_write(dev, offset + i, tmp);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for (i = start; i < end; i++)
193*4882a593Smuzhiyun b43legacy_ilt_write(dev, offset + i, i - start);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A0,
196*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A0) & 0xBFBF)
197*4882a593Smuzhiyun | 0x4040);
198*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A1,
199*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A1) & 0xBFBF)
200*4882a593Smuzhiyun | 0x4040);
201*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A2,
202*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A2) & 0xBFBF)
203*4882a593Smuzhiyun | 0x4000);
204*4882a593Smuzhiyun b43legacy_dummy_transmission(dev);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Synthetic PU workaround */
b43legacy_synth_pu_workaround(struct b43legacy_wldev * dev,u8 channel)208*4882a593Smuzhiyun static void b43legacy_synth_pu_workaround(struct b43legacy_wldev *dev,
209*4882a593Smuzhiyun u8 channel)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun might_sleep();
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6)
216*4882a593Smuzhiyun /* We do not need the workaround. */
217*4882a593Smuzhiyun return;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (channel <= 10)
220*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL,
221*4882a593Smuzhiyun channel2freq_bg(channel + 4));
222*4882a593Smuzhiyun else
223*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL,
224*4882a593Smuzhiyun channel2freq_bg(channel));
225*4882a593Smuzhiyun msleep(1);
226*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL,
227*4882a593Smuzhiyun channel2freq_bg(channel));
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
b43legacy_radio_aci_detect(struct b43legacy_wldev * dev,u8 channel)230*4882a593Smuzhiyun u8 b43legacy_radio_aci_detect(struct b43legacy_wldev *dev, u8 channel)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
233*4882a593Smuzhiyun u8 ret = 0;
234*4882a593Smuzhiyun u16 saved;
235*4882a593Smuzhiyun u16 rssi;
236*4882a593Smuzhiyun u16 temp;
237*4882a593Smuzhiyun int i;
238*4882a593Smuzhiyun int j = 0;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun saved = b43legacy_phy_read(dev, 0x0403);
241*4882a593Smuzhiyun b43legacy_radio_selectchannel(dev, channel, 0);
242*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
243*4882a593Smuzhiyun if (phy->aci_hw_rssi)
244*4882a593Smuzhiyun rssi = b43legacy_phy_read(dev, 0x048A) & 0x3F;
245*4882a593Smuzhiyun else
246*4882a593Smuzhiyun rssi = saved & 0x3F;
247*4882a593Smuzhiyun /* clamp temp to signed 5bit */
248*4882a593Smuzhiyun if (rssi > 32)
249*4882a593Smuzhiyun rssi -= 64;
250*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
251*4882a593Smuzhiyun temp = (b43legacy_phy_read(dev, 0x047F) >> 8) & 0x3F;
252*4882a593Smuzhiyun if (temp > 32)
253*4882a593Smuzhiyun temp -= 64;
254*4882a593Smuzhiyun if (temp < rssi)
255*4882a593Smuzhiyun j++;
256*4882a593Smuzhiyun if (j >= 20)
257*4882a593Smuzhiyun ret = 1;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0403, saved);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return ret;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
b43legacy_radio_aci_scan(struct b43legacy_wldev * dev)264*4882a593Smuzhiyun u8 b43legacy_radio_aci_scan(struct b43legacy_wldev *dev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
267*4882a593Smuzhiyun u8 ret[13] = { 0 };
268*4882a593Smuzhiyun unsigned int channel = phy->channel;
269*4882a593Smuzhiyun unsigned int i;
270*4882a593Smuzhiyun unsigned int j;
271*4882a593Smuzhiyun unsigned int start;
272*4882a593Smuzhiyun unsigned int end;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (!((phy->type == B43legacy_PHYTYPE_G) && (phy->rev > 0)))
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun b43legacy_phy_lock(dev);
278*4882a593Smuzhiyun b43legacy_radio_lock(dev);
279*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802,
280*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0802) & 0xFFFC);
281*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
282*4882a593Smuzhiyun b43legacy_phy_read(dev, B43legacy_PHY_G_CRS)
283*4882a593Smuzhiyun & 0x7FFF);
284*4882a593Smuzhiyun b43legacy_set_all_gains(dev, 3, 8, 1);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun start = (channel > 5) ? channel - 5 : 1;
287*4882a593Smuzhiyun end = (channel + 5 < 14) ? channel + 5 : 13;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun for (i = start; i <= end; i++) {
290*4882a593Smuzhiyun if (abs(channel - i) > 2)
291*4882a593Smuzhiyun ret[i-1] = b43legacy_radio_aci_detect(dev, i);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun b43legacy_radio_selectchannel(dev, channel, 0);
294*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802,
295*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0802) & 0xFFFC)
296*4882a593Smuzhiyun | 0x0003);
297*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0403,
298*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0403) & 0xFFF8);
299*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
300*4882a593Smuzhiyun b43legacy_phy_read(dev, B43legacy_PHY_G_CRS)
301*4882a593Smuzhiyun | 0x8000);
302*4882a593Smuzhiyun b43legacy_set_original_gains(dev);
303*4882a593Smuzhiyun for (i = 0; i < 13; i++) {
304*4882a593Smuzhiyun if (!ret[i])
305*4882a593Smuzhiyun continue;
306*4882a593Smuzhiyun end = (i + 5 < 13) ? i + 5 : 13;
307*4882a593Smuzhiyun for (j = i; j < end; j++)
308*4882a593Smuzhiyun ret[j] = 1;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun b43legacy_radio_unlock(dev);
311*4882a593Smuzhiyun b43legacy_phy_unlock(dev);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return ret[channel - 1];
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* https://bcm-specs.sipsolutions.net/NRSSILookupTable */
b43legacy_nrssi_hw_write(struct b43legacy_wldev * dev,u16 offset,s16 val)317*4882a593Smuzhiyun void b43legacy_nrssi_hw_write(struct b43legacy_wldev *dev, u16 offset, s16 val)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_NRSSILT_CTRL, offset);
320*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_NRSSILT_DATA, (u16)val);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* https://bcm-specs.sipsolutions.net/NRSSILookupTable */
b43legacy_nrssi_hw_read(struct b43legacy_wldev * dev,u16 offset)324*4882a593Smuzhiyun s16 b43legacy_nrssi_hw_read(struct b43legacy_wldev *dev, u16 offset)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun u16 val;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_NRSSILT_CTRL, offset);
329*4882a593Smuzhiyun val = b43legacy_phy_read(dev, B43legacy_PHY_NRSSILT_DATA);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return (s16)val;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* https://bcm-specs.sipsolutions.net/NRSSILookupTable */
b43legacy_nrssi_hw_update(struct b43legacy_wldev * dev,u16 val)335*4882a593Smuzhiyun void b43legacy_nrssi_hw_update(struct b43legacy_wldev *dev, u16 val)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun u16 i;
338*4882a593Smuzhiyun s16 tmp;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
341*4882a593Smuzhiyun tmp = b43legacy_nrssi_hw_read(dev, i);
342*4882a593Smuzhiyun tmp -= val;
343*4882a593Smuzhiyun tmp = clamp_val(tmp, -32, 31);
344*4882a593Smuzhiyun b43legacy_nrssi_hw_write(dev, i, tmp);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* https://bcm-specs.sipsolutions.net/NRSSILookupTable */
b43legacy_nrssi_mem_update(struct b43legacy_wldev * dev)349*4882a593Smuzhiyun void b43legacy_nrssi_mem_update(struct b43legacy_wldev *dev)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
352*4882a593Smuzhiyun s16 i;
353*4882a593Smuzhiyun s16 delta;
354*4882a593Smuzhiyun s32 tmp;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun delta = 0x1F - phy->nrssi[0];
357*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
358*4882a593Smuzhiyun tmp = (i - delta) * phy->nrssislope;
359*4882a593Smuzhiyun tmp /= 0x10000;
360*4882a593Smuzhiyun tmp += 0x3A;
361*4882a593Smuzhiyun tmp = clamp_val(tmp, 0, 0x3F);
362*4882a593Smuzhiyun phy->nrssi_lt[i] = tmp;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
b43legacy_calc_nrssi_offset(struct b43legacy_wldev * dev)366*4882a593Smuzhiyun static void b43legacy_calc_nrssi_offset(struct b43legacy_wldev *dev)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
369*4882a593Smuzhiyun u16 backup[20] = { 0 };
370*4882a593Smuzhiyun s16 v47F;
371*4882a593Smuzhiyun u16 i;
372*4882a593Smuzhiyun u16 saved = 0xFFFF;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun backup[0] = b43legacy_phy_read(dev, 0x0001);
375*4882a593Smuzhiyun backup[1] = b43legacy_phy_read(dev, 0x0811);
376*4882a593Smuzhiyun backup[2] = b43legacy_phy_read(dev, 0x0812);
377*4882a593Smuzhiyun backup[3] = b43legacy_phy_read(dev, 0x0814);
378*4882a593Smuzhiyun backup[4] = b43legacy_phy_read(dev, 0x0815);
379*4882a593Smuzhiyun backup[5] = b43legacy_phy_read(dev, 0x005A);
380*4882a593Smuzhiyun backup[6] = b43legacy_phy_read(dev, 0x0059);
381*4882a593Smuzhiyun backup[7] = b43legacy_phy_read(dev, 0x0058);
382*4882a593Smuzhiyun backup[8] = b43legacy_phy_read(dev, 0x000A);
383*4882a593Smuzhiyun backup[9] = b43legacy_phy_read(dev, 0x0003);
384*4882a593Smuzhiyun backup[10] = b43legacy_radio_read16(dev, 0x007A);
385*4882a593Smuzhiyun backup[11] = b43legacy_radio_read16(dev, 0x0043);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0429,
388*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0429) & 0x7FFF);
389*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0001,
390*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0001) & 0x3FFF)
391*4882a593Smuzhiyun | 0x4000);
392*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811,
393*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0811) | 0x000C);
394*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
395*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0812) & 0xFFF3)
396*4882a593Smuzhiyun | 0x0004);
397*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802,
398*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
399*4882a593Smuzhiyun if (phy->rev >= 6) {
400*4882a593Smuzhiyun backup[12] = b43legacy_phy_read(dev, 0x002E);
401*4882a593Smuzhiyun backup[13] = b43legacy_phy_read(dev, 0x002F);
402*4882a593Smuzhiyun backup[14] = b43legacy_phy_read(dev, 0x080F);
403*4882a593Smuzhiyun backup[15] = b43legacy_phy_read(dev, 0x0810);
404*4882a593Smuzhiyun backup[16] = b43legacy_phy_read(dev, 0x0801);
405*4882a593Smuzhiyun backup[17] = b43legacy_phy_read(dev, 0x0060);
406*4882a593Smuzhiyun backup[18] = b43legacy_phy_read(dev, 0x0014);
407*4882a593Smuzhiyun backup[19] = b43legacy_phy_read(dev, 0x0478);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002E, 0);
410*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002F, 0);
411*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x080F, 0);
412*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0810, 0);
413*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0478,
414*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0478) | 0x0100);
415*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0801,
416*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0801) | 0x0040);
417*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0060,
418*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0060) | 0x0040);
419*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0014,
420*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0014) | 0x0200);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
423*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A) | 0x0070);
424*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
425*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A) | 0x0080);
426*4882a593Smuzhiyun udelay(30);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun v47F = (s16)((b43legacy_phy_read(dev, 0x047F) >> 8) & 0x003F);
429*4882a593Smuzhiyun if (v47F >= 0x20)
430*4882a593Smuzhiyun v47F -= 0x40;
431*4882a593Smuzhiyun if (v47F == 31) {
432*4882a593Smuzhiyun for (i = 7; i >= 4; i--) {
433*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007B, i);
434*4882a593Smuzhiyun udelay(20);
435*4882a593Smuzhiyun v47F = (s16)((b43legacy_phy_read(dev, 0x047F) >> 8)
436*4882a593Smuzhiyun & 0x003F);
437*4882a593Smuzhiyun if (v47F >= 0x20)
438*4882a593Smuzhiyun v47F -= 0x40;
439*4882a593Smuzhiyun if (v47F < 31 && saved == 0xFFFF)
440*4882a593Smuzhiyun saved = i;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun if (saved == 0xFFFF)
443*4882a593Smuzhiyun saved = 4;
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
446*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
447*4882a593Smuzhiyun & 0x007F);
448*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0814,
449*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0814) | 0x0001);
450*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0815,
451*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0815) & 0xFFFE);
452*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811,
453*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0811) | 0x000C);
454*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
455*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0812) | 0x000C);
456*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811,
457*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0811) | 0x0030);
458*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
459*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0812) | 0x0030);
460*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, 0x0480);
461*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, 0x0810);
462*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x000D);
463*4882a593Smuzhiyun if (phy->analog == 0)
464*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0003, 0x0122);
465*4882a593Smuzhiyun else
466*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x000A,
467*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x000A)
468*4882a593Smuzhiyun | 0x2000);
469*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0814,
470*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0814) | 0x0004);
471*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0815,
472*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0815) & 0xFFFB);
473*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0003,
474*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0003) & 0xFF9F)
475*4882a593Smuzhiyun | 0x0040);
476*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
477*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
478*4882a593Smuzhiyun | 0x000F);
479*4882a593Smuzhiyun b43legacy_set_all_gains(dev, 3, 0, 1);
480*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043,
481*4882a593Smuzhiyun (b43legacy_radio_read16(dev, 0x0043)
482*4882a593Smuzhiyun & 0x00F0) | 0x000F);
483*4882a593Smuzhiyun udelay(30);
484*4882a593Smuzhiyun v47F = (s16)((b43legacy_phy_read(dev, 0x047F) >> 8) & 0x003F);
485*4882a593Smuzhiyun if (v47F >= 0x20)
486*4882a593Smuzhiyun v47F -= 0x40;
487*4882a593Smuzhiyun if (v47F == -32) {
488*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
489*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007B, i);
490*4882a593Smuzhiyun udelay(20);
491*4882a593Smuzhiyun v47F = (s16)((b43legacy_phy_read(dev, 0x047F) >>
492*4882a593Smuzhiyun 8) & 0x003F);
493*4882a593Smuzhiyun if (v47F >= 0x20)
494*4882a593Smuzhiyun v47F -= 0x40;
495*4882a593Smuzhiyun if (v47F > -31 && saved == 0xFFFF)
496*4882a593Smuzhiyun saved = i;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun if (saved == 0xFFFF)
499*4882a593Smuzhiyun saved = 3;
500*4882a593Smuzhiyun } else
501*4882a593Smuzhiyun saved = 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007B, saved);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (phy->rev >= 6) {
506*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002E, backup[12]);
507*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002F, backup[13]);
508*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x080F, backup[14]);
509*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0810, backup[15]);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0814, backup[3]);
512*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0815, backup[4]);
513*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, backup[5]);
514*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, backup[6]);
515*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, backup[7]);
516*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x000A, backup[8]);
517*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0003, backup[9]);
518*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, backup[11]);
519*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A, backup[10]);
520*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802,
521*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0802) | 0x1 | 0x2);
522*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0429,
523*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0429) | 0x8000);
524*4882a593Smuzhiyun b43legacy_set_original_gains(dev);
525*4882a593Smuzhiyun if (phy->rev >= 6) {
526*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0801, backup[16]);
527*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0060, backup[17]);
528*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0014, backup[18]);
529*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0478, backup[19]);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0001, backup[0]);
532*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812, backup[2]);
533*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811, backup[1]);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
b43legacy_calc_nrssi_slope(struct b43legacy_wldev * dev)536*4882a593Smuzhiyun void b43legacy_calc_nrssi_slope(struct b43legacy_wldev *dev)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
539*4882a593Smuzhiyun u16 backup[18] = { 0 };
540*4882a593Smuzhiyun u16 tmp;
541*4882a593Smuzhiyun s16 nrssi0;
542*4882a593Smuzhiyun s16 nrssi1;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun switch (phy->type) {
545*4882a593Smuzhiyun case B43legacy_PHYTYPE_B:
546*4882a593Smuzhiyun backup[0] = b43legacy_radio_read16(dev, 0x007A);
547*4882a593Smuzhiyun backup[1] = b43legacy_radio_read16(dev, 0x0052);
548*4882a593Smuzhiyun backup[2] = b43legacy_radio_read16(dev, 0x0043);
549*4882a593Smuzhiyun backup[3] = b43legacy_phy_read(dev, 0x0030);
550*4882a593Smuzhiyun backup[4] = b43legacy_phy_read(dev, 0x0026);
551*4882a593Smuzhiyun backup[5] = b43legacy_phy_read(dev, 0x0015);
552*4882a593Smuzhiyun backup[6] = b43legacy_phy_read(dev, 0x002A);
553*4882a593Smuzhiyun backup[7] = b43legacy_phy_read(dev, 0x0020);
554*4882a593Smuzhiyun backup[8] = b43legacy_phy_read(dev, 0x005A);
555*4882a593Smuzhiyun backup[9] = b43legacy_phy_read(dev, 0x0059);
556*4882a593Smuzhiyun backup[10] = b43legacy_phy_read(dev, 0x0058);
557*4882a593Smuzhiyun backup[11] = b43legacy_read16(dev, 0x03E2);
558*4882a593Smuzhiyun backup[12] = b43legacy_read16(dev, 0x03E6);
559*4882a593Smuzhiyun backup[13] = b43legacy_read16(dev, B43legacy_MMIO_CHANNEL_EXT);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun tmp = b43legacy_radio_read16(dev, 0x007A);
562*4882a593Smuzhiyun tmp &= (phy->rev >= 5) ? 0x007F : 0x000F;
563*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A, tmp);
564*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0030, 0x00FF);
565*4882a593Smuzhiyun b43legacy_write16(dev, 0x03EC, 0x7F7F);
566*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0026, 0x0000);
567*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015,
568*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0015) | 0x0020);
569*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002A, 0x08A3);
570*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
571*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
572*4882a593Smuzhiyun | 0x0080);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun nrssi0 = (s16)b43legacy_phy_read(dev, 0x0027);
575*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
576*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
577*4882a593Smuzhiyun & 0x007F);
578*4882a593Smuzhiyun if (phy->analog >= 2)
579*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E6, 0x0040);
580*4882a593Smuzhiyun else if (phy->analog == 0)
581*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E6, 0x0122);
582*4882a593Smuzhiyun else
583*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL_EXT,
584*4882a593Smuzhiyun b43legacy_read16(dev,
585*4882a593Smuzhiyun B43legacy_MMIO_CHANNEL_EXT) & 0x2000);
586*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0020, 0x3F3F);
587*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xF330);
588*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x005A, 0x0060);
589*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043,
590*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x0043)
591*4882a593Smuzhiyun & 0x00F0);
592*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, 0x0480);
593*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, 0x0810);
594*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x000D);
595*4882a593Smuzhiyun udelay(20);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun nrssi1 = (s16)b43legacy_phy_read(dev, 0x0027);
598*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0030, backup[3]);
599*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A, backup[0]);
600*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E2, backup[11]);
601*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0026, backup[4]);
602*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, backup[5]);
603*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002A, backup[6]);
604*4882a593Smuzhiyun b43legacy_synth_pu_workaround(dev, phy->channel);
605*4882a593Smuzhiyun if (phy->analog != 0)
606*4882a593Smuzhiyun b43legacy_write16(dev, 0x03F4, backup[13]);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0020, backup[7]);
609*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, backup[8]);
610*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, backup[9]);
611*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, backup[10]);
612*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0052, backup[1]);
613*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, backup[2]);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (nrssi0 == nrssi1)
616*4882a593Smuzhiyun phy->nrssislope = 0x00010000;
617*4882a593Smuzhiyun else
618*4882a593Smuzhiyun phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (nrssi0 <= -4) {
621*4882a593Smuzhiyun phy->nrssi[0] = nrssi0;
622*4882a593Smuzhiyun phy->nrssi[1] = nrssi1;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun case B43legacy_PHYTYPE_G:
626*4882a593Smuzhiyun if (phy->radio_rev >= 9)
627*4882a593Smuzhiyun return;
628*4882a593Smuzhiyun if (phy->radio_rev == 8)
629*4882a593Smuzhiyun b43legacy_calc_nrssi_offset(dev);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
632*4882a593Smuzhiyun b43legacy_phy_read(dev, B43legacy_PHY_G_CRS)
633*4882a593Smuzhiyun & 0x7FFF);
634*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802,
635*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0802) & 0xFFFC);
636*4882a593Smuzhiyun backup[7] = b43legacy_read16(dev, 0x03E2);
637*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E2,
638*4882a593Smuzhiyun b43legacy_read16(dev, 0x03E2) | 0x8000);
639*4882a593Smuzhiyun backup[0] = b43legacy_radio_read16(dev, 0x007A);
640*4882a593Smuzhiyun backup[1] = b43legacy_radio_read16(dev, 0x0052);
641*4882a593Smuzhiyun backup[2] = b43legacy_radio_read16(dev, 0x0043);
642*4882a593Smuzhiyun backup[3] = b43legacy_phy_read(dev, 0x0015);
643*4882a593Smuzhiyun backup[4] = b43legacy_phy_read(dev, 0x005A);
644*4882a593Smuzhiyun backup[5] = b43legacy_phy_read(dev, 0x0059);
645*4882a593Smuzhiyun backup[6] = b43legacy_phy_read(dev, 0x0058);
646*4882a593Smuzhiyun backup[8] = b43legacy_read16(dev, 0x03E6);
647*4882a593Smuzhiyun backup[9] = b43legacy_read16(dev, B43legacy_MMIO_CHANNEL_EXT);
648*4882a593Smuzhiyun if (phy->rev >= 3) {
649*4882a593Smuzhiyun backup[10] = b43legacy_phy_read(dev, 0x002E);
650*4882a593Smuzhiyun backup[11] = b43legacy_phy_read(dev, 0x002F);
651*4882a593Smuzhiyun backup[12] = b43legacy_phy_read(dev, 0x080F);
652*4882a593Smuzhiyun backup[13] = b43legacy_phy_read(dev,
653*4882a593Smuzhiyun B43legacy_PHY_G_LO_CONTROL);
654*4882a593Smuzhiyun backup[14] = b43legacy_phy_read(dev, 0x0801);
655*4882a593Smuzhiyun backup[15] = b43legacy_phy_read(dev, 0x0060);
656*4882a593Smuzhiyun backup[16] = b43legacy_phy_read(dev, 0x0014);
657*4882a593Smuzhiyun backup[17] = b43legacy_phy_read(dev, 0x0478);
658*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002E, 0);
659*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_LO_CONTROL, 0);
660*4882a593Smuzhiyun switch (phy->rev) {
661*4882a593Smuzhiyun case 4: case 6: case 7:
662*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0478,
663*4882a593Smuzhiyun b43legacy_phy_read(dev,
664*4882a593Smuzhiyun 0x0478) | 0x0100);
665*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0801,
666*4882a593Smuzhiyun b43legacy_phy_read(dev,
667*4882a593Smuzhiyun 0x0801) | 0x0040);
668*4882a593Smuzhiyun break;
669*4882a593Smuzhiyun case 3: case 5:
670*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0801,
671*4882a593Smuzhiyun b43legacy_phy_read(dev,
672*4882a593Smuzhiyun 0x0801) & 0xFFBF);
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0060,
676*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0060)
677*4882a593Smuzhiyun | 0x0040);
678*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0014,
679*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0014)
680*4882a593Smuzhiyun | 0x0200);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
683*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
684*4882a593Smuzhiyun | 0x0070);
685*4882a593Smuzhiyun b43legacy_set_all_gains(dev, 0, 8, 0);
686*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
687*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
688*4882a593Smuzhiyun & 0x00F7);
689*4882a593Smuzhiyun if (phy->rev >= 2) {
690*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811,
691*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0811)
692*4882a593Smuzhiyun & 0xFFCF) | 0x0030);
693*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
694*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0812)
695*4882a593Smuzhiyun & 0xFFCF) | 0x0010);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
698*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
699*4882a593Smuzhiyun | 0x0080);
700*4882a593Smuzhiyun udelay(20);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun nrssi0 = (s16)((b43legacy_phy_read(dev, 0x047F) >> 8) & 0x003F);
703*4882a593Smuzhiyun if (nrssi0 >= 0x0020)
704*4882a593Smuzhiyun nrssi0 -= 0x0040;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
707*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
708*4882a593Smuzhiyun & 0x007F);
709*4882a593Smuzhiyun if (phy->analog >= 2)
710*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0003,
711*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0003)
712*4882a593Smuzhiyun & 0xFF9F) | 0x0040);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL_EXT,
715*4882a593Smuzhiyun b43legacy_read16(dev,
716*4882a593Smuzhiyun B43legacy_MMIO_CHANNEL_EXT) | 0x2000);
717*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A,
718*4882a593Smuzhiyun b43legacy_radio_read16(dev, 0x007A)
719*4882a593Smuzhiyun | 0x000F);
720*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xF330);
721*4882a593Smuzhiyun if (phy->rev >= 2) {
722*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
723*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0812)
724*4882a593Smuzhiyun & 0xFFCF) | 0x0020);
725*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811,
726*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0811)
727*4882a593Smuzhiyun & 0xFFCF) | 0x0020);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun b43legacy_set_all_gains(dev, 3, 0, 1);
731*4882a593Smuzhiyun if (phy->radio_rev == 8)
732*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, 0x001F);
733*4882a593Smuzhiyun else {
734*4882a593Smuzhiyun tmp = b43legacy_radio_read16(dev, 0x0052) & 0xFF0F;
735*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0052, tmp | 0x0060);
736*4882a593Smuzhiyun tmp = b43legacy_radio_read16(dev, 0x0043) & 0xFFF0;
737*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, tmp | 0x0009);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, 0x0480);
740*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, 0x0810);
741*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x000D);
742*4882a593Smuzhiyun udelay(20);
743*4882a593Smuzhiyun nrssi1 = (s16)((b43legacy_phy_read(dev, 0x047F) >> 8) & 0x003F);
744*4882a593Smuzhiyun if (nrssi1 >= 0x0020)
745*4882a593Smuzhiyun nrssi1 -= 0x0040;
746*4882a593Smuzhiyun if (nrssi0 == nrssi1)
747*4882a593Smuzhiyun phy->nrssislope = 0x00010000;
748*4882a593Smuzhiyun else
749*4882a593Smuzhiyun phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
750*4882a593Smuzhiyun if (nrssi0 >= -4) {
751*4882a593Smuzhiyun phy->nrssi[0] = nrssi1;
752*4882a593Smuzhiyun phy->nrssi[1] = nrssi0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun if (phy->rev >= 3) {
755*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002E, backup[10]);
756*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002F, backup[11]);
757*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x080F, backup[12]);
758*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_LO_CONTROL,
759*4882a593Smuzhiyun backup[13]);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun if (phy->rev >= 2) {
762*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
763*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0812)
764*4882a593Smuzhiyun & 0xFFCF);
765*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811,
766*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0811)
767*4882a593Smuzhiyun & 0xFFCF);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x007A, backup[0]);
771*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0052, backup[1]);
772*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, backup[2]);
773*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E2, backup[7]);
774*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E6, backup[8]);
775*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL_EXT, backup[9]);
776*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, backup[3]);
777*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, backup[4]);
778*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, backup[5]);
779*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, backup[6]);
780*4882a593Smuzhiyun b43legacy_synth_pu_workaround(dev, phy->channel);
781*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802,
782*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0802) | 0x0003);
783*4882a593Smuzhiyun b43legacy_set_original_gains(dev);
784*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
785*4882a593Smuzhiyun b43legacy_phy_read(dev, B43legacy_PHY_G_CRS)
786*4882a593Smuzhiyun | 0x8000);
787*4882a593Smuzhiyun if (phy->rev >= 3) {
788*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0801, backup[14]);
789*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0060, backup[15]);
790*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0014, backup[16]);
791*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0478, backup[17]);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun b43legacy_nrssi_mem_update(dev);
794*4882a593Smuzhiyun b43legacy_calc_nrssi_threshold(dev);
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun default:
797*4882a593Smuzhiyun B43legacy_BUG_ON(1);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
b43legacy_calc_nrssi_threshold(struct b43legacy_wldev * dev)801*4882a593Smuzhiyun void b43legacy_calc_nrssi_threshold(struct b43legacy_wldev *dev)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
804*4882a593Smuzhiyun s32 threshold;
805*4882a593Smuzhiyun s32 a;
806*4882a593Smuzhiyun s32 b;
807*4882a593Smuzhiyun s16 tmp16;
808*4882a593Smuzhiyun u16 tmp_u16;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun switch (phy->type) {
811*4882a593Smuzhiyun case B43legacy_PHYTYPE_B: {
812*4882a593Smuzhiyun if (phy->radio_ver != 0x2050)
813*4882a593Smuzhiyun return;
814*4882a593Smuzhiyun if (!(dev->dev->bus->sprom.boardflags_lo &
815*4882a593Smuzhiyun B43legacy_BFL_RSSI))
816*4882a593Smuzhiyun return;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (phy->radio_rev >= 6) {
819*4882a593Smuzhiyun threshold = (phy->nrssi[1] - phy->nrssi[0]) * 32;
820*4882a593Smuzhiyun threshold += 20 * (phy->nrssi[0] + 1);
821*4882a593Smuzhiyun threshold /= 40;
822*4882a593Smuzhiyun } else
823*4882a593Smuzhiyun threshold = phy->nrssi[1] - 5;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun threshold = clamp_val(threshold, 0, 0x3E);
826*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x0020); /* dummy read */
827*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0020, (((u16)threshold) << 8)
828*4882a593Smuzhiyun | 0x001C);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (phy->radio_rev >= 6) {
831*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0087, 0x0E0D);
832*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0086, 0x0C0B);
833*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0085, 0x0A09);
834*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0084, 0x0808);
835*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0083, 0x0808);
836*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0082, 0x0604);
837*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0081, 0x0302);
838*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0080, 0x0100);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun break;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun case B43legacy_PHYTYPE_G:
843*4882a593Smuzhiyun if (!phy->gmode ||
844*4882a593Smuzhiyun !(dev->dev->bus->sprom.boardflags_lo &
845*4882a593Smuzhiyun B43legacy_BFL_RSSI)) {
846*4882a593Smuzhiyun tmp16 = b43legacy_nrssi_hw_read(dev, 0x20);
847*4882a593Smuzhiyun if (tmp16 >= 0x20)
848*4882a593Smuzhiyun tmp16 -= 0x40;
849*4882a593Smuzhiyun if (tmp16 < 3)
850*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x048A,
851*4882a593Smuzhiyun (b43legacy_phy_read(dev,
852*4882a593Smuzhiyun 0x048A) & 0xF000) | 0x09EB);
853*4882a593Smuzhiyun else
854*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x048A,
855*4882a593Smuzhiyun (b43legacy_phy_read(dev,
856*4882a593Smuzhiyun 0x048A) & 0xF000) | 0x0AED);
857*4882a593Smuzhiyun } else {
858*4882a593Smuzhiyun if (phy->interfmode ==
859*4882a593Smuzhiyun B43legacy_RADIO_INTERFMODE_NONWLAN) {
860*4882a593Smuzhiyun a = 0xE;
861*4882a593Smuzhiyun b = 0xA;
862*4882a593Smuzhiyun } else if (!phy->aci_wlan_automatic &&
863*4882a593Smuzhiyun phy->aci_enable) {
864*4882a593Smuzhiyun a = 0x13;
865*4882a593Smuzhiyun b = 0x12;
866*4882a593Smuzhiyun } else {
867*4882a593Smuzhiyun a = 0xE;
868*4882a593Smuzhiyun b = 0x11;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun a = a * (phy->nrssi[1] - phy->nrssi[0]);
872*4882a593Smuzhiyun a += (phy->nrssi[0] << 6);
873*4882a593Smuzhiyun if (a < 32)
874*4882a593Smuzhiyun a += 31;
875*4882a593Smuzhiyun else
876*4882a593Smuzhiyun a += 32;
877*4882a593Smuzhiyun a = a >> 6;
878*4882a593Smuzhiyun a = clamp_val(a, -31, 31);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun b = b * (phy->nrssi[1] - phy->nrssi[0]);
881*4882a593Smuzhiyun b += (phy->nrssi[0] << 6);
882*4882a593Smuzhiyun if (b < 32)
883*4882a593Smuzhiyun b += 31;
884*4882a593Smuzhiyun else
885*4882a593Smuzhiyun b += 32;
886*4882a593Smuzhiyun b = b >> 6;
887*4882a593Smuzhiyun b = clamp_val(b, -31, 31);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun tmp_u16 = b43legacy_phy_read(dev, 0x048A) & 0xF000;
890*4882a593Smuzhiyun tmp_u16 |= ((u32)b & 0x0000003F);
891*4882a593Smuzhiyun tmp_u16 |= (((u32)a & 0x0000003F) << 6);
892*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x048A, tmp_u16);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun default:
896*4882a593Smuzhiyun B43legacy_BUG_ON(1);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* Stack implementation to save/restore values from the
901*4882a593Smuzhiyun * interference mitigation code.
902*4882a593Smuzhiyun * It is save to restore values in random order.
903*4882a593Smuzhiyun */
_stack_save(u32 * _stackptr,size_t * stackidx,u8 id,u16 offset,u16 value)904*4882a593Smuzhiyun static void _stack_save(u32 *_stackptr, size_t *stackidx,
905*4882a593Smuzhiyun u8 id, u16 offset, u16 value)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun u32 *stackptr = &(_stackptr[*stackidx]);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun B43legacy_WARN_ON(!((offset & 0xE000) == 0x0000));
910*4882a593Smuzhiyun B43legacy_WARN_ON(!((id & 0xF8) == 0x00));
911*4882a593Smuzhiyun *stackptr = offset;
912*4882a593Smuzhiyun *stackptr |= ((u32)id) << 13;
913*4882a593Smuzhiyun *stackptr |= ((u32)value) << 16;
914*4882a593Smuzhiyun (*stackidx)++;
915*4882a593Smuzhiyun B43legacy_WARN_ON(!(*stackidx < B43legacy_INTERFSTACK_SIZE));
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
_stack_restore(u32 * stackptr,u8 id,u16 offset)918*4882a593Smuzhiyun static u16 _stack_restore(u32 *stackptr,
919*4882a593Smuzhiyun u8 id, u16 offset)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun size_t i;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun B43legacy_WARN_ON(!((offset & 0xE000) == 0x0000));
924*4882a593Smuzhiyun B43legacy_WARN_ON(!((id & 0xF8) == 0x00));
925*4882a593Smuzhiyun for (i = 0; i < B43legacy_INTERFSTACK_SIZE; i++, stackptr++) {
926*4882a593Smuzhiyun if ((*stackptr & 0x00001FFF) != offset)
927*4882a593Smuzhiyun continue;
928*4882a593Smuzhiyun if (((*stackptr & 0x00007000) >> 13) != id)
929*4882a593Smuzhiyun continue;
930*4882a593Smuzhiyun return ((*stackptr & 0xFFFF0000) >> 16);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun B43legacy_BUG_ON(1);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun #define phy_stacksave(offset) \
938*4882a593Smuzhiyun do { \
939*4882a593Smuzhiyun _stack_save(stack, &stackidx, 0x1, (offset), \
940*4882a593Smuzhiyun b43legacy_phy_read(dev, (offset))); \
941*4882a593Smuzhiyun } while (0)
942*4882a593Smuzhiyun #define phy_stackrestore(offset) \
943*4882a593Smuzhiyun do { \
944*4882a593Smuzhiyun b43legacy_phy_write(dev, (offset), \
945*4882a593Smuzhiyun _stack_restore(stack, 0x1, \
946*4882a593Smuzhiyun (offset))); \
947*4882a593Smuzhiyun } while (0)
948*4882a593Smuzhiyun #define radio_stacksave(offset) \
949*4882a593Smuzhiyun do { \
950*4882a593Smuzhiyun _stack_save(stack, &stackidx, 0x2, (offset), \
951*4882a593Smuzhiyun b43legacy_radio_read16(dev, (offset))); \
952*4882a593Smuzhiyun } while (0)
953*4882a593Smuzhiyun #define radio_stackrestore(offset) \
954*4882a593Smuzhiyun do { \
955*4882a593Smuzhiyun b43legacy_radio_write16(dev, (offset), \
956*4882a593Smuzhiyun _stack_restore(stack, 0x2, \
957*4882a593Smuzhiyun (offset))); \
958*4882a593Smuzhiyun } while (0)
959*4882a593Smuzhiyun #define ilt_stacksave(offset) \
960*4882a593Smuzhiyun do { \
961*4882a593Smuzhiyun _stack_save(stack, &stackidx, 0x3, (offset), \
962*4882a593Smuzhiyun b43legacy_ilt_read(dev, (offset))); \
963*4882a593Smuzhiyun } while (0)
964*4882a593Smuzhiyun #define ilt_stackrestore(offset) \
965*4882a593Smuzhiyun do { \
966*4882a593Smuzhiyun b43legacy_ilt_write(dev, (offset), \
967*4882a593Smuzhiyun _stack_restore(stack, 0x3, \
968*4882a593Smuzhiyun (offset))); \
969*4882a593Smuzhiyun } while (0)
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun static void
b43legacy_radio_interference_mitigation_enable(struct b43legacy_wldev * dev,int mode)972*4882a593Smuzhiyun b43legacy_radio_interference_mitigation_enable(struct b43legacy_wldev *dev,
973*4882a593Smuzhiyun int mode)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
976*4882a593Smuzhiyun u16 tmp;
977*4882a593Smuzhiyun u16 flipped;
978*4882a593Smuzhiyun u32 tmp32;
979*4882a593Smuzhiyun size_t stackidx = 0;
980*4882a593Smuzhiyun u32 *stack = phy->interfstack;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun switch (mode) {
983*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_NONWLAN:
984*4882a593Smuzhiyun if (phy->rev != 1) {
985*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x042B,
986*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x042B)
987*4882a593Smuzhiyun | 0x0800);
988*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
989*4882a593Smuzhiyun b43legacy_phy_read(dev,
990*4882a593Smuzhiyun B43legacy_PHY_G_CRS) & ~0x4000);
991*4882a593Smuzhiyun break;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun radio_stacksave(0x0078);
994*4882a593Smuzhiyun tmp = (b43legacy_radio_read16(dev, 0x0078) & 0x001E);
995*4882a593Smuzhiyun flipped = flip_4bit(tmp);
996*4882a593Smuzhiyun if (flipped < 10 && flipped >= 8)
997*4882a593Smuzhiyun flipped = 7;
998*4882a593Smuzhiyun else if (flipped >= 10)
999*4882a593Smuzhiyun flipped -= 3;
1000*4882a593Smuzhiyun flipped = flip_4bit(flipped);
1001*4882a593Smuzhiyun flipped = (flipped << 1) | 0x0020;
1002*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0078, flipped);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun b43legacy_calc_nrssi_threshold(dev);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun phy_stacksave(0x0406);
1007*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0406, 0x7E28);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x042B,
1010*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x042B) | 0x0800);
1011*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_RADIO_BITFIELD,
1012*4882a593Smuzhiyun b43legacy_phy_read(dev,
1013*4882a593Smuzhiyun B43legacy_PHY_RADIO_BITFIELD) | 0x1000);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun phy_stacksave(0x04A0);
1016*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A0,
1017*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A0) & 0xC0C0)
1018*4882a593Smuzhiyun | 0x0008);
1019*4882a593Smuzhiyun phy_stacksave(0x04A1);
1020*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A1,
1021*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A1) & 0xC0C0)
1022*4882a593Smuzhiyun | 0x0605);
1023*4882a593Smuzhiyun phy_stacksave(0x04A2);
1024*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A2,
1025*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A2) & 0xC0C0)
1026*4882a593Smuzhiyun | 0x0204);
1027*4882a593Smuzhiyun phy_stacksave(0x04A8);
1028*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A8,
1029*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A8) & 0xC0C0)
1030*4882a593Smuzhiyun | 0x0803);
1031*4882a593Smuzhiyun phy_stacksave(0x04AB);
1032*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AB,
1033*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04AB) & 0xC0C0)
1034*4882a593Smuzhiyun | 0x0605);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun phy_stacksave(0x04A7);
1037*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A7, 0x0002);
1038*4882a593Smuzhiyun phy_stacksave(0x04A3);
1039*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A3, 0x287A);
1040*4882a593Smuzhiyun phy_stacksave(0x04A9);
1041*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A9, 0x2027);
1042*4882a593Smuzhiyun phy_stacksave(0x0493);
1043*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0493, 0x32F5);
1044*4882a593Smuzhiyun phy_stacksave(0x04AA);
1045*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AA, 0x2027);
1046*4882a593Smuzhiyun phy_stacksave(0x04AC);
1047*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AC, 0x32F5);
1048*4882a593Smuzhiyun break;
1049*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_MANUALWLAN:
1050*4882a593Smuzhiyun if (b43legacy_phy_read(dev, 0x0033) & 0x0800)
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun phy->aci_enable = true;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun phy_stacksave(B43legacy_PHY_RADIO_BITFIELD);
1056*4882a593Smuzhiyun phy_stacksave(B43legacy_PHY_G_CRS);
1057*4882a593Smuzhiyun if (phy->rev < 2)
1058*4882a593Smuzhiyun phy_stacksave(0x0406);
1059*4882a593Smuzhiyun else {
1060*4882a593Smuzhiyun phy_stacksave(0x04C0);
1061*4882a593Smuzhiyun phy_stacksave(0x04C1);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun phy_stacksave(0x0033);
1064*4882a593Smuzhiyun phy_stacksave(0x04A7);
1065*4882a593Smuzhiyun phy_stacksave(0x04A3);
1066*4882a593Smuzhiyun phy_stacksave(0x04A9);
1067*4882a593Smuzhiyun phy_stacksave(0x04AA);
1068*4882a593Smuzhiyun phy_stacksave(0x04AC);
1069*4882a593Smuzhiyun phy_stacksave(0x0493);
1070*4882a593Smuzhiyun phy_stacksave(0x04A1);
1071*4882a593Smuzhiyun phy_stacksave(0x04A0);
1072*4882a593Smuzhiyun phy_stacksave(0x04A2);
1073*4882a593Smuzhiyun phy_stacksave(0x048A);
1074*4882a593Smuzhiyun phy_stacksave(0x04A8);
1075*4882a593Smuzhiyun phy_stacksave(0x04AB);
1076*4882a593Smuzhiyun if (phy->rev == 2) {
1077*4882a593Smuzhiyun phy_stacksave(0x04AD);
1078*4882a593Smuzhiyun phy_stacksave(0x04AE);
1079*4882a593Smuzhiyun } else if (phy->rev >= 3) {
1080*4882a593Smuzhiyun phy_stacksave(0x04AD);
1081*4882a593Smuzhiyun phy_stacksave(0x0415);
1082*4882a593Smuzhiyun phy_stacksave(0x0416);
1083*4882a593Smuzhiyun phy_stacksave(0x0417);
1084*4882a593Smuzhiyun ilt_stacksave(0x1A00 + 0x2);
1085*4882a593Smuzhiyun ilt_stacksave(0x1A00 + 0x3);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun phy_stacksave(0x042B);
1088*4882a593Smuzhiyun phy_stacksave(0x048C);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_RADIO_BITFIELD,
1091*4882a593Smuzhiyun b43legacy_phy_read(dev,
1092*4882a593Smuzhiyun B43legacy_PHY_RADIO_BITFIELD) & ~0x1000);
1093*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
1094*4882a593Smuzhiyun (b43legacy_phy_read(dev,
1095*4882a593Smuzhiyun B43legacy_PHY_G_CRS)
1096*4882a593Smuzhiyun & 0xFFFC) | 0x0002);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0033, 0x0800);
1099*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A3, 0x2027);
1100*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A9, 0x1CA8);
1101*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0493, 0x287A);
1102*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AA, 0x1CA8);
1103*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AC, 0x287A);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A0,
1106*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A0)
1107*4882a593Smuzhiyun & 0xFFC0) | 0x001A);
1108*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A7, 0x000D);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun if (phy->rev < 2)
1111*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0406, 0xFF0D);
1112*4882a593Smuzhiyun else if (phy->rev == 2) {
1113*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04C0, 0xFFFF);
1114*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04C1, 0x00A9);
1115*4882a593Smuzhiyun } else {
1116*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04C0, 0x00C1);
1117*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04C1, 0x0059);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A1,
1121*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A1)
1122*4882a593Smuzhiyun & 0xC0FF) | 0x1800);
1123*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A1,
1124*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A1)
1125*4882a593Smuzhiyun & 0xFFC0) | 0x0015);
1126*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A8,
1127*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A8)
1128*4882a593Smuzhiyun & 0xCFFF) | 0x1000);
1129*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A8,
1130*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A8)
1131*4882a593Smuzhiyun & 0xF0FF) | 0x0A00);
1132*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AB,
1133*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04AB)
1134*4882a593Smuzhiyun & 0xCFFF) | 0x1000);
1135*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AB,
1136*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04AB)
1137*4882a593Smuzhiyun & 0xF0FF) | 0x0800);
1138*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AB,
1139*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04AB)
1140*4882a593Smuzhiyun & 0xFFCF) | 0x0010);
1141*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AB,
1142*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04AB)
1143*4882a593Smuzhiyun & 0xFFF0) | 0x0005);
1144*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A8,
1145*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A8)
1146*4882a593Smuzhiyun & 0xFFCF) | 0x0010);
1147*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A8,
1148*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A8)
1149*4882a593Smuzhiyun & 0xFFF0) | 0x0006);
1150*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A2,
1151*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A2)
1152*4882a593Smuzhiyun & 0xF0FF) | 0x0800);
1153*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A0,
1154*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A0)
1155*4882a593Smuzhiyun & 0xF0FF) | 0x0500);
1156*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04A2,
1157*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04A2)
1158*4882a593Smuzhiyun & 0xFFF0) | 0x000B);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (phy->rev >= 3) {
1161*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x048A,
1162*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x048A)
1163*4882a593Smuzhiyun & ~0x8000);
1164*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0415,
1165*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0415)
1166*4882a593Smuzhiyun & 0x8000) | 0x36D8);
1167*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0416,
1168*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0416)
1169*4882a593Smuzhiyun & 0x8000) | 0x36D8);
1170*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0417,
1171*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0417)
1172*4882a593Smuzhiyun & 0xFE00) | 0x016D);
1173*4882a593Smuzhiyun } else {
1174*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x048A,
1175*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x048A)
1176*4882a593Smuzhiyun | 0x1000);
1177*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x048A,
1178*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x048A)
1179*4882a593Smuzhiyun & 0x9FFF) | 0x2000);
1180*4882a593Smuzhiyun tmp32 = b43legacy_shm_read32(dev, B43legacy_SHM_SHARED,
1181*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET);
1182*4882a593Smuzhiyun if (!(tmp32 & 0x800)) {
1183*4882a593Smuzhiyun tmp32 |= 0x800;
1184*4882a593Smuzhiyun b43legacy_shm_write32(dev, B43legacy_SHM_SHARED,
1185*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET,
1186*4882a593Smuzhiyun tmp32);
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun if (phy->rev >= 2)
1190*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x042B,
1191*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x042B)
1192*4882a593Smuzhiyun | 0x0800);
1193*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x048C,
1194*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x048C)
1195*4882a593Smuzhiyun & 0xF0FF) | 0x0200);
1196*4882a593Smuzhiyun if (phy->rev == 2) {
1197*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AE,
1198*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04AE)
1199*4882a593Smuzhiyun & 0xFF00) | 0x007F);
1200*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AD,
1201*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x04AD)
1202*4882a593Smuzhiyun & 0x00FF) | 0x1300);
1203*4882a593Smuzhiyun } else if (phy->rev >= 6) {
1204*4882a593Smuzhiyun b43legacy_ilt_write(dev, 0x1A00 + 0x3, 0x007F);
1205*4882a593Smuzhiyun b43legacy_ilt_write(dev, 0x1A00 + 0x2, 0x007F);
1206*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x04AD,
1207*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x04AD)
1208*4882a593Smuzhiyun & 0x00FF);
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun b43legacy_calc_nrssi_slope(dev);
1211*4882a593Smuzhiyun break;
1212*4882a593Smuzhiyun default:
1213*4882a593Smuzhiyun B43legacy_BUG_ON(1);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static void
b43legacy_radio_interference_mitigation_disable(struct b43legacy_wldev * dev,int mode)1218*4882a593Smuzhiyun b43legacy_radio_interference_mitigation_disable(struct b43legacy_wldev *dev,
1219*4882a593Smuzhiyun int mode)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1222*4882a593Smuzhiyun u32 tmp32;
1223*4882a593Smuzhiyun u32 *stack = phy->interfstack;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun switch (mode) {
1226*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_NONWLAN:
1227*4882a593Smuzhiyun if (phy->rev != 1) {
1228*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x042B,
1229*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x042B)
1230*4882a593Smuzhiyun & ~0x0800);
1231*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
1232*4882a593Smuzhiyun b43legacy_phy_read(dev,
1233*4882a593Smuzhiyun B43legacy_PHY_G_CRS) | 0x4000);
1234*4882a593Smuzhiyun break;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun phy_stackrestore(0x0078);
1237*4882a593Smuzhiyun b43legacy_calc_nrssi_threshold(dev);
1238*4882a593Smuzhiyun phy_stackrestore(0x0406);
1239*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x042B,
1240*4882a593Smuzhiyun b43legacy_phy_read(dev, 0x042B) & ~0x0800);
1241*4882a593Smuzhiyun if (!dev->bad_frames_preempt)
1242*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_RADIO_BITFIELD,
1243*4882a593Smuzhiyun b43legacy_phy_read(dev,
1244*4882a593Smuzhiyun B43legacy_PHY_RADIO_BITFIELD)
1245*4882a593Smuzhiyun & ~(1 << 11));
1246*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
1247*4882a593Smuzhiyun b43legacy_phy_read(dev, B43legacy_PHY_G_CRS)
1248*4882a593Smuzhiyun | 0x4000);
1249*4882a593Smuzhiyun phy_stackrestore(0x04A0);
1250*4882a593Smuzhiyun phy_stackrestore(0x04A1);
1251*4882a593Smuzhiyun phy_stackrestore(0x04A2);
1252*4882a593Smuzhiyun phy_stackrestore(0x04A8);
1253*4882a593Smuzhiyun phy_stackrestore(0x04AB);
1254*4882a593Smuzhiyun phy_stackrestore(0x04A7);
1255*4882a593Smuzhiyun phy_stackrestore(0x04A3);
1256*4882a593Smuzhiyun phy_stackrestore(0x04A9);
1257*4882a593Smuzhiyun phy_stackrestore(0x0493);
1258*4882a593Smuzhiyun phy_stackrestore(0x04AA);
1259*4882a593Smuzhiyun phy_stackrestore(0x04AC);
1260*4882a593Smuzhiyun break;
1261*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_MANUALWLAN:
1262*4882a593Smuzhiyun if (!(b43legacy_phy_read(dev, 0x0033) & 0x0800))
1263*4882a593Smuzhiyun break;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun phy->aci_enable = false;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun phy_stackrestore(B43legacy_PHY_RADIO_BITFIELD);
1268*4882a593Smuzhiyun phy_stackrestore(B43legacy_PHY_G_CRS);
1269*4882a593Smuzhiyun phy_stackrestore(0x0033);
1270*4882a593Smuzhiyun phy_stackrestore(0x04A3);
1271*4882a593Smuzhiyun phy_stackrestore(0x04A9);
1272*4882a593Smuzhiyun phy_stackrestore(0x0493);
1273*4882a593Smuzhiyun phy_stackrestore(0x04AA);
1274*4882a593Smuzhiyun phy_stackrestore(0x04AC);
1275*4882a593Smuzhiyun phy_stackrestore(0x04A0);
1276*4882a593Smuzhiyun phy_stackrestore(0x04A7);
1277*4882a593Smuzhiyun if (phy->rev >= 2) {
1278*4882a593Smuzhiyun phy_stackrestore(0x04C0);
1279*4882a593Smuzhiyun phy_stackrestore(0x04C1);
1280*4882a593Smuzhiyun } else
1281*4882a593Smuzhiyun phy_stackrestore(0x0406);
1282*4882a593Smuzhiyun phy_stackrestore(0x04A1);
1283*4882a593Smuzhiyun phy_stackrestore(0x04AB);
1284*4882a593Smuzhiyun phy_stackrestore(0x04A8);
1285*4882a593Smuzhiyun if (phy->rev == 2) {
1286*4882a593Smuzhiyun phy_stackrestore(0x04AD);
1287*4882a593Smuzhiyun phy_stackrestore(0x04AE);
1288*4882a593Smuzhiyun } else if (phy->rev >= 3) {
1289*4882a593Smuzhiyun phy_stackrestore(0x04AD);
1290*4882a593Smuzhiyun phy_stackrestore(0x0415);
1291*4882a593Smuzhiyun phy_stackrestore(0x0416);
1292*4882a593Smuzhiyun phy_stackrestore(0x0417);
1293*4882a593Smuzhiyun ilt_stackrestore(0x1A00 + 0x2);
1294*4882a593Smuzhiyun ilt_stackrestore(0x1A00 + 0x3);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun phy_stackrestore(0x04A2);
1297*4882a593Smuzhiyun phy_stackrestore(0x04A8);
1298*4882a593Smuzhiyun phy_stackrestore(0x042B);
1299*4882a593Smuzhiyun phy_stackrestore(0x048C);
1300*4882a593Smuzhiyun tmp32 = b43legacy_shm_read32(dev, B43legacy_SHM_SHARED,
1301*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET);
1302*4882a593Smuzhiyun if (tmp32 & 0x800) {
1303*4882a593Smuzhiyun tmp32 &= ~0x800;
1304*4882a593Smuzhiyun b43legacy_shm_write32(dev, B43legacy_SHM_SHARED,
1305*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET,
1306*4882a593Smuzhiyun tmp32);
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun b43legacy_calc_nrssi_slope(dev);
1309*4882a593Smuzhiyun break;
1310*4882a593Smuzhiyun default:
1311*4882a593Smuzhiyun B43legacy_BUG_ON(1);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun #undef phy_stacksave
1316*4882a593Smuzhiyun #undef phy_stackrestore
1317*4882a593Smuzhiyun #undef radio_stacksave
1318*4882a593Smuzhiyun #undef radio_stackrestore
1319*4882a593Smuzhiyun #undef ilt_stacksave
1320*4882a593Smuzhiyun #undef ilt_stackrestore
1321*4882a593Smuzhiyun
b43legacy_radio_set_interference_mitigation(struct b43legacy_wldev * dev,int mode)1322*4882a593Smuzhiyun int b43legacy_radio_set_interference_mitigation(struct b43legacy_wldev *dev,
1323*4882a593Smuzhiyun int mode)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1326*4882a593Smuzhiyun int currentmode;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun if ((phy->type != B43legacy_PHYTYPE_G) ||
1329*4882a593Smuzhiyun (phy->rev == 0) || (!phy->gmode))
1330*4882a593Smuzhiyun return -ENODEV;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun phy->aci_wlan_automatic = false;
1333*4882a593Smuzhiyun switch (mode) {
1334*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_AUTOWLAN:
1335*4882a593Smuzhiyun phy->aci_wlan_automatic = true;
1336*4882a593Smuzhiyun if (phy->aci_enable)
1337*4882a593Smuzhiyun mode = B43legacy_RADIO_INTERFMODE_MANUALWLAN;
1338*4882a593Smuzhiyun else
1339*4882a593Smuzhiyun mode = B43legacy_RADIO_INTERFMODE_NONE;
1340*4882a593Smuzhiyun break;
1341*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_NONE:
1342*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_NONWLAN:
1343*4882a593Smuzhiyun case B43legacy_RADIO_INTERFMODE_MANUALWLAN:
1344*4882a593Smuzhiyun break;
1345*4882a593Smuzhiyun default:
1346*4882a593Smuzhiyun return -EINVAL;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun currentmode = phy->interfmode;
1350*4882a593Smuzhiyun if (currentmode == mode)
1351*4882a593Smuzhiyun return 0;
1352*4882a593Smuzhiyun if (currentmode != B43legacy_RADIO_INTERFMODE_NONE)
1353*4882a593Smuzhiyun b43legacy_radio_interference_mitigation_disable(dev,
1354*4882a593Smuzhiyun currentmode);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (mode == B43legacy_RADIO_INTERFMODE_NONE) {
1357*4882a593Smuzhiyun phy->aci_enable = false;
1358*4882a593Smuzhiyun phy->aci_hw_rssi = false;
1359*4882a593Smuzhiyun } else
1360*4882a593Smuzhiyun b43legacy_radio_interference_mitigation_enable(dev, mode);
1361*4882a593Smuzhiyun phy->interfmode = mode;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun return 0;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
b43legacy_radio_calibrationvalue(struct b43legacy_wldev * dev)1366*4882a593Smuzhiyun u16 b43legacy_radio_calibrationvalue(struct b43legacy_wldev *dev)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun u16 reg;
1369*4882a593Smuzhiyun u16 index;
1370*4882a593Smuzhiyun u16 ret;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun reg = b43legacy_radio_read16(dev, 0x0060);
1373*4882a593Smuzhiyun index = (reg & 0x001E) >> 1;
1374*4882a593Smuzhiyun ret = rcc_table[index] << 1;
1375*4882a593Smuzhiyun ret |= (reg & 0x0001);
1376*4882a593Smuzhiyun ret |= 0x0020;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun return ret;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
b43legacy_get_812_value(struct b43legacy_wldev * dev,u8 lpd)1382*4882a593Smuzhiyun static u16 b43legacy_get_812_value(struct b43legacy_wldev *dev, u8 lpd)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1385*4882a593Smuzhiyun u16 loop_or = 0;
1386*4882a593Smuzhiyun u16 adj_loopback_gain = phy->loopback_gain[0];
1387*4882a593Smuzhiyun u8 loop;
1388*4882a593Smuzhiyun u16 extern_lna_control;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun if (!phy->gmode)
1391*4882a593Smuzhiyun return 0;
1392*4882a593Smuzhiyun if (!has_loopback_gain(phy)) {
1393*4882a593Smuzhiyun if (phy->rev < 7 || !(dev->dev->bus->sprom.boardflags_lo
1394*4882a593Smuzhiyun & B43legacy_BFL_EXTLNA)) {
1395*4882a593Smuzhiyun switch (lpd) {
1396*4882a593Smuzhiyun case LPD(0, 1, 1):
1397*4882a593Smuzhiyun return 0x0FB2;
1398*4882a593Smuzhiyun case LPD(0, 0, 1):
1399*4882a593Smuzhiyun return 0x00B2;
1400*4882a593Smuzhiyun case LPD(1, 0, 1):
1401*4882a593Smuzhiyun return 0x30B2;
1402*4882a593Smuzhiyun case LPD(1, 0, 0):
1403*4882a593Smuzhiyun return 0x30B3;
1404*4882a593Smuzhiyun default:
1405*4882a593Smuzhiyun B43legacy_BUG_ON(1);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun } else {
1408*4882a593Smuzhiyun switch (lpd) {
1409*4882a593Smuzhiyun case LPD(0, 1, 1):
1410*4882a593Smuzhiyun return 0x8FB2;
1411*4882a593Smuzhiyun case LPD(0, 0, 1):
1412*4882a593Smuzhiyun return 0x80B2;
1413*4882a593Smuzhiyun case LPD(1, 0, 1):
1414*4882a593Smuzhiyun return 0x20B2;
1415*4882a593Smuzhiyun case LPD(1, 0, 0):
1416*4882a593Smuzhiyun return 0x20B3;
1417*4882a593Smuzhiyun default:
1418*4882a593Smuzhiyun B43legacy_BUG_ON(1);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun } else {
1422*4882a593Smuzhiyun if (phy->radio_rev == 8)
1423*4882a593Smuzhiyun adj_loopback_gain += 0x003E;
1424*4882a593Smuzhiyun else
1425*4882a593Smuzhiyun adj_loopback_gain += 0x0026;
1426*4882a593Smuzhiyun if (adj_loopback_gain >= 0x46) {
1427*4882a593Smuzhiyun adj_loopback_gain -= 0x46;
1428*4882a593Smuzhiyun extern_lna_control = 0x3000;
1429*4882a593Smuzhiyun } else if (adj_loopback_gain >= 0x3A) {
1430*4882a593Smuzhiyun adj_loopback_gain -= 0x3A;
1431*4882a593Smuzhiyun extern_lna_control = 0x2000;
1432*4882a593Smuzhiyun } else if (adj_loopback_gain >= 0x2E) {
1433*4882a593Smuzhiyun adj_loopback_gain -= 0x2E;
1434*4882a593Smuzhiyun extern_lna_control = 0x1000;
1435*4882a593Smuzhiyun } else {
1436*4882a593Smuzhiyun adj_loopback_gain -= 0x10;
1437*4882a593Smuzhiyun extern_lna_control = 0x0000;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun for (loop = 0; loop < 16; loop++) {
1440*4882a593Smuzhiyun u16 tmp = adj_loopback_gain - 6 * loop;
1441*4882a593Smuzhiyun if (tmp < 6)
1442*4882a593Smuzhiyun break;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun loop_or = (loop << 8) | extern_lna_control;
1446*4882a593Smuzhiyun if (phy->rev >= 7 && dev->dev->bus->sprom.boardflags_lo
1447*4882a593Smuzhiyun & B43legacy_BFL_EXTLNA) {
1448*4882a593Smuzhiyun if (extern_lna_control)
1449*4882a593Smuzhiyun loop_or |= 0x8000;
1450*4882a593Smuzhiyun switch (lpd) {
1451*4882a593Smuzhiyun case LPD(0, 1, 1):
1452*4882a593Smuzhiyun return 0x8F92;
1453*4882a593Smuzhiyun case LPD(0, 0, 1):
1454*4882a593Smuzhiyun return (0x8092 | loop_or);
1455*4882a593Smuzhiyun case LPD(1, 0, 1):
1456*4882a593Smuzhiyun return (0x2092 | loop_or);
1457*4882a593Smuzhiyun case LPD(1, 0, 0):
1458*4882a593Smuzhiyun return (0x2093 | loop_or);
1459*4882a593Smuzhiyun default:
1460*4882a593Smuzhiyun B43legacy_BUG_ON(1);
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun } else {
1463*4882a593Smuzhiyun switch (lpd) {
1464*4882a593Smuzhiyun case LPD(0, 1, 1):
1465*4882a593Smuzhiyun return 0x0F92;
1466*4882a593Smuzhiyun case LPD(0, 0, 1):
1467*4882a593Smuzhiyun case LPD(1, 0, 1):
1468*4882a593Smuzhiyun return (0x0092 | loop_or);
1469*4882a593Smuzhiyun case LPD(1, 0, 0):
1470*4882a593Smuzhiyun return (0x0093 | loop_or);
1471*4882a593Smuzhiyun default:
1472*4882a593Smuzhiyun B43legacy_BUG_ON(1);
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun return 0;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
b43legacy_radio_init2050(struct b43legacy_wldev * dev)1479*4882a593Smuzhiyun u16 b43legacy_radio_init2050(struct b43legacy_wldev *dev)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1482*4882a593Smuzhiyun u16 backup[21] = { 0 };
1483*4882a593Smuzhiyun u16 ret;
1484*4882a593Smuzhiyun u16 i;
1485*4882a593Smuzhiyun u16 j;
1486*4882a593Smuzhiyun u32 tmp1 = 0;
1487*4882a593Smuzhiyun u32 tmp2 = 0;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun backup[0] = b43legacy_radio_read16(dev, 0x0043);
1490*4882a593Smuzhiyun backup[14] = b43legacy_radio_read16(dev, 0x0051);
1491*4882a593Smuzhiyun backup[15] = b43legacy_radio_read16(dev, 0x0052);
1492*4882a593Smuzhiyun backup[1] = b43legacy_phy_read(dev, 0x0015);
1493*4882a593Smuzhiyun backup[16] = b43legacy_phy_read(dev, 0x005A);
1494*4882a593Smuzhiyun backup[17] = b43legacy_phy_read(dev, 0x0059);
1495*4882a593Smuzhiyun backup[18] = b43legacy_phy_read(dev, 0x0058);
1496*4882a593Smuzhiyun if (phy->type == B43legacy_PHYTYPE_B) {
1497*4882a593Smuzhiyun backup[2] = b43legacy_phy_read(dev, 0x0030);
1498*4882a593Smuzhiyun backup[3] = b43legacy_read16(dev, 0x03EC);
1499*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0030, 0x00FF);
1500*4882a593Smuzhiyun b43legacy_write16(dev, 0x03EC, 0x3F3F);
1501*4882a593Smuzhiyun } else {
1502*4882a593Smuzhiyun if (phy->gmode) {
1503*4882a593Smuzhiyun backup[4] = b43legacy_phy_read(dev, 0x0811);
1504*4882a593Smuzhiyun backup[5] = b43legacy_phy_read(dev, 0x0812);
1505*4882a593Smuzhiyun backup[6] = b43legacy_phy_read(dev, 0x0814);
1506*4882a593Smuzhiyun backup[7] = b43legacy_phy_read(dev, 0x0815);
1507*4882a593Smuzhiyun backup[8] = b43legacy_phy_read(dev,
1508*4882a593Smuzhiyun B43legacy_PHY_G_CRS);
1509*4882a593Smuzhiyun backup[9] = b43legacy_phy_read(dev, 0x0802);
1510*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0814,
1511*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0814)
1512*4882a593Smuzhiyun | 0x0003));
1513*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0815,
1514*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0815)
1515*4882a593Smuzhiyun & 0xFFFC));
1516*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
1517*4882a593Smuzhiyun (b43legacy_phy_read(dev,
1518*4882a593Smuzhiyun B43legacy_PHY_G_CRS) & 0x7FFF));
1519*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802,
1520*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0802)
1521*4882a593Smuzhiyun & 0xFFFC));
1522*4882a593Smuzhiyun if (phy->rev > 1) { /* loopback gain enabled */
1523*4882a593Smuzhiyun backup[19] = b43legacy_phy_read(dev, 0x080F);
1524*4882a593Smuzhiyun backup[20] = b43legacy_phy_read(dev, 0x0810);
1525*4882a593Smuzhiyun if (phy->rev >= 3)
1526*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x080F,
1527*4882a593Smuzhiyun 0xC020);
1528*4882a593Smuzhiyun else
1529*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x080F,
1530*4882a593Smuzhiyun 0x8020);
1531*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0810, 0x0000);
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1534*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1535*4882a593Smuzhiyun LPD(0, 1, 1)));
1536*4882a593Smuzhiyun if (phy->rev < 7 ||
1537*4882a593Smuzhiyun !(dev->dev->bus->sprom.boardflags_lo
1538*4882a593Smuzhiyun & B43legacy_BFL_EXTLNA))
1539*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811, 0x01B3);
1540*4882a593Smuzhiyun else
1541*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811, 0x09B3);
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_PHY_RADIO,
1545*4882a593Smuzhiyun (b43legacy_read16(dev, B43legacy_MMIO_PHY_RADIO)
1546*4882a593Smuzhiyun | 0x8000));
1547*4882a593Smuzhiyun backup[10] = b43legacy_phy_read(dev, 0x0035);
1548*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0035,
1549*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0035) & 0xFF7F));
1550*4882a593Smuzhiyun backup[11] = b43legacy_read16(dev, 0x03E6);
1551*4882a593Smuzhiyun backup[12] = b43legacy_read16(dev, B43legacy_MMIO_CHANNEL_EXT);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /* Initialization */
1554*4882a593Smuzhiyun if (phy->analog == 0)
1555*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E6, 0x0122);
1556*4882a593Smuzhiyun else {
1557*4882a593Smuzhiyun if (phy->analog >= 2)
1558*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0003,
1559*4882a593Smuzhiyun (b43legacy_phy_read(dev, 0x0003)
1560*4882a593Smuzhiyun & 0xFFBF) | 0x0040);
1561*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL_EXT,
1562*4882a593Smuzhiyun (b43legacy_read16(dev,
1563*4882a593Smuzhiyun B43legacy_MMIO_CHANNEL_EXT) | 0x2000));
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun ret = b43legacy_radio_calibrationvalue(dev);
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (phy->type == B43legacy_PHYTYPE_B)
1569*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0078, 0x0026);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun if (phy->gmode)
1572*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1573*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1574*4882a593Smuzhiyun LPD(0, 1, 1)));
1575*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xBFAF);
1576*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x002B, 0x1403);
1577*4882a593Smuzhiyun if (phy->gmode)
1578*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1579*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1580*4882a593Smuzhiyun LPD(0, 0, 1)));
1581*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xBFA0);
1582*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0051,
1583*4882a593Smuzhiyun (b43legacy_radio_read16(dev, 0x0051)
1584*4882a593Smuzhiyun | 0x0004));
1585*4882a593Smuzhiyun if (phy->radio_rev == 8)
1586*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, 0x001F);
1587*4882a593Smuzhiyun else {
1588*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0052, 0x0000);
1589*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043,
1590*4882a593Smuzhiyun (b43legacy_radio_read16(dev, 0x0043)
1591*4882a593Smuzhiyun & 0xFFF0) | 0x0009);
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x0000);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
1596*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, 0x0480);
1597*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, 0xC810);
1598*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x000D);
1599*4882a593Smuzhiyun if (phy->gmode)
1600*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1601*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1602*4882a593Smuzhiyun LPD(1, 0, 1)));
1603*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xAFB0);
1604*4882a593Smuzhiyun udelay(10);
1605*4882a593Smuzhiyun if (phy->gmode)
1606*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1607*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1608*4882a593Smuzhiyun LPD(1, 0, 1)));
1609*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xEFB0);
1610*4882a593Smuzhiyun udelay(10);
1611*4882a593Smuzhiyun if (phy->gmode)
1612*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1613*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1614*4882a593Smuzhiyun LPD(1, 0, 0)));
1615*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xFFF0);
1616*4882a593Smuzhiyun udelay(20);
1617*4882a593Smuzhiyun tmp1 += b43legacy_phy_read(dev, 0x002D);
1618*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x0000);
1619*4882a593Smuzhiyun if (phy->gmode)
1620*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1621*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1622*4882a593Smuzhiyun LPD(1, 0, 1)));
1623*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xAFB0);
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun tmp1++;
1627*4882a593Smuzhiyun tmp1 >>= 9;
1628*4882a593Smuzhiyun udelay(10);
1629*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x0000);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
1632*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0078, (flip_4bit(i) << 1)
1633*4882a593Smuzhiyun | 0x0020);
1634*4882a593Smuzhiyun backup[13] = b43legacy_radio_read16(dev, 0x0078);
1635*4882a593Smuzhiyun udelay(10);
1636*4882a593Smuzhiyun for (j = 0; j < 16; j++) {
1637*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, 0x0D80);
1638*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, 0xC810);
1639*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x000D);
1640*4882a593Smuzhiyun if (phy->gmode)
1641*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1642*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1643*4882a593Smuzhiyun LPD(1, 0, 1)));
1644*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xAFB0);
1645*4882a593Smuzhiyun udelay(10);
1646*4882a593Smuzhiyun if (phy->gmode)
1647*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1648*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1649*4882a593Smuzhiyun LPD(1, 0, 1)));
1650*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xEFB0);
1651*4882a593Smuzhiyun udelay(10);
1652*4882a593Smuzhiyun if (phy->gmode)
1653*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1654*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1655*4882a593Smuzhiyun LPD(1, 0, 0)));
1656*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xFFF0);
1657*4882a593Smuzhiyun udelay(10);
1658*4882a593Smuzhiyun tmp2 += b43legacy_phy_read(dev, 0x002D);
1659*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, 0x0000);
1660*4882a593Smuzhiyun if (phy->gmode)
1661*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812,
1662*4882a593Smuzhiyun b43legacy_get_812_value(dev,
1663*4882a593Smuzhiyun LPD(1, 0, 1)));
1664*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xAFB0);
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun tmp2++;
1667*4882a593Smuzhiyun tmp2 >>= 8;
1668*4882a593Smuzhiyun if (tmp1 < tmp2)
1669*4882a593Smuzhiyun break;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /* Restore the registers */
1673*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, backup[1]);
1674*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0051, backup[14]);
1675*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0052, backup[15]);
1676*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, backup[0]);
1677*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x005A, backup[16]);
1678*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0059, backup[17]);
1679*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0058, backup[18]);
1680*4882a593Smuzhiyun b43legacy_write16(dev, 0x03E6, backup[11]);
1681*4882a593Smuzhiyun if (phy->analog != 0)
1682*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL_EXT, backup[12]);
1683*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0035, backup[10]);
1684*4882a593Smuzhiyun b43legacy_radio_selectchannel(dev, phy->channel, 1);
1685*4882a593Smuzhiyun if (phy->type == B43legacy_PHYTYPE_B) {
1686*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0030, backup[2]);
1687*4882a593Smuzhiyun b43legacy_write16(dev, 0x03EC, backup[3]);
1688*4882a593Smuzhiyun } else {
1689*4882a593Smuzhiyun if (phy->gmode) {
1690*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_PHY_RADIO,
1691*4882a593Smuzhiyun (b43legacy_read16(dev,
1692*4882a593Smuzhiyun B43legacy_MMIO_PHY_RADIO) & 0x7FFF));
1693*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0811, backup[4]);
1694*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0812, backup[5]);
1695*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0814, backup[6]);
1696*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0815, backup[7]);
1697*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_G_CRS,
1698*4882a593Smuzhiyun backup[8]);
1699*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0802, backup[9]);
1700*4882a593Smuzhiyun if (phy->rev > 1) {
1701*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x080F, backup[19]);
1702*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0810, backup[20]);
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun if (i >= 15)
1707*4882a593Smuzhiyun ret = backup[13];
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun return ret;
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun static inline
freq_r3A_value(u16 frequency)1713*4882a593Smuzhiyun u16 freq_r3A_value(u16 frequency)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun u16 value;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun if (frequency < 5091)
1718*4882a593Smuzhiyun value = 0x0040;
1719*4882a593Smuzhiyun else if (frequency < 5321)
1720*4882a593Smuzhiyun value = 0x0000;
1721*4882a593Smuzhiyun else if (frequency < 5806)
1722*4882a593Smuzhiyun value = 0x0080;
1723*4882a593Smuzhiyun else
1724*4882a593Smuzhiyun value = 0x0040;
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun return value;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
b43legacy_radio_selectchannel(struct b43legacy_wldev * dev,u8 channel,int synthetic_pu_workaround)1729*4882a593Smuzhiyun int b43legacy_radio_selectchannel(struct b43legacy_wldev *dev,
1730*4882a593Smuzhiyun u8 channel,
1731*4882a593Smuzhiyun int synthetic_pu_workaround)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun if (channel == 0xFF) {
1736*4882a593Smuzhiyun switch (phy->type) {
1737*4882a593Smuzhiyun case B43legacy_PHYTYPE_B:
1738*4882a593Smuzhiyun case B43legacy_PHYTYPE_G:
1739*4882a593Smuzhiyun channel = B43legacy_RADIO_DEFAULT_CHANNEL_BG;
1740*4882a593Smuzhiyun break;
1741*4882a593Smuzhiyun default:
1742*4882a593Smuzhiyun B43legacy_WARN_ON(1);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun /* TODO: Check if channel is valid - return -EINVAL if not */
1747*4882a593Smuzhiyun if (synthetic_pu_workaround)
1748*4882a593Smuzhiyun b43legacy_synth_pu_workaround(dev, channel);
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL,
1751*4882a593Smuzhiyun channel2freq_bg(channel));
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun if (channel == 14) {
1754*4882a593Smuzhiyun if (dev->dev->bus->sprom.country_code == 5) /* JAPAN) */
1755*4882a593Smuzhiyun b43legacy_shm_write32(dev, B43legacy_SHM_SHARED,
1756*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET,
1757*4882a593Smuzhiyun b43legacy_shm_read32(dev,
1758*4882a593Smuzhiyun B43legacy_SHM_SHARED,
1759*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET)
1760*4882a593Smuzhiyun & ~(1 << 7));
1761*4882a593Smuzhiyun else
1762*4882a593Smuzhiyun b43legacy_shm_write32(dev, B43legacy_SHM_SHARED,
1763*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET,
1764*4882a593Smuzhiyun b43legacy_shm_read32(dev,
1765*4882a593Smuzhiyun B43legacy_SHM_SHARED,
1766*4882a593Smuzhiyun B43legacy_UCODEFLAGS_OFFSET)
1767*4882a593Smuzhiyun | (1 << 7));
1768*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL_EXT,
1769*4882a593Smuzhiyun b43legacy_read16(dev,
1770*4882a593Smuzhiyun B43legacy_MMIO_CHANNEL_EXT) | (1 << 11));
1771*4882a593Smuzhiyun } else
1772*4882a593Smuzhiyun b43legacy_write16(dev, B43legacy_MMIO_CHANNEL_EXT,
1773*4882a593Smuzhiyun b43legacy_read16(dev,
1774*4882a593Smuzhiyun B43legacy_MMIO_CHANNEL_EXT) & 0xF7BF);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun phy->channel = channel;
1777*4882a593Smuzhiyun /*XXX: Using the longer of 2 timeouts (8000 vs 2000 usecs). Specs states
1778*4882a593Smuzhiyun * that 2000 usecs might suffice. */
1779*4882a593Smuzhiyun msleep(8);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun return 0;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
b43legacy_radio_set_txantenna(struct b43legacy_wldev * dev,u32 val)1784*4882a593Smuzhiyun void b43legacy_radio_set_txantenna(struct b43legacy_wldev *dev, u32 val)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun u16 tmp;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun val <<= 8;
1789*4882a593Smuzhiyun tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED, 0x0022) & 0xFCFF;
1790*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0022, tmp | val);
1791*4882a593Smuzhiyun tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED, 0x03A8) & 0xFCFF;
1792*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x03A8, tmp | val);
1793*4882a593Smuzhiyun tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED, 0x0054) & 0xFCFF;
1794*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0054, tmp | val);
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* http://bcm-specs.sipsolutions.net/TX_Gain_Base_Band */
b43legacy_get_txgain_base_band(u16 txpower)1798*4882a593Smuzhiyun static u16 b43legacy_get_txgain_base_band(u16 txpower)
1799*4882a593Smuzhiyun {
1800*4882a593Smuzhiyun u16 ret;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun B43legacy_WARN_ON(txpower > 63);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (txpower >= 54)
1805*4882a593Smuzhiyun ret = 2;
1806*4882a593Smuzhiyun else if (txpower >= 49)
1807*4882a593Smuzhiyun ret = 4;
1808*4882a593Smuzhiyun else if (txpower >= 44)
1809*4882a593Smuzhiyun ret = 5;
1810*4882a593Smuzhiyun else
1811*4882a593Smuzhiyun ret = 6;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun return ret;
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun /* http://bcm-specs.sipsolutions.net/TX_Gain_Radio_Frequency_Power_Amplifier */
b43legacy_get_txgain_freq_power_amp(u16 txpower)1817*4882a593Smuzhiyun static u16 b43legacy_get_txgain_freq_power_amp(u16 txpower)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun u16 ret;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun B43legacy_WARN_ON(txpower > 63);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun if (txpower >= 32)
1824*4882a593Smuzhiyun ret = 0;
1825*4882a593Smuzhiyun else if (txpower >= 25)
1826*4882a593Smuzhiyun ret = 1;
1827*4882a593Smuzhiyun else if (txpower >= 20)
1828*4882a593Smuzhiyun ret = 2;
1829*4882a593Smuzhiyun else if (txpower >= 12)
1830*4882a593Smuzhiyun ret = 3;
1831*4882a593Smuzhiyun else
1832*4882a593Smuzhiyun ret = 4;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun return ret;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /* http://bcm-specs.sipsolutions.net/TX_Gain_Digital_Analog_Converter */
b43legacy_get_txgain_dac(u16 txpower)1838*4882a593Smuzhiyun static u16 b43legacy_get_txgain_dac(u16 txpower)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun u16 ret;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun B43legacy_WARN_ON(txpower > 63);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun if (txpower >= 54)
1845*4882a593Smuzhiyun ret = txpower - 53;
1846*4882a593Smuzhiyun else if (txpower >= 49)
1847*4882a593Smuzhiyun ret = txpower - 42;
1848*4882a593Smuzhiyun else if (txpower >= 44)
1849*4882a593Smuzhiyun ret = txpower - 37;
1850*4882a593Smuzhiyun else if (txpower >= 32)
1851*4882a593Smuzhiyun ret = txpower - 32;
1852*4882a593Smuzhiyun else if (txpower >= 25)
1853*4882a593Smuzhiyun ret = txpower - 20;
1854*4882a593Smuzhiyun else if (txpower >= 20)
1855*4882a593Smuzhiyun ret = txpower - 13;
1856*4882a593Smuzhiyun else if (txpower >= 12)
1857*4882a593Smuzhiyun ret = txpower - 8;
1858*4882a593Smuzhiyun else
1859*4882a593Smuzhiyun ret = txpower;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun return ret;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
b43legacy_radio_set_txpower_a(struct b43legacy_wldev * dev,u16 txpower)1864*4882a593Smuzhiyun void b43legacy_radio_set_txpower_a(struct b43legacy_wldev *dev, u16 txpower)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1867*4882a593Smuzhiyun u16 pamp;
1868*4882a593Smuzhiyun u16 base;
1869*4882a593Smuzhiyun u16 dac;
1870*4882a593Smuzhiyun u16 ilt;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun txpower = clamp_val(txpower, 0, 63);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun pamp = b43legacy_get_txgain_freq_power_amp(txpower);
1875*4882a593Smuzhiyun pamp <<= 5;
1876*4882a593Smuzhiyun pamp &= 0x00E0;
1877*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0019, pamp);
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun base = b43legacy_get_txgain_base_band(txpower);
1880*4882a593Smuzhiyun base &= 0x000F;
1881*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0017, base | 0x0020);
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun ilt = b43legacy_ilt_read(dev, 0x3001);
1884*4882a593Smuzhiyun ilt &= 0x0007;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun dac = b43legacy_get_txgain_dac(txpower);
1887*4882a593Smuzhiyun dac <<= 3;
1888*4882a593Smuzhiyun dac |= ilt;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun b43legacy_ilt_write(dev, 0x3001, dac);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun phy->txpwr_offset = txpower;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun /* TODO: FuncPlaceholder (Adjust BB loft cancel) */
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun
b43legacy_radio_set_txpower_bg(struct b43legacy_wldev * dev,u16 baseband_attenuation,u16 radio_attenuation,u16 txpower)1897*4882a593Smuzhiyun void b43legacy_radio_set_txpower_bg(struct b43legacy_wldev *dev,
1898*4882a593Smuzhiyun u16 baseband_attenuation,
1899*4882a593Smuzhiyun u16 radio_attenuation,
1900*4882a593Smuzhiyun u16 txpower)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (baseband_attenuation == 0xFFFF)
1905*4882a593Smuzhiyun baseband_attenuation = phy->bbatt;
1906*4882a593Smuzhiyun if (radio_attenuation == 0xFFFF)
1907*4882a593Smuzhiyun radio_attenuation = phy->rfatt;
1908*4882a593Smuzhiyun if (txpower == 0xFFFF)
1909*4882a593Smuzhiyun txpower = phy->txctl1;
1910*4882a593Smuzhiyun phy->bbatt = baseband_attenuation;
1911*4882a593Smuzhiyun phy->rfatt = radio_attenuation;
1912*4882a593Smuzhiyun phy->txctl1 = txpower;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun B43legacy_WARN_ON(baseband_attenuation > 11);
1915*4882a593Smuzhiyun if (phy->radio_rev < 6)
1916*4882a593Smuzhiyun B43legacy_WARN_ON(radio_attenuation > 9);
1917*4882a593Smuzhiyun else
1918*4882a593Smuzhiyun B43legacy_WARN_ON(radio_attenuation > 31);
1919*4882a593Smuzhiyun B43legacy_WARN_ON(txpower > 7);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun b43legacy_phy_set_baseband_attenuation(dev, baseband_attenuation);
1922*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0043, radio_attenuation);
1923*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0064,
1924*4882a593Smuzhiyun radio_attenuation);
1925*4882a593Smuzhiyun if (phy->radio_ver == 0x2050)
1926*4882a593Smuzhiyun b43legacy_radio_write16(dev, 0x0052,
1927*4882a593Smuzhiyun (b43legacy_radio_read16(dev, 0x0052)
1928*4882a593Smuzhiyun & ~0x0070) | ((txpower << 4) & 0x0070));
1929*4882a593Smuzhiyun /* FIXME: The spec is very weird and unclear here. */
1930*4882a593Smuzhiyun if (phy->type == B43legacy_PHYTYPE_G)
1931*4882a593Smuzhiyun b43legacy_phy_lo_adjust(dev, 0);
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun
b43legacy_default_baseband_attenuation(struct b43legacy_wldev * dev)1934*4882a593Smuzhiyun u16 b43legacy_default_baseband_attenuation(struct b43legacy_wldev *dev)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
1939*4882a593Smuzhiyun return 0;
1940*4882a593Smuzhiyun return 2;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
b43legacy_default_radio_attenuation(struct b43legacy_wldev * dev)1943*4882a593Smuzhiyun u16 b43legacy_default_radio_attenuation(struct b43legacy_wldev *dev)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
1946*4882a593Smuzhiyun u16 att = 0xFFFF;
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun switch (phy->radio_ver) {
1949*4882a593Smuzhiyun case 0x2053:
1950*4882a593Smuzhiyun switch (phy->radio_rev) {
1951*4882a593Smuzhiyun case 1:
1952*4882a593Smuzhiyun att = 6;
1953*4882a593Smuzhiyun break;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun break;
1956*4882a593Smuzhiyun case 0x2050:
1957*4882a593Smuzhiyun switch (phy->radio_rev) {
1958*4882a593Smuzhiyun case 0:
1959*4882a593Smuzhiyun att = 5;
1960*4882a593Smuzhiyun break;
1961*4882a593Smuzhiyun case 1:
1962*4882a593Smuzhiyun if (phy->type == B43legacy_PHYTYPE_G) {
1963*4882a593Smuzhiyun if (is_bcm_board_vendor(dev) &&
1964*4882a593Smuzhiyun dev->dev->bus->boardinfo.type == 0x421 &&
1965*4882a593Smuzhiyun dev->dev->bus->sprom.board_rev >= 30)
1966*4882a593Smuzhiyun att = 3;
1967*4882a593Smuzhiyun else if (is_bcm_board_vendor(dev) &&
1968*4882a593Smuzhiyun dev->dev->bus->boardinfo.type == 0x416)
1969*4882a593Smuzhiyun att = 3;
1970*4882a593Smuzhiyun else
1971*4882a593Smuzhiyun att = 1;
1972*4882a593Smuzhiyun } else {
1973*4882a593Smuzhiyun if (is_bcm_board_vendor(dev) &&
1974*4882a593Smuzhiyun dev->dev->bus->boardinfo.type == 0x421 &&
1975*4882a593Smuzhiyun dev->dev->bus->sprom.board_rev >= 30)
1976*4882a593Smuzhiyun att = 7;
1977*4882a593Smuzhiyun else
1978*4882a593Smuzhiyun att = 6;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun break;
1981*4882a593Smuzhiyun case 2:
1982*4882a593Smuzhiyun if (phy->type == B43legacy_PHYTYPE_G) {
1983*4882a593Smuzhiyun if (is_bcm_board_vendor(dev) &&
1984*4882a593Smuzhiyun dev->dev->bus->boardinfo.type == 0x421 &&
1985*4882a593Smuzhiyun dev->dev->bus->sprom.board_rev >= 30)
1986*4882a593Smuzhiyun att = 3;
1987*4882a593Smuzhiyun else if (is_bcm_board_vendor(dev) &&
1988*4882a593Smuzhiyun dev->dev->bus->boardinfo.type ==
1989*4882a593Smuzhiyun 0x416)
1990*4882a593Smuzhiyun att = 5;
1991*4882a593Smuzhiyun else if (dev->dev->bus->chip_id == 0x4320)
1992*4882a593Smuzhiyun att = 4;
1993*4882a593Smuzhiyun else
1994*4882a593Smuzhiyun att = 3;
1995*4882a593Smuzhiyun } else
1996*4882a593Smuzhiyun att = 6;
1997*4882a593Smuzhiyun break;
1998*4882a593Smuzhiyun case 3:
1999*4882a593Smuzhiyun att = 5;
2000*4882a593Smuzhiyun break;
2001*4882a593Smuzhiyun case 4:
2002*4882a593Smuzhiyun case 5:
2003*4882a593Smuzhiyun att = 1;
2004*4882a593Smuzhiyun break;
2005*4882a593Smuzhiyun case 6:
2006*4882a593Smuzhiyun case 7:
2007*4882a593Smuzhiyun att = 5;
2008*4882a593Smuzhiyun break;
2009*4882a593Smuzhiyun case 8:
2010*4882a593Smuzhiyun att = 0x1A;
2011*4882a593Smuzhiyun break;
2012*4882a593Smuzhiyun case 9:
2013*4882a593Smuzhiyun default:
2014*4882a593Smuzhiyun att = 5;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun if (is_bcm_board_vendor(dev) &&
2018*4882a593Smuzhiyun dev->dev->bus->boardinfo.type == 0x421) {
2019*4882a593Smuzhiyun if (dev->dev->bus->sprom.board_rev < 0x43)
2020*4882a593Smuzhiyun att = 2;
2021*4882a593Smuzhiyun else if (dev->dev->bus->sprom.board_rev < 0x51)
2022*4882a593Smuzhiyun att = 3;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun if (att == 0xFFFF)
2025*4882a593Smuzhiyun att = 5;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun return att;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
b43legacy_default_txctl1(struct b43legacy_wldev * dev)2030*4882a593Smuzhiyun u16 b43legacy_default_txctl1(struct b43legacy_wldev *dev)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun if (phy->radio_ver != 0x2050)
2035*4882a593Smuzhiyun return 0;
2036*4882a593Smuzhiyun if (phy->radio_rev == 1)
2037*4882a593Smuzhiyun return 3;
2038*4882a593Smuzhiyun if (phy->radio_rev < 6)
2039*4882a593Smuzhiyun return 2;
2040*4882a593Smuzhiyun if (phy->radio_rev == 8)
2041*4882a593Smuzhiyun return 1;
2042*4882a593Smuzhiyun return 0;
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
b43legacy_radio_turn_on(struct b43legacy_wldev * dev)2045*4882a593Smuzhiyun void b43legacy_radio_turn_on(struct b43legacy_wldev *dev)
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
2048*4882a593Smuzhiyun int err;
2049*4882a593Smuzhiyun u8 channel;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun might_sleep();
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun if (phy->radio_on)
2054*4882a593Smuzhiyun return;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun switch (phy->type) {
2057*4882a593Smuzhiyun case B43legacy_PHYTYPE_B:
2058*4882a593Smuzhiyun case B43legacy_PHYTYPE_G:
2059*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0x8000);
2060*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xCC00);
2061*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015,
2062*4882a593Smuzhiyun (phy->gmode ? 0x00C0 : 0x0000));
2063*4882a593Smuzhiyun if (phy->radio_off_context.valid) {
2064*4882a593Smuzhiyun /* Restore the RFover values. */
2065*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_RFOVER,
2066*4882a593Smuzhiyun phy->radio_off_context.rfover);
2067*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_RFOVERVAL,
2068*4882a593Smuzhiyun phy->radio_off_context.rfoverval);
2069*4882a593Smuzhiyun phy->radio_off_context.valid = false;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun channel = phy->channel;
2072*4882a593Smuzhiyun err = b43legacy_radio_selectchannel(dev,
2073*4882a593Smuzhiyun B43legacy_RADIO_DEFAULT_CHANNEL_BG, 1);
2074*4882a593Smuzhiyun err |= b43legacy_radio_selectchannel(dev, channel, 0);
2075*4882a593Smuzhiyun B43legacy_WARN_ON(err);
2076*4882a593Smuzhiyun break;
2077*4882a593Smuzhiyun default:
2078*4882a593Smuzhiyun B43legacy_BUG_ON(1);
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun phy->radio_on = true;
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun
b43legacy_radio_turn_off(struct b43legacy_wldev * dev,bool force)2083*4882a593Smuzhiyun void b43legacy_radio_turn_off(struct b43legacy_wldev *dev, bool force)
2084*4882a593Smuzhiyun {
2085*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun if (!phy->radio_on && !force)
2088*4882a593Smuzhiyun return;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun if (phy->type == B43legacy_PHYTYPE_G && dev->dev->id.revision >= 5) {
2091*4882a593Smuzhiyun u16 rfover, rfoverval;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun rfover = b43legacy_phy_read(dev, B43legacy_PHY_RFOVER);
2094*4882a593Smuzhiyun rfoverval = b43legacy_phy_read(dev, B43legacy_PHY_RFOVERVAL);
2095*4882a593Smuzhiyun if (!force) {
2096*4882a593Smuzhiyun phy->radio_off_context.rfover = rfover;
2097*4882a593Smuzhiyun phy->radio_off_context.rfoverval = rfoverval;
2098*4882a593Smuzhiyun phy->radio_off_context.valid = true;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_RFOVER, rfover | 0x008C);
2101*4882a593Smuzhiyun b43legacy_phy_write(dev, B43legacy_PHY_RFOVERVAL,
2102*4882a593Smuzhiyun rfoverval & 0xFF73);
2103*4882a593Smuzhiyun } else
2104*4882a593Smuzhiyun b43legacy_phy_write(dev, 0x0015, 0xAA00);
2105*4882a593Smuzhiyun phy->radio_on = false;
2106*4882a593Smuzhiyun b43legacydbg(dev->wl, "Radio initialized\n");
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun
b43legacy_radio_clear_tssi(struct b43legacy_wldev * dev)2109*4882a593Smuzhiyun void b43legacy_radio_clear_tssi(struct b43legacy_wldev *dev)
2110*4882a593Smuzhiyun {
2111*4882a593Smuzhiyun struct b43legacy_phy *phy = &dev->phy;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun switch (phy->type) {
2114*4882a593Smuzhiyun case B43legacy_PHYTYPE_B:
2115*4882a593Smuzhiyun case B43legacy_PHYTYPE_G:
2116*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0058,
2117*4882a593Smuzhiyun 0x7F7F);
2118*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x005a,
2119*4882a593Smuzhiyun 0x7F7F);
2120*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0070,
2121*4882a593Smuzhiyun 0x7F7F);
2122*4882a593Smuzhiyun b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0072,
2123*4882a593Smuzhiyun 0x7F7F);
2124*4882a593Smuzhiyun break;
2125*4882a593Smuzhiyun }
2126*4882a593Smuzhiyun }
2127