1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef B43legacy_DMA_H_
3*4882a593Smuzhiyun #define B43legacy_DMA_H_
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/list.h>
6*4882a593Smuzhiyun #include <linux/spinlock.h>
7*4882a593Smuzhiyun #include <linux/workqueue.h>
8*4882a593Smuzhiyun #include <linux/linkage.h>
9*4882a593Smuzhiyun #include <linux/atomic.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "b43legacy.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* DMA-Interrupt reasons. */
15*4882a593Smuzhiyun #define B43legacy_DMAIRQ_FATALMASK ((1 << 10) | (1 << 11) | (1 << 12) \
16*4882a593Smuzhiyun | (1 << 14) | (1 << 15))
17*4882a593Smuzhiyun #define B43legacy_DMAIRQ_NONFATALMASK (1 << 13)
18*4882a593Smuzhiyun #define B43legacy_DMAIRQ_RX_DONE (1 << 16)
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*** 32-bit DMA Engine. ***/
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* 32-bit DMA controller registers. */
24*4882a593Smuzhiyun #define B43legacy_DMA32_TXCTL 0x00
25*4882a593Smuzhiyun #define B43legacy_DMA32_TXENABLE 0x00000001
26*4882a593Smuzhiyun #define B43legacy_DMA32_TXSUSPEND 0x00000002
27*4882a593Smuzhiyun #define B43legacy_DMA32_TXLOOPBACK 0x00000004
28*4882a593Smuzhiyun #define B43legacy_DMA32_TXFLUSH 0x00000010
29*4882a593Smuzhiyun #define B43legacy_DMA32_TXADDREXT_MASK 0x00030000
30*4882a593Smuzhiyun #define B43legacy_DMA32_TXADDREXT_SHIFT 16
31*4882a593Smuzhiyun #define B43legacy_DMA32_TXRING 0x04
32*4882a593Smuzhiyun #define B43legacy_DMA32_TXINDEX 0x08
33*4882a593Smuzhiyun #define B43legacy_DMA32_TXSTATUS 0x0C
34*4882a593Smuzhiyun #define B43legacy_DMA32_TXDPTR 0x00000FFF
35*4882a593Smuzhiyun #define B43legacy_DMA32_TXSTATE 0x0000F000
36*4882a593Smuzhiyun #define B43legacy_DMA32_TXSTAT_DISABLED 0x00000000
37*4882a593Smuzhiyun #define B43legacy_DMA32_TXSTAT_ACTIVE 0x00001000
38*4882a593Smuzhiyun #define B43legacy_DMA32_TXSTAT_IDLEWAIT 0x00002000
39*4882a593Smuzhiyun #define B43legacy_DMA32_TXSTAT_STOPPED 0x00003000
40*4882a593Smuzhiyun #define B43legacy_DMA32_TXSTAT_SUSP 0x00004000
41*4882a593Smuzhiyun #define B43legacy_DMA32_TXERROR 0x000F0000
42*4882a593Smuzhiyun #define B43legacy_DMA32_TXERR_NOERR 0x00000000
43*4882a593Smuzhiyun #define B43legacy_DMA32_TXERR_PROT 0x00010000
44*4882a593Smuzhiyun #define B43legacy_DMA32_TXERR_UNDERRUN 0x00020000
45*4882a593Smuzhiyun #define B43legacy_DMA32_TXERR_BUFREAD 0x00030000
46*4882a593Smuzhiyun #define B43legacy_DMA32_TXERR_DESCREAD 0x00040000
47*4882a593Smuzhiyun #define B43legacy_DMA32_TXACTIVE 0xFFF00000
48*4882a593Smuzhiyun #define B43legacy_DMA32_RXCTL 0x10
49*4882a593Smuzhiyun #define B43legacy_DMA32_RXENABLE 0x00000001
50*4882a593Smuzhiyun #define B43legacy_DMA32_RXFROFF_MASK 0x000000FE
51*4882a593Smuzhiyun #define B43legacy_DMA32_RXFROFF_SHIFT 1
52*4882a593Smuzhiyun #define B43legacy_DMA32_RXDIRECTFIFO 0x00000100
53*4882a593Smuzhiyun #define B43legacy_DMA32_RXADDREXT_MASK 0x00030000
54*4882a593Smuzhiyun #define B43legacy_DMA32_RXADDREXT_SHIFT 16
55*4882a593Smuzhiyun #define B43legacy_DMA32_RXRING 0x14
56*4882a593Smuzhiyun #define B43legacy_DMA32_RXINDEX 0x18
57*4882a593Smuzhiyun #define B43legacy_DMA32_RXSTATUS 0x1C
58*4882a593Smuzhiyun #define B43legacy_DMA32_RXDPTR 0x00000FFF
59*4882a593Smuzhiyun #define B43legacy_DMA32_RXSTATE 0x0000F000
60*4882a593Smuzhiyun #define B43legacy_DMA32_RXSTAT_DISABLED 0x00000000
61*4882a593Smuzhiyun #define B43legacy_DMA32_RXSTAT_ACTIVE 0x00001000
62*4882a593Smuzhiyun #define B43legacy_DMA32_RXSTAT_IDLEWAIT 0x00002000
63*4882a593Smuzhiyun #define B43legacy_DMA32_RXSTAT_STOPPED 0x00003000
64*4882a593Smuzhiyun #define B43legacy_DMA32_RXERROR 0x000F0000
65*4882a593Smuzhiyun #define B43legacy_DMA32_RXERR_NOERR 0x00000000
66*4882a593Smuzhiyun #define B43legacy_DMA32_RXERR_PROT 0x00010000
67*4882a593Smuzhiyun #define B43legacy_DMA32_RXERR_OVERFLOW 0x00020000
68*4882a593Smuzhiyun #define B43legacy_DMA32_RXERR_BUFWRITE 0x00030000
69*4882a593Smuzhiyun #define B43legacy_DMA32_RXERR_DESCREAD 0x00040000
70*4882a593Smuzhiyun #define B43legacy_DMA32_RXACTIVE 0xFFF00000
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* 32-bit DMA descriptor. */
73*4882a593Smuzhiyun struct b43legacy_dmadesc32 {
74*4882a593Smuzhiyun __le32 control;
75*4882a593Smuzhiyun __le32 address;
76*4882a593Smuzhiyun } __packed;
77*4882a593Smuzhiyun #define B43legacy_DMA32_DCTL_BYTECNT 0x00001FFF
78*4882a593Smuzhiyun #define B43legacy_DMA32_DCTL_ADDREXT_MASK 0x00030000
79*4882a593Smuzhiyun #define B43legacy_DMA32_DCTL_ADDREXT_SHIFT 16
80*4882a593Smuzhiyun #define B43legacy_DMA32_DCTL_DTABLEEND 0x10000000
81*4882a593Smuzhiyun #define B43legacy_DMA32_DCTL_IRQ 0x20000000
82*4882a593Smuzhiyun #define B43legacy_DMA32_DCTL_FRAMEEND 0x40000000
83*4882a593Smuzhiyun #define B43legacy_DMA32_DCTL_FRAMESTART 0x80000000
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Misc DMA constants */
87*4882a593Smuzhiyun #define B43legacy_DMA_RINGMEMSIZE PAGE_SIZE
88*4882a593Smuzhiyun #define B43legacy_DMA0_RX_FRAMEOFFSET 30
89*4882a593Smuzhiyun #define B43legacy_DMA3_RX_FRAMEOFFSET 0
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* DMA engine tuning knobs */
93*4882a593Smuzhiyun #define B43legacy_TXRING_SLOTS 128
94*4882a593Smuzhiyun #define B43legacy_RXRING_SLOTS 64
95*4882a593Smuzhiyun #define B43legacy_DMA0_RX_BUFFERSIZE (2304 + 100)
96*4882a593Smuzhiyun #define B43legacy_DMA3_RX_BUFFERSIZE 16
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #ifdef CONFIG_B43LEGACY_DMA
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct sk_buff;
104*4882a593Smuzhiyun struct b43legacy_private;
105*4882a593Smuzhiyun struct b43legacy_txstatus;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct b43legacy_dmadesc_meta {
109*4882a593Smuzhiyun /* The kernel DMA-able buffer. */
110*4882a593Smuzhiyun struct sk_buff *skb;
111*4882a593Smuzhiyun /* DMA base bus-address of the descriptor buffer. */
112*4882a593Smuzhiyun dma_addr_t dmaaddr;
113*4882a593Smuzhiyun /* ieee80211 TX status. Only used once per 802.11 frag. */
114*4882a593Smuzhiyun bool is_last_fragment;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun enum b43legacy_dmatype {
118*4882a593Smuzhiyun B43legacy_DMA_30BIT = 30,
119*4882a593Smuzhiyun B43legacy_DMA_32BIT = 32,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct b43legacy_dmaring {
123*4882a593Smuzhiyun /* Kernel virtual base address of the ring memory. */
124*4882a593Smuzhiyun void *descbase;
125*4882a593Smuzhiyun /* Meta data about all descriptors. */
126*4882a593Smuzhiyun struct b43legacy_dmadesc_meta *meta;
127*4882a593Smuzhiyun /* Cache of TX headers for each slot.
128*4882a593Smuzhiyun * This is to avoid an allocation on each TX.
129*4882a593Smuzhiyun * This is NULL for an RX ring.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun u8 *txhdr_cache;
132*4882a593Smuzhiyun /* (Unadjusted) DMA base bus-address of the ring memory. */
133*4882a593Smuzhiyun dma_addr_t dmabase;
134*4882a593Smuzhiyun /* Number of descriptor slots in the ring. */
135*4882a593Smuzhiyun int nr_slots;
136*4882a593Smuzhiyun /* Number of used descriptor slots. */
137*4882a593Smuzhiyun int used_slots;
138*4882a593Smuzhiyun /* Currently used slot in the ring. */
139*4882a593Smuzhiyun int current_slot;
140*4882a593Smuzhiyun /* Frameoffset in octets. */
141*4882a593Smuzhiyun u32 frameoffset;
142*4882a593Smuzhiyun /* Descriptor buffer size. */
143*4882a593Smuzhiyun u16 rx_buffersize;
144*4882a593Smuzhiyun /* The MMIO base register of the DMA controller. */
145*4882a593Smuzhiyun u16 mmio_base;
146*4882a593Smuzhiyun /* DMA controller index number (0-5). */
147*4882a593Smuzhiyun int index;
148*4882a593Smuzhiyun /* Boolean. Is this a TX ring? */
149*4882a593Smuzhiyun bool tx;
150*4882a593Smuzhiyun /* The type of DMA engine used. */
151*4882a593Smuzhiyun enum b43legacy_dmatype type;
152*4882a593Smuzhiyun /* Boolean. Is this ring stopped at ieee80211 level? */
153*4882a593Smuzhiyun bool stopped;
154*4882a593Smuzhiyun /* The QOS priority assigned to this ring. Only used for TX rings.
155*4882a593Smuzhiyun * This is the mac80211 "queue" value. */
156*4882a593Smuzhiyun u8 queue_prio;
157*4882a593Smuzhiyun struct b43legacy_wldev *dev;
158*4882a593Smuzhiyun #ifdef CONFIG_B43LEGACY_DEBUG
159*4882a593Smuzhiyun /* Maximum number of used slots. */
160*4882a593Smuzhiyun int max_used_slots;
161*4882a593Smuzhiyun /* Last time we injected a ring overflow. */
162*4882a593Smuzhiyun unsigned long last_injected_overflow;
163*4882a593Smuzhiyun #endif /* CONFIG_B43LEGACY_DEBUG*/
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static inline
b43legacy_dma_read(struct b43legacy_dmaring * ring,u16 offset)168*4882a593Smuzhiyun u32 b43legacy_dma_read(struct b43legacy_dmaring *ring,
169*4882a593Smuzhiyun u16 offset)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun return b43legacy_read32(ring->dev, ring->mmio_base + offset);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static inline
b43legacy_dma_write(struct b43legacy_dmaring * ring,u16 offset,u32 value)175*4882a593Smuzhiyun void b43legacy_dma_write(struct b43legacy_dmaring *ring,
176*4882a593Smuzhiyun u16 offset, u32 value)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun b43legacy_write32(ring->dev, ring->mmio_base + offset, value);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun int b43legacy_dma_init(struct b43legacy_wldev *dev);
183*4882a593Smuzhiyun void b43legacy_dma_free(struct b43legacy_wldev *dev);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev);
186*4882a593Smuzhiyun void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun int b43legacy_dma_tx(struct b43legacy_wldev *dev,
189*4882a593Smuzhiyun struct sk_buff *skb);
190*4882a593Smuzhiyun void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
191*4882a593Smuzhiyun const struct b43legacy_txstatus *status);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun void b43legacy_dma_rx(struct b43legacy_dmaring *ring);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #else /* CONFIG_B43LEGACY_DMA */
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static inline
b43legacy_dma_init(struct b43legacy_wldev * dev)199*4882a593Smuzhiyun int b43legacy_dma_init(struct b43legacy_wldev *dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun static inline
b43legacy_dma_free(struct b43legacy_wldev * dev)204*4882a593Smuzhiyun void b43legacy_dma_free(struct b43legacy_wldev *dev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun static inline
b43legacy_dma_tx(struct b43legacy_wldev * dev,struct sk_buff * skb)208*4882a593Smuzhiyun int b43legacy_dma_tx(struct b43legacy_wldev *dev,
209*4882a593Smuzhiyun struct sk_buff *skb)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun static inline
b43legacy_dma_handle_txstatus(struct b43legacy_wldev * dev,const struct b43legacy_txstatus * status)214*4882a593Smuzhiyun void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
215*4882a593Smuzhiyun const struct b43legacy_txstatus *status)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun static inline
b43legacy_dma_rx(struct b43legacy_dmaring * ring)219*4882a593Smuzhiyun void b43legacy_dma_rx(struct b43legacy_dmaring *ring)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun static inline
b43legacy_dma_tx_suspend(struct b43legacy_wldev * dev)223*4882a593Smuzhiyun void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun static inline
b43legacy_dma_tx_resume(struct b43legacy_wldev * dev)227*4882a593Smuzhiyun void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #endif /* CONFIG_B43LEGACY_DMA */
232*4882a593Smuzhiyun #endif /* B43legacy_DMA_H_ */
233