1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef B43legacy_H_
3*4882a593Smuzhiyun #define B43legacy_H_
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/hw_random.h>
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/spinlock.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/stringify.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/atomic.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/ssb/ssb.h>
16*4882a593Smuzhiyun #include <linux/ssb/ssb_driver_chipcommon.h>
17*4882a593Smuzhiyun #include <linux/completion.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <net/mac80211.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "debugfs.h"
22*4882a593Smuzhiyun #include "leds.h"
23*4882a593Smuzhiyun #include "rfkill.h"
24*4882a593Smuzhiyun #include "phy.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define B43legacy_IRQWAIT_MAX_RETRIES 20
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* MMIO offsets */
30*4882a593Smuzhiyun #define B43legacy_MMIO_DMA0_REASON 0x20
31*4882a593Smuzhiyun #define B43legacy_MMIO_DMA0_IRQ_MASK 0x24
32*4882a593Smuzhiyun #define B43legacy_MMIO_DMA1_REASON 0x28
33*4882a593Smuzhiyun #define B43legacy_MMIO_DMA1_IRQ_MASK 0x2C
34*4882a593Smuzhiyun #define B43legacy_MMIO_DMA2_REASON 0x30
35*4882a593Smuzhiyun #define B43legacy_MMIO_DMA2_IRQ_MASK 0x34
36*4882a593Smuzhiyun #define B43legacy_MMIO_DMA3_REASON 0x38
37*4882a593Smuzhiyun #define B43legacy_MMIO_DMA3_IRQ_MASK 0x3C
38*4882a593Smuzhiyun #define B43legacy_MMIO_DMA4_REASON 0x40
39*4882a593Smuzhiyun #define B43legacy_MMIO_DMA4_IRQ_MASK 0x44
40*4882a593Smuzhiyun #define B43legacy_MMIO_DMA5_REASON 0x48
41*4882a593Smuzhiyun #define B43legacy_MMIO_DMA5_IRQ_MASK 0x4C
42*4882a593Smuzhiyun #define B43legacy_MMIO_MACCTL 0x120 /* MAC control */
43*4882a593Smuzhiyun #define B43legacy_MMIO_MACCMD 0x124 /* MAC command */
44*4882a593Smuzhiyun #define B43legacy_MMIO_GEN_IRQ_REASON 0x128
45*4882a593Smuzhiyun #define B43legacy_MMIO_GEN_IRQ_MASK 0x12C
46*4882a593Smuzhiyun #define B43legacy_MMIO_RAM_CONTROL 0x130
47*4882a593Smuzhiyun #define B43legacy_MMIO_RAM_DATA 0x134
48*4882a593Smuzhiyun #define B43legacy_MMIO_PS_STATUS 0x140
49*4882a593Smuzhiyun #define B43legacy_MMIO_RADIO_HWENABLED_HI 0x158
50*4882a593Smuzhiyun #define B43legacy_MMIO_SHM_CONTROL 0x160
51*4882a593Smuzhiyun #define B43legacy_MMIO_SHM_DATA 0x164
52*4882a593Smuzhiyun #define B43legacy_MMIO_SHM_DATA_UNALIGNED 0x166
53*4882a593Smuzhiyun #define B43legacy_MMIO_XMITSTAT_0 0x170
54*4882a593Smuzhiyun #define B43legacy_MMIO_XMITSTAT_1 0x174
55*4882a593Smuzhiyun #define B43legacy_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
56*4882a593Smuzhiyun #define B43legacy_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
57*4882a593Smuzhiyun #define B43legacy_MMIO_TSF_CFP_REP 0x188
58*4882a593Smuzhiyun #define B43legacy_MMIO_TSF_CFP_START 0x18C
59*4882a593Smuzhiyun /* 32-bit DMA */
60*4882a593Smuzhiyun #define B43legacy_MMIO_DMA32_BASE0 0x200
61*4882a593Smuzhiyun #define B43legacy_MMIO_DMA32_BASE1 0x220
62*4882a593Smuzhiyun #define B43legacy_MMIO_DMA32_BASE2 0x240
63*4882a593Smuzhiyun #define B43legacy_MMIO_DMA32_BASE3 0x260
64*4882a593Smuzhiyun #define B43legacy_MMIO_DMA32_BASE4 0x280
65*4882a593Smuzhiyun #define B43legacy_MMIO_DMA32_BASE5 0x2A0
66*4882a593Smuzhiyun /* 64-bit DMA */
67*4882a593Smuzhiyun #define B43legacy_MMIO_DMA64_BASE0 0x200
68*4882a593Smuzhiyun #define B43legacy_MMIO_DMA64_BASE1 0x240
69*4882a593Smuzhiyun #define B43legacy_MMIO_DMA64_BASE2 0x280
70*4882a593Smuzhiyun #define B43legacy_MMIO_DMA64_BASE3 0x2C0
71*4882a593Smuzhiyun #define B43legacy_MMIO_DMA64_BASE4 0x300
72*4882a593Smuzhiyun #define B43legacy_MMIO_DMA64_BASE5 0x340
73*4882a593Smuzhiyun /* PIO */
74*4882a593Smuzhiyun #define B43legacy_MMIO_PIO1_BASE 0x300
75*4882a593Smuzhiyun #define B43legacy_MMIO_PIO2_BASE 0x310
76*4882a593Smuzhiyun #define B43legacy_MMIO_PIO3_BASE 0x320
77*4882a593Smuzhiyun #define B43legacy_MMIO_PIO4_BASE 0x330
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define B43legacy_MMIO_PHY_VER 0x3E0
80*4882a593Smuzhiyun #define B43legacy_MMIO_PHY_RADIO 0x3E2
81*4882a593Smuzhiyun #define B43legacy_MMIO_PHY0 0x3E6
82*4882a593Smuzhiyun #define B43legacy_MMIO_ANTENNA 0x3E8
83*4882a593Smuzhiyun #define B43legacy_MMIO_CHANNEL 0x3F0
84*4882a593Smuzhiyun #define B43legacy_MMIO_CHANNEL_EXT 0x3F4
85*4882a593Smuzhiyun #define B43legacy_MMIO_RADIO_CONTROL 0x3F6
86*4882a593Smuzhiyun #define B43legacy_MMIO_RADIO_DATA_HIGH 0x3F8
87*4882a593Smuzhiyun #define B43legacy_MMIO_RADIO_DATA_LOW 0x3FA
88*4882a593Smuzhiyun #define B43legacy_MMIO_PHY_CONTROL 0x3FC
89*4882a593Smuzhiyun #define B43legacy_MMIO_PHY_DATA 0x3FE
90*4882a593Smuzhiyun #define B43legacy_MMIO_MACFILTER_CONTROL 0x420
91*4882a593Smuzhiyun #define B43legacy_MMIO_MACFILTER_DATA 0x422
92*4882a593Smuzhiyun #define B43legacy_MMIO_RCMTA_COUNT 0x43C /* Receive Match Transmitter Addr */
93*4882a593Smuzhiyun #define B43legacy_MMIO_RADIO_HWENABLED_LO 0x49A
94*4882a593Smuzhiyun #define B43legacy_MMIO_GPIO_CONTROL 0x49C
95*4882a593Smuzhiyun #define B43legacy_MMIO_GPIO_MASK 0x49E
96*4882a593Smuzhiyun #define B43legacy_MMIO_TSF_CFP_PRETBTT 0x612
97*4882a593Smuzhiyun #define B43legacy_MMIO_TSF_0 0x632 /* core rev < 3 only */
98*4882a593Smuzhiyun #define B43legacy_MMIO_TSF_1 0x634 /* core rev < 3 only */
99*4882a593Smuzhiyun #define B43legacy_MMIO_TSF_2 0x636 /* core rev < 3 only */
100*4882a593Smuzhiyun #define B43legacy_MMIO_TSF_3 0x638 /* core rev < 3 only */
101*4882a593Smuzhiyun #define B43legacy_MMIO_RNG 0x65A
102*4882a593Smuzhiyun #define B43legacy_MMIO_POWERUP_DELAY 0x6A8
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* SPROM boardflags_lo values */
105*4882a593Smuzhiyun #define B43legacy_BFL_PACTRL 0x0002
106*4882a593Smuzhiyun #define B43legacy_BFL_RSSI 0x0008
107*4882a593Smuzhiyun #define B43legacy_BFL_EXTLNA 0x1000
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* GPIO register offset, in both ChipCommon and PCI core. */
110*4882a593Smuzhiyun #define B43legacy_GPIO_CONTROL 0x6c
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* SHM Routing */
113*4882a593Smuzhiyun #define B43legacy_SHM_SHARED 0x0001
114*4882a593Smuzhiyun #define B43legacy_SHM_WIRELESS 0x0002
115*4882a593Smuzhiyun #define B43legacy_SHM_HW 0x0004
116*4882a593Smuzhiyun #define B43legacy_SHM_UCODE 0x0300
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* SHM Routing modifiers */
119*4882a593Smuzhiyun #define B43legacy_SHM_AUTOINC_R 0x0200 /* Read Auto-increment */
120*4882a593Smuzhiyun #define B43legacy_SHM_AUTOINC_W 0x0100 /* Write Auto-increment */
121*4882a593Smuzhiyun #define B43legacy_SHM_AUTOINC_RW (B43legacy_SHM_AUTOINC_R | \
122*4882a593Smuzhiyun B43legacy_SHM_AUTOINC_W)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Misc SHM_SHARED offsets */
125*4882a593Smuzhiyun #define B43legacy_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
126*4882a593Smuzhiyun #define B43legacy_SHM_SH_HOSTFLO 0x005E /* Hostflags ucode opts (low) */
127*4882a593Smuzhiyun #define B43legacy_SHM_SH_HOSTFHI 0x0060 /* Hostflags ucode opts (high) */
128*4882a593Smuzhiyun /* SHM_SHARED crypto engine */
129*4882a593Smuzhiyun #define B43legacy_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block */
130*4882a593Smuzhiyun /* SHM_SHARED beacon/AP variables */
131*4882a593Smuzhiyun #define B43legacy_SHM_SH_DTIMP 0x0012 /* DTIM period */
132*4882a593Smuzhiyun #define B43legacy_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
133*4882a593Smuzhiyun #define B43legacy_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
134*4882a593Smuzhiyun #define B43legacy_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
135*4882a593Smuzhiyun #define B43legacy_SHM_SH_TIMPOS 0x001E /* TIM position in beacon */
136*4882a593Smuzhiyun #define B43legacy_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word */
137*4882a593Smuzhiyun /* SHM_SHARED ACK/CTS control */
138*4882a593Smuzhiyun #define B43legacy_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word */
139*4882a593Smuzhiyun /* SHM_SHARED probe response variables */
140*4882a593Smuzhiyun #define B43legacy_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
141*4882a593Smuzhiyun #define B43legacy_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
142*4882a593Smuzhiyun #define B43legacy_SHM_SH_PRPHYCTL 0x0188 /* Probe Resp PHY TX control */
143*4882a593Smuzhiyun /* SHM_SHARED rate tables */
144*4882a593Smuzhiyun #define B43legacy_SHM_SH_OFDMDIRECT 0x0480 /* Pointer to OFDM direct map */
145*4882a593Smuzhiyun #define B43legacy_SHM_SH_OFDMBASIC 0x04A0 /* Pointer to OFDM basic rate map */
146*4882a593Smuzhiyun #define B43legacy_SHM_SH_CCKDIRECT 0x04C0 /* Pointer to CCK direct map */
147*4882a593Smuzhiyun #define B43legacy_SHM_SH_CCKBASIC 0x04E0 /* Pointer to CCK basic rate map */
148*4882a593Smuzhiyun /* SHM_SHARED microcode soft registers */
149*4882a593Smuzhiyun #define B43legacy_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
150*4882a593Smuzhiyun #define B43legacy_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
151*4882a593Smuzhiyun #define B43legacy_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
152*4882a593Smuzhiyun #define B43legacy_SHM_SH_UCODETIME 0x0006 /* Microcode time */
153*4882a593Smuzhiyun #define B43legacy_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
154*4882a593Smuzhiyun #define B43legacy_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define B43legacy_UCODEFLAGS_OFFSET 0x005E
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Hardware Radio Enable masks */
159*4882a593Smuzhiyun #define B43legacy_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
160*4882a593Smuzhiyun #define B43legacy_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* HostFlags. See b43legacy_hf_read/write() */
163*4882a593Smuzhiyun #define B43legacy_HF_SYMW 0x00000002 /* G-PHY SYM workaround */
164*4882a593Smuzhiyun #define B43legacy_HF_GDCW 0x00000020 /* G-PHY DV cancel filter */
165*4882a593Smuzhiyun #define B43legacy_HF_OFDMPABOOST 0x00000040 /* Enable PA boost OFDM */
166*4882a593Smuzhiyun #define B43legacy_HF_EDCF 0x00000100 /* on if WME/MAC suspended */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* MacFilter offsets. */
169*4882a593Smuzhiyun #define B43legacy_MACFILTER_SELF 0x0000
170*4882a593Smuzhiyun #define B43legacy_MACFILTER_BSSID 0x0003
171*4882a593Smuzhiyun #define B43legacy_MACFILTER_MAC 0x0010
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* PHYVersioning */
174*4882a593Smuzhiyun #define B43legacy_PHYTYPE_B 0x01
175*4882a593Smuzhiyun #define B43legacy_PHYTYPE_G 0x02
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* PHYRegisters */
178*4882a593Smuzhiyun #define B43legacy_PHY_G_LO_CONTROL 0x0810
179*4882a593Smuzhiyun #define B43legacy_PHY_ILT_G_CTRL 0x0472
180*4882a593Smuzhiyun #define B43legacy_PHY_ILT_G_DATA1 0x0473
181*4882a593Smuzhiyun #define B43legacy_PHY_ILT_G_DATA2 0x0474
182*4882a593Smuzhiyun #define B43legacy_PHY_G_PCTL 0x0029
183*4882a593Smuzhiyun #define B43legacy_PHY_RADIO_BITFIELD 0x0401
184*4882a593Smuzhiyun #define B43legacy_PHY_G_CRS 0x0429
185*4882a593Smuzhiyun #define B43legacy_PHY_NRSSILT_CTRL 0x0803
186*4882a593Smuzhiyun #define B43legacy_PHY_NRSSILT_DATA 0x0804
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* RadioRegisters */
189*4882a593Smuzhiyun #define B43legacy_RADIOCTL_ID 0x01
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* MAC Control bitfield */
192*4882a593Smuzhiyun #define B43legacy_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
193*4882a593Smuzhiyun #define B43legacy_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
194*4882a593Smuzhiyun #define B43legacy_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
195*4882a593Smuzhiyun #define B43legacy_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
196*4882a593Smuzhiyun #define B43legacy_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
197*4882a593Smuzhiyun #define B43legacy_MACCTL_BE 0x00010000 /* Big Endian mode */
198*4882a593Smuzhiyun #define B43legacy_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
199*4882a593Smuzhiyun #define B43legacy_MACCTL_AP 0x00040000 /* AccessPoint mode */
200*4882a593Smuzhiyun #define B43legacy_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
201*4882a593Smuzhiyun #define B43legacy_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
202*4882a593Smuzhiyun #define B43legacy_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep bad PLCP frames */
203*4882a593Smuzhiyun #define B43legacy_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
204*4882a593Smuzhiyun #define B43legacy_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
205*4882a593Smuzhiyun #define B43legacy_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
206*4882a593Smuzhiyun #define B43legacy_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
207*4882a593Smuzhiyun #define B43legacy_MACCTL_AWAKE 0x04000000 /* Device is awake */
208*4882a593Smuzhiyun #define B43legacy_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
209*4882a593Smuzhiyun #define B43legacy_MACCTL_GMODE 0x80000000 /* G Mode */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* MAC Command bitfield */
212*4882a593Smuzhiyun #define B43legacy_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
213*4882a593Smuzhiyun #define B43legacy_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
214*4882a593Smuzhiyun #define B43legacy_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
215*4882a593Smuzhiyun #define B43legacy_MACCMD_CCA 0x00000008 /* Clear channel assessment */
216*4882a593Smuzhiyun #define B43legacy_MACCMD_BGNOISE 0x00000010 /* Background noise */
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* 802.11 core specific TM State Low flags */
219*4882a593Smuzhiyun #define B43legacy_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
220*4882a593Smuzhiyun #define B43legacy_TMSLOW_PLLREFSEL 0x00200000 /* PLL Freq Ref Select */
221*4882a593Smuzhiyun #define B43legacy_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Ctrl Enbl */
222*4882a593Smuzhiyun #define B43legacy_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
223*4882a593Smuzhiyun #define B43legacy_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* 802.11 core specific TM State High flags */
226*4882a593Smuzhiyun #define B43legacy_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available */
227*4882a593Smuzhiyun #define B43legacy_TMSHIGH_GPHY 0x00010000 /* G-PHY avail (rev >= 5) */
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define B43legacy_UCODEFLAG_AUTODIV 0x0001
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Generic-Interrupt reasons. */
232*4882a593Smuzhiyun #define B43legacy_IRQ_MAC_SUSPENDED 0x00000001
233*4882a593Smuzhiyun #define B43legacy_IRQ_BEACON 0x00000002
234*4882a593Smuzhiyun #define B43legacy_IRQ_TBTT_INDI 0x00000004 /* Target Beacon Transmit Time */
235*4882a593Smuzhiyun #define B43legacy_IRQ_BEACON_TX_OK 0x00000008
236*4882a593Smuzhiyun #define B43legacy_IRQ_BEACON_CANCEL 0x00000010
237*4882a593Smuzhiyun #define B43legacy_IRQ_ATIM_END 0x00000020
238*4882a593Smuzhiyun #define B43legacy_IRQ_PMQ 0x00000040
239*4882a593Smuzhiyun #define B43legacy_IRQ_PIO_WORKAROUND 0x00000100
240*4882a593Smuzhiyun #define B43legacy_IRQ_MAC_TXERR 0x00000200
241*4882a593Smuzhiyun #define B43legacy_IRQ_PHY_TXERR 0x00000800
242*4882a593Smuzhiyun #define B43legacy_IRQ_PMEVENT 0x00001000
243*4882a593Smuzhiyun #define B43legacy_IRQ_TIMER0 0x00002000
244*4882a593Smuzhiyun #define B43legacy_IRQ_TIMER1 0x00004000
245*4882a593Smuzhiyun #define B43legacy_IRQ_DMA 0x00008000
246*4882a593Smuzhiyun #define B43legacy_IRQ_TXFIFO_FLUSH_OK 0x00010000
247*4882a593Smuzhiyun #define B43legacy_IRQ_CCA_MEASURE_OK 0x00020000
248*4882a593Smuzhiyun #define B43legacy_IRQ_NOISESAMPLE_OK 0x00040000
249*4882a593Smuzhiyun #define B43legacy_IRQ_UCODE_DEBUG 0x08000000
250*4882a593Smuzhiyun #define B43legacy_IRQ_RFKILL 0x10000000
251*4882a593Smuzhiyun #define B43legacy_IRQ_TX_OK 0x20000000
252*4882a593Smuzhiyun #define B43legacy_IRQ_PHY_G_CHANGED 0x40000000
253*4882a593Smuzhiyun #define B43legacy_IRQ_TIMEOUT 0x80000000
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #define B43legacy_IRQ_ALL 0xFFFFFFFF
256*4882a593Smuzhiyun #define B43legacy_IRQ_MASKTEMPLATE (B43legacy_IRQ_MAC_SUSPENDED | \
257*4882a593Smuzhiyun B43legacy_IRQ_TBTT_INDI | \
258*4882a593Smuzhiyun B43legacy_IRQ_ATIM_END | \
259*4882a593Smuzhiyun B43legacy_IRQ_PMQ | \
260*4882a593Smuzhiyun B43legacy_IRQ_MAC_TXERR | \
261*4882a593Smuzhiyun B43legacy_IRQ_PHY_TXERR | \
262*4882a593Smuzhiyun B43legacy_IRQ_DMA | \
263*4882a593Smuzhiyun B43legacy_IRQ_TXFIFO_FLUSH_OK | \
264*4882a593Smuzhiyun B43legacy_IRQ_NOISESAMPLE_OK | \
265*4882a593Smuzhiyun B43legacy_IRQ_UCODE_DEBUG | \
266*4882a593Smuzhiyun B43legacy_IRQ_RFKILL | \
267*4882a593Smuzhiyun B43legacy_IRQ_TX_OK)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Device specific rate values.
270*4882a593Smuzhiyun * The actual values defined here are (rate_in_mbps * 2).
271*4882a593Smuzhiyun * Some code depends on this. Don't change it. */
272*4882a593Smuzhiyun #define B43legacy_CCK_RATE_1MB 2
273*4882a593Smuzhiyun #define B43legacy_CCK_RATE_2MB 4
274*4882a593Smuzhiyun #define B43legacy_CCK_RATE_5MB 11
275*4882a593Smuzhiyun #define B43legacy_CCK_RATE_11MB 22
276*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_6MB 12
277*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_9MB 18
278*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_12MB 24
279*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_18MB 36
280*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_24MB 48
281*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_36MB 72
282*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_48MB 96
283*4882a593Smuzhiyun #define B43legacy_OFDM_RATE_54MB 108
284*4882a593Smuzhiyun /* Convert a b43legacy rate value to a rate in 100kbps */
285*4882a593Smuzhiyun #define B43legacy_RATE_TO_100KBPS(rate) (((rate) * 10) / 2)
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define B43legacy_DEFAULT_SHORT_RETRY_LIMIT 7
289*4882a593Smuzhiyun #define B43legacy_DEFAULT_LONG_RETRY_LIMIT 4
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define B43legacy_PHY_TX_BADNESS_LIMIT 1000
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Max size of a security key */
294*4882a593Smuzhiyun #define B43legacy_SEC_KEYSIZE 16
295*4882a593Smuzhiyun /* Security algorithms. */
296*4882a593Smuzhiyun enum {
297*4882a593Smuzhiyun B43legacy_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
298*4882a593Smuzhiyun B43legacy_SEC_ALGO_WEP40,
299*4882a593Smuzhiyun B43legacy_SEC_ALGO_TKIP,
300*4882a593Smuzhiyun B43legacy_SEC_ALGO_AES,
301*4882a593Smuzhiyun B43legacy_SEC_ALGO_WEP104,
302*4882a593Smuzhiyun B43legacy_SEC_ALGO_AES_LEGACY,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Core Information Registers */
306*4882a593Smuzhiyun #define B43legacy_CIR_BASE 0xf00
307*4882a593Smuzhiyun #define B43legacy_CIR_SBTPSFLAG (B43legacy_CIR_BASE + 0x18)
308*4882a593Smuzhiyun #define B43legacy_CIR_SBIMSTATE (B43legacy_CIR_BASE + 0x90)
309*4882a593Smuzhiyun #define B43legacy_CIR_SBINTVEC (B43legacy_CIR_BASE + 0x94)
310*4882a593Smuzhiyun #define B43legacy_CIR_SBTMSTATELOW (B43legacy_CIR_BASE + 0x98)
311*4882a593Smuzhiyun #define B43legacy_CIR_SBTMSTATEHIGH (B43legacy_CIR_BASE + 0x9c)
312*4882a593Smuzhiyun #define B43legacy_CIR_SBIMCONFIGLOW (B43legacy_CIR_BASE + 0xa8)
313*4882a593Smuzhiyun #define B43legacy_CIR_SB_ID_HI (B43legacy_CIR_BASE + 0xfc)
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* sbtmstatehigh state flags */
316*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_SERROR 0x00000001
317*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_BUSY 0x00000004
318*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_TIMEOUT 0x00000020
319*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_G_PHY_AVAIL 0x00010000
320*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_COREFLAGS 0x1FFF0000
321*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_DMA64BIT 0x10000000
322*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_GATEDCLK 0x20000000
323*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_BISTFAILED 0x40000000
324*4882a593Smuzhiyun #define B43legacy_SBTMSTATEHIGH_BISTCOMPLETE 0x80000000
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* sbimstate flags */
327*4882a593Smuzhiyun #define B43legacy_SBIMSTATE_IB_ERROR 0x20000
328*4882a593Smuzhiyun #define B43legacy_SBIMSTATE_TIMEOUT 0x40000
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define PFX KBUILD_MODNAME ": "
331*4882a593Smuzhiyun #ifdef assert
332*4882a593Smuzhiyun # undef assert
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun #ifdef CONFIG_B43LEGACY_DEBUG
335*4882a593Smuzhiyun # define B43legacy_WARN_ON(x) WARN_ON(x)
336*4882a593Smuzhiyun # define B43legacy_BUG_ON(expr) \
337*4882a593Smuzhiyun do { \
338*4882a593Smuzhiyun if (unlikely((expr))) { \
339*4882a593Smuzhiyun printk(KERN_INFO PFX "Test (%s) failed\n", \
340*4882a593Smuzhiyun #expr); \
341*4882a593Smuzhiyun BUG_ON(expr); \
342*4882a593Smuzhiyun } \
343*4882a593Smuzhiyun } while (0)
344*4882a593Smuzhiyun # define B43legacy_DEBUG 1
345*4882a593Smuzhiyun #else
346*4882a593Smuzhiyun /* This will evaluate the argument even if debugging is disabled. */
__b43legacy_warn_on_dummy(bool x)347*4882a593Smuzhiyun static inline bool __b43legacy_warn_on_dummy(bool x) { return x; }
348*4882a593Smuzhiyun # define B43legacy_WARN_ON(x) __b43legacy_warn_on_dummy(unlikely(!!(x)))
349*4882a593Smuzhiyun # define B43legacy_BUG_ON(x) do { /* nothing */ } while (0)
350*4882a593Smuzhiyun # define B43legacy_DEBUG 0
351*4882a593Smuzhiyun #endif
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun struct net_device;
355*4882a593Smuzhiyun struct pci_dev;
356*4882a593Smuzhiyun struct b43legacy_dmaring;
357*4882a593Smuzhiyun struct b43legacy_pioqueue;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* The firmware file header */
360*4882a593Smuzhiyun #define B43legacy_FW_TYPE_UCODE 'u'
361*4882a593Smuzhiyun #define B43legacy_FW_TYPE_PCM 'p'
362*4882a593Smuzhiyun #define B43legacy_FW_TYPE_IV 'i'
363*4882a593Smuzhiyun struct b43legacy_fw_header {
364*4882a593Smuzhiyun /* File type */
365*4882a593Smuzhiyun u8 type;
366*4882a593Smuzhiyun /* File format version */
367*4882a593Smuzhiyun u8 ver;
368*4882a593Smuzhiyun u8 __padding[2];
369*4882a593Smuzhiyun /* Size of the data. For ucode and PCM this is in bytes.
370*4882a593Smuzhiyun * For IV this is number-of-ivs. */
371*4882a593Smuzhiyun __be32 size;
372*4882a593Smuzhiyun } __packed;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Initial Value file format */
375*4882a593Smuzhiyun #define B43legacy_IV_OFFSET_MASK 0x7FFF
376*4882a593Smuzhiyun #define B43legacy_IV_32BIT 0x8000
377*4882a593Smuzhiyun struct b43legacy_iv {
378*4882a593Smuzhiyun __be16 offset_size;
379*4882a593Smuzhiyun union {
380*4882a593Smuzhiyun __be16 d16;
381*4882a593Smuzhiyun __be32 d32;
382*4882a593Smuzhiyun } data __packed;
383*4882a593Smuzhiyun } __packed;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #define B43legacy_PHYMODE(phytype) (1 << (phytype))
386*4882a593Smuzhiyun #define B43legacy_PHYMODE_B B43legacy_PHYMODE \
387*4882a593Smuzhiyun ((B43legacy_PHYTYPE_B))
388*4882a593Smuzhiyun #define B43legacy_PHYMODE_G B43legacy_PHYMODE \
389*4882a593Smuzhiyun ((B43legacy_PHYTYPE_G))
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Value pair to measure the LocalOscillator. */
392*4882a593Smuzhiyun struct b43legacy_lopair {
393*4882a593Smuzhiyun s8 low;
394*4882a593Smuzhiyun s8 high;
395*4882a593Smuzhiyun u8 used:1;
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun #define B43legacy_LO_COUNT (14*4)
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun struct b43legacy_phy {
400*4882a593Smuzhiyun /* Possible PHYMODEs on this PHY */
401*4882a593Smuzhiyun u8 possible_phymodes;
402*4882a593Smuzhiyun /* GMODE bit enabled in MACCTL? */
403*4882a593Smuzhiyun bool gmode;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Analog Type */
406*4882a593Smuzhiyun u8 analog;
407*4882a593Smuzhiyun /* B43legacy_PHYTYPE_ */
408*4882a593Smuzhiyun u8 type;
409*4882a593Smuzhiyun /* PHY revision number. */
410*4882a593Smuzhiyun u8 rev;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun u16 antenna_diversity;
413*4882a593Smuzhiyun u16 savedpctlreg;
414*4882a593Smuzhiyun /* Radio versioning */
415*4882a593Smuzhiyun u16 radio_manuf; /* Radio manufacturer */
416*4882a593Smuzhiyun u16 radio_ver; /* Radio version */
417*4882a593Smuzhiyun u8 calibrated:1;
418*4882a593Smuzhiyun u8 radio_rev; /* Radio revision */
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* ACI (adjacent channel interference) flags. */
423*4882a593Smuzhiyun bool aci_enable;
424*4882a593Smuzhiyun bool aci_wlan_automatic;
425*4882a593Smuzhiyun bool aci_hw_rssi;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Radio switched on/off */
428*4882a593Smuzhiyun bool radio_on;
429*4882a593Smuzhiyun struct {
430*4882a593Smuzhiyun /* Values saved when turning the radio off.
431*4882a593Smuzhiyun * They are needed when turning it on again. */
432*4882a593Smuzhiyun bool valid;
433*4882a593Smuzhiyun u16 rfover;
434*4882a593Smuzhiyun u16 rfoverval;
435*4882a593Smuzhiyun } radio_off_context;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun u16 minlowsig[2];
438*4882a593Smuzhiyun u16 minlowsigpos[2];
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* LO Measurement Data.
441*4882a593Smuzhiyun * Use b43legacy_get_lopair() to get a value.
442*4882a593Smuzhiyun */
443*4882a593Smuzhiyun struct b43legacy_lopair *_lo_pairs;
444*4882a593Smuzhiyun /* TSSI to dBm table in use */
445*4882a593Smuzhiyun const s8 *tssi2dbm;
446*4882a593Smuzhiyun /* idle TSSI value */
447*4882a593Smuzhiyun s8 idle_tssi;
448*4882a593Smuzhiyun /* Target idle TSSI */
449*4882a593Smuzhiyun int tgt_idle_tssi;
450*4882a593Smuzhiyun /* Current idle TSSI */
451*4882a593Smuzhiyun int cur_idle_tssi;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* LocalOscillator control values. */
454*4882a593Smuzhiyun struct b43legacy_txpower_lo_control *lo_control;
455*4882a593Smuzhiyun /* Values from b43legacy_calc_loopback_gain() */
456*4882a593Smuzhiyun s16 max_lb_gain; /* Maximum Loopback gain in hdB */
457*4882a593Smuzhiyun s16 trsw_rx_gain; /* TRSW RX gain in hdB */
458*4882a593Smuzhiyun s16 lna_lod_gain; /* LNA lod */
459*4882a593Smuzhiyun s16 lna_gain; /* LNA */
460*4882a593Smuzhiyun s16 pga_gain; /* PGA */
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Desired TX power level (in dBm). This is set by the user and
463*4882a593Smuzhiyun * adjusted in b43legacy_phy_xmitpower(). */
464*4882a593Smuzhiyun u8 power_level;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Values from b43legacy_calc_loopback_gain() */
467*4882a593Smuzhiyun u16 loopback_gain[2];
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* TX Power control values. */
470*4882a593Smuzhiyun /* B/G PHY */
471*4882a593Smuzhiyun struct {
472*4882a593Smuzhiyun /* Current Radio Attenuation for TXpower recalculation. */
473*4882a593Smuzhiyun u16 rfatt;
474*4882a593Smuzhiyun /* Current Baseband Attenuation for TXpower recalculation. */
475*4882a593Smuzhiyun u16 bbatt;
476*4882a593Smuzhiyun /* Current TXpower control value for TXpower recalculation. */
477*4882a593Smuzhiyun u16 txctl1;
478*4882a593Smuzhiyun u16 txctl2;
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun /* A PHY */
481*4882a593Smuzhiyun struct {
482*4882a593Smuzhiyun u16 txpwr_offset;
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Current Interference Mitigation mode */
486*4882a593Smuzhiyun int interfmode;
487*4882a593Smuzhiyun /* Stack of saved values from the Interference Mitigation code.
488*4882a593Smuzhiyun * Each value in the stack is laid out as follows:
489*4882a593Smuzhiyun * bit 0-11: offset
490*4882a593Smuzhiyun * bit 12-15: register ID
491*4882a593Smuzhiyun * bit 16-32: value
492*4882a593Smuzhiyun * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
493*4882a593Smuzhiyun */
494*4882a593Smuzhiyun #define B43legacy_INTERFSTACK_SIZE 26
495*4882a593Smuzhiyun u32 interfstack[B43legacy_INTERFSTACK_SIZE];
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Saved values from the NRSSI Slope calculation */
498*4882a593Smuzhiyun s16 nrssi[2];
499*4882a593Smuzhiyun s32 nrssislope;
500*4882a593Smuzhiyun /* In memory nrssi lookup table. */
501*4882a593Smuzhiyun s8 nrssi_lt[64];
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* current channel */
504*4882a593Smuzhiyun u8 channel;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun u16 lofcal;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun u16 initval;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* PHY TX errors counter. */
511*4882a593Smuzhiyun atomic_t txerr_cnt;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun #if B43legacy_DEBUG
514*4882a593Smuzhiyun /* Manual TX-power control enabled? */
515*4882a593Smuzhiyun bool manual_txpower_control;
516*4882a593Smuzhiyun /* PHY registers locked by b43legacy_phy_lock()? */
517*4882a593Smuzhiyun bool phy_locked;
518*4882a593Smuzhiyun #endif /* B43legacy_DEBUG */
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Data structures for DMA transmission, per 80211 core. */
522*4882a593Smuzhiyun struct b43legacy_dma {
523*4882a593Smuzhiyun struct b43legacy_dmaring *tx_ring0;
524*4882a593Smuzhiyun struct b43legacy_dmaring *tx_ring1;
525*4882a593Smuzhiyun struct b43legacy_dmaring *tx_ring2;
526*4882a593Smuzhiyun struct b43legacy_dmaring *tx_ring3;
527*4882a593Smuzhiyun struct b43legacy_dmaring *tx_ring4;
528*4882a593Smuzhiyun struct b43legacy_dmaring *tx_ring5;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun struct b43legacy_dmaring *rx_ring0;
531*4882a593Smuzhiyun struct b43legacy_dmaring *rx_ring3; /* only on core.rev < 5 */
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun u32 translation; /* Routing bits */
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Data structures for PIO transmission, per 80211 core. */
537*4882a593Smuzhiyun struct b43legacy_pio {
538*4882a593Smuzhiyun struct b43legacy_pioqueue *queue0;
539*4882a593Smuzhiyun struct b43legacy_pioqueue *queue1;
540*4882a593Smuzhiyun struct b43legacy_pioqueue *queue2;
541*4882a593Smuzhiyun struct b43legacy_pioqueue *queue3;
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Context information for a noise calculation (Link Quality). */
545*4882a593Smuzhiyun struct b43legacy_noise_calculation {
546*4882a593Smuzhiyun u8 channel_at_start;
547*4882a593Smuzhiyun bool calculation_running;
548*4882a593Smuzhiyun u8 nr_samples;
549*4882a593Smuzhiyun s8 samples[8][4];
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun struct b43legacy_stats {
553*4882a593Smuzhiyun u8 link_noise;
554*4882a593Smuzhiyun /* Store the last TX/RX times here for updating the leds. */
555*4882a593Smuzhiyun unsigned long last_tx;
556*4882a593Smuzhiyun unsigned long last_rx;
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun struct b43legacy_key {
560*4882a593Smuzhiyun void *keyconf;
561*4882a593Smuzhiyun bool enabled;
562*4882a593Smuzhiyun u8 algorithm;
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun #define B43legacy_QOS_QUEUE_NUM 4
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun struct b43legacy_wldev;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* QOS parameters for a queue. */
570*4882a593Smuzhiyun struct b43legacy_qos_params {
571*4882a593Smuzhiyun /* The QOS parameters */
572*4882a593Smuzhiyun struct ieee80211_tx_queue_params p;
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* Data structure for the WLAN parts (802.11 cores) of the b43legacy chip. */
576*4882a593Smuzhiyun struct b43legacy_wl {
577*4882a593Smuzhiyun /* Pointer to the active wireless device on this chip */
578*4882a593Smuzhiyun struct b43legacy_wldev *current_dev;
579*4882a593Smuzhiyun /* Pointer to the ieee80211 hardware data structure */
580*4882a593Smuzhiyun struct ieee80211_hw *hw;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun spinlock_t irq_lock; /* locks IRQ */
583*4882a593Smuzhiyun struct mutex mutex; /* locks wireless core state */
584*4882a593Smuzhiyun spinlock_t leds_lock; /* lock for leds */
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* firmware loading work */
587*4882a593Smuzhiyun struct work_struct firmware_load;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* We can only have one operating interface (802.11 core)
590*4882a593Smuzhiyun * at a time. General information about this interface follows.
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun struct ieee80211_vif *vif;
594*4882a593Smuzhiyun /* MAC address (can be NULL). */
595*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN];
596*4882a593Smuzhiyun /* Current BSSID (can be NULL). */
597*4882a593Smuzhiyun u8 bssid[ETH_ALEN];
598*4882a593Smuzhiyun /* Interface type. (IEEE80211_IF_TYPE_XXX) */
599*4882a593Smuzhiyun int if_type;
600*4882a593Smuzhiyun /* Is the card operating in AP, STA or IBSS mode? */
601*4882a593Smuzhiyun bool operating;
602*4882a593Smuzhiyun /* filter flags */
603*4882a593Smuzhiyun unsigned int filter_flags;
604*4882a593Smuzhiyun /* Stats about the wireless interface */
605*4882a593Smuzhiyun struct ieee80211_low_level_stats ieee_stats;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun #ifdef CONFIG_B43LEGACY_HWRNG
608*4882a593Smuzhiyun struct hwrng rng;
609*4882a593Smuzhiyun u8 rng_initialized;
610*4882a593Smuzhiyun char rng_name[30 + 1];
611*4882a593Smuzhiyun #endif
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* List of all wireless devices on this chip */
614*4882a593Smuzhiyun struct list_head devlist;
615*4882a593Smuzhiyun u8 nr_devs;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun bool radiotap_enabled;
618*4882a593Smuzhiyun bool radio_enabled;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* The beacon we are currently using (AP or IBSS mode).
621*4882a593Smuzhiyun * This beacon stuff is protected by the irq_lock. */
622*4882a593Smuzhiyun struct sk_buff *current_beacon;
623*4882a593Smuzhiyun bool beacon0_uploaded;
624*4882a593Smuzhiyun bool beacon1_uploaded;
625*4882a593Smuzhiyun bool beacon_templates_virgin; /* Never wrote the templates? */
626*4882a593Smuzhiyun struct work_struct beacon_update_trigger;
627*4882a593Smuzhiyun /* The current QOS parameters for the 4 queues. */
628*4882a593Smuzhiyun struct b43legacy_qos_params qos_params[B43legacy_QOS_QUEUE_NUM];
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* Packet transmit work */
631*4882a593Smuzhiyun struct work_struct tx_work;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Queue of packets to be transmitted. */
634*4882a593Smuzhiyun struct sk_buff_head tx_queue[B43legacy_QOS_QUEUE_NUM];
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* Flag that implement the queues stopping. */
637*4882a593Smuzhiyun bool tx_queue_stopped[B43legacy_QOS_QUEUE_NUM];
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Pointers to the firmware data and meta information about it. */
642*4882a593Smuzhiyun struct b43legacy_firmware {
643*4882a593Smuzhiyun /* Microcode */
644*4882a593Smuzhiyun const struct firmware *ucode;
645*4882a593Smuzhiyun /* PCM code */
646*4882a593Smuzhiyun const struct firmware *pcm;
647*4882a593Smuzhiyun /* Initial MMIO values for the firmware */
648*4882a593Smuzhiyun const struct firmware *initvals;
649*4882a593Smuzhiyun /* Initial MMIO values for the firmware, band-specific */
650*4882a593Smuzhiyun const struct firmware *initvals_band;
651*4882a593Smuzhiyun /* Firmware revision */
652*4882a593Smuzhiyun u16 rev;
653*4882a593Smuzhiyun /* Firmware patchlevel */
654*4882a593Smuzhiyun u16 patch;
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* Device (802.11 core) initialization status. */
658*4882a593Smuzhiyun enum {
659*4882a593Smuzhiyun B43legacy_STAT_UNINIT = 0, /* Uninitialized. */
660*4882a593Smuzhiyun B43legacy_STAT_INITIALIZED = 1, /* Initialized, not yet started. */
661*4882a593Smuzhiyun B43legacy_STAT_STARTED = 2, /* Up and running. */
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun #define b43legacy_status(wldev) atomic_read(&(wldev)->__init_status)
664*4882a593Smuzhiyun #define b43legacy_set_status(wldev, stat) do { \
665*4882a593Smuzhiyun atomic_set(&(wldev)->__init_status, (stat)); \
666*4882a593Smuzhiyun smp_wmb(); \
667*4882a593Smuzhiyun } while (0)
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* *** --- HOW LOCKING WORKS IN B43legacy --- ***
670*4882a593Smuzhiyun *
671*4882a593Smuzhiyun * You should always acquire both, wl->mutex and wl->irq_lock unless:
672*4882a593Smuzhiyun * - You don't need to acquire wl->irq_lock, if the interface is stopped.
673*4882a593Smuzhiyun * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
674*4882a593Smuzhiyun * and packet TX path (and _ONLY_ there.)
675*4882a593Smuzhiyun */
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Data structure for one wireless device (802.11 core) */
678*4882a593Smuzhiyun struct b43legacy_wldev {
679*4882a593Smuzhiyun struct ssb_device *dev;
680*4882a593Smuzhiyun struct b43legacy_wl *wl;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* The device initialization status.
683*4882a593Smuzhiyun * Use b43legacy_status() to query. */
684*4882a593Smuzhiyun atomic_t __init_status;
685*4882a593Smuzhiyun /* Saved init status for handling suspend. */
686*4882a593Smuzhiyun int suspend_init_status;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun bool __using_pio; /* Using pio rather than dma. */
689*4882a593Smuzhiyun bool bad_frames_preempt;/* Use "Bad Frames Preemption". */
690*4882a593Smuzhiyun bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM). */
691*4882a593Smuzhiyun bool short_preamble; /* TRUE if using short preamble. */
692*4882a593Smuzhiyun bool radio_hw_enable; /* State of radio hardware enable bit. */
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* PHY/Radio device. */
695*4882a593Smuzhiyun struct b43legacy_phy phy;
696*4882a593Smuzhiyun union {
697*4882a593Smuzhiyun /* DMA engines. */
698*4882a593Smuzhiyun struct b43legacy_dma dma;
699*4882a593Smuzhiyun /* PIO engines. */
700*4882a593Smuzhiyun struct b43legacy_pio pio;
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* Various statistics about the physical device. */
704*4882a593Smuzhiyun struct b43legacy_stats stats;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* The device LEDs. */
707*4882a593Smuzhiyun struct b43legacy_led led_tx;
708*4882a593Smuzhiyun struct b43legacy_led led_rx;
709*4882a593Smuzhiyun struct b43legacy_led led_assoc;
710*4882a593Smuzhiyun struct b43legacy_led led_radio;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* Reason code of the last interrupt. */
713*4882a593Smuzhiyun u32 irq_reason;
714*4882a593Smuzhiyun u32 dma_reason[6];
715*4882a593Smuzhiyun /* The currently active generic-interrupt mask. */
716*4882a593Smuzhiyun u32 irq_mask;
717*4882a593Smuzhiyun /* Link Quality calculation context. */
718*4882a593Smuzhiyun struct b43legacy_noise_calculation noisecalc;
719*4882a593Smuzhiyun /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
720*4882a593Smuzhiyun int mac_suspended;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Interrupt Service Routine tasklet (bottom-half) */
723*4882a593Smuzhiyun struct tasklet_struct isr_tasklet;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* Periodic tasks */
726*4882a593Smuzhiyun struct delayed_work periodic_work;
727*4882a593Smuzhiyun unsigned int periodic_state;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun struct work_struct restart_work;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* encryption/decryption */
732*4882a593Smuzhiyun u16 ktp; /* Key table pointer */
733*4882a593Smuzhiyun u8 max_nr_keys;
734*4882a593Smuzhiyun struct b43legacy_key key[58];
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* Firmware data */
737*4882a593Smuzhiyun struct b43legacy_firmware fw;
738*4882a593Smuzhiyun const struct firmware *fwp; /* needed to pass fw pointer */
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* completion struct for firmware loading */
741*4882a593Smuzhiyun struct completion fw_load_complete;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* Devicelist in struct b43legacy_wl (all 802.11 cores) */
744*4882a593Smuzhiyun struct list_head list;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Debugging stuff follows. */
747*4882a593Smuzhiyun #ifdef CONFIG_B43LEGACY_DEBUG
748*4882a593Smuzhiyun struct b43legacy_dfsentry *dfsentry;
749*4882a593Smuzhiyun #endif
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun static inline
hw_to_b43legacy_wl(struct ieee80211_hw * hw)754*4882a593Smuzhiyun struct b43legacy_wl *hw_to_b43legacy_wl(struct ieee80211_hw *hw)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun return hw->priv;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* Helper function, which returns a boolean.
760*4882a593Smuzhiyun * TRUE, if PIO is used; FALSE, if DMA is used.
761*4882a593Smuzhiyun */
762*4882a593Smuzhiyun #if defined(CONFIG_B43LEGACY_DMA) && defined(CONFIG_B43LEGACY_PIO)
763*4882a593Smuzhiyun static inline
b43legacy_using_pio(struct b43legacy_wldev * dev)764*4882a593Smuzhiyun int b43legacy_using_pio(struct b43legacy_wldev *dev)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun return dev->__using_pio;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun #elif defined(CONFIG_B43LEGACY_DMA)
769*4882a593Smuzhiyun static inline
b43legacy_using_pio(struct b43legacy_wldev * dev)770*4882a593Smuzhiyun int b43legacy_using_pio(struct b43legacy_wldev *dev)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun #elif defined(CONFIG_B43LEGACY_PIO)
775*4882a593Smuzhiyun static inline
b43legacy_using_pio(struct b43legacy_wldev * dev)776*4882a593Smuzhiyun int b43legacy_using_pio(struct b43legacy_wldev *dev)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun return 1;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun #else
781*4882a593Smuzhiyun # error "Using neither DMA nor PIO? Confused..."
782*4882a593Smuzhiyun #endif
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun static inline
dev_to_b43legacy_wldev(struct device * dev)786*4882a593Smuzhiyun struct b43legacy_wldev *dev_to_b43legacy_wldev(struct device *dev)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
789*4882a593Smuzhiyun return ssb_get_drvdata(ssb_dev);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
793*4882a593Smuzhiyun static inline
b43legacy_is_mode(struct b43legacy_wl * wl,int type)794*4882a593Smuzhiyun int b43legacy_is_mode(struct b43legacy_wl *wl, int type)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun return (wl->operating &&
797*4882a593Smuzhiyun wl->if_type == type);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static inline
is_bcm_board_vendor(struct b43legacy_wldev * dev)801*4882a593Smuzhiyun bool is_bcm_board_vendor(struct b43legacy_wldev *dev)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun return (dev->dev->bus->boardinfo.vendor == PCI_VENDOR_ID_BROADCOM);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static inline
b43legacy_read16(struct b43legacy_wldev * dev,u16 offset)807*4882a593Smuzhiyun u16 b43legacy_read16(struct b43legacy_wldev *dev, u16 offset)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun return ssb_read16(dev->dev, offset);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static inline
b43legacy_write16(struct b43legacy_wldev * dev,u16 offset,u16 value)813*4882a593Smuzhiyun void b43legacy_write16(struct b43legacy_wldev *dev, u16 offset, u16 value)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun ssb_write16(dev->dev, offset, value);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun static inline
b43legacy_read32(struct b43legacy_wldev * dev,u16 offset)819*4882a593Smuzhiyun u32 b43legacy_read32(struct b43legacy_wldev *dev, u16 offset)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun return ssb_read32(dev->dev, offset);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun static inline
b43legacy_write32(struct b43legacy_wldev * dev,u16 offset,u32 value)825*4882a593Smuzhiyun void b43legacy_write32(struct b43legacy_wldev *dev, u16 offset, u32 value)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun ssb_write32(dev->dev, offset, value);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun static inline
b43legacy_get_lopair(struct b43legacy_phy * phy,u16 radio_attenuation,u16 baseband_attenuation)831*4882a593Smuzhiyun struct b43legacy_lopair *b43legacy_get_lopair(struct b43legacy_phy *phy,
832*4882a593Smuzhiyun u16 radio_attenuation,
833*4882a593Smuzhiyun u16 baseband_attenuation)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun return phy->_lo_pairs + (radio_attenuation
836*4882a593Smuzhiyun + 14 * (baseband_attenuation / 2));
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Message printing */
842*4882a593Smuzhiyun __printf(2, 3)
843*4882a593Smuzhiyun void b43legacyinfo(struct b43legacy_wl *wl, const char *fmt, ...);
844*4882a593Smuzhiyun __printf(2, 3)
845*4882a593Smuzhiyun void b43legacyerr(struct b43legacy_wl *wl, const char *fmt, ...);
846*4882a593Smuzhiyun __printf(2, 3)
847*4882a593Smuzhiyun void b43legacywarn(struct b43legacy_wl *wl, const char *fmt, ...);
848*4882a593Smuzhiyun #if B43legacy_DEBUG
849*4882a593Smuzhiyun __printf(2, 3)
850*4882a593Smuzhiyun void b43legacydbg(struct b43legacy_wl *wl, const char *fmt, ...);
851*4882a593Smuzhiyun #else /* DEBUG */
852*4882a593Smuzhiyun # define b43legacydbg(wl, fmt...) do { /* nothing */ } while (0)
853*4882a593Smuzhiyun #endif /* DEBUG */
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* Macros for printing a value in Q5.2 format */
856*4882a593Smuzhiyun #define Q52_FMT "%u.%u"
857*4882a593Smuzhiyun #define Q52_ARG(q52) ((q52) / 4), (((q52) & 3) * 100 / 4)
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun #endif /* B43legacy_H_ */
860