xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/broadcom/b43/xmit.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef B43_XMIT_H_
3*4882a593Smuzhiyun #define B43_XMIT_H_
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include "main.h"
6*4882a593Smuzhiyun #include <net/mac80211.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define _b43_declare_plcp_hdr(size) \
10*4882a593Smuzhiyun 	struct b43_plcp_hdr##size {		\
11*4882a593Smuzhiyun 		union {				\
12*4882a593Smuzhiyun 			__le32 data;		\
13*4882a593Smuzhiyun 			__u8 raw[size];		\
14*4882a593Smuzhiyun 		} __packed;	\
15*4882a593Smuzhiyun 	} __packed
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* struct b43_plcp_hdr4 */
18*4882a593Smuzhiyun _b43_declare_plcp_hdr(4);
19*4882a593Smuzhiyun /* struct b43_plcp_hdr6 */
20*4882a593Smuzhiyun _b43_declare_plcp_hdr(6);
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #undef _b43_declare_plcp_hdr
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* TX header for v4 firmware */
25*4882a593Smuzhiyun struct b43_txhdr {
26*4882a593Smuzhiyun 	__le32 mac_ctl;			/* MAC TX control */
27*4882a593Smuzhiyun 	__le16 mac_frame_ctl;		/* Copy of the FrameControl field */
28*4882a593Smuzhiyun 	__le16 tx_fes_time_norm;	/* TX FES Time Normal */
29*4882a593Smuzhiyun 	__le16 phy_ctl;			/* PHY TX control */
30*4882a593Smuzhiyun 	__le16 phy_ctl1;		/* PHY TX control word 1 */
31*4882a593Smuzhiyun 	__le16 phy_ctl1_fb;		/* PHY TX control word 1 for fallback rates */
32*4882a593Smuzhiyun 	__le16 phy_ctl1_rts;		/* PHY TX control word 1 RTS */
33*4882a593Smuzhiyun 	__le16 phy_ctl1_rts_fb;		/* PHY TX control word 1 RTS for fallback rates */
34*4882a593Smuzhiyun 	__u8 phy_rate;			/* PHY rate */
35*4882a593Smuzhiyun 	__u8 phy_rate_rts;		/* PHY rate for RTS/CTS */
36*4882a593Smuzhiyun 	__u8 extra_ft;			/* Extra Frame Types */
37*4882a593Smuzhiyun 	__u8 chan_radio_code;		/* Channel Radio Code */
38*4882a593Smuzhiyun 	__u8 iv[16];			/* Encryption IV */
39*4882a593Smuzhiyun 	__u8 tx_receiver[6];		/* TX Frame Receiver address */
40*4882a593Smuzhiyun 	__le16 tx_fes_time_fb;		/* TX FES Time Fallback */
41*4882a593Smuzhiyun 	struct b43_plcp_hdr6 rts_plcp_fb; /* RTS fallback PLCP header */
42*4882a593Smuzhiyun 	__le16 rts_dur_fb;		/* RTS fallback duration */
43*4882a593Smuzhiyun 	struct b43_plcp_hdr6 plcp_fb;	/* Fallback PLCP header */
44*4882a593Smuzhiyun 	__le16 dur_fb;			/* Fallback duration */
45*4882a593Smuzhiyun 	__le16 mimo_modelen;		/* MIMO mode length */
46*4882a593Smuzhiyun 	__le16 mimo_ratelen_fb;		/* MIMO fallback rate length */
47*4882a593Smuzhiyun 	__le32 timeout;			/* Timeout */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	union {
50*4882a593Smuzhiyun 		/* Tested with 598.314, 644.1001 and 666.2 */
51*4882a593Smuzhiyun 		struct {
52*4882a593Smuzhiyun 			__le16 mimo_antenna;            /* MIMO antenna select */
53*4882a593Smuzhiyun 			__le16 preload_size;            /* Preload size */
54*4882a593Smuzhiyun 			PAD_BYTES(2);
55*4882a593Smuzhiyun 			__le16 cookie;                  /* TX frame cookie */
56*4882a593Smuzhiyun 			__le16 tx_status;               /* TX status */
57*4882a593Smuzhiyun 			__le16 max_n_mpdus;
58*4882a593Smuzhiyun 			__le16 max_a_bytes_mrt;
59*4882a593Smuzhiyun 			__le16 max_a_bytes_fbr;
60*4882a593Smuzhiyun 			__le16 min_m_bytes;
61*4882a593Smuzhiyun 			struct b43_plcp_hdr6 rts_plcp;  /* RTS PLCP header */
62*4882a593Smuzhiyun 			__u8 rts_frame[16];             /* The RTS frame (if used) */
63*4882a593Smuzhiyun 			PAD_BYTES(2);
64*4882a593Smuzhiyun 			struct b43_plcp_hdr6 plcp;      /* Main PLCP header */
65*4882a593Smuzhiyun 		} format_598 __packed;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 		/* Tested with 410.2160, 478.104 and 508.* */
68*4882a593Smuzhiyun 		struct {
69*4882a593Smuzhiyun 			__le16 mimo_antenna;		/* MIMO antenna select */
70*4882a593Smuzhiyun 			__le16 preload_size;		/* Preload size */
71*4882a593Smuzhiyun 			PAD_BYTES(2);
72*4882a593Smuzhiyun 			__le16 cookie;			/* TX frame cookie */
73*4882a593Smuzhiyun 			__le16 tx_status;		/* TX status */
74*4882a593Smuzhiyun 			struct b43_plcp_hdr6 rts_plcp;	/* RTS PLCP header */
75*4882a593Smuzhiyun 			__u8 rts_frame[16];		/* The RTS frame (if used) */
76*4882a593Smuzhiyun 			PAD_BYTES(2);
77*4882a593Smuzhiyun 			struct b43_plcp_hdr6 plcp;	/* Main PLCP header */
78*4882a593Smuzhiyun 		} format_410 __packed;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		/* Tested with 351.126 */
81*4882a593Smuzhiyun 		struct {
82*4882a593Smuzhiyun 			PAD_BYTES(2);
83*4882a593Smuzhiyun 			__le16 cookie;			/* TX frame cookie */
84*4882a593Smuzhiyun 			__le16 tx_status;		/* TX status */
85*4882a593Smuzhiyun 			struct b43_plcp_hdr6 rts_plcp;	/* RTS PLCP header */
86*4882a593Smuzhiyun 			__u8 rts_frame[16];		/* The RTS frame (if used) */
87*4882a593Smuzhiyun 			PAD_BYTES(2);
88*4882a593Smuzhiyun 			struct b43_plcp_hdr6 plcp;	/* Main PLCP header */
89*4882a593Smuzhiyun 		} format_351 __packed;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	} __packed;
92*4882a593Smuzhiyun } __packed;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct b43_tx_legacy_rate_phy_ctl_entry {
95*4882a593Smuzhiyun 	u8 bitrate;
96*4882a593Smuzhiyun 	u16 coding_rate;
97*4882a593Smuzhiyun 	u16 modulation;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* MAC TX control */
101*4882a593Smuzhiyun #define B43_TXH_MAC_RTS_FB_SHORTPRMBL	0x80000000 /* RTS fallback preamble */
102*4882a593Smuzhiyun #define B43_TXH_MAC_RTS_SHORTPRMBL	0x40000000 /* RTS main rate preamble */
103*4882a593Smuzhiyun #define B43_TXH_MAC_FB_SHORTPRMBL	0x20000000 /* Main fallback preamble */
104*4882a593Smuzhiyun #define B43_TXH_MAC_USEFBR		0x10000000 /* Use fallback rate for this AMPDU */
105*4882a593Smuzhiyun #define B43_TXH_MAC_KEYIDX		0x0FF00000 /* Security key index */
106*4882a593Smuzhiyun #define B43_TXH_MAC_KEYIDX_SHIFT	20
107*4882a593Smuzhiyun #define B43_TXH_MAC_ALT_TXPWR		0x00080000 /* Use alternate txpwr defined at loc. M_ALT_TXPWR_IDX */
108*4882a593Smuzhiyun #define B43_TXH_MAC_KEYALG		0x00070000 /* Security key algorithm */
109*4882a593Smuzhiyun #define B43_TXH_MAC_KEYALG_SHIFT	16
110*4882a593Smuzhiyun #define B43_TXH_MAC_AMIC		0x00008000 /* AMIC */
111*4882a593Smuzhiyun #define B43_TXH_MAC_RIFS		0x00004000 /* Use RIFS */
112*4882a593Smuzhiyun #define B43_TXH_MAC_LIFETIME		0x00002000 /* Lifetime */
113*4882a593Smuzhiyun #define B43_TXH_MAC_FRAMEBURST		0x00001000 /* Frameburst */
114*4882a593Smuzhiyun #define B43_TXH_MAC_SENDCTS		0x00000800 /* Send CTS-to-self */
115*4882a593Smuzhiyun #define B43_TXH_MAC_AMPDU		0x00000600 /* AMPDU status */
116*4882a593Smuzhiyun #define  B43_TXH_MAC_AMPDU_MPDU		0x00000000 /* Regular MPDU, not an AMPDU */
117*4882a593Smuzhiyun #define  B43_TXH_MAC_AMPDU_FIRST	0x00000200 /* First MPDU or AMPDU */
118*4882a593Smuzhiyun #define  B43_TXH_MAC_AMPDU_INTER	0x00000400 /* Intermediate MPDU or AMPDU */
119*4882a593Smuzhiyun #define  B43_TXH_MAC_AMPDU_LAST		0x00000600 /* Last (or only) MPDU of AMPDU */
120*4882a593Smuzhiyun #define B43_TXH_MAC_40MHZ		0x00000100 /* Use 40 MHz bandwidth */
121*4882a593Smuzhiyun #define B43_TXH_MAC_5GHZ		0x00000080 /* 5GHz band */
122*4882a593Smuzhiyun #define B43_TXH_MAC_DFCS		0x00000040 /* DFCS */
123*4882a593Smuzhiyun #define B43_TXH_MAC_IGNPMQ		0x00000020 /* Ignore PMQ */
124*4882a593Smuzhiyun #define B43_TXH_MAC_HWSEQ		0x00000010 /* Use Hardware Sequence Number */
125*4882a593Smuzhiyun #define B43_TXH_MAC_STMSDU		0x00000008 /* Start MSDU */
126*4882a593Smuzhiyun #define B43_TXH_MAC_SENDRTS		0x00000004 /* Send RTS */
127*4882a593Smuzhiyun #define B43_TXH_MAC_LONGFRAME		0x00000002 /* Long frame */
128*4882a593Smuzhiyun #define B43_TXH_MAC_ACK			0x00000001 /* Immediate ACK */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* Extra Frame Types */
131*4882a593Smuzhiyun #define B43_TXH_EFT_FB			0x03 /* Data frame fallback encoding */
132*4882a593Smuzhiyun #define  B43_TXH_EFT_FB_CCK		0x00 /* CCK */
133*4882a593Smuzhiyun #define  B43_TXH_EFT_FB_OFDM		0x01 /* OFDM */
134*4882a593Smuzhiyun #define  B43_TXH_EFT_FB_HT		0x02 /* HT */
135*4882a593Smuzhiyun #define  B43_TXH_EFT_FB_VHT		0x03 /* VHT */
136*4882a593Smuzhiyun #define B43_TXH_EFT_RTS			0x0C /* RTS/CTS encoding */
137*4882a593Smuzhiyun #define  B43_TXH_EFT_RTS_CCK		0x00 /* CCK */
138*4882a593Smuzhiyun #define  B43_TXH_EFT_RTS_OFDM		0x04 /* OFDM */
139*4882a593Smuzhiyun #define  B43_TXH_EFT_RTS_HT		0x08 /* HT */
140*4882a593Smuzhiyun #define  B43_TXH_EFT_RTS_VHT		0x0C /* VHT */
141*4882a593Smuzhiyun #define B43_TXH_EFT_RTSFB		0x30 /* RTS/CTS fallback encoding */
142*4882a593Smuzhiyun #define  B43_TXH_EFT_RTSFB_CCK		0x00 /* CCK */
143*4882a593Smuzhiyun #define  B43_TXH_EFT_RTSFB_OFDM		0x10 /* OFDM */
144*4882a593Smuzhiyun #define  B43_TXH_EFT_RTSFB_HT		0x20 /* HT */
145*4882a593Smuzhiyun #define  B43_TXH_EFT_RTSFB_VHT		0x30 /* VHT */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* PHY TX control word */
148*4882a593Smuzhiyun #define B43_TXH_PHY_ENC			0x0003 /* Data frame encoding */
149*4882a593Smuzhiyun #define  B43_TXH_PHY_ENC_CCK		0x0000 /* CCK */
150*4882a593Smuzhiyun #define  B43_TXH_PHY_ENC_OFDM		0x0001 /* OFDM */
151*4882a593Smuzhiyun #define  B43_TXH_PHY_ENC_HT		0x0002 /* HT */
152*4882a593Smuzhiyun #define  B43_TXH_PHY_ENC_VHT		0x0003 /* VHT */
153*4882a593Smuzhiyun #define B43_TXH_PHY_SHORTPRMBL		0x0010 /* Use short preamble */
154*4882a593Smuzhiyun #define B43_TXH_PHY_ANT			0x03C0 /* Antenna selection */
155*4882a593Smuzhiyun #define  B43_TXH_PHY_ANT0		0x0000 /* Use antenna 0 */
156*4882a593Smuzhiyun #define  B43_TXH_PHY_ANT1		0x0040 /* Use antenna 1 */
157*4882a593Smuzhiyun #define  B43_TXH_PHY_ANT01AUTO		0x00C0 /* Use antenna 0/1 auto */
158*4882a593Smuzhiyun #define  B43_TXH_PHY_ANT2		0x0100 /* Use antenna 2 */
159*4882a593Smuzhiyun #define  B43_TXH_PHY_ANT3		0x0200 /* Use antenna 3 */
160*4882a593Smuzhiyun #define B43_TXH_PHY_TXPWR		0xFC00 /* TX power */
161*4882a593Smuzhiyun #define B43_TXH_PHY_TXPWR_SHIFT		10
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* PHY TX control word 1 */
164*4882a593Smuzhiyun #define B43_TXH_PHY1_BW			0x0007 /* Bandwidth */
165*4882a593Smuzhiyun #define  B43_TXH_PHY1_BW_10		0x0000 /* 10 MHz */
166*4882a593Smuzhiyun #define  B43_TXH_PHY1_BW_10U		0x0001 /* 10 MHz upper */
167*4882a593Smuzhiyun #define  B43_TXH_PHY1_BW_20		0x0002 /* 20 MHz */
168*4882a593Smuzhiyun #define  B43_TXH_PHY1_BW_20U		0x0003 /* 20 MHz upper */
169*4882a593Smuzhiyun #define  B43_TXH_PHY1_BW_40		0x0004 /* 40 MHz */
170*4882a593Smuzhiyun #define  B43_TXH_PHY1_BW_40DUP		0x0005 /* 40 MHz duplicate */
171*4882a593Smuzhiyun #define B43_TXH_PHY1_MODE		0x0038 /* Mode */
172*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODE_SISO		0x0000 /* SISO */
173*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODE_CDD		0x0008 /* CDD */
174*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODE_STBC		0x0010 /* STBC */
175*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODE_SDM		0x0018 /* SDM */
176*4882a593Smuzhiyun #define B43_TXH_PHY1_CRATE		0x0700 /* Coding rate */
177*4882a593Smuzhiyun #define  B43_TXH_PHY1_CRATE_1_2		0x0000 /* 1/2 */
178*4882a593Smuzhiyun #define  B43_TXH_PHY1_CRATE_2_3		0x0100 /* 2/3 */
179*4882a593Smuzhiyun #define  B43_TXH_PHY1_CRATE_3_4		0x0200 /* 3/4 */
180*4882a593Smuzhiyun #define  B43_TXH_PHY1_CRATE_4_5		0x0300 /* 4/5 */
181*4882a593Smuzhiyun #define  B43_TXH_PHY1_CRATE_5_6		0x0400 /* 5/6 */
182*4882a593Smuzhiyun #define  B43_TXH_PHY1_CRATE_7_8		0x0600 /* 7/8 */
183*4882a593Smuzhiyun #define B43_TXH_PHY1_MODUL		0x3800 /* Modulation scheme */
184*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODUL_BPSK	0x0000 /* BPSK */
185*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODUL_QPSK	0x0800 /* QPSK */
186*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODUL_QAM16	0x1000 /* QAM16 */
187*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODUL_QAM64	0x1800 /* QAM64 */
188*4882a593Smuzhiyun #define  B43_TXH_PHY1_MODUL_QAM256	0x2000 /* QAM256 */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static inline
b43_txhdr_size(struct b43_wldev * dev)192*4882a593Smuzhiyun size_t b43_txhdr_size(struct b43_wldev *dev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	switch (dev->fw.hdr_format) {
195*4882a593Smuzhiyun 	case B43_FW_HDR_598:
196*4882a593Smuzhiyun 		return 112 + sizeof(struct b43_plcp_hdr6);
197*4882a593Smuzhiyun 	case B43_FW_HDR_410:
198*4882a593Smuzhiyun 		return 104 + sizeof(struct b43_plcp_hdr6);
199*4882a593Smuzhiyun 	case B43_FW_HDR_351:
200*4882a593Smuzhiyun 		return 100 + sizeof(struct b43_plcp_hdr6);
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun int b43_generate_txhdr(struct b43_wldev *dev,
207*4882a593Smuzhiyun 		       u8 * txhdr,
208*4882a593Smuzhiyun 		       struct sk_buff *skb_frag,
209*4882a593Smuzhiyun 		       struct ieee80211_tx_info *txctl, u16 cookie);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* Transmit Status */
212*4882a593Smuzhiyun struct b43_txstatus {
213*4882a593Smuzhiyun 	u16 cookie;		/* The cookie from the txhdr */
214*4882a593Smuzhiyun 	u16 seq;		/* Sequence number */
215*4882a593Smuzhiyun 	u8 phy_stat;		/* PHY TX status */
216*4882a593Smuzhiyun 	u8 frame_count;		/* Frame transmit count */
217*4882a593Smuzhiyun 	u8 rts_count;		/* RTS transmit count */
218*4882a593Smuzhiyun 	u8 supp_reason;		/* Suppression reason */
219*4882a593Smuzhiyun 	/* flags */
220*4882a593Smuzhiyun 	u8 pm_indicated;	/* PM mode indicated to AP */
221*4882a593Smuzhiyun 	u8 intermediate;	/* Intermediate status notification (not final) */
222*4882a593Smuzhiyun 	u8 for_ampdu;		/* Status is for an AMPDU (afterburner) */
223*4882a593Smuzhiyun 	u8 acked;		/* Wireless ACK received */
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* txstatus supp_reason values */
227*4882a593Smuzhiyun enum {
228*4882a593Smuzhiyun 	B43_TXST_SUPP_NONE,	/* Not suppressed */
229*4882a593Smuzhiyun 	B43_TXST_SUPP_PMQ,	/* Suppressed due to PMQ entry */
230*4882a593Smuzhiyun 	B43_TXST_SUPP_FLUSH,	/* Suppressed due to flush request */
231*4882a593Smuzhiyun 	B43_TXST_SUPP_PREV,	/* Previous fragment failed */
232*4882a593Smuzhiyun 	B43_TXST_SUPP_CHAN,	/* Channel mismatch */
233*4882a593Smuzhiyun 	B43_TXST_SUPP_LIFE,	/* Lifetime expired */
234*4882a593Smuzhiyun 	B43_TXST_SUPP_UNDER,	/* Buffer underflow */
235*4882a593Smuzhiyun 	B43_TXST_SUPP_ABNACK,	/* Afterburner NACK */
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* Receive header for v4 firmware. */
239*4882a593Smuzhiyun struct b43_rxhdr_fw4 {
240*4882a593Smuzhiyun 	__le16 frame_len;	/* Frame length */
241*4882a593Smuzhiyun 	 PAD_BYTES(2);
242*4882a593Smuzhiyun 	__le16 phy_status0;	/* PHY RX Status 0 */
243*4882a593Smuzhiyun 	union {
244*4882a593Smuzhiyun 		/* RSSI for A/B/G-PHYs */
245*4882a593Smuzhiyun 		struct {
246*4882a593Smuzhiyun 			__u8 jssi;	/* PHY RX Status 1: JSSI */
247*4882a593Smuzhiyun 			__u8 sig_qual;	/* PHY RX Status 1: Signal Quality */
248*4882a593Smuzhiyun 		} __packed;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		/* RSSI for N-PHYs */
251*4882a593Smuzhiyun 		struct {
252*4882a593Smuzhiyun 			__s8 power0;	/* PHY RX Status 1: Power 0 */
253*4882a593Smuzhiyun 			__s8 power1;	/* PHY RX Status 1: Power 1 */
254*4882a593Smuzhiyun 		} __packed;
255*4882a593Smuzhiyun 	} __packed;
256*4882a593Smuzhiyun 	union {
257*4882a593Smuzhiyun 		/* HT-PHY */
258*4882a593Smuzhiyun 		struct {
259*4882a593Smuzhiyun 			PAD_BYTES(1);
260*4882a593Smuzhiyun 			__s8 phy_ht_power0;
261*4882a593Smuzhiyun 		} __packed;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		/* RSSI for N-PHYs */
264*4882a593Smuzhiyun 		struct {
265*4882a593Smuzhiyun 			__s8 power2;
266*4882a593Smuzhiyun 			PAD_BYTES(1);
267*4882a593Smuzhiyun 		} __packed;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		__le16 phy_status2;	/* PHY RX Status 2 */
270*4882a593Smuzhiyun 	} __packed;
271*4882a593Smuzhiyun 	union {
272*4882a593Smuzhiyun 		/* HT-PHY */
273*4882a593Smuzhiyun 		struct {
274*4882a593Smuzhiyun 			__s8 phy_ht_power1;
275*4882a593Smuzhiyun 			__s8 phy_ht_power2;
276*4882a593Smuzhiyun 		} __packed;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		__le16 phy_status3;	/* PHY RX Status 3 */
279*4882a593Smuzhiyun 	} __packed;
280*4882a593Smuzhiyun 	union {
281*4882a593Smuzhiyun 		/* Tested with 598.314, 644.1001 and 666.2 */
282*4882a593Smuzhiyun 		struct {
283*4882a593Smuzhiyun 			__le16 phy_status4;	/* PHY RX Status 4 */
284*4882a593Smuzhiyun 			__le16 phy_status5;	/* PHY RX Status 5 */
285*4882a593Smuzhiyun 			__le32 mac_status;	/* MAC RX status */
286*4882a593Smuzhiyun 			__le16 mac_time;
287*4882a593Smuzhiyun 			__le16 channel;
288*4882a593Smuzhiyun 		} format_598 __packed;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		/* Tested with 351.126, 410.2160, 478.104 and 508.* */
291*4882a593Smuzhiyun 		struct {
292*4882a593Smuzhiyun 			__le32 mac_status;	/* MAC RX status */
293*4882a593Smuzhiyun 			__le16 mac_time;
294*4882a593Smuzhiyun 			__le16 channel;
295*4882a593Smuzhiyun 		} format_351 __packed;
296*4882a593Smuzhiyun 	} __packed;
297*4882a593Smuzhiyun } __packed;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* PHY RX Status 0 */
300*4882a593Smuzhiyun #define B43_RX_PHYST0_GAINCTL		0x4000 /* Gain Control */
301*4882a593Smuzhiyun #define B43_RX_PHYST0_PLCPHCF		0x0200
302*4882a593Smuzhiyun #define B43_RX_PHYST0_PLCPFV		0x0100
303*4882a593Smuzhiyun #define B43_RX_PHYST0_SHORTPRMBL	0x0080 /* Received with Short Preamble */
304*4882a593Smuzhiyun #define B43_RX_PHYST0_LCRS		0x0040
305*4882a593Smuzhiyun #define B43_RX_PHYST0_ANT		0x0020 /* Antenna */
306*4882a593Smuzhiyun #define B43_RX_PHYST0_UNSRATE		0x0010
307*4882a593Smuzhiyun #define B43_RX_PHYST0_CLIP		0x000C
308*4882a593Smuzhiyun #define B43_RX_PHYST0_CLIP_SHIFT	2
309*4882a593Smuzhiyun #define B43_RX_PHYST0_FTYPE		0x0003 /* Frame type */
310*4882a593Smuzhiyun #define  B43_RX_PHYST0_CCK		0x0000 /* Frame type: CCK */
311*4882a593Smuzhiyun #define  B43_RX_PHYST0_OFDM		0x0001 /* Frame type: OFDM */
312*4882a593Smuzhiyun #define  B43_RX_PHYST0_PRE_N		0x0002 /* Pre-standard N-PHY frame */
313*4882a593Smuzhiyun #define  B43_RX_PHYST0_STD_N		0x0003 /* Standard N-PHY frame */
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* PHY RX Status 2 */
316*4882a593Smuzhiyun #define B43_RX_PHYST2_LNAG		0xC000 /* LNA Gain */
317*4882a593Smuzhiyun #define B43_RX_PHYST2_LNAG_SHIFT	14
318*4882a593Smuzhiyun #define B43_RX_PHYST2_PNAG		0x3C00 /* PNA Gain */
319*4882a593Smuzhiyun #define B43_RX_PHYST2_PNAG_SHIFT	10
320*4882a593Smuzhiyun #define B43_RX_PHYST2_FOFF		0x03FF /* F offset */
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* PHY RX Status 3 */
323*4882a593Smuzhiyun #define B43_RX_PHYST3_DIGG		0x1800 /* DIG Gain */
324*4882a593Smuzhiyun #define B43_RX_PHYST3_DIGG_SHIFT	11
325*4882a593Smuzhiyun #define B43_RX_PHYST3_TRSTATE		0x0400 /* TR state */
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* MAC RX Status */
328*4882a593Smuzhiyun #define B43_RX_MAC_RXST_VALID		0x01000000 /* PHY RXST valid */
329*4882a593Smuzhiyun #define B43_RX_MAC_TKIP_MICERR		0x00100000 /* TKIP MIC error */
330*4882a593Smuzhiyun #define B43_RX_MAC_TKIP_MICATT		0x00080000 /* TKIP MIC attempted */
331*4882a593Smuzhiyun #define B43_RX_MAC_AGGTYPE		0x00060000 /* Aggregation type */
332*4882a593Smuzhiyun #define B43_RX_MAC_AGGTYPE_SHIFT	17
333*4882a593Smuzhiyun #define B43_RX_MAC_AMSDU		0x00010000 /* A-MSDU mask */
334*4882a593Smuzhiyun #define B43_RX_MAC_BEACONSENT		0x00008000 /* Beacon sent flag */
335*4882a593Smuzhiyun #define B43_RX_MAC_KEYIDX		0x000007E0 /* Key index */
336*4882a593Smuzhiyun #define B43_RX_MAC_KEYIDX_SHIFT		5
337*4882a593Smuzhiyun #define B43_RX_MAC_DECERR		0x00000010 /* Decrypt error */
338*4882a593Smuzhiyun #define B43_RX_MAC_DEC			0x00000008 /* Decryption attempted */
339*4882a593Smuzhiyun #define B43_RX_MAC_PADDING		0x00000004 /* Pad bytes present */
340*4882a593Smuzhiyun #define B43_RX_MAC_RESP			0x00000002 /* Response frame transmitted */
341*4882a593Smuzhiyun #define B43_RX_MAC_FCSERR		0x00000001 /* FCS error */
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* RX channel */
344*4882a593Smuzhiyun #define B43_RX_CHAN_40MHZ		0x1000 /* 40 Mhz channel width */
345*4882a593Smuzhiyun #define B43_RX_CHAN_5GHZ		0x0800 /* 5 Ghz band */
346*4882a593Smuzhiyun #define B43_RX_CHAN_ID			0x07F8 /* Channel ID */
347*4882a593Smuzhiyun #define B43_RX_CHAN_ID_SHIFT		3
348*4882a593Smuzhiyun #define B43_RX_CHAN_PHYTYPE		0x0007 /* PHY type */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun u8 b43_plcp_get_ratecode_cck(const u8 bitrate);
352*4882a593Smuzhiyun u8 b43_plcp_get_ratecode_ofdm(const u8 bitrate);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun void b43_generate_plcp_hdr(struct b43_plcp_hdr4 *plcp,
355*4882a593Smuzhiyun 			   const u16 octets, const u8 bitrate);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun void b43_rx(struct b43_wldev *dev, struct sk_buff *skb, const void *_rxhdr);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun void b43_handle_txstatus(struct b43_wldev *dev,
360*4882a593Smuzhiyun 			 const struct b43_txstatus *status);
361*4882a593Smuzhiyun bool b43_fill_txstatus_report(struct b43_wldev *dev,
362*4882a593Smuzhiyun 			      struct ieee80211_tx_info *report,
363*4882a593Smuzhiyun 			      const struct b43_txstatus *status);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun void b43_tx_suspend(struct b43_wldev *dev);
366*4882a593Smuzhiyun void b43_tx_resume(struct b43_wldev *dev);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* Helper functions for converting the key-table index from "firmware-format"
370*4882a593Smuzhiyun  * to "raw-format" and back. The firmware API changed for this at some revision.
371*4882a593Smuzhiyun  * We need to account for that here. */
b43_new_kidx_api(struct b43_wldev * dev)372*4882a593Smuzhiyun static inline int b43_new_kidx_api(struct b43_wldev *dev)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	/* FIXME: Not sure the change was at rev 351 */
375*4882a593Smuzhiyun 	return (dev->fw.rev >= 351);
376*4882a593Smuzhiyun }
b43_kidx_to_fw(struct b43_wldev * dev,u8 raw_kidx)377*4882a593Smuzhiyun static inline u8 b43_kidx_to_fw(struct b43_wldev *dev, u8 raw_kidx)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	u8 firmware_kidx;
380*4882a593Smuzhiyun 	if (b43_new_kidx_api(dev)) {
381*4882a593Smuzhiyun 		firmware_kidx = raw_kidx;
382*4882a593Smuzhiyun 	} else {
383*4882a593Smuzhiyun 		if (raw_kidx >= 4)	/* Is per STA key? */
384*4882a593Smuzhiyun 			firmware_kidx = raw_kidx - 4;
385*4882a593Smuzhiyun 		else
386*4882a593Smuzhiyun 			firmware_kidx = raw_kidx;	/* TX default key */
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 	return firmware_kidx;
389*4882a593Smuzhiyun }
b43_kidx_to_raw(struct b43_wldev * dev,u8 firmware_kidx)390*4882a593Smuzhiyun static inline u8 b43_kidx_to_raw(struct b43_wldev *dev, u8 firmware_kidx)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	u8 raw_kidx;
393*4882a593Smuzhiyun 	if (b43_new_kidx_api(dev))
394*4882a593Smuzhiyun 		raw_kidx = firmware_kidx;
395*4882a593Smuzhiyun 	else
396*4882a593Smuzhiyun 		raw_kidx = firmware_kidx + 4;	/* RX default keys or per STA keys */
397*4882a593Smuzhiyun 	return raw_kidx;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /* struct b43_private_tx_info - TX info private to b43.
401*4882a593Smuzhiyun  * The structure is placed in (struct ieee80211_tx_info *)->rate_driver_data
402*4882a593Smuzhiyun  *
403*4882a593Smuzhiyun  * @bouncebuffer: DMA Bouncebuffer (if used)
404*4882a593Smuzhiyun  */
405*4882a593Smuzhiyun struct b43_private_tx_info {
406*4882a593Smuzhiyun 	void *bouncebuffer;
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static inline struct b43_private_tx_info *
b43_get_priv_tx_info(struct ieee80211_tx_info * info)410*4882a593Smuzhiyun b43_get_priv_tx_info(struct ieee80211_tx_info *info)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct b43_private_tx_info) >
413*4882a593Smuzhiyun 		     sizeof(info->rate_driver_data));
414*4882a593Smuzhiyun 	return (struct b43_private_tx_info *)info->rate_driver_data;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun #endif /* B43_XMIT_H_ */
418