xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/broadcom/b43/phy_n.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun   Broadcom B43 wireless driver
5*4882a593Smuzhiyun   IEEE 802.11n PHY support
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun   Copyright (c) 2008 Michael Buesch <m@bues.ch>
8*4882a593Smuzhiyun   Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/cordic.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "b43.h"
19*4882a593Smuzhiyun #include "phy_n.h"
20*4882a593Smuzhiyun #include "tables_nphy.h"
21*4882a593Smuzhiyun #include "radio_2055.h"
22*4882a593Smuzhiyun #include "radio_2056.h"
23*4882a593Smuzhiyun #include "radio_2057.h"
24*4882a593Smuzhiyun #include "main.h"
25*4882a593Smuzhiyun #include "ppr.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct nphy_txgains {
28*4882a593Smuzhiyun 	u16 tx_lpf[2];
29*4882a593Smuzhiyun 	u16 txgm[2];
30*4882a593Smuzhiyun 	u16 pga[2];
31*4882a593Smuzhiyun 	u16 pad[2];
32*4882a593Smuzhiyun 	u16 ipa[2];
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct nphy_iqcal_params {
36*4882a593Smuzhiyun 	u16 tx_lpf;
37*4882a593Smuzhiyun 	u16 txgm;
38*4882a593Smuzhiyun 	u16 pga;
39*4882a593Smuzhiyun 	u16 pad;
40*4882a593Smuzhiyun 	u16 ipa;
41*4882a593Smuzhiyun 	u16 cal_gain;
42*4882a593Smuzhiyun 	u16 ncorr[5];
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct nphy_iq_est {
46*4882a593Smuzhiyun 	s32 iq0_prod;
47*4882a593Smuzhiyun 	u32 i0_pwr;
48*4882a593Smuzhiyun 	u32 q0_pwr;
49*4882a593Smuzhiyun 	s32 iq1_prod;
50*4882a593Smuzhiyun 	u32 i1_pwr;
51*4882a593Smuzhiyun 	u32 q1_pwr;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun enum b43_nphy_rf_sequence {
55*4882a593Smuzhiyun 	B43_RFSEQ_RX2TX,
56*4882a593Smuzhiyun 	B43_RFSEQ_TX2RX,
57*4882a593Smuzhiyun 	B43_RFSEQ_RESET2RX,
58*4882a593Smuzhiyun 	B43_RFSEQ_UPDATE_GAINH,
59*4882a593Smuzhiyun 	B43_RFSEQ_UPDATE_GAINL,
60*4882a593Smuzhiyun 	B43_RFSEQ_UPDATE_GAINU,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum n_rf_ctl_over_cmd {
64*4882a593Smuzhiyun 	N_RF_CTL_OVER_CMD_RXRF_PU = 0,
65*4882a593Smuzhiyun 	N_RF_CTL_OVER_CMD_RX_PU = 1,
66*4882a593Smuzhiyun 	N_RF_CTL_OVER_CMD_TX_PU = 2,
67*4882a593Smuzhiyun 	N_RF_CTL_OVER_CMD_RX_GAIN = 3,
68*4882a593Smuzhiyun 	N_RF_CTL_OVER_CMD_TX_GAIN = 4,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun enum n_intc_override {
72*4882a593Smuzhiyun 	N_INTC_OVERRIDE_OFF = 0,
73*4882a593Smuzhiyun 	N_INTC_OVERRIDE_TRSW = 1,
74*4882a593Smuzhiyun 	N_INTC_OVERRIDE_PA = 2,
75*4882a593Smuzhiyun 	N_INTC_OVERRIDE_EXT_LNA_PU = 3,
76*4882a593Smuzhiyun 	N_INTC_OVERRIDE_EXT_LNA_GAIN = 4,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun enum n_rssi_type {
80*4882a593Smuzhiyun 	N_RSSI_W1 = 0,
81*4882a593Smuzhiyun 	N_RSSI_W2,
82*4882a593Smuzhiyun 	N_RSSI_NB,
83*4882a593Smuzhiyun 	N_RSSI_IQ,
84*4882a593Smuzhiyun 	N_RSSI_TSSI_2G,
85*4882a593Smuzhiyun 	N_RSSI_TSSI_5G,
86*4882a593Smuzhiyun 	N_RSSI_TBD,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun enum n_rail_type {
90*4882a593Smuzhiyun 	N_RAIL_I = 0,
91*4882a593Smuzhiyun 	N_RAIL_Q = 1,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
b43_nphy_ipa(struct b43_wldev * dev)94*4882a593Smuzhiyun static inline bool b43_nphy_ipa(struct b43_wldev *dev)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	enum nl80211_band band = b43_current_band(dev->wl);
97*4882a593Smuzhiyun 	return ((dev->phy.n->ipa2g_on && band == NL80211_BAND_2GHZ) ||
98*4882a593Smuzhiyun 		(dev->phy.n->ipa5g_on && band == NL80211_BAND_5GHZ));
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreGetState */
b43_nphy_get_rx_core_state(struct b43_wldev * dev)102*4882a593Smuzhiyun static u8 b43_nphy_get_rx_core_state(struct b43_wldev *dev)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	return (b43_phy_read(dev, B43_NPHY_RFSEQCA) & B43_NPHY_RFSEQCA_RXEN) >>
105*4882a593Smuzhiyun 		B43_NPHY_RFSEQCA_RXEN_SHIFT;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /**************************************************
109*4882a593Smuzhiyun  * RF (just without b43_nphy_rf_ctl_intc_override)
110*4882a593Smuzhiyun  **************************************************/
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
b43_nphy_force_rf_sequence(struct b43_wldev * dev,enum b43_nphy_rf_sequence seq)113*4882a593Smuzhiyun static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
114*4882a593Smuzhiyun 				       enum b43_nphy_rf_sequence seq)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	static const u16 trigger[] = {
117*4882a593Smuzhiyun 		[B43_RFSEQ_RX2TX]		= B43_NPHY_RFSEQTR_RX2TX,
118*4882a593Smuzhiyun 		[B43_RFSEQ_TX2RX]		= B43_NPHY_RFSEQTR_TX2RX,
119*4882a593Smuzhiyun 		[B43_RFSEQ_RESET2RX]		= B43_NPHY_RFSEQTR_RST2RX,
120*4882a593Smuzhiyun 		[B43_RFSEQ_UPDATE_GAINH]	= B43_NPHY_RFSEQTR_UPGH,
121*4882a593Smuzhiyun 		[B43_RFSEQ_UPDATE_GAINL]	= B43_NPHY_RFSEQTR_UPGL,
122*4882a593Smuzhiyun 		[B43_RFSEQ_UPDATE_GAINU]	= B43_NPHY_RFSEQTR_UPGU,
123*4882a593Smuzhiyun 	};
124*4882a593Smuzhiyun 	int i;
125*4882a593Smuzhiyun 	u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFSEQMODE,
130*4882a593Smuzhiyun 		    B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
131*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
132*4882a593Smuzhiyun 	for (i = 0; i < 200; i++) {
133*4882a593Smuzhiyun 		if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
134*4882a593Smuzhiyun 			goto ok;
135*4882a593Smuzhiyun 		msleep(1);
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 	b43err(dev->wl, "RF sequence status timeout\n");
138*4882a593Smuzhiyun ok:
139*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
b43_nphy_rf_ctl_override_rev19(struct b43_wldev * dev,u16 field,u16 value,u8 core,bool off,u8 override_id)142*4882a593Smuzhiyun static void b43_nphy_rf_ctl_override_rev19(struct b43_wldev *dev, u16 field,
143*4882a593Smuzhiyun 					   u16 value, u8 core, bool off,
144*4882a593Smuzhiyun 					   u8 override_id)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	/* TODO */
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverrideRev7 */
b43_nphy_rf_ctl_override_rev7(struct b43_wldev * dev,u16 field,u16 value,u8 core,bool off,u8 override)150*4882a593Smuzhiyun static void b43_nphy_rf_ctl_override_rev7(struct b43_wldev *dev, u16 field,
151*4882a593Smuzhiyun 					  u16 value, u8 core, bool off,
152*4882a593Smuzhiyun 					  u8 override)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
155*4882a593Smuzhiyun 	const struct nphy_rf_control_override_rev7 *e;
156*4882a593Smuzhiyun 	u16 en_addrs[3][2] = {
157*4882a593Smuzhiyun 		{ 0x0E7, 0x0EC }, { 0x342, 0x343 }, { 0x346, 0x347 }
158*4882a593Smuzhiyun 	};
159*4882a593Smuzhiyun 	u16 en_addr;
160*4882a593Smuzhiyun 	u16 en_mask = field;
161*4882a593Smuzhiyun 	u16 val_addr;
162*4882a593Smuzhiyun 	u8 i;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (phy->rev >= 19 || phy->rev < 3) {
165*4882a593Smuzhiyun 		B43_WARN_ON(1);
166*4882a593Smuzhiyun 		return;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* Remember: we can get NULL! */
170*4882a593Smuzhiyun 	e = b43_nphy_get_rf_ctl_over_rev7(dev, field, override);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
173*4882a593Smuzhiyun 		if (override >= ARRAY_SIZE(en_addrs)) {
174*4882a593Smuzhiyun 			b43err(dev->wl, "Invalid override value %d\n", override);
175*4882a593Smuzhiyun 			return;
176*4882a593Smuzhiyun 		}
177*4882a593Smuzhiyun 		en_addr = en_addrs[override][i];
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		if (e)
180*4882a593Smuzhiyun 			val_addr = (i == 0) ? e->val_addr_core0 : e->val_addr_core1;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		if (off) {
183*4882a593Smuzhiyun 			b43_phy_mask(dev, en_addr, ~en_mask);
184*4882a593Smuzhiyun 			if (e) /* Do it safer, better than wl */
185*4882a593Smuzhiyun 				b43_phy_mask(dev, val_addr, ~e->val_mask);
186*4882a593Smuzhiyun 		} else {
187*4882a593Smuzhiyun 			if (!core || (core & (1 << i))) {
188*4882a593Smuzhiyun 				b43_phy_set(dev, en_addr, en_mask);
189*4882a593Smuzhiyun 				if (e)
190*4882a593Smuzhiyun 					b43_phy_maskset(dev, val_addr, ~e->val_mask, (value << e->val_shift));
191*4882a593Smuzhiyun 			}
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverideOneToMany */
b43_nphy_rf_ctl_override_one_to_many(struct b43_wldev * dev,enum n_rf_ctl_over_cmd cmd,u16 value,u8 core,bool off)197*4882a593Smuzhiyun static void b43_nphy_rf_ctl_override_one_to_many(struct b43_wldev *dev,
198*4882a593Smuzhiyun 						 enum n_rf_ctl_over_cmd cmd,
199*4882a593Smuzhiyun 						 u16 value, u8 core, bool off)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
202*4882a593Smuzhiyun 	u16 tmp;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	B43_WARN_ON(phy->rev < 7);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	switch (cmd) {
207*4882a593Smuzhiyun 	case N_RF_CTL_OVER_CMD_RXRF_PU:
208*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x20, value, core, off, 1);
209*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x10, value, core, off, 1);
210*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x08, value, core, off, 1);
211*4882a593Smuzhiyun 		break;
212*4882a593Smuzhiyun 	case N_RF_CTL_OVER_CMD_RX_PU:
213*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x4, value, core, off, 1);
214*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x2, value, core, off, 1);
215*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x1, value, core, off, 1);
216*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x2, value, core, off, 2);
217*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x0800, 0, core, off, 1);
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	case N_RF_CTL_OVER_CMD_TX_PU:
220*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x4, value, core, off, 0);
221*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x2, value, core, off, 1);
222*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x1, value, core, off, 2);
223*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x0800, 1, core, off, 1);
224*4882a593Smuzhiyun 		break;
225*4882a593Smuzhiyun 	case N_RF_CTL_OVER_CMD_RX_GAIN:
226*4882a593Smuzhiyun 		tmp = value & 0xFF;
227*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x0800, tmp, core, off, 0);
228*4882a593Smuzhiyun 		tmp = value >> 8;
229*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x6000, tmp, core, off, 0);
230*4882a593Smuzhiyun 		break;
231*4882a593Smuzhiyun 	case N_RF_CTL_OVER_CMD_TX_GAIN:
232*4882a593Smuzhiyun 		tmp = value & 0x7FFF;
233*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x1000, tmp, core, off, 0);
234*4882a593Smuzhiyun 		tmp = value >> 14;
235*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x4000, tmp, core, off, 0);
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
b43_nphy_rf_ctl_override(struct b43_wldev * dev,u16 field,u16 value,u8 core,bool off)241*4882a593Smuzhiyun static void b43_nphy_rf_ctl_override(struct b43_wldev *dev, u16 field,
242*4882a593Smuzhiyun 				     u16 value, u8 core, bool off)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	int i;
245*4882a593Smuzhiyun 	u8 index = fls(field);
246*4882a593Smuzhiyun 	u8 addr, en_addr, val_addr;
247*4882a593Smuzhiyun 	/* we expect only one bit set */
248*4882a593Smuzhiyun 	B43_WARN_ON(field & (~(1 << (index - 1))));
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
251*4882a593Smuzhiyun 		const struct nphy_rf_control_override_rev3 *rf_ctrl;
252*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
253*4882a593Smuzhiyun 			if (index == 0 || index == 16) {
254*4882a593Smuzhiyun 				b43err(dev->wl,
255*4882a593Smuzhiyun 					"Unsupported RF Ctrl Override call\n");
256*4882a593Smuzhiyun 				return;
257*4882a593Smuzhiyun 			}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 			rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
260*4882a593Smuzhiyun 			en_addr = B43_PHY_N((i == 0) ?
261*4882a593Smuzhiyun 				rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
262*4882a593Smuzhiyun 			val_addr = B43_PHY_N((i == 0) ?
263*4882a593Smuzhiyun 				rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 			if (off) {
266*4882a593Smuzhiyun 				b43_phy_mask(dev, en_addr, ~(field));
267*4882a593Smuzhiyun 				b43_phy_mask(dev, val_addr,
268*4882a593Smuzhiyun 						~(rf_ctrl->val_mask));
269*4882a593Smuzhiyun 			} else {
270*4882a593Smuzhiyun 				if (core == 0 || ((1 << i) & core)) {
271*4882a593Smuzhiyun 					b43_phy_set(dev, en_addr, field);
272*4882a593Smuzhiyun 					b43_phy_maskset(dev, val_addr,
273*4882a593Smuzhiyun 						~(rf_ctrl->val_mask),
274*4882a593Smuzhiyun 						(value << rf_ctrl->val_shift));
275*4882a593Smuzhiyun 				}
276*4882a593Smuzhiyun 			}
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 	} else {
279*4882a593Smuzhiyun 		const struct nphy_rf_control_override_rev2 *rf_ctrl;
280*4882a593Smuzhiyun 		if (off) {
281*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
282*4882a593Smuzhiyun 			value = 0;
283*4882a593Smuzhiyun 		} else {
284*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
285*4882a593Smuzhiyun 		}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
288*4882a593Smuzhiyun 			if (index <= 1 || index == 16) {
289*4882a593Smuzhiyun 				b43err(dev->wl,
290*4882a593Smuzhiyun 					"Unsupported RF Ctrl Override call\n");
291*4882a593Smuzhiyun 				return;
292*4882a593Smuzhiyun 			}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 			if (index == 2 || index == 10 ||
295*4882a593Smuzhiyun 			    (index >= 13 && index <= 15)) {
296*4882a593Smuzhiyun 				core = 1;
297*4882a593Smuzhiyun 			}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 			rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
300*4882a593Smuzhiyun 			addr = B43_PHY_N((i == 0) ?
301*4882a593Smuzhiyun 				rf_ctrl->addr0 : rf_ctrl->addr1);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 			if ((1 << i) & core)
304*4882a593Smuzhiyun 				b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
305*4882a593Smuzhiyun 						(value << rf_ctrl->shift));
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
308*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
309*4882a593Smuzhiyun 					B43_NPHY_RFCTL_CMD_START);
310*4882a593Smuzhiyun 			udelay(1);
311*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
312*4882a593Smuzhiyun 		}
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
b43_nphy_rf_ctl_intc_override_rev7(struct b43_wldev * dev,enum n_intc_override intc_override,u16 value,u8 core_sel)316*4882a593Smuzhiyun static void b43_nphy_rf_ctl_intc_override_rev7(struct b43_wldev *dev,
317*4882a593Smuzhiyun 					       enum n_intc_override intc_override,
318*4882a593Smuzhiyun 					       u16 value, u8 core_sel)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	u16 reg, tmp, tmp2, val;
321*4882a593Smuzhiyun 	int core;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* TODO: What about rev19+? Revs 3+ and 7+ are a bit similar */
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	for (core = 0; core < 2; core++) {
326*4882a593Smuzhiyun 		if ((core_sel == 1 && core != 0) ||
327*4882a593Smuzhiyun 		    (core_sel == 2 && core != 1))
328*4882a593Smuzhiyun 			continue;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		reg = (core == 0) ? B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		switch (intc_override) {
333*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_OFF:
334*4882a593Smuzhiyun 			b43_phy_write(dev, reg, 0);
335*4882a593Smuzhiyun 			b43_phy_mask(dev, 0x2ff, ~0x2000);
336*4882a593Smuzhiyun 			b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
337*4882a593Smuzhiyun 			break;
338*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_TRSW:
339*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, ~0xC0, value << 6);
340*4882a593Smuzhiyun 			b43_phy_set(dev, reg, 0x400);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 			b43_phy_mask(dev, 0x2ff, ~0xC000 & 0xFFFF);
343*4882a593Smuzhiyun 			b43_phy_set(dev, 0x2ff, 0x2000);
344*4882a593Smuzhiyun 			b43_phy_set(dev, 0x2ff, 0x0001);
345*4882a593Smuzhiyun 			break;
346*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_PA:
347*4882a593Smuzhiyun 			tmp = 0x0030;
348*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
349*4882a593Smuzhiyun 				val = value << 5;
350*4882a593Smuzhiyun 			else
351*4882a593Smuzhiyun 				val = value << 4;
352*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, ~tmp, val);
353*4882a593Smuzhiyun 			b43_phy_set(dev, reg, 0x1000);
354*4882a593Smuzhiyun 			break;
355*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_EXT_LNA_PU:
356*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
357*4882a593Smuzhiyun 				tmp = 0x0001;
358*4882a593Smuzhiyun 				tmp2 = 0x0004;
359*4882a593Smuzhiyun 				val = value;
360*4882a593Smuzhiyun 			} else {
361*4882a593Smuzhiyun 				tmp = 0x0004;
362*4882a593Smuzhiyun 				tmp2 = 0x0001;
363*4882a593Smuzhiyun 				val = value << 2;
364*4882a593Smuzhiyun 			}
365*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, ~tmp, val);
366*4882a593Smuzhiyun 			b43_phy_mask(dev, reg, ~tmp2);
367*4882a593Smuzhiyun 			break;
368*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_EXT_LNA_GAIN:
369*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
370*4882a593Smuzhiyun 				tmp = 0x0002;
371*4882a593Smuzhiyun 				tmp2 = 0x0008;
372*4882a593Smuzhiyun 				val = value << 1;
373*4882a593Smuzhiyun 			} else {
374*4882a593Smuzhiyun 				tmp = 0x0008;
375*4882a593Smuzhiyun 				tmp2 = 0x0002;
376*4882a593Smuzhiyun 				val = value << 3;
377*4882a593Smuzhiyun 			}
378*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, ~tmp, val);
379*4882a593Smuzhiyun 			b43_phy_mask(dev, reg, ~tmp2);
380*4882a593Smuzhiyun 			break;
381*4882a593Smuzhiyun 		}
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
b43_nphy_rf_ctl_intc_override(struct b43_wldev * dev,enum n_intc_override intc_override,u16 value,u8 core)386*4882a593Smuzhiyun static void b43_nphy_rf_ctl_intc_override(struct b43_wldev *dev,
387*4882a593Smuzhiyun 					  enum n_intc_override intc_override,
388*4882a593Smuzhiyun 					  u16 value, u8 core)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	u8 i, j;
391*4882a593Smuzhiyun 	u16 reg, tmp, val;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (dev->phy.rev >= 7) {
394*4882a593Smuzhiyun 		b43_nphy_rf_ctl_intc_override_rev7(dev, intc_override, value,
395*4882a593Smuzhiyun 						   core);
396*4882a593Smuzhiyun 		return;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	B43_WARN_ON(dev->phy.rev < 3);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
402*4882a593Smuzhiyun 		if ((core == 1 && i == 1) || (core == 2 && !i))
403*4882a593Smuzhiyun 			continue;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		reg = (i == 0) ?
406*4882a593Smuzhiyun 			B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
407*4882a593Smuzhiyun 		b43_phy_set(dev, reg, 0x400);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		switch (intc_override) {
410*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_OFF:
411*4882a593Smuzhiyun 			b43_phy_write(dev, reg, 0);
412*4882a593Smuzhiyun 			b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
413*4882a593Smuzhiyun 			break;
414*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_TRSW:
415*4882a593Smuzhiyun 			if (!i) {
416*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
417*4882a593Smuzhiyun 						0xFC3F, (value << 6));
418*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
419*4882a593Smuzhiyun 						0xFFFE, 1);
420*4882a593Smuzhiyun 				b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
421*4882a593Smuzhiyun 						B43_NPHY_RFCTL_CMD_START);
422*4882a593Smuzhiyun 				for (j = 0; j < 100; j++) {
423*4882a593Smuzhiyun 					if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START)) {
424*4882a593Smuzhiyun 						j = 0;
425*4882a593Smuzhiyun 						break;
426*4882a593Smuzhiyun 					}
427*4882a593Smuzhiyun 					udelay(10);
428*4882a593Smuzhiyun 				}
429*4882a593Smuzhiyun 				if (j)
430*4882a593Smuzhiyun 					b43err(dev->wl,
431*4882a593Smuzhiyun 						"intc override timeout\n");
432*4882a593Smuzhiyun 				b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
433*4882a593Smuzhiyun 						0xFFFE);
434*4882a593Smuzhiyun 			} else {
435*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
436*4882a593Smuzhiyun 						0xFC3F, (value << 6));
437*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
438*4882a593Smuzhiyun 						0xFFFE, 1);
439*4882a593Smuzhiyun 				b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
440*4882a593Smuzhiyun 						B43_NPHY_RFCTL_CMD_RXTX);
441*4882a593Smuzhiyun 				for (j = 0; j < 100; j++) {
442*4882a593Smuzhiyun 					if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX)) {
443*4882a593Smuzhiyun 						j = 0;
444*4882a593Smuzhiyun 						break;
445*4882a593Smuzhiyun 					}
446*4882a593Smuzhiyun 					udelay(10);
447*4882a593Smuzhiyun 				}
448*4882a593Smuzhiyun 				if (j)
449*4882a593Smuzhiyun 					b43err(dev->wl,
450*4882a593Smuzhiyun 						"intc override timeout\n");
451*4882a593Smuzhiyun 				b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
452*4882a593Smuzhiyun 						0xFFFE);
453*4882a593Smuzhiyun 			}
454*4882a593Smuzhiyun 			break;
455*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_PA:
456*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
457*4882a593Smuzhiyun 				tmp = 0x0020;
458*4882a593Smuzhiyun 				val = value << 5;
459*4882a593Smuzhiyun 			} else {
460*4882a593Smuzhiyun 				tmp = 0x0010;
461*4882a593Smuzhiyun 				val = value << 4;
462*4882a593Smuzhiyun 			}
463*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, ~tmp, val);
464*4882a593Smuzhiyun 			break;
465*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_EXT_LNA_PU:
466*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
467*4882a593Smuzhiyun 				tmp = 0x0001;
468*4882a593Smuzhiyun 				val = value;
469*4882a593Smuzhiyun 			} else {
470*4882a593Smuzhiyun 				tmp = 0x0004;
471*4882a593Smuzhiyun 				val = value << 2;
472*4882a593Smuzhiyun 			}
473*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, ~tmp, val);
474*4882a593Smuzhiyun 			break;
475*4882a593Smuzhiyun 		case N_INTC_OVERRIDE_EXT_LNA_GAIN:
476*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
477*4882a593Smuzhiyun 				tmp = 0x0002;
478*4882a593Smuzhiyun 				val = value << 1;
479*4882a593Smuzhiyun 			} else {
480*4882a593Smuzhiyun 				tmp = 0x0008;
481*4882a593Smuzhiyun 				val = value << 3;
482*4882a593Smuzhiyun 			}
483*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, ~tmp, val);
484*4882a593Smuzhiyun 			break;
485*4882a593Smuzhiyun 		}
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /**************************************************
490*4882a593Smuzhiyun  * Various PHY ops
491*4882a593Smuzhiyun  **************************************************/
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
b43_nphy_write_clip_detection(struct b43_wldev * dev,const u16 * clip_st)494*4882a593Smuzhiyun static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
495*4882a593Smuzhiyun 					  const u16 *clip_st)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
498*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
b43_nphy_read_clip_detection(struct b43_wldev * dev,u16 * clip_st)502*4882a593Smuzhiyun static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
505*4882a593Smuzhiyun 	clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
b43_nphy_classifier(struct b43_wldev * dev,u16 mask,u16 val)509*4882a593Smuzhiyun static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	u16 tmp;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (dev->dev->core_rev == 16)
514*4882a593Smuzhiyun 		b43_mac_suspend(dev);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
517*4882a593Smuzhiyun 	tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
518*4882a593Smuzhiyun 		B43_NPHY_CLASSCTL_WAITEDEN);
519*4882a593Smuzhiyun 	tmp &= ~mask;
520*4882a593Smuzhiyun 	tmp |= (val & mask);
521*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (dev->dev->core_rev == 16)
524*4882a593Smuzhiyun 		b43_mac_enable(dev);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return tmp;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
b43_nphy_reset_cca(struct b43_wldev * dev)530*4882a593Smuzhiyun static void b43_nphy_reset_cca(struct b43_wldev *dev)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	u16 bbcfg;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	b43_phy_force_clock(dev, 1);
535*4882a593Smuzhiyun 	bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
536*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
537*4882a593Smuzhiyun 	udelay(1);
538*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
539*4882a593Smuzhiyun 	b43_phy_force_clock(dev, 0);
540*4882a593Smuzhiyun 	b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
b43_nphy_stay_in_carrier_search(struct b43_wldev * dev,bool enable)544*4882a593Smuzhiyun static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
547*4882a593Smuzhiyun 	struct b43_phy_n *nphy = phy->n;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (enable) {
550*4882a593Smuzhiyun 		static const u16 clip[] = { 0xFFFF, 0xFFFF };
551*4882a593Smuzhiyun 		if (nphy->deaf_count++ == 0) {
552*4882a593Smuzhiyun 			nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
553*4882a593Smuzhiyun 			b43_nphy_classifier(dev, 0x7,
554*4882a593Smuzhiyun 					    B43_NPHY_CLASSCTL_WAITEDEN);
555*4882a593Smuzhiyun 			b43_nphy_read_clip_detection(dev, nphy->clip_state);
556*4882a593Smuzhiyun 			b43_nphy_write_clip_detection(dev, clip);
557*4882a593Smuzhiyun 		}
558*4882a593Smuzhiyun 		b43_nphy_reset_cca(dev);
559*4882a593Smuzhiyun 	} else {
560*4882a593Smuzhiyun 		if (--nphy->deaf_count == 0) {
561*4882a593Smuzhiyun 			b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
562*4882a593Smuzhiyun 			b43_nphy_write_clip_detection(dev, nphy->clip_state);
563*4882a593Smuzhiyun 		}
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/PHY/N/Read_Lpf_Bw_Ctl */
b43_nphy_read_lpf_ctl(struct b43_wldev * dev,u16 offset)568*4882a593Smuzhiyun static u16 b43_nphy_read_lpf_ctl(struct b43_wldev *dev, u16 offset)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	if (!offset)
571*4882a593Smuzhiyun 		offset = b43_is_40mhz(dev) ? 0x159 : 0x154;
572*4882a593Smuzhiyun 	return b43_ntab_read(dev, B43_NTAB16(7, offset)) & 0x7;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
b43_nphy_adjust_lna_gain_table(struct b43_wldev * dev)576*4882a593Smuzhiyun static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	u8 i;
581*4882a593Smuzhiyun 	s16 tmp;
582*4882a593Smuzhiyun 	u16 data[4];
583*4882a593Smuzhiyun 	s16 gain[2];
584*4882a593Smuzhiyun 	u16 minmax[2];
585*4882a593Smuzhiyun 	static const s16 lna_gain[4] = { -2, 10, 19, 25 };
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (nphy->hang_avoid)
588*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (nphy->gain_boost) {
591*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
592*4882a593Smuzhiyun 			gain[0] = 6;
593*4882a593Smuzhiyun 			gain[1] = 6;
594*4882a593Smuzhiyun 		} else {
595*4882a593Smuzhiyun 			tmp = 40370 - 315 * dev->phy.channel;
596*4882a593Smuzhiyun 			gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
597*4882a593Smuzhiyun 			tmp = 23242 - 224 * dev->phy.channel;
598*4882a593Smuzhiyun 			gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
599*4882a593Smuzhiyun 		}
600*4882a593Smuzhiyun 	} else {
601*4882a593Smuzhiyun 		gain[0] = 0;
602*4882a593Smuzhiyun 		gain[1] = 0;
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
606*4882a593Smuzhiyun 		if (nphy->elna_gain_config) {
607*4882a593Smuzhiyun 			data[0] = 19 + gain[i];
608*4882a593Smuzhiyun 			data[1] = 25 + gain[i];
609*4882a593Smuzhiyun 			data[2] = 25 + gain[i];
610*4882a593Smuzhiyun 			data[3] = 25 + gain[i];
611*4882a593Smuzhiyun 		} else {
612*4882a593Smuzhiyun 			data[0] = lna_gain[0] + gain[i];
613*4882a593Smuzhiyun 			data[1] = lna_gain[1] + gain[i];
614*4882a593Smuzhiyun 			data[2] = lna_gain[2] + gain[i];
615*4882a593Smuzhiyun 			data[3] = lna_gain[3] + gain[i];
616*4882a593Smuzhiyun 		}
617*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		minmax[i] = 23 + gain[i];
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
623*4882a593Smuzhiyun 				minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
624*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
625*4882a593Smuzhiyun 				minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (nphy->hang_avoid)
628*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
b43_nphy_set_rf_sequence(struct b43_wldev * dev,u8 cmd,u8 * events,u8 * delays,u8 length)632*4882a593Smuzhiyun static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
633*4882a593Smuzhiyun 					u8 *events, u8 *delays, u8 length)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
636*4882a593Smuzhiyun 	u8 i;
637*4882a593Smuzhiyun 	u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
638*4882a593Smuzhiyun 	u16 offset1 = cmd << 4;
639*4882a593Smuzhiyun 	u16 offset2 = offset1 + 0x80;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	if (nphy->hang_avoid)
642*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, true);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
645*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	for (i = length; i < 16; i++) {
648*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
649*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (nphy->hang_avoid)
653*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, false);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun /**************************************************
657*4882a593Smuzhiyun  * Radio 0x2057
658*4882a593Smuzhiyun  **************************************************/
659*4882a593Smuzhiyun 
b43_radio_2057_chantab_upload(struct b43_wldev * dev,const struct b43_nphy_chantabent_rev7 * e_r7,const struct b43_nphy_chantabent_rev7_2g * e_r7_2g)660*4882a593Smuzhiyun static void b43_radio_2057_chantab_upload(struct b43_wldev *dev,
661*4882a593Smuzhiyun 					  const struct b43_nphy_chantabent_rev7 *e_r7,
662*4882a593Smuzhiyun 					  const struct b43_nphy_chantabent_rev7_2g *e_r7_2g)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	if (e_r7_2g) {
665*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_VCOCAL_COUNTVAL0, e_r7_2g->radio_vcocal_countval0);
666*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_VCOCAL_COUNTVAL1, e_r7_2g->radio_vcocal_countval1);
667*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_REFMASTER_SPAREXTALSIZE, e_r7_2g->radio_rfpll_refmaster_sparextalsize);
668*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_R1, e_r7_2g->radio_rfpll_loopfilter_r1);
669*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C2, e_r7_2g->radio_rfpll_loopfilter_c2);
670*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C1, e_r7_2g->radio_rfpll_loopfilter_c1);
671*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_CP_KPD_IDAC, e_r7_2g->radio_cp_kpd_idac);
672*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_MMD0, e_r7_2g->radio_rfpll_mmd0);
673*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_MMD1, e_r7_2g->radio_rfpll_mmd1);
674*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_VCOBUF_TUNE, e_r7_2g->radio_vcobuf_tune);
675*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LOGEN_MX2G_TUNE, e_r7_2g->radio_logen_mx2g_tune);
676*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LOGEN_INDBUF2G_TUNE, e_r7_2g->radio_logen_indbuf2g_tune);
677*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TXMIX2G_TUNE_BOOST_PU_CORE0, e_r7_2g->radio_txmix2g_tune_boost_pu_core0);
678*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PAD2G_TUNE_PUS_CORE0, e_r7_2g->radio_pad2g_tune_pus_core0);
679*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LNA2G_TUNE_CORE0, e_r7_2g->radio_lna2g_tune_core0);
680*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TXMIX2G_TUNE_BOOST_PU_CORE1, e_r7_2g->radio_txmix2g_tune_boost_pu_core1);
681*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PAD2G_TUNE_PUS_CORE1, e_r7_2g->radio_pad2g_tune_pus_core1);
682*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LNA2G_TUNE_CORE1, e_r7_2g->radio_lna2g_tune_core1);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	} else {
685*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_VCOCAL_COUNTVAL0, e_r7->radio_vcocal_countval0);
686*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_VCOCAL_COUNTVAL1, e_r7->radio_vcocal_countval1);
687*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_REFMASTER_SPAREXTALSIZE, e_r7->radio_rfpll_refmaster_sparextalsize);
688*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_R1, e_r7->radio_rfpll_loopfilter_r1);
689*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C2, e_r7->radio_rfpll_loopfilter_c2);
690*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C1, e_r7->radio_rfpll_loopfilter_c1);
691*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_CP_KPD_IDAC, e_r7->radio_cp_kpd_idac);
692*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_MMD0, e_r7->radio_rfpll_mmd0);
693*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_MMD1, e_r7->radio_rfpll_mmd1);
694*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_VCOBUF_TUNE, e_r7->radio_vcobuf_tune);
695*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LOGEN_MX2G_TUNE, e_r7->radio_logen_mx2g_tune);
696*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LOGEN_MX5G_TUNE, e_r7->radio_logen_mx5g_tune);
697*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LOGEN_INDBUF2G_TUNE, e_r7->radio_logen_indbuf2g_tune);
698*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LOGEN_INDBUF5G_TUNE, e_r7->radio_logen_indbuf5g_tune);
699*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TXMIX2G_TUNE_BOOST_PU_CORE0, e_r7->radio_txmix2g_tune_boost_pu_core0);
700*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PAD2G_TUNE_PUS_CORE0, e_r7->radio_pad2g_tune_pus_core0);
701*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PGA_BOOST_TUNE_CORE0, e_r7->radio_pga_boost_tune_core0);
702*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TXMIX5G_BOOST_TUNE_CORE0, e_r7->radio_txmix5g_boost_tune_core0);
703*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PAD5G_TUNE_MISC_PUS_CORE0, e_r7->radio_pad5g_tune_misc_pus_core0);
704*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LNA2G_TUNE_CORE0, e_r7->radio_lna2g_tune_core0);
705*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LNA5G_TUNE_CORE0, e_r7->radio_lna5g_tune_core0);
706*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TXMIX2G_TUNE_BOOST_PU_CORE1, e_r7->radio_txmix2g_tune_boost_pu_core1);
707*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PAD2G_TUNE_PUS_CORE1, e_r7->radio_pad2g_tune_pus_core1);
708*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PGA_BOOST_TUNE_CORE1, e_r7->radio_pga_boost_tune_core1);
709*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TXMIX5G_BOOST_TUNE_CORE1, e_r7->radio_txmix5g_boost_tune_core1);
710*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_PAD5G_TUNE_MISC_PUS_CORE1, e_r7->radio_pad5g_tune_misc_pus_core1);
711*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LNA2G_TUNE_CORE1, e_r7->radio_lna2g_tune_core1);
712*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LNA5G_TUNE_CORE1, e_r7->radio_lna5g_tune_core1);
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
b43_radio_2057_setup(struct b43_wldev * dev,const struct b43_nphy_chantabent_rev7 * tabent_r7,const struct b43_nphy_chantabent_rev7_2g * tabent_r7_2g)716*4882a593Smuzhiyun static void b43_radio_2057_setup(struct b43_wldev *dev,
717*4882a593Smuzhiyun 				 const struct b43_nphy_chantabent_rev7 *tabent_r7,
718*4882a593Smuzhiyun 				 const struct b43_nphy_chantabent_rev7_2g *tabent_r7_2g)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	b43_radio_2057_chantab_upload(dev, tabent_r7, tabent_r7_2g);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	switch (phy->radio_rev) {
725*4882a593Smuzhiyun 	case 0 ... 4:
726*4882a593Smuzhiyun 	case 6:
727*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
728*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_R1, 0x3f);
729*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_CP_KPD_IDAC, 0x3f);
730*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C1, 0x8);
731*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C2, 0x8);
732*4882a593Smuzhiyun 		} else {
733*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_R1, 0x1f);
734*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_CP_KPD_IDAC, 0x3f);
735*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C1, 0x8);
736*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C2, 0x8);
737*4882a593Smuzhiyun 		}
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	case 9: /* e.g. PHY rev 16 */
740*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_LOGEN_PTAT_RESETS, 0x20);
741*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_VCOBUF_IDACS, 0x18);
742*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
743*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_LOGEN_PTAT_RESETS, 0x38);
744*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_VCOBUF_IDACS, 0x0f);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 			if (b43_is_40mhz(dev)) {
747*4882a593Smuzhiyun 				/* TODO */
748*4882a593Smuzhiyun 			} else {
749*4882a593Smuzhiyun 				b43_radio_write(dev,
750*4882a593Smuzhiyun 						R2057_PAD_BIAS_FILTER_BWS_CORE0,
751*4882a593Smuzhiyun 						0x3c);
752*4882a593Smuzhiyun 				b43_radio_write(dev,
753*4882a593Smuzhiyun 						R2057_PAD_BIAS_FILTER_BWS_CORE1,
754*4882a593Smuzhiyun 						0x3c);
755*4882a593Smuzhiyun 			}
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 		break;
758*4882a593Smuzhiyun 	case 14: /* 2 GHz only */
759*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_R1, 0x1b);
760*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_CP_KPD_IDAC, 0x3f);
761*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C1, 0x1f);
762*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RFPLL_LOOPFILTER_C2, 0x1f);
763*4882a593Smuzhiyun 		break;
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
767*4882a593Smuzhiyun 		u16 txmix2g_tune_boost_pu = 0;
768*4882a593Smuzhiyun 		u16 pad2g_tune_pus = 0;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 		if (b43_nphy_ipa(dev)) {
771*4882a593Smuzhiyun 			switch (phy->radio_rev) {
772*4882a593Smuzhiyun 			case 9:
773*4882a593Smuzhiyun 				txmix2g_tune_boost_pu = 0x0041;
774*4882a593Smuzhiyun 				/* TODO */
775*4882a593Smuzhiyun 				break;
776*4882a593Smuzhiyun 			case 14:
777*4882a593Smuzhiyun 				txmix2g_tune_boost_pu = 0x21;
778*4882a593Smuzhiyun 				pad2g_tune_pus = 0x23;
779*4882a593Smuzhiyun 				break;
780*4882a593Smuzhiyun 			}
781*4882a593Smuzhiyun 		}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		if (txmix2g_tune_boost_pu)
784*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_TXMIX2G_TUNE_BOOST_PU_CORE0,
785*4882a593Smuzhiyun 					txmix2g_tune_boost_pu);
786*4882a593Smuzhiyun 		if (pad2g_tune_pus)
787*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_PAD2G_TUNE_PUS_CORE0,
788*4882a593Smuzhiyun 					pad2g_tune_pus);
789*4882a593Smuzhiyun 		if (txmix2g_tune_boost_pu)
790*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_TXMIX2G_TUNE_BOOST_PU_CORE1,
791*4882a593Smuzhiyun 					txmix2g_tune_boost_pu);
792*4882a593Smuzhiyun 		if (pad2g_tune_pus)
793*4882a593Smuzhiyun 			b43_radio_write(dev, R2057_PAD2G_TUNE_PUS_CORE1,
794*4882a593Smuzhiyun 					pad2g_tune_pus);
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	usleep_range(50, 100);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* VCO calibration */
800*4882a593Smuzhiyun 	b43_radio_mask(dev, R2057_RFPLL_MISC_EN, ~0x01);
801*4882a593Smuzhiyun 	b43_radio_mask(dev, R2057_RFPLL_MISC_CAL_RESETN, ~0x04);
802*4882a593Smuzhiyun 	b43_radio_set(dev, R2057_RFPLL_MISC_CAL_RESETN, 0x4);
803*4882a593Smuzhiyun 	b43_radio_set(dev, R2057_RFPLL_MISC_EN, 0x01);
804*4882a593Smuzhiyun 	usleep_range(300, 600);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun /* Calibrate resistors in LPF of PLL?
808*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/PHY/radio205x_rcal
809*4882a593Smuzhiyun  */
b43_radio_2057_rcal(struct b43_wldev * dev)810*4882a593Smuzhiyun static u8 b43_radio_2057_rcal(struct b43_wldev *dev)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
813*4882a593Smuzhiyun 	u16 saved_regs_phy[12];
814*4882a593Smuzhiyun 	u16 saved_regs_phy_rf[6];
815*4882a593Smuzhiyun 	u16 saved_regs_radio[2] = { };
816*4882a593Smuzhiyun 	static const u16 phy_to_store[] = {
817*4882a593Smuzhiyun 		B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2,
818*4882a593Smuzhiyun 		B43_NPHY_RFCTL_LUT_TRSW_LO1, B43_NPHY_RFCTL_LUT_TRSW_LO2,
819*4882a593Smuzhiyun 		B43_NPHY_RFCTL_RXG1, B43_NPHY_RFCTL_RXG2,
820*4882a593Smuzhiyun 		B43_NPHY_RFCTL_TXG1, B43_NPHY_RFCTL_TXG2,
821*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_MISC_REG3, B43_NPHY_REV7_RF_CTL_MISC_REG4,
822*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_MISC_REG5, B43_NPHY_REV7_RF_CTL_MISC_REG6,
823*4882a593Smuzhiyun 	};
824*4882a593Smuzhiyun 	static const u16 phy_to_store_rf[] = {
825*4882a593Smuzhiyun 		B43_NPHY_REV3_RFCTL_OVER0, B43_NPHY_REV3_RFCTL_OVER1,
826*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_OVER3, B43_NPHY_REV7_RF_CTL_OVER4,
827*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_OVER5, B43_NPHY_REV7_RF_CTL_OVER6,
828*4882a593Smuzhiyun 	};
829*4882a593Smuzhiyun 	u16 tmp;
830*4882a593Smuzhiyun 	int i;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* Save */
833*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(phy_to_store); i++)
834*4882a593Smuzhiyun 		saved_regs_phy[i] = b43_phy_read(dev, phy_to_store[i]);
835*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(phy_to_store_rf); i++)
836*4882a593Smuzhiyun 		saved_regs_phy_rf[i] = b43_phy_read(dev, phy_to_store_rf[i]);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* Set */
839*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(phy_to_store); i++)
840*4882a593Smuzhiyun 		b43_phy_write(dev, phy_to_store[i], 0);
841*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_RFCTL_OVER0, 0x07ff);
842*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_RFCTL_OVER1, 0x07ff);
843*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER3, 0x07ff);
844*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER4, 0x07ff);
845*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER5, 0x007f);
846*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER6, 0x007f);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	switch (phy->radio_rev) {
849*4882a593Smuzhiyun 	case 5:
850*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_REV7_RF_CTL_OVER3, ~0x2);
851*4882a593Smuzhiyun 		udelay(10);
852*4882a593Smuzhiyun 		b43_radio_set(dev, R2057_IQTEST_SEL_PU, 0x1);
853*4882a593Smuzhiyun 		b43_radio_maskset(dev, R2057v7_IQTEST_SEL_PU2, ~0x2, 0x1);
854*4882a593Smuzhiyun 		break;
855*4882a593Smuzhiyun 	case 9:
856*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_REV7_RF_CTL_OVER3, 0x2);
857*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_REV7_RF_CTL_MISC_REG3, 0x2);
858*4882a593Smuzhiyun 		saved_regs_radio[0] = b43_radio_read(dev, R2057_IQTEST_SEL_PU);
859*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_IQTEST_SEL_PU, 0x11);
860*4882a593Smuzhiyun 		break;
861*4882a593Smuzhiyun 	case 14:
862*4882a593Smuzhiyun 		saved_regs_radio[0] = b43_radio_read(dev, R2057_IQTEST_SEL_PU);
863*4882a593Smuzhiyun 		saved_regs_radio[1] = b43_radio_read(dev, R2057v7_IQTEST_SEL_PU2);
864*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_REV7_RF_CTL_MISC_REG3, 0x2);
865*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_REV7_RF_CTL_OVER3, 0x2);
866*4882a593Smuzhiyun 		b43_radio_write(dev, R2057v7_IQTEST_SEL_PU2, 0x2);
867*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_IQTEST_SEL_PU, 0x1);
868*4882a593Smuzhiyun 		break;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* Enable */
872*4882a593Smuzhiyun 	b43_radio_set(dev, R2057_RCAL_CONFIG, 0x1);
873*4882a593Smuzhiyun 	udelay(10);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/* Start */
876*4882a593Smuzhiyun 	b43_radio_set(dev, R2057_RCAL_CONFIG, 0x2);
877*4882a593Smuzhiyun 	usleep_range(100, 200);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	/* Stop */
880*4882a593Smuzhiyun 	b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x2);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* Wait and check for result */
883*4882a593Smuzhiyun 	if (!b43_radio_wait_value(dev, R2057_RCAL_STATUS, 1, 1, 100, 1000000)) {
884*4882a593Smuzhiyun 		b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
885*4882a593Smuzhiyun 		return 0;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 	tmp = b43_radio_read(dev, R2057_RCAL_STATUS) & 0x3E;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* Disable */
890*4882a593Smuzhiyun 	b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x1);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* Restore */
893*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(phy_to_store_rf); i++)
894*4882a593Smuzhiyun 		b43_phy_write(dev, phy_to_store_rf[i], saved_regs_phy_rf[i]);
895*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(phy_to_store); i++)
896*4882a593Smuzhiyun 		b43_phy_write(dev, phy_to_store[i], saved_regs_phy[i]);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	switch (phy->radio_rev) {
899*4882a593Smuzhiyun 	case 0 ... 4:
900*4882a593Smuzhiyun 	case 6:
901*4882a593Smuzhiyun 		b43_radio_maskset(dev, R2057_TEMPSENSE_CONFIG, ~0x3C, tmp);
902*4882a593Smuzhiyun 		b43_radio_maskset(dev, R2057_BANDGAP_RCAL_TRIM, ~0xF0,
903*4882a593Smuzhiyun 				  tmp << 2);
904*4882a593Smuzhiyun 		break;
905*4882a593Smuzhiyun 	case 5:
906*4882a593Smuzhiyun 		b43_radio_mask(dev, R2057_IPA2G_CASCONV_CORE0, ~0x1);
907*4882a593Smuzhiyun 		b43_radio_mask(dev, R2057v7_IQTEST_SEL_PU2, ~0x2);
908*4882a593Smuzhiyun 		break;
909*4882a593Smuzhiyun 	case 9:
910*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_IQTEST_SEL_PU, saved_regs_radio[0]);
911*4882a593Smuzhiyun 		break;
912*4882a593Smuzhiyun 	case 14:
913*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_IQTEST_SEL_PU, saved_regs_radio[0]);
914*4882a593Smuzhiyun 		b43_radio_write(dev, R2057v7_IQTEST_SEL_PU2, saved_regs_radio[1]);
915*4882a593Smuzhiyun 		break;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	return tmp & 0x3e;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun /* Calibrate the internal RC oscillator?
922*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/PHY/radio2057_rccal
923*4882a593Smuzhiyun  */
b43_radio_2057_rccal(struct b43_wldev * dev)924*4882a593Smuzhiyun static u16 b43_radio_2057_rccal(struct b43_wldev *dev)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
927*4882a593Smuzhiyun 	bool special = (phy->radio_rev == 3 || phy->radio_rev == 4 ||
928*4882a593Smuzhiyun 			phy->radio_rev == 6);
929*4882a593Smuzhiyun 	u16 tmp;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* Setup cal */
932*4882a593Smuzhiyun 	if (special) {
933*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_MASTER, 0x61);
934*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_TRC0, 0xC0);
935*4882a593Smuzhiyun 	} else {
936*4882a593Smuzhiyun 		b43_radio_write(dev, R2057v7_RCCAL_MASTER, 0x61);
937*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_TRC0, 0xE9);
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* Start, wait, stop */
942*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
943*4882a593Smuzhiyun 	if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 2, 2, 500,
944*4882a593Smuzhiyun 				  5000000))
945*4882a593Smuzhiyun 		b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
946*4882a593Smuzhiyun 	usleep_range(35, 70);
947*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
948*4882a593Smuzhiyun 	usleep_range(70, 140);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	/* Setup cal */
951*4882a593Smuzhiyun 	if (special) {
952*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_MASTER, 0x69);
953*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
954*4882a593Smuzhiyun 	} else {
955*4882a593Smuzhiyun 		b43_radio_write(dev, R2057v7_RCCAL_MASTER, 0x69);
956*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_TRC0, 0xD5);
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* Start, wait, stop */
961*4882a593Smuzhiyun 	usleep_range(35, 70);
962*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
963*4882a593Smuzhiyun 	usleep_range(70, 140);
964*4882a593Smuzhiyun 	if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 2, 2, 500,
965*4882a593Smuzhiyun 				  5000000))
966*4882a593Smuzhiyun 		b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
967*4882a593Smuzhiyun 	usleep_range(35, 70);
968*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
969*4882a593Smuzhiyun 	usleep_range(70, 140);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/* Setup cal */
972*4882a593Smuzhiyun 	if (special) {
973*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_MASTER, 0x73);
974*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_X1, 0x28);
975*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
976*4882a593Smuzhiyun 	} else {
977*4882a593Smuzhiyun 		b43_radio_write(dev, R2057v7_RCCAL_MASTER, 0x73);
978*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
979*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_RCCAL_TRC0, 0x99);
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/* Start, wait, stop */
983*4882a593Smuzhiyun 	usleep_range(35, 70);
984*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
985*4882a593Smuzhiyun 	usleep_range(70, 140);
986*4882a593Smuzhiyun 	if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 2, 2, 500,
987*4882a593Smuzhiyun 				  5000000)) {
988*4882a593Smuzhiyun 		b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
989*4882a593Smuzhiyun 		return 0;
990*4882a593Smuzhiyun 	}
991*4882a593Smuzhiyun 	tmp = b43_radio_read(dev, R2057_RCCAL_DONE_OSCCAP);
992*4882a593Smuzhiyun 	usleep_range(35, 70);
993*4882a593Smuzhiyun 	b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
994*4882a593Smuzhiyun 	usleep_range(70, 140);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (special)
997*4882a593Smuzhiyun 		b43_radio_mask(dev, R2057_RCCAL_MASTER, ~0x1);
998*4882a593Smuzhiyun 	else
999*4882a593Smuzhiyun 		b43_radio_mask(dev, R2057v7_RCCAL_MASTER, ~0x1);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	return tmp;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
b43_radio_2057_init_pre(struct b43_wldev * dev)1004*4882a593Smuzhiyun static void b43_radio_2057_init_pre(struct b43_wldev *dev)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_CHIP0PU);
1007*4882a593Smuzhiyun 	/* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
1008*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_OEPORFORCE);
1009*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
1010*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_CHIP0PU);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
b43_radio_2057_init_post(struct b43_wldev * dev)1013*4882a593Smuzhiyun static void b43_radio_2057_init_post(struct b43_wldev *dev)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	b43_radio_set(dev, R2057_XTALPUOVR_PINCTRL, 0x1);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	if (0) /* FIXME: Is this BCM43217 specific? */
1018*4882a593Smuzhiyun 		b43_radio_set(dev, R2057_XTALPUOVR_PINCTRL, 0x2);
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	b43_radio_set(dev, R2057_RFPLL_MISC_CAL_RESETN, 0x78);
1021*4882a593Smuzhiyun 	b43_radio_set(dev, R2057_XTAL_CONFIG2, 0x80);
1022*4882a593Smuzhiyun 	usleep_range(2000, 3000);
1023*4882a593Smuzhiyun 	b43_radio_mask(dev, R2057_RFPLL_MISC_CAL_RESETN, ~0x78);
1024*4882a593Smuzhiyun 	b43_radio_mask(dev, R2057_XTAL_CONFIG2, ~0x80);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	if (dev->phy.do_full_init) {
1027*4882a593Smuzhiyun 		b43_radio_2057_rcal(dev);
1028*4882a593Smuzhiyun 		b43_radio_2057_rccal(dev);
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 	b43_radio_mask(dev, R2057_RFPLL_MASTER, ~0x8);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/Radio/2057/Init */
b43_radio_2057_init(struct b43_wldev * dev)1034*4882a593Smuzhiyun static void b43_radio_2057_init(struct b43_wldev *dev)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun 	b43_radio_2057_init_pre(dev);
1037*4882a593Smuzhiyun 	r2057_upload_inittabs(dev);
1038*4882a593Smuzhiyun 	b43_radio_2057_init_post(dev);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun /**************************************************
1042*4882a593Smuzhiyun  * Radio 0x2056
1043*4882a593Smuzhiyun  **************************************************/
1044*4882a593Smuzhiyun 
b43_chantab_radio_2056_upload(struct b43_wldev * dev,const struct b43_nphy_channeltab_entry_rev3 * e)1045*4882a593Smuzhiyun static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
1046*4882a593Smuzhiyun 				const struct b43_nphy_channeltab_entry_rev3 *e)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
1049*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
1050*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
1051*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
1052*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
1053*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
1054*4882a593Smuzhiyun 					e->radio_syn_pll_loopfilter1);
1055*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
1056*4882a593Smuzhiyun 					e->radio_syn_pll_loopfilter2);
1057*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
1058*4882a593Smuzhiyun 					e->radio_syn_pll_loopfilter3);
1059*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
1060*4882a593Smuzhiyun 					e->radio_syn_pll_loopfilter4);
1061*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
1062*4882a593Smuzhiyun 					e->radio_syn_pll_loopfilter5);
1063*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
1064*4882a593Smuzhiyun 					e->radio_syn_reserved_addr27);
1065*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
1066*4882a593Smuzhiyun 					e->radio_syn_reserved_addr28);
1067*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
1068*4882a593Smuzhiyun 					e->radio_syn_reserved_addr29);
1069*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
1070*4882a593Smuzhiyun 					e->radio_syn_logen_vcobuf1);
1071*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
1072*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
1073*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
1076*4882a593Smuzhiyun 					e->radio_rx0_lnaa_tune);
1077*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
1078*4882a593Smuzhiyun 					e->radio_rx0_lnag_tune);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
1081*4882a593Smuzhiyun 					e->radio_tx0_intpaa_boost_tune);
1082*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
1083*4882a593Smuzhiyun 					e->radio_tx0_intpag_boost_tune);
1084*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
1085*4882a593Smuzhiyun 					e->radio_tx0_pada_boost_tune);
1086*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
1087*4882a593Smuzhiyun 					e->radio_tx0_padg_boost_tune);
1088*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
1089*4882a593Smuzhiyun 					e->radio_tx0_pgaa_boost_tune);
1090*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
1091*4882a593Smuzhiyun 					e->radio_tx0_pgag_boost_tune);
1092*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
1093*4882a593Smuzhiyun 					e->radio_tx0_mixa_boost_tune);
1094*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
1095*4882a593Smuzhiyun 					e->radio_tx0_mixg_boost_tune);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
1098*4882a593Smuzhiyun 					e->radio_rx1_lnaa_tune);
1099*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
1100*4882a593Smuzhiyun 					e->radio_rx1_lnag_tune);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
1103*4882a593Smuzhiyun 					e->radio_tx1_intpaa_boost_tune);
1104*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
1105*4882a593Smuzhiyun 					e->radio_tx1_intpag_boost_tune);
1106*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
1107*4882a593Smuzhiyun 					e->radio_tx1_pada_boost_tune);
1108*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
1109*4882a593Smuzhiyun 					e->radio_tx1_padg_boost_tune);
1110*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
1111*4882a593Smuzhiyun 					e->radio_tx1_pgaa_boost_tune);
1112*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
1113*4882a593Smuzhiyun 					e->radio_tx1_pgag_boost_tune);
1114*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
1115*4882a593Smuzhiyun 					e->radio_tx1_mixa_boost_tune);
1116*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
1117*4882a593Smuzhiyun 					e->radio_tx1_mixg_boost_tune);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
b43_radio_2056_setup(struct b43_wldev * dev,const struct b43_nphy_channeltab_entry_rev3 * e)1121*4882a593Smuzhiyun static void b43_radio_2056_setup(struct b43_wldev *dev,
1122*4882a593Smuzhiyun 				const struct b43_nphy_channeltab_entry_rev3 *e)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
1125*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
1126*4882a593Smuzhiyun 	enum nl80211_band band = b43_current_band(dev->wl);
1127*4882a593Smuzhiyun 	u16 offset;
1128*4882a593Smuzhiyun 	u8 i;
1129*4882a593Smuzhiyun 	u16 bias, cbias;
1130*4882a593Smuzhiyun 	u16 pag_boost, padg_boost, pgag_boost, mixg_boost;
1131*4882a593Smuzhiyun 	u16 paa_boost, pada_boost, pgaa_boost, mixa_boost;
1132*4882a593Smuzhiyun 	bool is_pkg_fab_smic;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	B43_WARN_ON(dev->phy.rev < 3);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	is_pkg_fab_smic =
1137*4882a593Smuzhiyun 		((dev->dev->chip_id == BCMA_CHIP_ID_BCM43224 ||
1138*4882a593Smuzhiyun 		  dev->dev->chip_id == BCMA_CHIP_ID_BCM43225 ||
1139*4882a593Smuzhiyun 		  dev->dev->chip_id == BCMA_CHIP_ID_BCM43421) &&
1140*4882a593Smuzhiyun 		 dev->dev->chip_pkg == BCMA_PKG_ID_BCM43224_FAB_SMIC);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	b43_chantab_radio_2056_upload(dev, e);
1143*4882a593Smuzhiyun 	b2056_upload_syn_pll_cp2(dev, band == NL80211_BAND_5GHZ);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
1146*4882a593Smuzhiyun 	    b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
1147*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
1148*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
1149*4882a593Smuzhiyun 		if (dev->dev->chip_id == BCMA_CHIP_ID_BCM4716 ||
1150*4882a593Smuzhiyun 		    dev->dev->chip_id == BCMA_CHIP_ID_BCM47162) {
1151*4882a593Smuzhiyun 			b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
1152*4882a593Smuzhiyun 			b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
1153*4882a593Smuzhiyun 		} else {
1154*4882a593Smuzhiyun 			b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
1155*4882a593Smuzhiyun 			b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
1156*4882a593Smuzhiyun 		}
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 	if (sprom->boardflags2_hi & B43_BFH2_GPLL_WAR2 &&
1159*4882a593Smuzhiyun 	    b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
1160*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1f);
1161*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1f);
1162*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0b);
1163*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x20);
1164*4882a593Smuzhiyun 	}
1165*4882a593Smuzhiyun 	if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
1166*4882a593Smuzhiyun 	    b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
1167*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
1168*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
1169*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
1170*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	if (dev->phy.n->ipa2g_on && band == NL80211_BAND_2GHZ) {
1174*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
1175*4882a593Smuzhiyun 			offset = i ? B2056_TX1 : B2056_TX0;
1176*4882a593Smuzhiyun 			if (dev->phy.rev >= 5) {
1177*4882a593Smuzhiyun 				b43_radio_write(dev,
1178*4882a593Smuzhiyun 					offset | B2056_TX_PADG_IDAC, 0xcc);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 				if (dev->dev->chip_id == BCMA_CHIP_ID_BCM4716 ||
1181*4882a593Smuzhiyun 				    dev->dev->chip_id == BCMA_CHIP_ID_BCM47162) {
1182*4882a593Smuzhiyun 					bias = 0x40;
1183*4882a593Smuzhiyun 					cbias = 0x45;
1184*4882a593Smuzhiyun 					pag_boost = 0x5;
1185*4882a593Smuzhiyun 					pgag_boost = 0x33;
1186*4882a593Smuzhiyun 					mixg_boost = 0x55;
1187*4882a593Smuzhiyun 				} else {
1188*4882a593Smuzhiyun 					bias = 0x25;
1189*4882a593Smuzhiyun 					cbias = 0x20;
1190*4882a593Smuzhiyun 					if (is_pkg_fab_smic) {
1191*4882a593Smuzhiyun 						bias = 0x2a;
1192*4882a593Smuzhiyun 						cbias = 0x38;
1193*4882a593Smuzhiyun 					}
1194*4882a593Smuzhiyun 					pag_boost = 0x4;
1195*4882a593Smuzhiyun 					pgag_boost = 0x03;
1196*4882a593Smuzhiyun 					mixg_boost = 0x65;
1197*4882a593Smuzhiyun 				}
1198*4882a593Smuzhiyun 				padg_boost = 0x77;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 				b43_radio_write(dev,
1201*4882a593Smuzhiyun 					offset | B2056_TX_INTPAG_IMAIN_STAT,
1202*4882a593Smuzhiyun 					bias);
1203*4882a593Smuzhiyun 				b43_radio_write(dev,
1204*4882a593Smuzhiyun 					offset | B2056_TX_INTPAG_IAUX_STAT,
1205*4882a593Smuzhiyun 					bias);
1206*4882a593Smuzhiyun 				b43_radio_write(dev,
1207*4882a593Smuzhiyun 					offset | B2056_TX_INTPAG_CASCBIAS,
1208*4882a593Smuzhiyun 					cbias);
1209*4882a593Smuzhiyun 				b43_radio_write(dev,
1210*4882a593Smuzhiyun 					offset | B2056_TX_INTPAG_BOOST_TUNE,
1211*4882a593Smuzhiyun 					pag_boost);
1212*4882a593Smuzhiyun 				b43_radio_write(dev,
1213*4882a593Smuzhiyun 					offset | B2056_TX_PGAG_BOOST_TUNE,
1214*4882a593Smuzhiyun 					pgag_boost);
1215*4882a593Smuzhiyun 				b43_radio_write(dev,
1216*4882a593Smuzhiyun 					offset | B2056_TX_PADG_BOOST_TUNE,
1217*4882a593Smuzhiyun 					padg_boost);
1218*4882a593Smuzhiyun 				b43_radio_write(dev,
1219*4882a593Smuzhiyun 					offset | B2056_TX_MIXG_BOOST_TUNE,
1220*4882a593Smuzhiyun 					mixg_boost);
1221*4882a593Smuzhiyun 			} else {
1222*4882a593Smuzhiyun 				bias = b43_is_40mhz(dev) ? 0x40 : 0x20;
1223*4882a593Smuzhiyun 				b43_radio_write(dev,
1224*4882a593Smuzhiyun 					offset | B2056_TX_INTPAG_IMAIN_STAT,
1225*4882a593Smuzhiyun 					bias);
1226*4882a593Smuzhiyun 				b43_radio_write(dev,
1227*4882a593Smuzhiyun 					offset | B2056_TX_INTPAG_IAUX_STAT,
1228*4882a593Smuzhiyun 					bias);
1229*4882a593Smuzhiyun 				b43_radio_write(dev,
1230*4882a593Smuzhiyun 					offset | B2056_TX_INTPAG_CASCBIAS,
1231*4882a593Smuzhiyun 					0x30);
1232*4882a593Smuzhiyun 			}
1233*4882a593Smuzhiyun 			b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
1234*4882a593Smuzhiyun 		}
1235*4882a593Smuzhiyun 	} else if (dev->phy.n->ipa5g_on && band == NL80211_BAND_5GHZ) {
1236*4882a593Smuzhiyun 		u16 freq = phy->chandef->chan->center_freq;
1237*4882a593Smuzhiyun 		if (freq < 5100) {
1238*4882a593Smuzhiyun 			paa_boost = 0xA;
1239*4882a593Smuzhiyun 			pada_boost = 0x77;
1240*4882a593Smuzhiyun 			pgaa_boost = 0xF;
1241*4882a593Smuzhiyun 			mixa_boost = 0xF;
1242*4882a593Smuzhiyun 		} else if (freq < 5340) {
1243*4882a593Smuzhiyun 			paa_boost = 0x8;
1244*4882a593Smuzhiyun 			pada_boost = 0x77;
1245*4882a593Smuzhiyun 			pgaa_boost = 0xFB;
1246*4882a593Smuzhiyun 			mixa_boost = 0xF;
1247*4882a593Smuzhiyun 		} else if (freq < 5650) {
1248*4882a593Smuzhiyun 			paa_boost = 0x0;
1249*4882a593Smuzhiyun 			pada_boost = 0x77;
1250*4882a593Smuzhiyun 			pgaa_boost = 0xB;
1251*4882a593Smuzhiyun 			mixa_boost = 0xF;
1252*4882a593Smuzhiyun 		} else {
1253*4882a593Smuzhiyun 			paa_boost = 0x0;
1254*4882a593Smuzhiyun 			pada_boost = 0x77;
1255*4882a593Smuzhiyun 			if (freq != 5825)
1256*4882a593Smuzhiyun 				pgaa_boost = -(freq - 18) / 36 + 168;
1257*4882a593Smuzhiyun 			else
1258*4882a593Smuzhiyun 				pgaa_boost = 6;
1259*4882a593Smuzhiyun 			mixa_boost = 0xF;
1260*4882a593Smuzhiyun 		}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 		cbias = is_pkg_fab_smic ? 0x35 : 0x30;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
1265*4882a593Smuzhiyun 			offset = i ? B2056_TX1 : B2056_TX0;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 			b43_radio_write(dev,
1268*4882a593Smuzhiyun 				offset | B2056_TX_INTPAA_BOOST_TUNE, paa_boost);
1269*4882a593Smuzhiyun 			b43_radio_write(dev,
1270*4882a593Smuzhiyun 				offset | B2056_TX_PADA_BOOST_TUNE, pada_boost);
1271*4882a593Smuzhiyun 			b43_radio_write(dev,
1272*4882a593Smuzhiyun 				offset | B2056_TX_PGAA_BOOST_TUNE, pgaa_boost);
1273*4882a593Smuzhiyun 			b43_radio_write(dev,
1274*4882a593Smuzhiyun 				offset | B2056_TX_MIXA_BOOST_TUNE, mixa_boost);
1275*4882a593Smuzhiyun 			b43_radio_write(dev,
1276*4882a593Smuzhiyun 				offset | B2056_TX_TXSPARE1, 0x30);
1277*4882a593Smuzhiyun 			b43_radio_write(dev,
1278*4882a593Smuzhiyun 				offset | B2056_TX_PA_SPARE2, 0xee);
1279*4882a593Smuzhiyun 			b43_radio_write(dev,
1280*4882a593Smuzhiyun 				offset | B2056_TX_PADA_CASCBIAS, 0x03);
1281*4882a593Smuzhiyun 			b43_radio_write(dev,
1282*4882a593Smuzhiyun 				offset | B2056_TX_INTPAA_IAUX_STAT, 0x30);
1283*4882a593Smuzhiyun 			b43_radio_write(dev,
1284*4882a593Smuzhiyun 				offset | B2056_TX_INTPAA_IMAIN_STAT, 0x30);
1285*4882a593Smuzhiyun 			b43_radio_write(dev,
1286*4882a593Smuzhiyun 				offset | B2056_TX_INTPAA_CASCBIAS, cbias);
1287*4882a593Smuzhiyun 		}
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	udelay(50);
1291*4882a593Smuzhiyun 	/* VCO calibration */
1292*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
1293*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
1294*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
1295*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
1296*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
1297*4882a593Smuzhiyun 	udelay(300);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun 
b43_radio_2056_rcal(struct b43_wldev * dev)1300*4882a593Smuzhiyun static u8 b43_radio_2056_rcal(struct b43_wldev *dev)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
1303*4882a593Smuzhiyun 	u16 mast2, tmp;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	if (phy->rev != 3)
1306*4882a593Smuzhiyun 		return 0;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	mast2 = b43_radio_read(dev, B2056_SYN_PLL_MAST2);
1309*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2 | 0x7);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	udelay(10);
1312*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
1313*4882a593Smuzhiyun 	udelay(10);
1314*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x09);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (!b43_radio_wait_value(dev, B2056_SYN_RCAL_CODE_OUT, 0x80, 0x80, 100,
1317*4882a593Smuzhiyun 				  1000000)) {
1318*4882a593Smuzhiyun 		b43err(dev->wl, "Radio recalibration timeout\n");
1319*4882a593Smuzhiyun 		return 0;
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
1323*4882a593Smuzhiyun 	tmp = b43_radio_read(dev, B2056_SYN_RCAL_CODE_OUT);
1324*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x00);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return tmp & 0x1f;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
b43_radio_init2056_pre(struct b43_wldev * dev)1331*4882a593Smuzhiyun static void b43_radio_init2056_pre(struct b43_wldev *dev)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
1334*4882a593Smuzhiyun 		     ~B43_NPHY_RFCTL_CMD_CHIP0PU);
1335*4882a593Smuzhiyun 	/* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
1336*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
1337*4882a593Smuzhiyun 		     B43_NPHY_RFCTL_CMD_OEPORFORCE);
1338*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1339*4882a593Smuzhiyun 		    ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
1340*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1341*4882a593Smuzhiyun 		    B43_NPHY_RFCTL_CMD_CHIP0PU);
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun 
b43_radio_init2056_post(struct b43_wldev * dev)1344*4882a593Smuzhiyun static void b43_radio_init2056_post(struct b43_wldev *dev)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun 	b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
1347*4882a593Smuzhiyun 	b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
1348*4882a593Smuzhiyun 	b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
1349*4882a593Smuzhiyun 	msleep(1);
1350*4882a593Smuzhiyun 	b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
1351*4882a593Smuzhiyun 	b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
1352*4882a593Smuzhiyun 	b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
1353*4882a593Smuzhiyun 	if (dev->phy.do_full_init)
1354*4882a593Smuzhiyun 		b43_radio_2056_rcal(dev);
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun /*
1358*4882a593Smuzhiyun  * Initialize a Broadcom 2056 N-radio
1359*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
1360*4882a593Smuzhiyun  */
b43_radio_init2056(struct b43_wldev * dev)1361*4882a593Smuzhiyun static void b43_radio_init2056(struct b43_wldev *dev)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun 	b43_radio_init2056_pre(dev);
1364*4882a593Smuzhiyun 	b2056_upload_inittabs(dev, 0, 0);
1365*4882a593Smuzhiyun 	b43_radio_init2056_post(dev);
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun /**************************************************
1369*4882a593Smuzhiyun  * Radio 0x2055
1370*4882a593Smuzhiyun  **************************************************/
1371*4882a593Smuzhiyun 
b43_chantab_radio_upload(struct b43_wldev * dev,const struct b43_nphy_channeltab_entry_rev2 * e)1372*4882a593Smuzhiyun static void b43_chantab_radio_upload(struct b43_wldev *dev,
1373*4882a593Smuzhiyun 				const struct b43_nphy_channeltab_entry_rev2 *e)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
1376*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
1377*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
1378*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
1379*4882a593Smuzhiyun 	b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
1382*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
1383*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
1384*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
1385*4882a593Smuzhiyun 	b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
1388*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
1389*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
1390*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
1391*4882a593Smuzhiyun 	b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
1394*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
1395*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
1396*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
1397*4882a593Smuzhiyun 	b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
1400*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
1401*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
1402*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
1403*4882a593Smuzhiyun 	b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
1406*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
b43_radio_2055_setup(struct b43_wldev * dev,const struct b43_nphy_channeltab_entry_rev2 * e)1410*4882a593Smuzhiyun static void b43_radio_2055_setup(struct b43_wldev *dev,
1411*4882a593Smuzhiyun 				const struct b43_nphy_channeltab_entry_rev2 *e)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	B43_WARN_ON(dev->phy.rev >= 3);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	b43_chantab_radio_upload(dev, e);
1416*4882a593Smuzhiyun 	udelay(50);
1417*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
1418*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
1419*4882a593Smuzhiyun 	b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
1420*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
1421*4882a593Smuzhiyun 	udelay(300);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
b43_radio_init2055_pre(struct b43_wldev * dev)1424*4882a593Smuzhiyun static void b43_radio_init2055_pre(struct b43_wldev *dev)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
1427*4882a593Smuzhiyun 		     ~B43_NPHY_RFCTL_CMD_PORFORCE);
1428*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1429*4882a593Smuzhiyun 		    B43_NPHY_RFCTL_CMD_CHIP0PU |
1430*4882a593Smuzhiyun 		    B43_NPHY_RFCTL_CMD_OEPORFORCE);
1431*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1432*4882a593Smuzhiyun 		    B43_NPHY_RFCTL_CMD_PORFORCE);
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun 
b43_radio_init2055_post(struct b43_wldev * dev)1435*4882a593Smuzhiyun static void b43_radio_init2055_post(struct b43_wldev *dev)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
1438*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
1439*4882a593Smuzhiyun 	bool workaround = false;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	if (sprom->revision < 4)
1442*4882a593Smuzhiyun 		workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
1443*4882a593Smuzhiyun 			      && dev->dev->board_type == SSB_BOARD_CB2_4321
1444*4882a593Smuzhiyun 			      && dev->dev->board_rev >= 0x41);
1445*4882a593Smuzhiyun 	else
1446*4882a593Smuzhiyun 		workaround =
1447*4882a593Smuzhiyun 			!(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
1450*4882a593Smuzhiyun 	if (workaround) {
1451*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
1452*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 	b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
1455*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
1456*4882a593Smuzhiyun 	b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
1457*4882a593Smuzhiyun 	b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
1458*4882a593Smuzhiyun 	b43_radio_set(dev, B2055_CAL_MISC, 0x1);
1459*4882a593Smuzhiyun 	msleep(1);
1460*4882a593Smuzhiyun 	b43_radio_set(dev, B2055_CAL_MISC, 0x40);
1461*4882a593Smuzhiyun 	if (!b43_radio_wait_value(dev, B2055_CAL_COUT2, 0x80, 0x80, 10, 2000))
1462*4882a593Smuzhiyun 		b43err(dev->wl, "radio post init timeout\n");
1463*4882a593Smuzhiyun 	b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
1464*4882a593Smuzhiyun 	b43_switch_channel(dev, dev->phy.channel);
1465*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
1466*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
1467*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
1468*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
1469*4882a593Smuzhiyun 	b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
1470*4882a593Smuzhiyun 	b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
1471*4882a593Smuzhiyun 	if (!nphy->gain_boost) {
1472*4882a593Smuzhiyun 		b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
1473*4882a593Smuzhiyun 		b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
1474*4882a593Smuzhiyun 	} else {
1475*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
1476*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun 	udelay(2);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun /*
1482*4882a593Smuzhiyun  * Initialize a Broadcom 2055 N-radio
1483*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
1484*4882a593Smuzhiyun  */
b43_radio_init2055(struct b43_wldev * dev)1485*4882a593Smuzhiyun static void b43_radio_init2055(struct b43_wldev *dev)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun 	b43_radio_init2055_pre(dev);
1488*4882a593Smuzhiyun 	if (b43_status(dev) < B43_STAT_INITIALIZED) {
1489*4882a593Smuzhiyun 		/* Follow wl, not specs. Do not force uploading all regs */
1490*4882a593Smuzhiyun 		b2055_upload_inittab(dev, 0, 0);
1491*4882a593Smuzhiyun 	} else {
1492*4882a593Smuzhiyun 		bool ghz5 = b43_current_band(dev->wl) == NL80211_BAND_5GHZ;
1493*4882a593Smuzhiyun 		b2055_upload_inittab(dev, ghz5, 0);
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun 	b43_radio_init2055_post(dev);
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun /**************************************************
1499*4882a593Smuzhiyun  * Samples
1500*4882a593Smuzhiyun  **************************************************/
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
b43_nphy_load_samples(struct b43_wldev * dev,struct cordic_iq * samples,u16 len)1503*4882a593Smuzhiyun static int b43_nphy_load_samples(struct b43_wldev *dev,
1504*4882a593Smuzhiyun 					struct cordic_iq *samples, u16 len) {
1505*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
1506*4882a593Smuzhiyun 	u16 i;
1507*4882a593Smuzhiyun 	u32 *data;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	data = kcalloc(len, sizeof(u32), GFP_KERNEL);
1510*4882a593Smuzhiyun 	if (!data) {
1511*4882a593Smuzhiyun 		b43err(dev->wl, "allocation for samples loading failed\n");
1512*4882a593Smuzhiyun 		return -ENOMEM;
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 	if (nphy->hang_avoid)
1515*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
1518*4882a593Smuzhiyun 		data[i] = (samples[i].i & 0x3FF << 10);
1519*4882a593Smuzhiyun 		data[i] |= samples[i].q & 0x3FF;
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	kfree(data);
1524*4882a593Smuzhiyun 	if (nphy->hang_avoid)
1525*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
1526*4882a593Smuzhiyun 	return 0;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
b43_nphy_gen_load_samples(struct b43_wldev * dev,u32 freq,u16 max,bool test)1530*4882a593Smuzhiyun static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
1531*4882a593Smuzhiyun 					bool test)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	int i;
1534*4882a593Smuzhiyun 	u16 bw, len, rot, angle;
1535*4882a593Smuzhiyun 	struct cordic_iq *samples;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	bw = b43_is_40mhz(dev) ? 40 : 20;
1538*4882a593Smuzhiyun 	len = bw << 3;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	if (test) {
1541*4882a593Smuzhiyun 		if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
1542*4882a593Smuzhiyun 			bw = 82;
1543*4882a593Smuzhiyun 		else
1544*4882a593Smuzhiyun 			bw = 80;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 		if (b43_is_40mhz(dev))
1547*4882a593Smuzhiyun 			bw <<= 1;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 		len = bw << 1;
1550*4882a593Smuzhiyun 	}
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	samples = kcalloc(len, sizeof(struct cordic_iq), GFP_KERNEL);
1553*4882a593Smuzhiyun 	if (!samples) {
1554*4882a593Smuzhiyun 		b43err(dev->wl, "allocation for samples generation failed\n");
1555*4882a593Smuzhiyun 		return 0;
1556*4882a593Smuzhiyun 	}
1557*4882a593Smuzhiyun 	rot = (((freq * 36) / bw) << 16) / 100;
1558*4882a593Smuzhiyun 	angle = 0;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
1561*4882a593Smuzhiyun 		samples[i] = cordic_calc_iq(CORDIC_FIXED(angle));
1562*4882a593Smuzhiyun 		angle += rot;
1563*4882a593Smuzhiyun 		samples[i].q = CORDIC_FLOAT(samples[i].q * max);
1564*4882a593Smuzhiyun 		samples[i].i = CORDIC_FLOAT(samples[i].i * max);
1565*4882a593Smuzhiyun 	}
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	i = b43_nphy_load_samples(dev, samples, len);
1568*4882a593Smuzhiyun 	kfree(samples);
1569*4882a593Smuzhiyun 	return (i < 0) ? 0 : len;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
b43_nphy_run_samples(struct b43_wldev * dev,u16 samps,u16 loops,u16 wait,bool iqmode,bool dac_test,bool modify_bbmult)1573*4882a593Smuzhiyun static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
1574*4882a593Smuzhiyun 				 u16 wait, bool iqmode, bool dac_test,
1575*4882a593Smuzhiyun 				 bool modify_bbmult)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
1578*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
1579*4882a593Smuzhiyun 	int i;
1580*4882a593Smuzhiyun 	u16 seq_mode;
1581*4882a593Smuzhiyun 	u32 tmp;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	b43_nphy_stay_in_carrier_search(dev, true);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	if (phy->rev >= 7) {
1586*4882a593Smuzhiyun 		bool lpf_bw3, lpf_bw4;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 		lpf_bw3 = b43_phy_read(dev, B43_NPHY_REV7_RF_CTL_OVER3) & 0x80;
1589*4882a593Smuzhiyun 		lpf_bw4 = b43_phy_read(dev, B43_NPHY_REV7_RF_CTL_OVER4) & 0x80;
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 		if (lpf_bw3 || lpf_bw4) {
1592*4882a593Smuzhiyun 			/* TODO */
1593*4882a593Smuzhiyun 		} else {
1594*4882a593Smuzhiyun 			u16 value = b43_nphy_read_lpf_ctl(dev, 0);
1595*4882a593Smuzhiyun 			if (phy->rev >= 19)
1596*4882a593Smuzhiyun 				b43_nphy_rf_ctl_override_rev19(dev, 0x80, value,
1597*4882a593Smuzhiyun 							       0, false, 1);
1598*4882a593Smuzhiyun 			else
1599*4882a593Smuzhiyun 				b43_nphy_rf_ctl_override_rev7(dev, 0x80, value,
1600*4882a593Smuzhiyun 							      0, false, 1);
1601*4882a593Smuzhiyun 			nphy->lpf_bw_overrode_for_sample_play = true;
1602*4882a593Smuzhiyun 		}
1603*4882a593Smuzhiyun 	}
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	if ((nphy->bb_mult_save & 0x80000000) == 0) {
1606*4882a593Smuzhiyun 		tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
1607*4882a593Smuzhiyun 		nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
1608*4882a593Smuzhiyun 	}
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	if (modify_bbmult) {
1611*4882a593Smuzhiyun 		tmp = !b43_is_40mhz(dev) ? 0x6464 : 0x4747;
1612*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
1613*4882a593Smuzhiyun 	}
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	if (loops != 0xFFFF)
1618*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
1619*4882a593Smuzhiyun 	else
1620*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
1627*4882a593Smuzhiyun 	if (iqmode) {
1628*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
1629*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
1630*4882a593Smuzhiyun 	} else {
1631*4882a593Smuzhiyun 		tmp = dac_test ? 5 : 1;
1632*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_SAMP_CMD, tmp);
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
1635*4882a593Smuzhiyun 		if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
1636*4882a593Smuzhiyun 			i = 0;
1637*4882a593Smuzhiyun 			break;
1638*4882a593Smuzhiyun 		}
1639*4882a593Smuzhiyun 		udelay(10);
1640*4882a593Smuzhiyun 	}
1641*4882a593Smuzhiyun 	if (i)
1642*4882a593Smuzhiyun 		b43err(dev->wl, "run samples timeout\n");
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	b43_nphy_stay_in_carrier_search(dev, false);
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun /**************************************************
1650*4882a593Smuzhiyun  * RSSI
1651*4882a593Smuzhiyun  **************************************************/
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
b43_nphy_scale_offset_rssi(struct b43_wldev * dev,u16 scale,s8 offset,u8 core,enum n_rail_type rail,enum n_rssi_type rssi_type)1654*4882a593Smuzhiyun static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1655*4882a593Smuzhiyun 					s8 offset, u8 core,
1656*4882a593Smuzhiyun 					enum n_rail_type rail,
1657*4882a593Smuzhiyun 					enum n_rssi_type rssi_type)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun 	u16 tmp;
1660*4882a593Smuzhiyun 	bool core1or5 = (core == 1) || (core == 5);
1661*4882a593Smuzhiyun 	bool core2or5 = (core == 2) || (core == 5);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	offset = clamp_val(offset, -32, 31);
1664*4882a593Smuzhiyun 	tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	switch (rssi_type) {
1667*4882a593Smuzhiyun 	case N_RSSI_NB:
1668*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_I)
1669*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1670*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_Q)
1671*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1672*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_I)
1673*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1674*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_Q)
1675*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1676*4882a593Smuzhiyun 		break;
1677*4882a593Smuzhiyun 	case N_RSSI_W1:
1678*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_I)
1679*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1680*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_Q)
1681*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1682*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_I)
1683*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1684*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_Q)
1685*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1686*4882a593Smuzhiyun 		break;
1687*4882a593Smuzhiyun 	case N_RSSI_W2:
1688*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_I)
1689*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1690*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_Q)
1691*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1692*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_I)
1693*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1694*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_Q)
1695*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1696*4882a593Smuzhiyun 		break;
1697*4882a593Smuzhiyun 	case N_RSSI_TBD:
1698*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_I)
1699*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1700*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_Q)
1701*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1702*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_I)
1703*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1704*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_Q)
1705*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1706*4882a593Smuzhiyun 		break;
1707*4882a593Smuzhiyun 	case N_RSSI_IQ:
1708*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_I)
1709*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1710*4882a593Smuzhiyun 		if (core1or5 && rail == N_RAIL_Q)
1711*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1712*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_I)
1713*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1714*4882a593Smuzhiyun 		if (core2or5 && rail == N_RAIL_Q)
1715*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1716*4882a593Smuzhiyun 		break;
1717*4882a593Smuzhiyun 	case N_RSSI_TSSI_2G:
1718*4882a593Smuzhiyun 		if (core1or5)
1719*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1720*4882a593Smuzhiyun 		if (core2or5)
1721*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1722*4882a593Smuzhiyun 		break;
1723*4882a593Smuzhiyun 	case N_RSSI_TSSI_5G:
1724*4882a593Smuzhiyun 		if (core1or5)
1725*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1726*4882a593Smuzhiyun 		if (core2or5)
1727*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1728*4882a593Smuzhiyun 		break;
1729*4882a593Smuzhiyun 	}
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
b43_nphy_rssi_select_rev19(struct b43_wldev * dev,u8 code,enum n_rssi_type rssi_type)1732*4882a593Smuzhiyun static void b43_nphy_rssi_select_rev19(struct b43_wldev *dev, u8 code,
1733*4882a593Smuzhiyun 				       enum n_rssi_type rssi_type)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	/* TODO */
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun 
b43_nphy_rev3_rssi_select(struct b43_wldev * dev,u8 code,enum n_rssi_type rssi_type)1738*4882a593Smuzhiyun static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code,
1739*4882a593Smuzhiyun 				      enum n_rssi_type rssi_type)
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun 	u8 i;
1742*4882a593Smuzhiyun 	u16 reg, val;
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	if (code == 0) {
1745*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
1746*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
1747*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
1748*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
1749*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
1750*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
1751*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
1752*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
1753*4882a593Smuzhiyun 	} else {
1754*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
1755*4882a593Smuzhiyun 			if ((code == 1 && i == 1) || (code == 2 && !i))
1756*4882a593Smuzhiyun 				continue;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 			reg = (i == 0) ?
1759*4882a593Smuzhiyun 				B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
1760*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 			if (rssi_type == N_RSSI_W1 ||
1763*4882a593Smuzhiyun 			    rssi_type == N_RSSI_W2 ||
1764*4882a593Smuzhiyun 			    rssi_type == N_RSSI_NB) {
1765*4882a593Smuzhiyun 				reg = (i == 0) ?
1766*4882a593Smuzhiyun 					B43_NPHY_AFECTL_C1 :
1767*4882a593Smuzhiyun 					B43_NPHY_AFECTL_C2;
1768*4882a593Smuzhiyun 				b43_phy_maskset(dev, reg, 0xFCFF, 0);
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 				reg = (i == 0) ?
1771*4882a593Smuzhiyun 					B43_NPHY_RFCTL_LUT_TRSW_UP1 :
1772*4882a593Smuzhiyun 					B43_NPHY_RFCTL_LUT_TRSW_UP2;
1773*4882a593Smuzhiyun 				b43_phy_maskset(dev, reg, 0xFFC3, 0);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 				if (rssi_type == N_RSSI_W1)
1776*4882a593Smuzhiyun 					val = (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) ? 4 : 8;
1777*4882a593Smuzhiyun 				else if (rssi_type == N_RSSI_W2)
1778*4882a593Smuzhiyun 					val = 16;
1779*4882a593Smuzhiyun 				else
1780*4882a593Smuzhiyun 					val = 32;
1781*4882a593Smuzhiyun 				b43_phy_set(dev, reg, val);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 				reg = (i == 0) ?
1784*4882a593Smuzhiyun 					B43_NPHY_TXF_40CO_B1S0 :
1785*4882a593Smuzhiyun 					B43_NPHY_TXF_40CO_B32S1;
1786*4882a593Smuzhiyun 				b43_phy_set(dev, reg, 0x0020);
1787*4882a593Smuzhiyun 			} else {
1788*4882a593Smuzhiyun 				if (rssi_type == N_RSSI_TBD)
1789*4882a593Smuzhiyun 					val = 0x0100;
1790*4882a593Smuzhiyun 				else if (rssi_type == N_RSSI_IQ)
1791*4882a593Smuzhiyun 					val = 0x0200;
1792*4882a593Smuzhiyun 				else
1793*4882a593Smuzhiyun 					val = 0x0300;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 				reg = (i == 0) ?
1796*4882a593Smuzhiyun 					B43_NPHY_AFECTL_C1 :
1797*4882a593Smuzhiyun 					B43_NPHY_AFECTL_C2;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 				b43_phy_maskset(dev, reg, 0xFCFF, val);
1800*4882a593Smuzhiyun 				b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 				if (rssi_type != N_RSSI_IQ &&
1803*4882a593Smuzhiyun 				    rssi_type != N_RSSI_TBD) {
1804*4882a593Smuzhiyun 					enum nl80211_band band =
1805*4882a593Smuzhiyun 						b43_current_band(dev->wl);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 					if (dev->phy.rev < 7) {
1808*4882a593Smuzhiyun 						if (b43_nphy_ipa(dev))
1809*4882a593Smuzhiyun 							val = (band == NL80211_BAND_5GHZ) ? 0xC : 0xE;
1810*4882a593Smuzhiyun 						else
1811*4882a593Smuzhiyun 							val = 0x11;
1812*4882a593Smuzhiyun 						reg = (i == 0) ? B2056_TX0 : B2056_TX1;
1813*4882a593Smuzhiyun 						reg |= B2056_TX_TX_SSI_MUX;
1814*4882a593Smuzhiyun 						b43_radio_write(dev, reg, val);
1815*4882a593Smuzhiyun 					}
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 					reg = (i == 0) ?
1818*4882a593Smuzhiyun 						B43_NPHY_AFECTL_OVER1 :
1819*4882a593Smuzhiyun 						B43_NPHY_AFECTL_OVER;
1820*4882a593Smuzhiyun 					b43_phy_set(dev, reg, 0x0200);
1821*4882a593Smuzhiyun 				}
1822*4882a593Smuzhiyun 			}
1823*4882a593Smuzhiyun 		}
1824*4882a593Smuzhiyun 	}
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun 
b43_nphy_rev2_rssi_select(struct b43_wldev * dev,u8 code,enum n_rssi_type rssi_type)1827*4882a593Smuzhiyun static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code,
1828*4882a593Smuzhiyun 				      enum n_rssi_type rssi_type)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun 	u16 val;
1831*4882a593Smuzhiyun 	bool rssi_w1_w2_nb = false;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	switch (rssi_type) {
1834*4882a593Smuzhiyun 	case N_RSSI_W1:
1835*4882a593Smuzhiyun 	case N_RSSI_W2:
1836*4882a593Smuzhiyun 	case N_RSSI_NB:
1837*4882a593Smuzhiyun 		val = 0;
1838*4882a593Smuzhiyun 		rssi_w1_w2_nb = true;
1839*4882a593Smuzhiyun 		break;
1840*4882a593Smuzhiyun 	case N_RSSI_TBD:
1841*4882a593Smuzhiyun 		val = 1;
1842*4882a593Smuzhiyun 		break;
1843*4882a593Smuzhiyun 	case N_RSSI_IQ:
1844*4882a593Smuzhiyun 		val = 2;
1845*4882a593Smuzhiyun 		break;
1846*4882a593Smuzhiyun 	default:
1847*4882a593Smuzhiyun 		val = 3;
1848*4882a593Smuzhiyun 	}
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	val = (val << 12) | (val << 14);
1851*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1852*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	if (rssi_w1_w2_nb) {
1855*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1856*4882a593Smuzhiyun 				(rssi_type + 1) << 4);
1857*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1858*4882a593Smuzhiyun 				(rssi_type + 1) << 4);
1859*4882a593Smuzhiyun 	}
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	if (code == 0) {
1862*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
1863*4882a593Smuzhiyun 		if (rssi_w1_w2_nb) {
1864*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
1865*4882a593Smuzhiyun 				~(B43_NPHY_RFCTL_CMD_RXEN |
1866*4882a593Smuzhiyun 				  B43_NPHY_RFCTL_CMD_CORESEL));
1867*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
1868*4882a593Smuzhiyun 				~(0x1 << 12 |
1869*4882a593Smuzhiyun 				  0x1 << 5 |
1870*4882a593Smuzhiyun 				  0x1 << 1 |
1871*4882a593Smuzhiyun 				  0x1));
1872*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
1873*4882a593Smuzhiyun 				~B43_NPHY_RFCTL_CMD_START);
1874*4882a593Smuzhiyun 			udelay(20);
1875*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
1876*4882a593Smuzhiyun 		}
1877*4882a593Smuzhiyun 	} else {
1878*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
1879*4882a593Smuzhiyun 		if (rssi_w1_w2_nb) {
1880*4882a593Smuzhiyun 			b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1881*4882a593Smuzhiyun 				~(B43_NPHY_RFCTL_CMD_RXEN |
1882*4882a593Smuzhiyun 				  B43_NPHY_RFCTL_CMD_CORESEL),
1883*4882a593Smuzhiyun 				(B43_NPHY_RFCTL_CMD_RXEN |
1884*4882a593Smuzhiyun 				 code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
1885*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
1886*4882a593Smuzhiyun 				(0x1 << 12 |
1887*4882a593Smuzhiyun 				  0x1 << 5 |
1888*4882a593Smuzhiyun 				  0x1 << 1 |
1889*4882a593Smuzhiyun 				  0x1));
1890*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1891*4882a593Smuzhiyun 				B43_NPHY_RFCTL_CMD_START);
1892*4882a593Smuzhiyun 			udelay(20);
1893*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
1894*4882a593Smuzhiyun 		}
1895*4882a593Smuzhiyun 	}
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
b43_nphy_rssi_select(struct b43_wldev * dev,u8 code,enum n_rssi_type type)1899*4882a593Smuzhiyun static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code,
1900*4882a593Smuzhiyun 				 enum n_rssi_type type)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun 	if (dev->phy.rev >= 19)
1903*4882a593Smuzhiyun 		b43_nphy_rssi_select_rev19(dev, code, type);
1904*4882a593Smuzhiyun 	else if (dev->phy.rev >= 3)
1905*4882a593Smuzhiyun 		b43_nphy_rev3_rssi_select(dev, code, type);
1906*4882a593Smuzhiyun 	else
1907*4882a593Smuzhiyun 		b43_nphy_rev2_rssi_select(dev, code, type);
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
b43_nphy_set_rssi_2055_vcm(struct b43_wldev * dev,enum n_rssi_type rssi_type,u8 * buf)1911*4882a593Smuzhiyun static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev,
1912*4882a593Smuzhiyun 				       enum n_rssi_type rssi_type, u8 *buf)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun 	int i;
1915*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1916*4882a593Smuzhiyun 		if (rssi_type == N_RSSI_NB) {
1917*4882a593Smuzhiyun 			if (i == 0) {
1918*4882a593Smuzhiyun 				b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1919*4882a593Smuzhiyun 						  0xFC, buf[0]);
1920*4882a593Smuzhiyun 				b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1921*4882a593Smuzhiyun 						  0xFC, buf[1]);
1922*4882a593Smuzhiyun 			} else {
1923*4882a593Smuzhiyun 				b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1924*4882a593Smuzhiyun 						  0xFC, buf[2 * i]);
1925*4882a593Smuzhiyun 				b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1926*4882a593Smuzhiyun 						  0xFC, buf[2 * i + 1]);
1927*4882a593Smuzhiyun 			}
1928*4882a593Smuzhiyun 		} else {
1929*4882a593Smuzhiyun 			if (i == 0)
1930*4882a593Smuzhiyun 				b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1931*4882a593Smuzhiyun 						  0xF3, buf[0] << 2);
1932*4882a593Smuzhiyun 			else
1933*4882a593Smuzhiyun 				b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1934*4882a593Smuzhiyun 						  0xF3, buf[2 * i + 1] << 2);
1935*4882a593Smuzhiyun 		}
1936*4882a593Smuzhiyun 	}
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
b43_nphy_poll_rssi(struct b43_wldev * dev,enum n_rssi_type rssi_type,s32 * buf,u8 nsamp)1940*4882a593Smuzhiyun static int b43_nphy_poll_rssi(struct b43_wldev *dev, enum n_rssi_type rssi_type,
1941*4882a593Smuzhiyun 			      s32 *buf, u8 nsamp)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun 	int i;
1944*4882a593Smuzhiyun 	int out;
1945*4882a593Smuzhiyun 	u16 save_regs_phy[9];
1946*4882a593Smuzhiyun 	u16 s[2];
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	/* TODO: rev7+ is treated like rev3+, what about rev19+? */
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
1951*4882a593Smuzhiyun 		save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1952*4882a593Smuzhiyun 		save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1953*4882a593Smuzhiyun 		save_regs_phy[2] = b43_phy_read(dev,
1954*4882a593Smuzhiyun 						B43_NPHY_RFCTL_LUT_TRSW_UP1);
1955*4882a593Smuzhiyun 		save_regs_phy[3] = b43_phy_read(dev,
1956*4882a593Smuzhiyun 						B43_NPHY_RFCTL_LUT_TRSW_UP2);
1957*4882a593Smuzhiyun 		save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1958*4882a593Smuzhiyun 		save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1959*4882a593Smuzhiyun 		save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1960*4882a593Smuzhiyun 		save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1961*4882a593Smuzhiyun 		save_regs_phy[8] = 0;
1962*4882a593Smuzhiyun 	} else {
1963*4882a593Smuzhiyun 		save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1964*4882a593Smuzhiyun 		save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1965*4882a593Smuzhiyun 		save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1966*4882a593Smuzhiyun 		save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
1967*4882a593Smuzhiyun 		save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
1968*4882a593Smuzhiyun 		save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
1969*4882a593Smuzhiyun 		save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
1970*4882a593Smuzhiyun 		save_regs_phy[7] = 0;
1971*4882a593Smuzhiyun 		save_regs_phy[8] = 0;
1972*4882a593Smuzhiyun 	}
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	b43_nphy_rssi_select(dev, 5, rssi_type);
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	if (dev->phy.rev < 2) {
1977*4882a593Smuzhiyun 		save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1978*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1979*4882a593Smuzhiyun 	}
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
1982*4882a593Smuzhiyun 		buf[i] = 0;
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	for (i = 0; i < nsamp; i++) {
1985*4882a593Smuzhiyun 		if (dev->phy.rev < 2) {
1986*4882a593Smuzhiyun 			s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1987*4882a593Smuzhiyun 			s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1988*4882a593Smuzhiyun 		} else {
1989*4882a593Smuzhiyun 			s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1990*4882a593Smuzhiyun 			s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1991*4882a593Smuzhiyun 		}
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 		buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1994*4882a593Smuzhiyun 		buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1995*4882a593Smuzhiyun 		buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1996*4882a593Smuzhiyun 		buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1997*4882a593Smuzhiyun 	}
1998*4882a593Smuzhiyun 	out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1999*4882a593Smuzhiyun 		(buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	if (dev->phy.rev < 2)
2002*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
2005*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
2006*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
2007*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
2008*4882a593Smuzhiyun 				save_regs_phy[2]);
2009*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
2010*4882a593Smuzhiyun 				save_regs_phy[3]);
2011*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
2012*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
2013*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
2014*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
2015*4882a593Smuzhiyun 	} else {
2016*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
2017*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
2018*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
2019*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
2020*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
2021*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
2022*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
2023*4882a593Smuzhiyun 	}
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	return out;
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
b43_nphy_rev3_rssi_cal(struct b43_wldev * dev)2029*4882a593Smuzhiyun static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
2030*4882a593Smuzhiyun {
2031*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
2032*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	u16 saved_regs_phy_rfctl[2];
2035*4882a593Smuzhiyun 	u16 saved_regs_phy[22];
2036*4882a593Smuzhiyun 	u16 regs_to_store_rev3[] = {
2037*4882a593Smuzhiyun 		B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
2038*4882a593Smuzhiyun 		B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
2039*4882a593Smuzhiyun 		B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
2040*4882a593Smuzhiyun 		B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
2041*4882a593Smuzhiyun 		B43_NPHY_RFCTL_CMD,
2042*4882a593Smuzhiyun 		B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
2043*4882a593Smuzhiyun 		B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
2044*4882a593Smuzhiyun 	};
2045*4882a593Smuzhiyun 	u16 regs_to_store_rev7[] = {
2046*4882a593Smuzhiyun 		B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
2047*4882a593Smuzhiyun 		B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
2048*4882a593Smuzhiyun 		B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
2049*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_OVER3, B43_NPHY_REV7_RF_CTL_OVER4,
2050*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_OVER5, B43_NPHY_REV7_RF_CTL_OVER6,
2051*4882a593Smuzhiyun 		0x2ff,
2052*4882a593Smuzhiyun 		B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
2053*4882a593Smuzhiyun 		B43_NPHY_RFCTL_CMD,
2054*4882a593Smuzhiyun 		B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
2055*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_MISC_REG3, B43_NPHY_REV7_RF_CTL_MISC_REG4,
2056*4882a593Smuzhiyun 		B43_NPHY_REV7_RF_CTL_MISC_REG5, B43_NPHY_REV7_RF_CTL_MISC_REG6,
2057*4882a593Smuzhiyun 		B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
2058*4882a593Smuzhiyun 	};
2059*4882a593Smuzhiyun 	u16 *regs_to_store;
2060*4882a593Smuzhiyun 	int regs_amount;
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	u16 class;
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	u16 clip_state[2];
2065*4882a593Smuzhiyun 	u16 clip_off[2] = { 0xFFFF, 0xFFFF };
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	u8 vcm_final = 0;
2068*4882a593Smuzhiyun 	s32 offset[4];
2069*4882a593Smuzhiyun 	s32 results[8][4] = { };
2070*4882a593Smuzhiyun 	s32 results_min[4] = { };
2071*4882a593Smuzhiyun 	s32 poll_results[4] = { };
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	u16 *rssical_radio_regs = NULL;
2074*4882a593Smuzhiyun 	u16 *rssical_phy_regs = NULL;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	u16 r; /* routing */
2077*4882a593Smuzhiyun 	u8 rx_core_state;
2078*4882a593Smuzhiyun 	int core, i, j, vcm;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	if (dev->phy.rev >= 7) {
2081*4882a593Smuzhiyun 		regs_to_store = regs_to_store_rev7;
2082*4882a593Smuzhiyun 		regs_amount = ARRAY_SIZE(regs_to_store_rev7);
2083*4882a593Smuzhiyun 	} else {
2084*4882a593Smuzhiyun 		regs_to_store = regs_to_store_rev3;
2085*4882a593Smuzhiyun 		regs_amount = ARRAY_SIZE(regs_to_store_rev3);
2086*4882a593Smuzhiyun 	}
2087*4882a593Smuzhiyun 	BUG_ON(regs_amount > ARRAY_SIZE(saved_regs_phy));
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	class = b43_nphy_classifier(dev, 0, 0);
2090*4882a593Smuzhiyun 	b43_nphy_classifier(dev, 7, 4);
2091*4882a593Smuzhiyun 	b43_nphy_read_clip_detection(dev, clip_state);
2092*4882a593Smuzhiyun 	b43_nphy_write_clip_detection(dev, clip_off);
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	saved_regs_phy_rfctl[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2095*4882a593Smuzhiyun 	saved_regs_phy_rfctl[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2096*4882a593Smuzhiyun 	for (i = 0; i < regs_amount; i++)
2097*4882a593Smuzhiyun 		saved_regs_phy[i] = b43_phy_read(dev, regs_to_store[i]);
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_OFF, 0, 7);
2100*4882a593Smuzhiyun 	b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 1, 7);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	if (dev->phy.rev >= 7) {
2103*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_one_to_many(dev,
2104*4882a593Smuzhiyun 						     N_RF_CTL_OVER_CMD_RXRF_PU,
2105*4882a593Smuzhiyun 						     0, 0, false);
2106*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_one_to_many(dev,
2107*4882a593Smuzhiyun 						     N_RF_CTL_OVER_CMD_RX_PU,
2108*4882a593Smuzhiyun 						     1, 0, false);
2109*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x80, 1, 0, false, 0);
2110*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x40, 1, 0, false, 0);
2111*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
2112*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev7(dev, 0x20, 0, 0, false,
2113*4882a593Smuzhiyun 						      0);
2114*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev7(dev, 0x10, 1, 0, false,
2115*4882a593Smuzhiyun 						      0);
2116*4882a593Smuzhiyun 		} else {
2117*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev7(dev, 0x10, 0, 0, false,
2118*4882a593Smuzhiyun 						      0);
2119*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev7(dev, 0x20, 1, 0, false,
2120*4882a593Smuzhiyun 						      0);
2121*4882a593Smuzhiyun 		}
2122*4882a593Smuzhiyun 	} else {
2123*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override(dev, 0x1, 0, 0, false);
2124*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override(dev, 0x2, 1, 0, false);
2125*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override(dev, 0x80, 1, 0, false);
2126*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override(dev, 0x40, 1, 0, false);
2127*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
2128*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override(dev, 0x20, 0, 0, false);
2129*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override(dev, 0x10, 1, 0, false);
2130*4882a593Smuzhiyun 		} else {
2131*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override(dev, 0x10, 0, 0, false);
2132*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override(dev, 0x20, 1, 0, false);
2133*4882a593Smuzhiyun 		}
2134*4882a593Smuzhiyun 	}
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	rx_core_state = b43_nphy_get_rx_core_state(dev);
2137*4882a593Smuzhiyun 	for (core = 0; core < 2; core++) {
2138*4882a593Smuzhiyun 		if (!(rx_core_state & (1 << core)))
2139*4882a593Smuzhiyun 			continue;
2140*4882a593Smuzhiyun 		r = core ? B2056_RX1 : B2056_RX0;
2141*4882a593Smuzhiyun 		b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_I,
2142*4882a593Smuzhiyun 					   N_RSSI_NB);
2143*4882a593Smuzhiyun 		b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_Q,
2144*4882a593Smuzhiyun 					   N_RSSI_NB);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 		/* Grab RSSI results for every possible VCM */
2147*4882a593Smuzhiyun 		for (vcm = 0; vcm < 8; vcm++) {
2148*4882a593Smuzhiyun 			if (dev->phy.rev >= 7)
2149*4882a593Smuzhiyun 				b43_radio_maskset(dev,
2150*4882a593Smuzhiyun 						  core ? R2057_NB_MASTER_CORE1 :
2151*4882a593Smuzhiyun 							 R2057_NB_MASTER_CORE0,
2152*4882a593Smuzhiyun 						  ~R2057_VCM_MASK, vcm);
2153*4882a593Smuzhiyun 			else
2154*4882a593Smuzhiyun 				b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC,
2155*4882a593Smuzhiyun 						  0xE3, vcm << 2);
2156*4882a593Smuzhiyun 			b43_nphy_poll_rssi(dev, N_RSSI_NB, results[vcm], 8);
2157*4882a593Smuzhiyun 		}
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 		/* Find out which VCM got the best results */
2160*4882a593Smuzhiyun 		for (i = 0; i < 4; i += 2) {
2161*4882a593Smuzhiyun 			s32 currd;
2162*4882a593Smuzhiyun 			s32 mind = 0x100000;
2163*4882a593Smuzhiyun 			s32 minpoll = 249;
2164*4882a593Smuzhiyun 			u8 minvcm = 0;
2165*4882a593Smuzhiyun 			if (2 * core != i)
2166*4882a593Smuzhiyun 				continue;
2167*4882a593Smuzhiyun 			for (vcm = 0; vcm < 8; vcm++) {
2168*4882a593Smuzhiyun 				currd = results[vcm][i] * results[vcm][i] +
2169*4882a593Smuzhiyun 					results[vcm][i + 1] * results[vcm][i];
2170*4882a593Smuzhiyun 				if (currd < mind) {
2171*4882a593Smuzhiyun 					mind = currd;
2172*4882a593Smuzhiyun 					minvcm = vcm;
2173*4882a593Smuzhiyun 				}
2174*4882a593Smuzhiyun 				if (results[vcm][i] < minpoll)
2175*4882a593Smuzhiyun 					minpoll = results[vcm][i];
2176*4882a593Smuzhiyun 			}
2177*4882a593Smuzhiyun 			vcm_final = minvcm;
2178*4882a593Smuzhiyun 			results_min[i] = minpoll;
2179*4882a593Smuzhiyun 		}
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 		/* Select the best VCM */
2182*4882a593Smuzhiyun 		if (dev->phy.rev >= 7)
2183*4882a593Smuzhiyun 			b43_radio_maskset(dev,
2184*4882a593Smuzhiyun 					  core ? R2057_NB_MASTER_CORE1 :
2185*4882a593Smuzhiyun 						 R2057_NB_MASTER_CORE0,
2186*4882a593Smuzhiyun 					  ~R2057_VCM_MASK, vcm);
2187*4882a593Smuzhiyun 		else
2188*4882a593Smuzhiyun 			b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC,
2189*4882a593Smuzhiyun 					  0xE3, vcm_final << 2);
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
2192*4882a593Smuzhiyun 			if (core != i / 2)
2193*4882a593Smuzhiyun 				continue;
2194*4882a593Smuzhiyun 			offset[i] = -results[vcm_final][i];
2195*4882a593Smuzhiyun 			if (offset[i] < 0)
2196*4882a593Smuzhiyun 				offset[i] = -((abs(offset[i]) + 4) / 8);
2197*4882a593Smuzhiyun 			else
2198*4882a593Smuzhiyun 				offset[i] = (offset[i] + 4) / 8;
2199*4882a593Smuzhiyun 			if (results_min[i] == 248)
2200*4882a593Smuzhiyun 				offset[i] = -32;
2201*4882a593Smuzhiyun 			b43_nphy_scale_offset_rssi(dev, 0, offset[i],
2202*4882a593Smuzhiyun 						   (i / 2 == 0) ? 1 : 2,
2203*4882a593Smuzhiyun 						   (i % 2 == 0) ? N_RAIL_I : N_RAIL_Q,
2204*4882a593Smuzhiyun 						   N_RSSI_NB);
2205*4882a593Smuzhiyun 		}
2206*4882a593Smuzhiyun 	}
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	for (core = 0; core < 2; core++) {
2209*4882a593Smuzhiyun 		if (!(rx_core_state & (1 << core)))
2210*4882a593Smuzhiyun 			continue;
2211*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
2212*4882a593Smuzhiyun 			b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
2213*4882a593Smuzhiyun 						   N_RAIL_I, i);
2214*4882a593Smuzhiyun 			b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
2215*4882a593Smuzhiyun 						   N_RAIL_Q, i);
2216*4882a593Smuzhiyun 			b43_nphy_poll_rssi(dev, i, poll_results, 8);
2217*4882a593Smuzhiyun 			for (j = 0; j < 4; j++) {
2218*4882a593Smuzhiyun 				if (j / 2 == core) {
2219*4882a593Smuzhiyun 					offset[j] = 232 - poll_results[j];
2220*4882a593Smuzhiyun 					if (offset[j] < 0)
2221*4882a593Smuzhiyun 						offset[j] = -(abs(offset[j] + 4) / 8);
2222*4882a593Smuzhiyun 					else
2223*4882a593Smuzhiyun 						offset[j] = (offset[j] + 4) / 8;
2224*4882a593Smuzhiyun 					b43_nphy_scale_offset_rssi(dev, 0,
2225*4882a593Smuzhiyun 						offset[2 * core], core + 1, j % 2, i);
2226*4882a593Smuzhiyun 				}
2227*4882a593Smuzhiyun 			}
2228*4882a593Smuzhiyun 		}
2229*4882a593Smuzhiyun 	}
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, saved_regs_phy_rfctl[0]);
2232*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, saved_regs_phy_rfctl[1]);
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_TXF_40CO_B1S1, 0x1);
2237*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_START);
2238*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
2241*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_RXTX);
2242*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 	for (i = 0; i < regs_amount; i++)
2245*4882a593Smuzhiyun 		b43_phy_write(dev, regs_to_store[i], saved_regs_phy[i]);
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	/* Store for future configuration */
2248*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
2249*4882a593Smuzhiyun 		rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
2250*4882a593Smuzhiyun 		rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
2251*4882a593Smuzhiyun 	} else {
2252*4882a593Smuzhiyun 		rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
2253*4882a593Smuzhiyun 		rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
2254*4882a593Smuzhiyun 	}
2255*4882a593Smuzhiyun 	if (dev->phy.rev >= 7) {
2256*4882a593Smuzhiyun 		rssical_radio_regs[0] = b43_radio_read(dev,
2257*4882a593Smuzhiyun 						       R2057_NB_MASTER_CORE0);
2258*4882a593Smuzhiyun 		rssical_radio_regs[1] = b43_radio_read(dev,
2259*4882a593Smuzhiyun 						       R2057_NB_MASTER_CORE1);
2260*4882a593Smuzhiyun 	} else {
2261*4882a593Smuzhiyun 		rssical_radio_regs[0] = b43_radio_read(dev, B2056_RX0 |
2262*4882a593Smuzhiyun 						       B2056_RX_RSSI_MISC);
2263*4882a593Smuzhiyun 		rssical_radio_regs[1] = b43_radio_read(dev, B2056_RX1 |
2264*4882a593Smuzhiyun 						       B2056_RX_RSSI_MISC);
2265*4882a593Smuzhiyun 	}
2266*4882a593Smuzhiyun 	rssical_phy_regs[0] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Z);
2267*4882a593Smuzhiyun 	rssical_phy_regs[1] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z);
2268*4882a593Smuzhiyun 	rssical_phy_regs[2] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Z);
2269*4882a593Smuzhiyun 	rssical_phy_regs[3] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z);
2270*4882a593Smuzhiyun 	rssical_phy_regs[4] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_X);
2271*4882a593Smuzhiyun 	rssical_phy_regs[5] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_X);
2272*4882a593Smuzhiyun 	rssical_phy_regs[6] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_X);
2273*4882a593Smuzhiyun 	rssical_phy_regs[7] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_X);
2274*4882a593Smuzhiyun 	rssical_phy_regs[8] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Y);
2275*4882a593Smuzhiyun 	rssical_phy_regs[9] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y);
2276*4882a593Smuzhiyun 	rssical_phy_regs[10] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Y);
2277*4882a593Smuzhiyun 	rssical_phy_regs[11] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y);
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	/* Remember for which channel we store configuration */
2280*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
2281*4882a593Smuzhiyun 		nphy->rssical_chanspec_2G.center_freq = phy->chandef->chan->center_freq;
2282*4882a593Smuzhiyun 	else
2283*4882a593Smuzhiyun 		nphy->rssical_chanspec_5G.center_freq = phy->chandef->chan->center_freq;
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	/* End of calibration, restore configuration */
2286*4882a593Smuzhiyun 	b43_nphy_classifier(dev, 7, class);
2287*4882a593Smuzhiyun 	b43_nphy_write_clip_detection(dev, clip_state);
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
b43_nphy_rev2_rssi_cal(struct b43_wldev * dev,enum n_rssi_type type)2291*4882a593Smuzhiyun static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, enum n_rssi_type type)
2292*4882a593Smuzhiyun {
2293*4882a593Smuzhiyun 	int i, j, vcm;
2294*4882a593Smuzhiyun 	u8 state[4];
2295*4882a593Smuzhiyun 	u8 code, val;
2296*4882a593Smuzhiyun 	u16 class, override;
2297*4882a593Smuzhiyun 	u8 regs_save_radio[2];
2298*4882a593Smuzhiyun 	u16 regs_save_phy[2];
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	s32 offset[4];
2301*4882a593Smuzhiyun 	u8 core;
2302*4882a593Smuzhiyun 	u8 rail;
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	u16 clip_state[2];
2305*4882a593Smuzhiyun 	u16 clip_off[2] = { 0xFFFF, 0xFFFF };
2306*4882a593Smuzhiyun 	s32 results_min[4] = { };
2307*4882a593Smuzhiyun 	u8 vcm_final[4] = { };
2308*4882a593Smuzhiyun 	s32 results[4][4] = { };
2309*4882a593Smuzhiyun 	s32 miniq[4][2] = { };
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 	if (type == N_RSSI_NB) {
2312*4882a593Smuzhiyun 		code = 0;
2313*4882a593Smuzhiyun 		val = 6;
2314*4882a593Smuzhiyun 	} else if (type == N_RSSI_W1 || type == N_RSSI_W2) {
2315*4882a593Smuzhiyun 		code = 25;
2316*4882a593Smuzhiyun 		val = 4;
2317*4882a593Smuzhiyun 	} else {
2318*4882a593Smuzhiyun 		B43_WARN_ON(1);
2319*4882a593Smuzhiyun 		return;
2320*4882a593Smuzhiyun 	}
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	class = b43_nphy_classifier(dev, 0, 0);
2323*4882a593Smuzhiyun 	b43_nphy_classifier(dev, 7, 4);
2324*4882a593Smuzhiyun 	b43_nphy_read_clip_detection(dev, clip_state);
2325*4882a593Smuzhiyun 	b43_nphy_write_clip_detection(dev, clip_off);
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
2328*4882a593Smuzhiyun 		override = 0x140;
2329*4882a593Smuzhiyun 	else
2330*4882a593Smuzhiyun 		override = 0x110;
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2333*4882a593Smuzhiyun 	regs_save_radio[0] = b43_radio_read(dev, B2055_C1_PD_RXTX);
2334*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
2335*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_PD_RXTX, val);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2338*4882a593Smuzhiyun 	regs_save_radio[1] = b43_radio_read(dev, B2055_C2_PD_RXTX);
2339*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
2340*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_PD_RXTX, val);
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	state[0] = b43_radio_read(dev, B2055_C1_PD_RSSIMISC) & 0x07;
2343*4882a593Smuzhiyun 	state[1] = b43_radio_read(dev, B2055_C2_PD_RSSIMISC) & 0x07;
2344*4882a593Smuzhiyun 	b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
2345*4882a593Smuzhiyun 	b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
2346*4882a593Smuzhiyun 	state[2] = b43_radio_read(dev, B2055_C1_SP_RSSI) & 0x07;
2347*4882a593Smuzhiyun 	state[3] = b43_radio_read(dev, B2055_C2_SP_RSSI) & 0x07;
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	b43_nphy_rssi_select(dev, 5, type);
2350*4882a593Smuzhiyun 	b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_I, type);
2351*4882a593Smuzhiyun 	b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_Q, type);
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 	for (vcm = 0; vcm < 4; vcm++) {
2354*4882a593Smuzhiyun 		u8 tmp[4];
2355*4882a593Smuzhiyun 		for (j = 0; j < 4; j++)
2356*4882a593Smuzhiyun 			tmp[j] = vcm;
2357*4882a593Smuzhiyun 		if (type != N_RSSI_W2)
2358*4882a593Smuzhiyun 			b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
2359*4882a593Smuzhiyun 		b43_nphy_poll_rssi(dev, type, results[vcm], 8);
2360*4882a593Smuzhiyun 		if (type == N_RSSI_W1 || type == N_RSSI_W2)
2361*4882a593Smuzhiyun 			for (j = 0; j < 2; j++)
2362*4882a593Smuzhiyun 				miniq[vcm][j] = min(results[vcm][2 * j],
2363*4882a593Smuzhiyun 						    results[vcm][2 * j + 1]);
2364*4882a593Smuzhiyun 	}
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
2367*4882a593Smuzhiyun 		s32 mind = 0x100000;
2368*4882a593Smuzhiyun 		u8 minvcm = 0;
2369*4882a593Smuzhiyun 		s32 minpoll = 249;
2370*4882a593Smuzhiyun 		s32 currd;
2371*4882a593Smuzhiyun 		for (vcm = 0; vcm < 4; vcm++) {
2372*4882a593Smuzhiyun 			if (type == N_RSSI_NB)
2373*4882a593Smuzhiyun 				currd = abs(results[vcm][i] - code * 8);
2374*4882a593Smuzhiyun 			else
2375*4882a593Smuzhiyun 				currd = abs(miniq[vcm][i / 2] - code * 8);
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 			if (currd < mind) {
2378*4882a593Smuzhiyun 				mind = currd;
2379*4882a593Smuzhiyun 				minvcm = vcm;
2380*4882a593Smuzhiyun 			}
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 			if (results[vcm][i] < minpoll)
2383*4882a593Smuzhiyun 				minpoll = results[vcm][i];
2384*4882a593Smuzhiyun 		}
2385*4882a593Smuzhiyun 		results_min[i] = minpoll;
2386*4882a593Smuzhiyun 		vcm_final[i] = minvcm;
2387*4882a593Smuzhiyun 	}
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	if (type != N_RSSI_W2)
2390*4882a593Smuzhiyun 		b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
2393*4882a593Smuzhiyun 		offset[i] = (code * 8) - results[vcm_final[i]][i];
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 		if (offset[i] < 0)
2396*4882a593Smuzhiyun 			offset[i] = -((abs(offset[i]) + 4) / 8);
2397*4882a593Smuzhiyun 		else
2398*4882a593Smuzhiyun 			offset[i] = (offset[i] + 4) / 8;
2399*4882a593Smuzhiyun 
2400*4882a593Smuzhiyun 		if (results_min[i] == 248)
2401*4882a593Smuzhiyun 			offset[i] = code - 32;
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 		core = (i / 2) ? 2 : 1;
2404*4882a593Smuzhiyun 		rail = (i % 2) ? N_RAIL_Q : N_RAIL_I;
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 		b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
2407*4882a593Smuzhiyun 						type);
2408*4882a593Smuzhiyun 	}
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
2411*4882a593Smuzhiyun 	b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 	switch (state[2]) {
2414*4882a593Smuzhiyun 	case 1:
2415*4882a593Smuzhiyun 		b43_nphy_rssi_select(dev, 1, N_RSSI_NB);
2416*4882a593Smuzhiyun 		break;
2417*4882a593Smuzhiyun 	case 4:
2418*4882a593Smuzhiyun 		b43_nphy_rssi_select(dev, 1, N_RSSI_W1);
2419*4882a593Smuzhiyun 		break;
2420*4882a593Smuzhiyun 	case 2:
2421*4882a593Smuzhiyun 		b43_nphy_rssi_select(dev, 1, N_RSSI_W2);
2422*4882a593Smuzhiyun 		break;
2423*4882a593Smuzhiyun 	default:
2424*4882a593Smuzhiyun 		b43_nphy_rssi_select(dev, 1, N_RSSI_W2);
2425*4882a593Smuzhiyun 		break;
2426*4882a593Smuzhiyun 	}
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 	switch (state[3]) {
2429*4882a593Smuzhiyun 	case 1:
2430*4882a593Smuzhiyun 		b43_nphy_rssi_select(dev, 2, N_RSSI_NB);
2431*4882a593Smuzhiyun 		break;
2432*4882a593Smuzhiyun 	case 4:
2433*4882a593Smuzhiyun 		b43_nphy_rssi_select(dev, 2, N_RSSI_W1);
2434*4882a593Smuzhiyun 		break;
2435*4882a593Smuzhiyun 	default:
2436*4882a593Smuzhiyun 		b43_nphy_rssi_select(dev, 2, N_RSSI_W2);
2437*4882a593Smuzhiyun 		break;
2438*4882a593Smuzhiyun 	}
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	b43_nphy_rssi_select(dev, 0, type);
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
2443*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
2444*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
2445*4882a593Smuzhiyun 	b43_radio_write(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 	b43_nphy_classifier(dev, 7, class);
2448*4882a593Smuzhiyun 	b43_nphy_write_clip_detection(dev, clip_state);
2449*4882a593Smuzhiyun 	/* Specs don't say about reset here, but it makes wl and b43 dumps
2450*4882a593Smuzhiyun 	   identical, it really seems wl performs this */
2451*4882a593Smuzhiyun 	b43_nphy_reset_cca(dev);
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun /*
2455*4882a593Smuzhiyun  * RSSI Calibration
2456*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
2457*4882a593Smuzhiyun  */
b43_nphy_rssi_cal(struct b43_wldev * dev)2458*4882a593Smuzhiyun static void b43_nphy_rssi_cal(struct b43_wldev *dev)
2459*4882a593Smuzhiyun {
2460*4882a593Smuzhiyun 	if (dev->phy.rev >= 19) {
2461*4882a593Smuzhiyun 		/* TODO */
2462*4882a593Smuzhiyun 	} else if (dev->phy.rev >= 3) {
2463*4882a593Smuzhiyun 		b43_nphy_rev3_rssi_cal(dev);
2464*4882a593Smuzhiyun 	} else {
2465*4882a593Smuzhiyun 		b43_nphy_rev2_rssi_cal(dev, N_RSSI_NB);
2466*4882a593Smuzhiyun 		b43_nphy_rev2_rssi_cal(dev, N_RSSI_W1);
2467*4882a593Smuzhiyun 		b43_nphy_rev2_rssi_cal(dev, N_RSSI_W2);
2468*4882a593Smuzhiyun 	}
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun /**************************************************
2472*4882a593Smuzhiyun  * Workarounds
2473*4882a593Smuzhiyun  **************************************************/
2474*4882a593Smuzhiyun 
b43_nphy_gain_ctl_workarounds_rev19(struct b43_wldev * dev)2475*4882a593Smuzhiyun static void b43_nphy_gain_ctl_workarounds_rev19(struct b43_wldev *dev)
2476*4882a593Smuzhiyun {
2477*4882a593Smuzhiyun 	/* TODO */
2478*4882a593Smuzhiyun }
2479*4882a593Smuzhiyun 
b43_nphy_gain_ctl_workarounds_rev7(struct b43_wldev * dev)2480*4882a593Smuzhiyun static void b43_nphy_gain_ctl_workarounds_rev7(struct b43_wldev *dev)
2481*4882a593Smuzhiyun {
2482*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	switch (phy->rev) {
2485*4882a593Smuzhiyun 	/* TODO */
2486*4882a593Smuzhiyun 	}
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun 
b43_nphy_gain_ctl_workarounds_rev3(struct b43_wldev * dev)2489*4882a593Smuzhiyun static void b43_nphy_gain_ctl_workarounds_rev3(struct b43_wldev *dev)
2490*4882a593Smuzhiyun {
2491*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun 	bool ghz5;
2494*4882a593Smuzhiyun 	bool ext_lna;
2495*4882a593Smuzhiyun 	u16 rssi_gain;
2496*4882a593Smuzhiyun 	struct nphy_gain_ctl_workaround_entry *e;
2497*4882a593Smuzhiyun 	u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
2498*4882a593Smuzhiyun 	u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun 	/* Prepare values */
2501*4882a593Smuzhiyun 	ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
2502*4882a593Smuzhiyun 		& B43_NPHY_BANDCTL_5GHZ;
2503*4882a593Smuzhiyun 	ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
2504*4882a593Smuzhiyun 		sprom->boardflags_lo & B43_BFL_EXTLNA;
2505*4882a593Smuzhiyun 	e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
2506*4882a593Smuzhiyun 	if (ghz5 && dev->phy.rev >= 5)
2507*4882a593Smuzhiyun 		rssi_gain = 0x90;
2508*4882a593Smuzhiyun 	else
2509*4882a593Smuzhiyun 		rssi_gain = 0x50;
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	/* Set Clip 2 detect */
2514*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
2515*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
2518*4882a593Smuzhiyun 			0x17);
2519*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
2520*4882a593Smuzhiyun 			0x17);
2521*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
2522*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
2523*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
2524*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
2525*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
2526*4882a593Smuzhiyun 			rssi_gain);
2527*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
2528*4882a593Smuzhiyun 			rssi_gain);
2529*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
2530*4882a593Smuzhiyun 			0x17);
2531*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
2532*4882a593Smuzhiyun 			0x17);
2533*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
2534*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
2537*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
2538*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
2539*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
2540*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
2541*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
2542*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
2543*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
2544*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
2545*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
2546*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
2547*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C1_INITGAIN_A, e->init_gain);
2550*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C2_INITGAIN_A, e->init_gain);
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
2553*4882a593Smuzhiyun 				e->rfseq_init);
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_HIGAIN_A, e->cliphi_gain);
2556*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_HIGAIN_A, e->cliphi_gain);
2557*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_MEDGAIN_A, e->clipmd_gain);
2558*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_MEDGAIN_A, e->clipmd_gain);
2559*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_LOGAIN_A, e->cliplo_gain);
2560*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_LOGAIN_A, e->cliplo_gain);
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_CRSMINPOWER0, 0xFF00, e->crsmin);
2563*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_CRSMINPOWERL0, 0xFF00, e->crsminl);
2564*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_CRSMINPOWERU0, 0xFF00, e->crsminu);
2565*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
2566*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
2567*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
2568*4882a593Smuzhiyun 			~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
2569*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
2570*4882a593Smuzhiyun 			~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
2571*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun 
b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev * dev)2574*4882a593Smuzhiyun static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	u8 i, j;
2579*4882a593Smuzhiyun 	u8 code;
2580*4882a593Smuzhiyun 	u16 tmp;
2581*4882a593Smuzhiyun 	u8 rfseq_events[3] = { 6, 8, 7 };
2582*4882a593Smuzhiyun 	u8 rfseq_delays[3] = { 10, 30, 1 };
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	/* Set Clip 2 detect */
2585*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
2586*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	/* Set narrowband clip threshold */
2589*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
2590*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	if (!b43_is_40mhz(dev)) {
2593*4882a593Smuzhiyun 		/* Set dwell lengths */
2594*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
2595*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
2596*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
2597*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
2598*4882a593Smuzhiyun 	}
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	/* Set wideband clip 2 threshold */
2601*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
2602*4882a593Smuzhiyun 			~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
2603*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
2604*4882a593Smuzhiyun 			~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	if (!b43_is_40mhz(dev)) {
2607*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
2608*4882a593Smuzhiyun 			~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
2609*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
2610*4882a593Smuzhiyun 			~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
2611*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
2612*4882a593Smuzhiyun 			~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
2613*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
2614*4882a593Smuzhiyun 			~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
2615*4882a593Smuzhiyun 	}
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	if (nphy->gain_boost) {
2620*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ &&
2621*4882a593Smuzhiyun 		    b43_is_40mhz(dev))
2622*4882a593Smuzhiyun 			code = 4;
2623*4882a593Smuzhiyun 		else
2624*4882a593Smuzhiyun 			code = 5;
2625*4882a593Smuzhiyun 	} else {
2626*4882a593Smuzhiyun 		code = b43_is_40mhz(dev) ? 6 : 7;
2627*4882a593Smuzhiyun 	}
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	/* Set HPVGA2 index */
2630*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
2631*4882a593Smuzhiyun 			code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
2632*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
2633*4882a593Smuzhiyun 			code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
2636*4882a593Smuzhiyun 	/* specs say about 2 loops, but wl does 4 */
2637*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
2638*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	b43_nphy_adjust_lna_gain_table(dev);
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 	if (nphy->elna_gain_config) {
2643*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
2644*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
2645*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
2646*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
2647*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
2650*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
2651*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
2652*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
2653*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
2656*4882a593Smuzhiyun 		/* specs say about 2 loops, but wl does 4 */
2657*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
2658*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
2659*4882a593Smuzhiyun 						(code << 8 | 0x74));
2660*4882a593Smuzhiyun 	}
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 	if (dev->phy.rev == 2) {
2663*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
2664*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
2665*4882a593Smuzhiyun 					(0x0400 * i) + 0x0020);
2666*4882a593Smuzhiyun 			for (j = 0; j < 21; j++) {
2667*4882a593Smuzhiyun 				tmp = j * (i < 2 ? 3 : 1);
2668*4882a593Smuzhiyun 				b43_phy_write(dev,
2669*4882a593Smuzhiyun 					B43_NPHY_TABLE_DATALO, tmp);
2670*4882a593Smuzhiyun 			}
2671*4882a593Smuzhiyun 		}
2672*4882a593Smuzhiyun 	}
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 	b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
2675*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
2676*4882a593Smuzhiyun 		~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
2677*4882a593Smuzhiyun 		0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
2680*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
b43_nphy_gain_ctl_workarounds(struct b43_wldev * dev)2684*4882a593Smuzhiyun static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
2685*4882a593Smuzhiyun {
2686*4882a593Smuzhiyun 	if (dev->phy.rev >= 19)
2687*4882a593Smuzhiyun 		b43_nphy_gain_ctl_workarounds_rev19(dev);
2688*4882a593Smuzhiyun 	else if (dev->phy.rev >= 7)
2689*4882a593Smuzhiyun 		b43_nphy_gain_ctl_workarounds_rev7(dev);
2690*4882a593Smuzhiyun 	else if (dev->phy.rev >= 3)
2691*4882a593Smuzhiyun 		b43_nphy_gain_ctl_workarounds_rev3(dev);
2692*4882a593Smuzhiyun 	else
2693*4882a593Smuzhiyun 		b43_nphy_gain_ctl_workarounds_rev1_2(dev);
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun 
b43_nphy_workarounds_rev7plus(struct b43_wldev * dev)2696*4882a593Smuzhiyun static void b43_nphy_workarounds_rev7plus(struct b43_wldev *dev)
2697*4882a593Smuzhiyun {
2698*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
2699*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	/* TX to RX */
2702*4882a593Smuzhiyun 	u8 tx2rx_events[7] = { 4, 3, 5, 2, 1, 8, 31, };
2703*4882a593Smuzhiyun 	u8 tx2rx_delays[7] = { 8, 4, 4, 4, 4, 6, 1, };
2704*4882a593Smuzhiyun 	/* RX to TX */
2705*4882a593Smuzhiyun 	u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
2706*4882a593Smuzhiyun 					0x1F };
2707*4882a593Smuzhiyun 	u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	static const u16 ntab7_15e_16e[] = { 0, 0x10f, 0x10f };
2710*4882a593Smuzhiyun 	u8 ntab7_138_146[] = { 0x11, 0x11 };
2711*4882a593Smuzhiyun 	u8 ntab7_133[] = { 0x77, 0x11, 0x11 };
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	u16 lpf_ofdm_20mhz[2], lpf_ofdm_40mhz[2], lpf_11b[2];
2714*4882a593Smuzhiyun 	u16 bcap_val;
2715*4882a593Smuzhiyun 	s16 bcap_val_11b[2], bcap_val_11n_20[2], bcap_val_11n_40[2];
2716*4882a593Smuzhiyun 	u16 scap_val;
2717*4882a593Smuzhiyun 	s16 scap_val_11b[2], scap_val_11n_20[2], scap_val_11n_40[2];
2718*4882a593Smuzhiyun 	bool rccal_ovrd = false;
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 	u16 bias, conv, filt;
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 	u32 noise_tbl[2];
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	u32 tmp32;
2725*4882a593Smuzhiyun 	u8 core;
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
2728*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01b3);
2729*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
2730*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016e);
2731*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00cd);
2732*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	if (phy->rev == 7) {
2735*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_FINERX2_CGC, 0x10);
2736*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0xFF80, 0x0020);
2737*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0x80FF, 0x2700);
2738*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0xFF80, 0x002E);
2739*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0x80FF, 0x3300);
2740*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0xFF80, 0x0037);
2741*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0x80FF, 0x3A00);
2742*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0xFF80, 0x003C);
2743*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0x80FF, 0x3E00);
2744*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0xFF80, 0x003E);
2745*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0x80FF, 0x3F00);
2746*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0xFF80, 0x0040);
2747*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0x80FF, 0x4000);
2748*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0xFF80, 0x0040);
2749*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0x80FF, 0x4000);
2750*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0xFF80, 0x0040);
2751*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0x80FF, 0x4000);
2752*4882a593Smuzhiyun 	}
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun 	if (phy->rev >= 16) {
2755*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_FORCEFRONT0, 0x7ff);
2756*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_FORCEFRONT1, 0x7ff);
2757*4882a593Smuzhiyun 	} else if (phy->rev <= 8) {
2758*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_FORCEFRONT0, 0x1B0);
2759*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_FORCEFRONT1, 0x1B0);
2760*4882a593Smuzhiyun 	}
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	if (phy->rev >= 16)
2763*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_TXTAILCNT, ~0xFF, 0xa0);
2764*4882a593Smuzhiyun 	else if (phy->rev >= 8)
2765*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_TXTAILCNT, ~0xFF, 0x72);
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(8, 0x00), 2);
2768*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(8, 0x10), 2);
2769*4882a593Smuzhiyun 	tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
2770*4882a593Smuzhiyun 	tmp32 &= 0xffffff;
2771*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
2772*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x15d), 3, ntab7_15e_16e);
2773*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x16d), 3, ntab7_15e_16e);
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
2776*4882a593Smuzhiyun 				 ARRAY_SIZE(tx2rx_events));
2777*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev))
2778*4882a593Smuzhiyun 		b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
2779*4882a593Smuzhiyun 				rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
2780*4882a593Smuzhiyun 
2781*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_EPS_OVERRIDEI_0, 0x3FFF, 0x4000);
2782*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_EPS_OVERRIDEI_1, 0x3FFF, 0x4000);
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	for (core = 0; core < 2; core++) {
2785*4882a593Smuzhiyun 		lpf_ofdm_20mhz[core] = b43_nphy_read_lpf_ctl(dev, 0x154 + core * 0x10);
2786*4882a593Smuzhiyun 		lpf_ofdm_40mhz[core] = b43_nphy_read_lpf_ctl(dev, 0x159 + core * 0x10);
2787*4882a593Smuzhiyun 		lpf_11b[core] = b43_nphy_read_lpf_ctl(dev, 0x152 + core * 0x10);
2788*4882a593Smuzhiyun 	}
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 	bcap_val = b43_radio_read(dev, R2057_RCCAL_BCAP_VAL);
2791*4882a593Smuzhiyun 	scap_val = b43_radio_read(dev, R2057_RCCAL_SCAP_VAL);
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev)) {
2794*4882a593Smuzhiyun 		bool ghz2 = b43_current_band(dev->wl) == NL80211_BAND_2GHZ;
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 		switch (phy->radio_rev) {
2797*4882a593Smuzhiyun 		case 5:
2798*4882a593Smuzhiyun 			/* Check radio version (to be 0) by PHY rev for now */
2799*4882a593Smuzhiyun 			if (phy->rev == 8 && b43_is_40mhz(dev)) {
2800*4882a593Smuzhiyun 				for (core = 0; core < 2; core++) {
2801*4882a593Smuzhiyun 					scap_val_11b[core] = scap_val;
2802*4882a593Smuzhiyun 					bcap_val_11b[core] = bcap_val;
2803*4882a593Smuzhiyun 					scap_val_11n_20[core] = scap_val;
2804*4882a593Smuzhiyun 					bcap_val_11n_20[core] = bcap_val;
2805*4882a593Smuzhiyun 					scap_val_11n_40[core] = 0xc;
2806*4882a593Smuzhiyun 					bcap_val_11n_40[core] = 0xc;
2807*4882a593Smuzhiyun 				}
2808*4882a593Smuzhiyun 
2809*4882a593Smuzhiyun 				rccal_ovrd = true;
2810*4882a593Smuzhiyun 			}
2811*4882a593Smuzhiyun 			if (phy->rev == 9) {
2812*4882a593Smuzhiyun 				/* TODO: Radio version 1 (e.g. BCM5357B0) */
2813*4882a593Smuzhiyun 			}
2814*4882a593Smuzhiyun 			break;
2815*4882a593Smuzhiyun 		case 7:
2816*4882a593Smuzhiyun 		case 8:
2817*4882a593Smuzhiyun 			for (core = 0; core < 2; core++) {
2818*4882a593Smuzhiyun 				scap_val_11b[core] = scap_val;
2819*4882a593Smuzhiyun 				bcap_val_11b[core] = bcap_val;
2820*4882a593Smuzhiyun 				lpf_ofdm_20mhz[core] = 4;
2821*4882a593Smuzhiyun 				lpf_11b[core] = 1;
2822*4882a593Smuzhiyun 				if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
2823*4882a593Smuzhiyun 					scap_val_11n_20[core] = 0xc;
2824*4882a593Smuzhiyun 					bcap_val_11n_20[core] = 0xc;
2825*4882a593Smuzhiyun 					scap_val_11n_40[core] = 0xa;
2826*4882a593Smuzhiyun 					bcap_val_11n_40[core] = 0xa;
2827*4882a593Smuzhiyun 				} else {
2828*4882a593Smuzhiyun 					scap_val_11n_20[core] = 0x14;
2829*4882a593Smuzhiyun 					bcap_val_11n_20[core] = 0x14;
2830*4882a593Smuzhiyun 					scap_val_11n_40[core] = 0xf;
2831*4882a593Smuzhiyun 					bcap_val_11n_40[core] = 0xf;
2832*4882a593Smuzhiyun 				}
2833*4882a593Smuzhiyun 			}
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 			rccal_ovrd = true;
2836*4882a593Smuzhiyun 			break;
2837*4882a593Smuzhiyun 		case 9:
2838*4882a593Smuzhiyun 			for (core = 0; core < 2; core++) {
2839*4882a593Smuzhiyun 				bcap_val_11b[core] = bcap_val;
2840*4882a593Smuzhiyun 				scap_val_11b[core] = scap_val;
2841*4882a593Smuzhiyun 				lpf_11b[core] = 1;
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 				if (ghz2) {
2844*4882a593Smuzhiyun 					bcap_val_11n_20[core] = bcap_val + 13;
2845*4882a593Smuzhiyun 					scap_val_11n_20[core] = scap_val + 15;
2846*4882a593Smuzhiyun 				} else {
2847*4882a593Smuzhiyun 					bcap_val_11n_20[core] = bcap_val + 14;
2848*4882a593Smuzhiyun 					scap_val_11n_20[core] = scap_val + 15;
2849*4882a593Smuzhiyun 				}
2850*4882a593Smuzhiyun 				lpf_ofdm_20mhz[core] = 4;
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun 				if (ghz2) {
2853*4882a593Smuzhiyun 					bcap_val_11n_40[core] = bcap_val - 7;
2854*4882a593Smuzhiyun 					scap_val_11n_40[core] = scap_val - 5;
2855*4882a593Smuzhiyun 				} else {
2856*4882a593Smuzhiyun 					bcap_val_11n_40[core] = bcap_val + 2;
2857*4882a593Smuzhiyun 					scap_val_11n_40[core] = scap_val + 4;
2858*4882a593Smuzhiyun 				}
2859*4882a593Smuzhiyun 				lpf_ofdm_40mhz[core] = 4;
2860*4882a593Smuzhiyun 			}
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun 			rccal_ovrd = true;
2863*4882a593Smuzhiyun 			break;
2864*4882a593Smuzhiyun 		case 14:
2865*4882a593Smuzhiyun 			for (core = 0; core < 2; core++) {
2866*4882a593Smuzhiyun 				bcap_val_11b[core] = bcap_val;
2867*4882a593Smuzhiyun 				scap_val_11b[core] = scap_val;
2868*4882a593Smuzhiyun 				lpf_11b[core] = 1;
2869*4882a593Smuzhiyun 			}
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 			bcap_val_11n_20[0] = bcap_val + 20;
2872*4882a593Smuzhiyun 			scap_val_11n_20[0] = scap_val + 20;
2873*4882a593Smuzhiyun 			lpf_ofdm_20mhz[0] = 3;
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 			bcap_val_11n_20[1] = bcap_val + 16;
2876*4882a593Smuzhiyun 			scap_val_11n_20[1] = scap_val + 16;
2877*4882a593Smuzhiyun 			lpf_ofdm_20mhz[1] = 3;
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 			bcap_val_11n_40[0] = bcap_val + 20;
2880*4882a593Smuzhiyun 			scap_val_11n_40[0] = scap_val + 20;
2881*4882a593Smuzhiyun 			lpf_ofdm_40mhz[0] = 4;
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 			bcap_val_11n_40[1] = bcap_val + 10;
2884*4882a593Smuzhiyun 			scap_val_11n_40[1] = scap_val + 10;
2885*4882a593Smuzhiyun 			lpf_ofdm_40mhz[1] = 4;
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 			rccal_ovrd = true;
2888*4882a593Smuzhiyun 			break;
2889*4882a593Smuzhiyun 		}
2890*4882a593Smuzhiyun 	} else {
2891*4882a593Smuzhiyun 		if (phy->radio_rev == 5) {
2892*4882a593Smuzhiyun 			for (core = 0; core < 2; core++) {
2893*4882a593Smuzhiyun 				lpf_ofdm_20mhz[core] = 1;
2894*4882a593Smuzhiyun 				lpf_ofdm_40mhz[core] = 3;
2895*4882a593Smuzhiyun 				scap_val_11b[core] = scap_val;
2896*4882a593Smuzhiyun 				bcap_val_11b[core] = bcap_val;
2897*4882a593Smuzhiyun 				scap_val_11n_20[core] = 0x11;
2898*4882a593Smuzhiyun 				scap_val_11n_40[core] = 0x11;
2899*4882a593Smuzhiyun 				bcap_val_11n_20[core] = 0x13;
2900*4882a593Smuzhiyun 				bcap_val_11n_40[core] = 0x13;
2901*4882a593Smuzhiyun 			}
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 			rccal_ovrd = true;
2904*4882a593Smuzhiyun 		}
2905*4882a593Smuzhiyun 	}
2906*4882a593Smuzhiyun 	if (rccal_ovrd) {
2907*4882a593Smuzhiyun 		u16 rx2tx_lut_20_11b[2], rx2tx_lut_20_11n[2], rx2tx_lut_40_11n[2];
2908*4882a593Smuzhiyun 		u8 rx2tx_lut_extra = 1;
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 		for (core = 0; core < 2; core++) {
2911*4882a593Smuzhiyun 			bcap_val_11b[core] = clamp_val(bcap_val_11b[core], 0, 0x1f);
2912*4882a593Smuzhiyun 			scap_val_11b[core] = clamp_val(scap_val_11b[core], 0, 0x1f);
2913*4882a593Smuzhiyun 			bcap_val_11n_20[core] = clamp_val(bcap_val_11n_20[core], 0, 0x1f);
2914*4882a593Smuzhiyun 			scap_val_11n_20[core] = clamp_val(scap_val_11n_20[core], 0, 0x1f);
2915*4882a593Smuzhiyun 			bcap_val_11n_40[core] = clamp_val(bcap_val_11n_40[core], 0, 0x1f);
2916*4882a593Smuzhiyun 			scap_val_11n_40[core] = clamp_val(scap_val_11n_40[core], 0, 0x1f);
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun 			rx2tx_lut_20_11b[core] = (rx2tx_lut_extra << 13) |
2919*4882a593Smuzhiyun 						 (bcap_val_11b[core] << 8) |
2920*4882a593Smuzhiyun 						 (scap_val_11b[core] << 3) |
2921*4882a593Smuzhiyun 						 lpf_11b[core];
2922*4882a593Smuzhiyun 			rx2tx_lut_20_11n[core] = (rx2tx_lut_extra << 13) |
2923*4882a593Smuzhiyun 						 (bcap_val_11n_20[core] << 8) |
2924*4882a593Smuzhiyun 						 (scap_val_11n_20[core] << 3) |
2925*4882a593Smuzhiyun 						 lpf_ofdm_20mhz[core];
2926*4882a593Smuzhiyun 			rx2tx_lut_40_11n[core] = (rx2tx_lut_extra << 13) |
2927*4882a593Smuzhiyun 						 (bcap_val_11n_40[core] << 8) |
2928*4882a593Smuzhiyun 						 (scap_val_11n_40[core] << 3) |
2929*4882a593Smuzhiyun 						 lpf_ofdm_40mhz[core];
2930*4882a593Smuzhiyun 		}
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 		for (core = 0; core < 2; core++) {
2933*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x152 + core * 16),
2934*4882a593Smuzhiyun 				       rx2tx_lut_20_11b[core]);
2935*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x153 + core * 16),
2936*4882a593Smuzhiyun 				       rx2tx_lut_20_11n[core]);
2937*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x154 + core * 16),
2938*4882a593Smuzhiyun 				       rx2tx_lut_20_11n[core]);
2939*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x155 + core * 16),
2940*4882a593Smuzhiyun 				       rx2tx_lut_40_11n[core]);
2941*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x156 + core * 16),
2942*4882a593Smuzhiyun 				       rx2tx_lut_40_11n[core]);
2943*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x157 + core * 16),
2944*4882a593Smuzhiyun 				       rx2tx_lut_40_11n[core]);
2945*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x158 + core * 16),
2946*4882a593Smuzhiyun 				       rx2tx_lut_40_11n[core]);
2947*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(7, 0x159 + core * 16),
2948*4882a593Smuzhiyun 				       rx2tx_lut_40_11n[core]);
2949*4882a593Smuzhiyun 		}
2950*4882a593Smuzhiyun 	}
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	b43_phy_write(dev, 0x32F, 0x3);
2953*4882a593Smuzhiyun 
2954*4882a593Smuzhiyun 	if (phy->radio_rev == 4 || phy->radio_rev == 6)
2955*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 4, 1, 3, false, 0);
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun 	if (phy->radio_rev == 3 || phy->radio_rev == 4 || phy->radio_rev == 6) {
2958*4882a593Smuzhiyun 		if (sprom->revision &&
2959*4882a593Smuzhiyun 		    sprom->boardflags2_hi & B43_BFH2_IPALVLSHIFT_3P3) {
2960*4882a593Smuzhiyun 			b43_radio_write(dev, 0x5, 0x05);
2961*4882a593Smuzhiyun 			b43_radio_write(dev, 0x6, 0x30);
2962*4882a593Smuzhiyun 			b43_radio_write(dev, 0x7, 0x00);
2963*4882a593Smuzhiyun 			b43_radio_set(dev, 0x4f, 0x1);
2964*4882a593Smuzhiyun 			b43_radio_set(dev, 0xd4, 0x1);
2965*4882a593Smuzhiyun 			bias = 0x1f;
2966*4882a593Smuzhiyun 			conv = 0x6f;
2967*4882a593Smuzhiyun 			filt = 0xaa;
2968*4882a593Smuzhiyun 		} else {
2969*4882a593Smuzhiyun 			bias = 0x2b;
2970*4882a593Smuzhiyun 			conv = 0x7f;
2971*4882a593Smuzhiyun 			filt = 0xee;
2972*4882a593Smuzhiyun 		}
2973*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
2974*4882a593Smuzhiyun 			for (core = 0; core < 2; core++) {
2975*4882a593Smuzhiyun 				if (core == 0) {
2976*4882a593Smuzhiyun 					b43_radio_write(dev, 0x5F, bias);
2977*4882a593Smuzhiyun 					b43_radio_write(dev, 0x64, conv);
2978*4882a593Smuzhiyun 					b43_radio_write(dev, 0x66, filt);
2979*4882a593Smuzhiyun 				} else {
2980*4882a593Smuzhiyun 					b43_radio_write(dev, 0xE8, bias);
2981*4882a593Smuzhiyun 					b43_radio_write(dev, 0xE9, conv);
2982*4882a593Smuzhiyun 					b43_radio_write(dev, 0xEB, filt);
2983*4882a593Smuzhiyun 				}
2984*4882a593Smuzhiyun 			}
2985*4882a593Smuzhiyun 		}
2986*4882a593Smuzhiyun 	}
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev)) {
2989*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
2990*4882a593Smuzhiyun 			if (phy->radio_rev == 3 || phy->radio_rev == 4 ||
2991*4882a593Smuzhiyun 			    phy->radio_rev == 6) {
2992*4882a593Smuzhiyun 				for (core = 0; core < 2; core++) {
2993*4882a593Smuzhiyun 					if (core == 0)
2994*4882a593Smuzhiyun 						b43_radio_write(dev, 0x51,
2995*4882a593Smuzhiyun 								0x7f);
2996*4882a593Smuzhiyun 					else
2997*4882a593Smuzhiyun 						b43_radio_write(dev, 0xd6,
2998*4882a593Smuzhiyun 								0x7f);
2999*4882a593Smuzhiyun 				}
3000*4882a593Smuzhiyun 			}
3001*4882a593Smuzhiyun 			switch (phy->radio_rev) {
3002*4882a593Smuzhiyun 			case 3:
3003*4882a593Smuzhiyun 				for (core = 0; core < 2; core++) {
3004*4882a593Smuzhiyun 					if (core == 0) {
3005*4882a593Smuzhiyun 						b43_radio_write(dev, 0x64,
3006*4882a593Smuzhiyun 								0x13);
3007*4882a593Smuzhiyun 						b43_radio_write(dev, 0x5F,
3008*4882a593Smuzhiyun 								0x1F);
3009*4882a593Smuzhiyun 						b43_radio_write(dev, 0x66,
3010*4882a593Smuzhiyun 								0xEE);
3011*4882a593Smuzhiyun 						b43_radio_write(dev, 0x59,
3012*4882a593Smuzhiyun 								0x8A);
3013*4882a593Smuzhiyun 						b43_radio_write(dev, 0x80,
3014*4882a593Smuzhiyun 								0x3E);
3015*4882a593Smuzhiyun 					} else {
3016*4882a593Smuzhiyun 						b43_radio_write(dev, 0x69,
3017*4882a593Smuzhiyun 								0x13);
3018*4882a593Smuzhiyun 						b43_radio_write(dev, 0xE8,
3019*4882a593Smuzhiyun 								0x1F);
3020*4882a593Smuzhiyun 						b43_radio_write(dev, 0xEB,
3021*4882a593Smuzhiyun 								0xEE);
3022*4882a593Smuzhiyun 						b43_radio_write(dev, 0xDE,
3023*4882a593Smuzhiyun 								0x8A);
3024*4882a593Smuzhiyun 						b43_radio_write(dev, 0x105,
3025*4882a593Smuzhiyun 								0x3E);
3026*4882a593Smuzhiyun 					}
3027*4882a593Smuzhiyun 				}
3028*4882a593Smuzhiyun 				break;
3029*4882a593Smuzhiyun 			case 7:
3030*4882a593Smuzhiyun 			case 8:
3031*4882a593Smuzhiyun 				if (!b43_is_40mhz(dev)) {
3032*4882a593Smuzhiyun 					b43_radio_write(dev, 0x5F, 0x14);
3033*4882a593Smuzhiyun 					b43_radio_write(dev, 0xE8, 0x12);
3034*4882a593Smuzhiyun 				} else {
3035*4882a593Smuzhiyun 					b43_radio_write(dev, 0x5F, 0x16);
3036*4882a593Smuzhiyun 					b43_radio_write(dev, 0xE8, 0x16);
3037*4882a593Smuzhiyun 				}
3038*4882a593Smuzhiyun 				break;
3039*4882a593Smuzhiyun 			case 14:
3040*4882a593Smuzhiyun 				for (core = 0; core < 2; core++) {
3041*4882a593Smuzhiyun 					int o = core ? 0x85 : 0;
3042*4882a593Smuzhiyun 
3043*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_IPA2G_CASCONV_CORE0, 0x13);
3044*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_TXMIX2G_TUNE_BOOST_PU_CORE0, 0x21);
3045*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_IPA2G_BIAS_FILTER_CORE0, 0xff);
3046*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_PAD2G_IDACS_CORE0, 0x88);
3047*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_PAD2G_TUNE_PUS_CORE0, 0x23);
3048*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_IPA2G_IMAIN_CORE0, 0x16);
3049*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_PAD_BIAS_FILTER_BWS_CORE0, 0x3e);
3050*4882a593Smuzhiyun 					b43_radio_write(dev, o + R2057_BACKUP1_CORE0, 0x10);
3051*4882a593Smuzhiyun 				}
3052*4882a593Smuzhiyun 				break;
3053*4882a593Smuzhiyun 			}
3054*4882a593Smuzhiyun 		} else {
3055*4882a593Smuzhiyun 			u16 freq = phy->chandef->chan->center_freq;
3056*4882a593Smuzhiyun 			if ((freq >= 5180 && freq <= 5230) ||
3057*4882a593Smuzhiyun 			    (freq >= 5745 && freq <= 5805)) {
3058*4882a593Smuzhiyun 				b43_radio_write(dev, 0x7D, 0xFF);
3059*4882a593Smuzhiyun 				b43_radio_write(dev, 0xFE, 0xFF);
3060*4882a593Smuzhiyun 			}
3061*4882a593Smuzhiyun 		}
3062*4882a593Smuzhiyun 	} else {
3063*4882a593Smuzhiyun 		if (phy->radio_rev != 5) {
3064*4882a593Smuzhiyun 			for (core = 0; core < 2; core++) {
3065*4882a593Smuzhiyun 				if (core == 0) {
3066*4882a593Smuzhiyun 					b43_radio_write(dev, 0x5c, 0x61);
3067*4882a593Smuzhiyun 					b43_radio_write(dev, 0x51, 0x70);
3068*4882a593Smuzhiyun 				} else {
3069*4882a593Smuzhiyun 					b43_radio_write(dev, 0xe1, 0x61);
3070*4882a593Smuzhiyun 					b43_radio_write(dev, 0xd6, 0x70);
3071*4882a593Smuzhiyun 				}
3072*4882a593Smuzhiyun 			}
3073*4882a593Smuzhiyun 		}
3074*4882a593Smuzhiyun 	}
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun 	if (phy->radio_rev == 4) {
3077*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
3078*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
3079*4882a593Smuzhiyun 		for (core = 0; core < 2; core++) {
3080*4882a593Smuzhiyun 			if (core == 0) {
3081*4882a593Smuzhiyun 				b43_radio_write(dev, 0x1a1, 0x00);
3082*4882a593Smuzhiyun 				b43_radio_write(dev, 0x1a2, 0x3f);
3083*4882a593Smuzhiyun 				b43_radio_write(dev, 0x1a6, 0x3f);
3084*4882a593Smuzhiyun 			} else {
3085*4882a593Smuzhiyun 				b43_radio_write(dev, 0x1a7, 0x00);
3086*4882a593Smuzhiyun 				b43_radio_write(dev, 0x1ab, 0x3f);
3087*4882a593Smuzhiyun 				b43_radio_write(dev, 0x1ac, 0x3f);
3088*4882a593Smuzhiyun 			}
3089*4882a593Smuzhiyun 		}
3090*4882a593Smuzhiyun 	} else {
3091*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_C1, 0x4);
3092*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x4);
3093*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_C2, 0x4);
3094*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4);
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x1);
3097*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x1);
3098*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x1);
3099*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x1);
3100*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0);
3101*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0);
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x4);
3104*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x4);
3105*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x4);
3106*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4);
3107*4882a593Smuzhiyun 	}
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, 0x2);
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB32(16, 0x100), 20);
3112*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(7, 0x138), 2, ntab7_138_146);
3113*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(7, 0x141), 0x77);
3114*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(7, 0x133), 3, ntab7_133);
3115*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB8(7, 0x146), 2, ntab7_138_146);
3116*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(7, 0x123), 0x77);
3117*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(7, 0x12A), 0x77);
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB32(16, 0x02), 1, noise_tbl);
3120*4882a593Smuzhiyun 	noise_tbl[1] = b43_is_40mhz(dev) ? 0x14D : 0x18D;
3121*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB32(16, 0x02), 2, noise_tbl);
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB32(16, 0x7E), 1, noise_tbl);
3124*4882a593Smuzhiyun 	noise_tbl[1] = b43_is_40mhz(dev) ? 0x14D : 0x18D;
3125*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB32(16, 0x7E), 2, noise_tbl);
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun 	b43_nphy_gain_ctl_workarounds(dev);
3128*4882a593Smuzhiyun 
3129*4882a593Smuzhiyun 	/* TODO
3130*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4,
3131*4882a593Smuzhiyun 			    aux_adc_vmid_rev7_core0);
3132*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4,
3133*4882a593Smuzhiyun 			    aux_adc_vmid_rev7_core1);
3134*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0C), 4,
3135*4882a593Smuzhiyun 			    aux_adc_gain_rev7);
3136*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1C), 4,
3137*4882a593Smuzhiyun 			    aux_adc_gain_rev7);
3138*4882a593Smuzhiyun 	*/
3139*4882a593Smuzhiyun }
3140*4882a593Smuzhiyun 
b43_nphy_workarounds_rev3plus(struct b43_wldev * dev)3141*4882a593Smuzhiyun static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
3142*4882a593Smuzhiyun {
3143*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
3144*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun 	/* TX to RX */
3147*4882a593Smuzhiyun 	u8 tx2rx_events[7] = { 0x4, 0x3, 0x5, 0x2, 0x1, 0x8, 0x1F };
3148*4882a593Smuzhiyun 	u8 tx2rx_delays[7] = { 8, 4, 4, 4, 4, 6, 1 };
3149*4882a593Smuzhiyun 	/* RX to TX */
3150*4882a593Smuzhiyun 	u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
3151*4882a593Smuzhiyun 					0x1F };
3152*4882a593Smuzhiyun 	u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
3153*4882a593Smuzhiyun 	u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
3154*4882a593Smuzhiyun 	u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	u16 vmids[5][4] = {
3157*4882a593Smuzhiyun 		{ 0xa2, 0xb4, 0xb4, 0x89, }, /* 0 */
3158*4882a593Smuzhiyun 		{ 0xb4, 0xb4, 0xb4, 0x24, }, /* 1 */
3159*4882a593Smuzhiyun 		{ 0xa2, 0xb4, 0xb4, 0x74, }, /* 2 */
3160*4882a593Smuzhiyun 		{ 0xa2, 0xb4, 0xb4, 0x270, }, /* 3 */
3161*4882a593Smuzhiyun 		{ 0xa2, 0xb4, 0xb4, 0x00, }, /* 4 and 5 */
3162*4882a593Smuzhiyun 	};
3163*4882a593Smuzhiyun 	u16 gains[5][4] = {
3164*4882a593Smuzhiyun 		{ 0x02, 0x02, 0x02, 0x00, }, /* 0 */
3165*4882a593Smuzhiyun 		{ 0x02, 0x02, 0x02, 0x02, }, /* 1 */
3166*4882a593Smuzhiyun 		{ 0x02, 0x02, 0x02, 0x04, }, /* 2 */
3167*4882a593Smuzhiyun 		{ 0x02, 0x02, 0x02, 0x00, }, /* 3 */
3168*4882a593Smuzhiyun 		{ 0x02, 0x02, 0x02, 0x00, }, /* 4 and 5 */
3169*4882a593Smuzhiyun 	};
3170*4882a593Smuzhiyun 	u16 *vmid, *gain;
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	u8 pdet_range;
3173*4882a593Smuzhiyun 	u16 tmp16;
3174*4882a593Smuzhiyun 	u32 tmp32;
3175*4882a593Smuzhiyun 
3176*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_FORCEFRONT0, 0x1f8);
3177*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_FORCEFRONT1, 0x1f8);
3178*4882a593Smuzhiyun 
3179*4882a593Smuzhiyun 	tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
3180*4882a593Smuzhiyun 	tmp32 &= 0xffffff;
3181*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
3184*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
3185*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
3186*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
3187*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
3188*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
3189*4882a593Smuzhiyun 
3190*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_LOGAIN_B, 0x000C);
3191*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_LOGAIN_B, 0x000C);
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun 	/* TX to RX */
3194*4882a593Smuzhiyun 	b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
3195*4882a593Smuzhiyun 				 ARRAY_SIZE(tx2rx_events));
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	/* RX to TX */
3198*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev))
3199*4882a593Smuzhiyun 		b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
3200*4882a593Smuzhiyun 				rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
3201*4882a593Smuzhiyun 	if (nphy->hw_phyrxchain != 3 &&
3202*4882a593Smuzhiyun 	    nphy->hw_phyrxchain != nphy->hw_phytxchain) {
3203*4882a593Smuzhiyun 		if (b43_nphy_ipa(dev)) {
3204*4882a593Smuzhiyun 			rx2tx_delays[5] = 59;
3205*4882a593Smuzhiyun 			rx2tx_delays[6] = 1;
3206*4882a593Smuzhiyun 			rx2tx_events[7] = 0x1F;
3207*4882a593Smuzhiyun 		}
3208*4882a593Smuzhiyun 		b43_nphy_set_rf_sequence(dev, 0, rx2tx_events, rx2tx_delays,
3209*4882a593Smuzhiyun 					 ARRAY_SIZE(rx2tx_events));
3210*4882a593Smuzhiyun 	}
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 	tmp16 = (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) ?
3213*4882a593Smuzhiyun 		0x2 : 0x9C40;
3214*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
3215*4882a593Smuzhiyun 
3216*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_SGILTRNOFFSET, 0xF0FF, 0x0700);
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 	if (!b43_is_40mhz(dev)) {
3219*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
3220*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
3221*4882a593Smuzhiyun 	} else {
3222*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB32(16, 3), 0x14D);
3223*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB32(16, 127), 0x14D);
3224*4882a593Smuzhiyun 	}
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 	b43_nphy_gain_ctl_workarounds(dev);
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
3229*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
3232*4882a593Smuzhiyun 		pdet_range = sprom->fem.ghz2.pdet_range;
3233*4882a593Smuzhiyun 	else
3234*4882a593Smuzhiyun 		pdet_range = sprom->fem.ghz5.pdet_range;
3235*4882a593Smuzhiyun 	vmid = vmids[min_t(u16, pdet_range, 4)];
3236*4882a593Smuzhiyun 	gain = gains[min_t(u16, pdet_range, 4)];
3237*4882a593Smuzhiyun 	switch (pdet_range) {
3238*4882a593Smuzhiyun 	case 3:
3239*4882a593Smuzhiyun 		if (!(dev->phy.rev >= 4 &&
3240*4882a593Smuzhiyun 		      b43_current_band(dev->wl) == NL80211_BAND_2GHZ))
3241*4882a593Smuzhiyun 			break;
3242*4882a593Smuzhiyun 		fallthrough;
3243*4882a593Smuzhiyun 	case 0:
3244*4882a593Smuzhiyun 	case 1:
3245*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4, vmid);
3246*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4, vmid);
3247*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0c), 4, gain);
3248*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1c), 4, gain);
3249*4882a593Smuzhiyun 		break;
3250*4882a593Smuzhiyun 	case 2:
3251*4882a593Smuzhiyun 		if (dev->phy.rev >= 6) {
3252*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
3253*4882a593Smuzhiyun 				vmid[3] = 0x94;
3254*4882a593Smuzhiyun 			else
3255*4882a593Smuzhiyun 				vmid[3] = 0x8e;
3256*4882a593Smuzhiyun 			gain[3] = 3;
3257*4882a593Smuzhiyun 		} else if (dev->phy.rev == 5) {
3258*4882a593Smuzhiyun 			vmid[3] = 0x84;
3259*4882a593Smuzhiyun 			gain[3] = 2;
3260*4882a593Smuzhiyun 		}
3261*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4, vmid);
3262*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4, vmid);
3263*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0c), 4, gain);
3264*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1c), 4, gain);
3265*4882a593Smuzhiyun 		break;
3266*4882a593Smuzhiyun 	case 4:
3267*4882a593Smuzhiyun 	case 5:
3268*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) != NL80211_BAND_2GHZ) {
3269*4882a593Smuzhiyun 			if (pdet_range == 4) {
3270*4882a593Smuzhiyun 				vmid[3] = 0x8e;
3271*4882a593Smuzhiyun 				tmp16 = 0x96;
3272*4882a593Smuzhiyun 				gain[3] = 0x2;
3273*4882a593Smuzhiyun 			} else {
3274*4882a593Smuzhiyun 				vmid[3] = 0x89;
3275*4882a593Smuzhiyun 				tmp16 = 0x89;
3276*4882a593Smuzhiyun 				gain[3] = 0;
3277*4882a593Smuzhiyun 			}
3278*4882a593Smuzhiyun 		} else {
3279*4882a593Smuzhiyun 			if (pdet_range == 4) {
3280*4882a593Smuzhiyun 				vmid[3] = 0x89;
3281*4882a593Smuzhiyun 				tmp16 = 0x8b;
3282*4882a593Smuzhiyun 				gain[3] = 0x2;
3283*4882a593Smuzhiyun 			} else {
3284*4882a593Smuzhiyun 				vmid[3] = 0x74;
3285*4882a593Smuzhiyun 				tmp16 = 0x70;
3286*4882a593Smuzhiyun 				gain[3] = 0;
3287*4882a593Smuzhiyun 			}
3288*4882a593Smuzhiyun 		}
3289*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4, vmid);
3290*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0c), 4, gain);
3291*4882a593Smuzhiyun 		vmid[3] = tmp16;
3292*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4, vmid);
3293*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1c), 4, gain);
3294*4882a593Smuzhiyun 		break;
3295*4882a593Smuzhiyun 	}
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
3298*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
3299*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
3300*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
3301*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
3302*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
3303*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
3304*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
3305*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
3306*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
3307*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
3308*4882a593Smuzhiyun 	b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	/* N PHY WAR TX Chain Update with hw_phytxchain as argument */
3311*4882a593Smuzhiyun 
3312*4882a593Smuzhiyun 	if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
3313*4882a593Smuzhiyun 	     b43_current_band(dev->wl) == NL80211_BAND_5GHZ) ||
3314*4882a593Smuzhiyun 	    (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
3315*4882a593Smuzhiyun 	     b43_current_band(dev->wl) == NL80211_BAND_2GHZ))
3316*4882a593Smuzhiyun 		tmp32 = 0x00088888;
3317*4882a593Smuzhiyun 	else
3318*4882a593Smuzhiyun 		tmp32 = 0x88888888;
3319*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
3320*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
3321*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun 	if (dev->phy.rev == 4 &&
3324*4882a593Smuzhiyun 	    b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
3325*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
3326*4882a593Smuzhiyun 				0x70);
3327*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
3328*4882a593Smuzhiyun 				0x70);
3329*4882a593Smuzhiyun 	}
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	/* Dropped probably-always-true condition */
3332*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS40ASSERTTHRESH0, 0x03eb);
3333*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS40ASSERTTHRESH1, 0x03eb);
3334*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS40DEASSERTTHRESH0, 0x0341);
3335*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS40DEASSERTTHRESH1, 0x0341);
3336*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20LASSERTTHRESH0, 0x042b);
3337*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20LASSERTTHRESH1, 0x042b);
3338*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20LDEASSERTTHRESH0, 0x0381);
3339*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20LDEASSERTTHRESH1, 0x0381);
3340*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20UASSERTTHRESH0, 0x042b);
3341*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20UASSERTTHRESH1, 0x042b);
3342*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20UDEASSERTTHRESH0, 0x0381);
3343*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_ED_CRS20UDEASSERTTHRESH1, 0x0381);
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun 	if (dev->phy.rev >= 6 && sprom->boardflags2_lo & B43_BFL2_SINGLEANT_CCK) {
3346*4882a593Smuzhiyun 		; /* TODO: 0x0080000000000000 HF */
3347*4882a593Smuzhiyun 	}
3348*4882a593Smuzhiyun }
3349*4882a593Smuzhiyun 
b43_nphy_workarounds_rev1_2(struct b43_wldev * dev)3350*4882a593Smuzhiyun static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
3351*4882a593Smuzhiyun {
3352*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
3353*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3354*4882a593Smuzhiyun 	struct b43_phy_n *nphy = phy->n;
3355*4882a593Smuzhiyun 
3356*4882a593Smuzhiyun 	u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
3357*4882a593Smuzhiyun 	u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun 	u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
3360*4882a593Smuzhiyun 	u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun 	if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
3363*4882a593Smuzhiyun 	    dev->dev->board_type == BCMA_BOARD_TYPE_BCM943224M93) {
3364*4882a593Smuzhiyun 		delays1[0] = 0x1;
3365*4882a593Smuzhiyun 		delays1[5] = 0x14;
3366*4882a593Smuzhiyun 	}
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ &&
3369*4882a593Smuzhiyun 	    nphy->band5g_pwrgain) {
3370*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
3371*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
3372*4882a593Smuzhiyun 	} else {
3373*4882a593Smuzhiyun 		b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
3374*4882a593Smuzhiyun 		b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
3375*4882a593Smuzhiyun 	}
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
3378*4882a593Smuzhiyun 	b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
3379*4882a593Smuzhiyun 	if (dev->phy.rev < 3) {
3380*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
3381*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
3382*4882a593Smuzhiyun 	}
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	if (dev->phy.rev < 2) {
3385*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
3386*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
3387*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
3388*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
3389*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
3390*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
3391*4882a593Smuzhiyun 	}
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
3394*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
3395*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
3396*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
3397*4882a593Smuzhiyun 
3398*4882a593Smuzhiyun 	b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
3399*4882a593Smuzhiyun 	b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
3400*4882a593Smuzhiyun 
3401*4882a593Smuzhiyun 	b43_nphy_gain_ctl_workarounds(dev);
3402*4882a593Smuzhiyun 
3403*4882a593Smuzhiyun 	if (dev->phy.rev < 2) {
3404*4882a593Smuzhiyun 		if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
3405*4882a593Smuzhiyun 			b43_hf_write(dev, b43_hf_read(dev) |
3406*4882a593Smuzhiyun 					B43_HF_MLADVW);
3407*4882a593Smuzhiyun 	} else if (dev->phy.rev == 2) {
3408*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
3409*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
3410*4882a593Smuzhiyun 	}
3411*4882a593Smuzhiyun 
3412*4882a593Smuzhiyun 	if (dev->phy.rev < 2)
3413*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
3414*4882a593Smuzhiyun 				~B43_NPHY_SCRAM_SIGCTL_SCM);
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun 	/* Set phase track alpha and beta */
3417*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
3418*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
3419*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
3420*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
3421*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
3422*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 	if (dev->phy.rev < 3) {
3425*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_PIL_DW1,
3426*4882a593Smuzhiyun 			     ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
3427*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
3428*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
3429*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
3430*4882a593Smuzhiyun 	}
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 	if (dev->phy.rev == 2)
3433*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
3434*4882a593Smuzhiyun 				B43_NPHY_FINERX2_CGC_DECGC);
3435*4882a593Smuzhiyun }
3436*4882a593Smuzhiyun 
3437*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
b43_nphy_workarounds(struct b43_wldev * dev)3438*4882a593Smuzhiyun static void b43_nphy_workarounds(struct b43_wldev *dev)
3439*4882a593Smuzhiyun {
3440*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3441*4882a593Smuzhiyun 	struct b43_phy_n *nphy = phy->n;
3442*4882a593Smuzhiyun 
3443*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
3444*4882a593Smuzhiyun 		b43_nphy_classifier(dev, 1, 0);
3445*4882a593Smuzhiyun 	else
3446*4882a593Smuzhiyun 		b43_nphy_classifier(dev, 1, 1);
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3449*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_IQFLIP,
3452*4882a593Smuzhiyun 		    B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 	/* TODO: rev19+ */
3455*4882a593Smuzhiyun 	if (dev->phy.rev >= 7)
3456*4882a593Smuzhiyun 		b43_nphy_workarounds_rev7plus(dev);
3457*4882a593Smuzhiyun 	else if (dev->phy.rev >= 3)
3458*4882a593Smuzhiyun 		b43_nphy_workarounds_rev3plus(dev);
3459*4882a593Smuzhiyun 	else
3460*4882a593Smuzhiyun 		b43_nphy_workarounds_rev1_2(dev);
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3463*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
3464*4882a593Smuzhiyun }
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun /**************************************************
3467*4882a593Smuzhiyun  * Tx/Rx common
3468*4882a593Smuzhiyun  **************************************************/
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun /*
3471*4882a593Smuzhiyun  * Transmits a known value for LO calibration
3472*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
3473*4882a593Smuzhiyun  */
b43_nphy_tx_tone(struct b43_wldev * dev,u32 freq,u16 max_val,bool iqmode,bool dac_test,bool modify_bbmult)3474*4882a593Smuzhiyun static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
3475*4882a593Smuzhiyun 			    bool iqmode, bool dac_test, bool modify_bbmult)
3476*4882a593Smuzhiyun {
3477*4882a593Smuzhiyun 	u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
3478*4882a593Smuzhiyun 	if (samp == 0)
3479*4882a593Smuzhiyun 		return -1;
3480*4882a593Smuzhiyun 	b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test,
3481*4882a593Smuzhiyun 			     modify_bbmult);
3482*4882a593Smuzhiyun 	return 0;
3483*4882a593Smuzhiyun }
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
b43_nphy_update_txrx_chain(struct b43_wldev * dev)3486*4882a593Smuzhiyun static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
3487*4882a593Smuzhiyun {
3488*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
3489*4882a593Smuzhiyun 
3490*4882a593Smuzhiyun 	bool override = false;
3491*4882a593Smuzhiyun 	u16 chain = 0x33;
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun 	if (nphy->txrx_chain == 0) {
3494*4882a593Smuzhiyun 		chain = 0x11;
3495*4882a593Smuzhiyun 		override = true;
3496*4882a593Smuzhiyun 	} else if (nphy->txrx_chain == 1) {
3497*4882a593Smuzhiyun 		chain = 0x22;
3498*4882a593Smuzhiyun 		override = true;
3499*4882a593Smuzhiyun 	}
3500*4882a593Smuzhiyun 
3501*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
3502*4882a593Smuzhiyun 			~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
3503*4882a593Smuzhiyun 			chain);
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 	if (override)
3506*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_RFSEQMODE,
3507*4882a593Smuzhiyun 				B43_NPHY_RFSEQMODE_CAOVER);
3508*4882a593Smuzhiyun 	else
3509*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
3510*4882a593Smuzhiyun 				~B43_NPHY_RFSEQMODE_CAOVER);
3511*4882a593Smuzhiyun }
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
b43_nphy_stop_playback(struct b43_wldev * dev)3514*4882a593Smuzhiyun static void b43_nphy_stop_playback(struct b43_wldev *dev)
3515*4882a593Smuzhiyun {
3516*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3517*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
3518*4882a593Smuzhiyun 	u16 tmp;
3519*4882a593Smuzhiyun 
3520*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3521*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
3522*4882a593Smuzhiyun 
3523*4882a593Smuzhiyun 	tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
3524*4882a593Smuzhiyun 	if (tmp & 0x1)
3525*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
3526*4882a593Smuzhiyun 	else if (tmp & 0x2)
3527*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
3528*4882a593Smuzhiyun 
3529*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun 	if (nphy->bb_mult_save & 0x80000000) {
3532*4882a593Smuzhiyun 		tmp = nphy->bb_mult_save & 0xFFFF;
3533*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
3534*4882a593Smuzhiyun 		nphy->bb_mult_save = 0;
3535*4882a593Smuzhiyun 	}
3536*4882a593Smuzhiyun 
3537*4882a593Smuzhiyun 	if (phy->rev >= 7 && nphy->lpf_bw_overrode_for_sample_play) {
3538*4882a593Smuzhiyun 		if (phy->rev >= 19)
3539*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev19(dev, 0x80, 0, 0, true,
3540*4882a593Smuzhiyun 						       1);
3541*4882a593Smuzhiyun 		else
3542*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev7(dev, 0x80, 0, 0, true, 1);
3543*4882a593Smuzhiyun 		nphy->lpf_bw_overrode_for_sample_play = false;
3544*4882a593Smuzhiyun 	}
3545*4882a593Smuzhiyun 
3546*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3547*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
3548*4882a593Smuzhiyun }
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
b43_nphy_iq_cal_gain_params(struct b43_wldev * dev,u16 core,struct nphy_txgains target,struct nphy_iqcal_params * params)3551*4882a593Smuzhiyun static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
3552*4882a593Smuzhiyun 					struct nphy_txgains target,
3553*4882a593Smuzhiyun 					struct nphy_iqcal_params *params)
3554*4882a593Smuzhiyun {
3555*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3556*4882a593Smuzhiyun 	int i, j, indx;
3557*4882a593Smuzhiyun 	u16 gain;
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
3560*4882a593Smuzhiyun 		params->tx_lpf = target.tx_lpf[core]; /* Rev 7+ */
3561*4882a593Smuzhiyun 		params->txgm = target.txgm[core];
3562*4882a593Smuzhiyun 		params->pga = target.pga[core];
3563*4882a593Smuzhiyun 		params->pad = target.pad[core];
3564*4882a593Smuzhiyun 		params->ipa = target.ipa[core];
3565*4882a593Smuzhiyun 		if (phy->rev >= 19) {
3566*4882a593Smuzhiyun 			/* TODO */
3567*4882a593Smuzhiyun 		} else if (phy->rev >= 7) {
3568*4882a593Smuzhiyun 			params->cal_gain = (params->txgm << 12) | (params->pga << 8) | (params->pad << 3) | (params->ipa) | (params->tx_lpf << 15);
3569*4882a593Smuzhiyun 		} else {
3570*4882a593Smuzhiyun 			params->cal_gain = (params->txgm << 12) | (params->pga << 8) | (params->pad << 4) | (params->ipa);
3571*4882a593Smuzhiyun 		}
3572*4882a593Smuzhiyun 		for (j = 0; j < 5; j++)
3573*4882a593Smuzhiyun 			params->ncorr[j] = 0x79;
3574*4882a593Smuzhiyun 	} else {
3575*4882a593Smuzhiyun 		gain = (target.pad[core]) | (target.pga[core] << 4) |
3576*4882a593Smuzhiyun 			(target.txgm[core] << 8);
3577*4882a593Smuzhiyun 
3578*4882a593Smuzhiyun 		indx = (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) ?
3579*4882a593Smuzhiyun 			1 : 0;
3580*4882a593Smuzhiyun 		for (i = 0; i < 9; i++)
3581*4882a593Smuzhiyun 			if (tbl_iqcal_gainparams[indx][i][0] == gain)
3582*4882a593Smuzhiyun 				break;
3583*4882a593Smuzhiyun 		i = min(i, 8);
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun 		params->txgm = tbl_iqcal_gainparams[indx][i][1];
3586*4882a593Smuzhiyun 		params->pga = tbl_iqcal_gainparams[indx][i][2];
3587*4882a593Smuzhiyun 		params->pad = tbl_iqcal_gainparams[indx][i][3];
3588*4882a593Smuzhiyun 		params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
3589*4882a593Smuzhiyun 					(params->pad << 2);
3590*4882a593Smuzhiyun 		for (j = 0; j < 4; j++)
3591*4882a593Smuzhiyun 			params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
3592*4882a593Smuzhiyun 	}
3593*4882a593Smuzhiyun }
3594*4882a593Smuzhiyun 
3595*4882a593Smuzhiyun /**************************************************
3596*4882a593Smuzhiyun  * Tx and Rx
3597*4882a593Smuzhiyun  **************************************************/
3598*4882a593Smuzhiyun 
3599*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
b43_nphy_tx_power_ctrl(struct b43_wldev * dev,bool enable)3600*4882a593Smuzhiyun static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
3601*4882a593Smuzhiyun {
3602*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3603*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
3604*4882a593Smuzhiyun 	u8 i;
3605*4882a593Smuzhiyun 	u16 bmask, val, tmp;
3606*4882a593Smuzhiyun 	enum nl80211_band band = b43_current_band(dev->wl);
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3609*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 	nphy->txpwrctrl = enable;
3612*4882a593Smuzhiyun 	if (!enable) {
3613*4882a593Smuzhiyun 		if (dev->phy.rev >= 3 &&
3614*4882a593Smuzhiyun 		    (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
3615*4882a593Smuzhiyun 		     (B43_NPHY_TXPCTL_CMD_COEFF |
3616*4882a593Smuzhiyun 		      B43_NPHY_TXPCTL_CMD_HWPCTLEN |
3617*4882a593Smuzhiyun 		      B43_NPHY_TXPCTL_CMD_PCTLEN))) {
3618*4882a593Smuzhiyun 			/* We disable enabled TX pwr ctl, save it's state */
3619*4882a593Smuzhiyun 			nphy->tx_pwr_idx[0] = b43_phy_read(dev,
3620*4882a593Smuzhiyun 						B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
3621*4882a593Smuzhiyun 			nphy->tx_pwr_idx[1] = b43_phy_read(dev,
3622*4882a593Smuzhiyun 						B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
3623*4882a593Smuzhiyun 		}
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
3626*4882a593Smuzhiyun 		for (i = 0; i < 84; i++)
3627*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
3630*4882a593Smuzhiyun 		for (i = 0; i < 84; i++)
3631*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun 		tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
3634*4882a593Smuzhiyun 		if (dev->phy.rev >= 3)
3635*4882a593Smuzhiyun 			tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
3636*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
3639*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
3640*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
3641*4882a593Smuzhiyun 		} else {
3642*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
3643*4882a593Smuzhiyun 		}
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 		if (dev->phy.rev == 2)
3646*4882a593Smuzhiyun 			b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
3647*4882a593Smuzhiyun 				~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
3648*4882a593Smuzhiyun 		else if (dev->phy.rev < 2)
3649*4882a593Smuzhiyun 			b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
3650*4882a593Smuzhiyun 				~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 		if (dev->phy.rev < 2 && b43_is_40mhz(dev))
3653*4882a593Smuzhiyun 			b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
3654*4882a593Smuzhiyun 	} else {
3655*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
3656*4882a593Smuzhiyun 				    nphy->adj_pwr_tbl);
3657*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
3658*4882a593Smuzhiyun 				    nphy->adj_pwr_tbl);
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 		bmask = B43_NPHY_TXPCTL_CMD_COEFF |
3661*4882a593Smuzhiyun 			B43_NPHY_TXPCTL_CMD_HWPCTLEN;
3662*4882a593Smuzhiyun 		/* wl does useless check for "enable" param here */
3663*4882a593Smuzhiyun 		val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
3664*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
3665*4882a593Smuzhiyun 			bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
3666*4882a593Smuzhiyun 			if (val)
3667*4882a593Smuzhiyun 				val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
3668*4882a593Smuzhiyun 		}
3669*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
3670*4882a593Smuzhiyun 
3671*4882a593Smuzhiyun 		if (band == NL80211_BAND_5GHZ) {
3672*4882a593Smuzhiyun 			if (phy->rev >= 19) {
3673*4882a593Smuzhiyun 				/* TODO */
3674*4882a593Smuzhiyun 			} else if (phy->rev >= 7) {
3675*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
3676*4882a593Smuzhiyun 						~B43_NPHY_TXPCTL_CMD_INIT,
3677*4882a593Smuzhiyun 						0x32);
3678*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
3679*4882a593Smuzhiyun 						~B43_NPHY_TXPCTL_INIT_PIDXI1,
3680*4882a593Smuzhiyun 						0x32);
3681*4882a593Smuzhiyun 			} else {
3682*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
3683*4882a593Smuzhiyun 						~B43_NPHY_TXPCTL_CMD_INIT,
3684*4882a593Smuzhiyun 						0x64);
3685*4882a593Smuzhiyun 				if (phy->rev > 1)
3686*4882a593Smuzhiyun 					b43_phy_maskset(dev,
3687*4882a593Smuzhiyun 							B43_NPHY_TXPCTL_INIT,
3688*4882a593Smuzhiyun 							~B43_NPHY_TXPCTL_INIT_PIDXI1,
3689*4882a593Smuzhiyun 							0x64);
3690*4882a593Smuzhiyun 			}
3691*4882a593Smuzhiyun 		}
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
3694*4882a593Smuzhiyun 			if (nphy->tx_pwr_idx[0] != 128 &&
3695*4882a593Smuzhiyun 			    nphy->tx_pwr_idx[1] != 128) {
3696*4882a593Smuzhiyun 				/* Recover TX pwr ctl state */
3697*4882a593Smuzhiyun 				b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
3698*4882a593Smuzhiyun 						~B43_NPHY_TXPCTL_CMD_INIT,
3699*4882a593Smuzhiyun 						nphy->tx_pwr_idx[0]);
3700*4882a593Smuzhiyun 				if (dev->phy.rev > 1)
3701*4882a593Smuzhiyun 					b43_phy_maskset(dev,
3702*4882a593Smuzhiyun 						B43_NPHY_TXPCTL_INIT,
3703*4882a593Smuzhiyun 						~0xff, nphy->tx_pwr_idx[1]);
3704*4882a593Smuzhiyun 			}
3705*4882a593Smuzhiyun 		}
3706*4882a593Smuzhiyun 
3707*4882a593Smuzhiyun 		if (phy->rev >= 7) {
3708*4882a593Smuzhiyun 			/* TODO */
3709*4882a593Smuzhiyun 		}
3710*4882a593Smuzhiyun 
3711*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
3712*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
3713*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
3714*4882a593Smuzhiyun 		} else {
3715*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
3716*4882a593Smuzhiyun 		}
3717*4882a593Smuzhiyun 
3718*4882a593Smuzhiyun 		if (dev->phy.rev == 2)
3719*4882a593Smuzhiyun 			b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
3720*4882a593Smuzhiyun 		else if (dev->phy.rev < 2)
3721*4882a593Smuzhiyun 			b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun 		if (dev->phy.rev < 2 && b43_is_40mhz(dev))
3724*4882a593Smuzhiyun 			b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 		if (b43_nphy_ipa(dev)) {
3727*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
3728*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
3729*4882a593Smuzhiyun 		}
3730*4882a593Smuzhiyun 	}
3731*4882a593Smuzhiyun 
3732*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3733*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
3734*4882a593Smuzhiyun }
3735*4882a593Smuzhiyun 
3736*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
b43_nphy_tx_power_fix(struct b43_wldev * dev)3737*4882a593Smuzhiyun static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
3738*4882a593Smuzhiyun {
3739*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3740*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
3741*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
3742*4882a593Smuzhiyun 
3743*4882a593Smuzhiyun 	u8 txpi[2], bbmult, i;
3744*4882a593Smuzhiyun 	u16 tmp, radio_gain, dac_gain;
3745*4882a593Smuzhiyun 	u16 freq = phy->chandef->chan->center_freq;
3746*4882a593Smuzhiyun 	u32 txgain;
3747*4882a593Smuzhiyun 	/* u32 gaintbl; rev3+ */
3748*4882a593Smuzhiyun 
3749*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3750*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	/* TODO: rev19+ */
3753*4882a593Smuzhiyun 	if (dev->phy.rev >= 7) {
3754*4882a593Smuzhiyun 		txpi[0] = txpi[1] = 30;
3755*4882a593Smuzhiyun 	} else if (dev->phy.rev >= 3) {
3756*4882a593Smuzhiyun 		txpi[0] = 40;
3757*4882a593Smuzhiyun 		txpi[1] = 40;
3758*4882a593Smuzhiyun 	} else if (sprom->revision < 4) {
3759*4882a593Smuzhiyun 		txpi[0] = 72;
3760*4882a593Smuzhiyun 		txpi[1] = 72;
3761*4882a593Smuzhiyun 	} else {
3762*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
3763*4882a593Smuzhiyun 			txpi[0] = sprom->txpid2g[0];
3764*4882a593Smuzhiyun 			txpi[1] = sprom->txpid2g[1];
3765*4882a593Smuzhiyun 		} else if (freq >= 4900 && freq < 5100) {
3766*4882a593Smuzhiyun 			txpi[0] = sprom->txpid5gl[0];
3767*4882a593Smuzhiyun 			txpi[1] = sprom->txpid5gl[1];
3768*4882a593Smuzhiyun 		} else if (freq >= 5100 && freq < 5500) {
3769*4882a593Smuzhiyun 			txpi[0] = sprom->txpid5g[0];
3770*4882a593Smuzhiyun 			txpi[1] = sprom->txpid5g[1];
3771*4882a593Smuzhiyun 		} else if (freq >= 5500) {
3772*4882a593Smuzhiyun 			txpi[0] = sprom->txpid5gh[0];
3773*4882a593Smuzhiyun 			txpi[1] = sprom->txpid5gh[1];
3774*4882a593Smuzhiyun 		} else {
3775*4882a593Smuzhiyun 			txpi[0] = 91;
3776*4882a593Smuzhiyun 			txpi[1] = 91;
3777*4882a593Smuzhiyun 		}
3778*4882a593Smuzhiyun 	}
3779*4882a593Smuzhiyun 	if (dev->phy.rev < 7 &&
3780*4882a593Smuzhiyun 	    (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
3781*4882a593Smuzhiyun 		txpi[0] = txpi[1] = 91;
3782*4882a593Smuzhiyun 
3783*4882a593Smuzhiyun 	/*
3784*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
3785*4882a593Smuzhiyun 		nphy->txpwrindex[i].index_internal = txpi[i];
3786*4882a593Smuzhiyun 		nphy->txpwrindex[i].index_internal_save = txpi[i];
3787*4882a593Smuzhiyun 	}
3788*4882a593Smuzhiyun 	*/
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
3791*4882a593Smuzhiyun 		const u32 *table = b43_nphy_get_tx_gain_table(dev);
3792*4882a593Smuzhiyun 
3793*4882a593Smuzhiyun 		if (!table)
3794*4882a593Smuzhiyun 			break;
3795*4882a593Smuzhiyun 		txgain = *(table + txpi[i]);
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun 		if (dev->phy.rev >= 3)
3798*4882a593Smuzhiyun 			radio_gain = (txgain >> 16) & 0x1FFFF;
3799*4882a593Smuzhiyun 		else
3800*4882a593Smuzhiyun 			radio_gain = (txgain >> 16) & 0x1FFF;
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 		if (dev->phy.rev >= 7)
3803*4882a593Smuzhiyun 			dac_gain = (txgain >> 8) & 0x7;
3804*4882a593Smuzhiyun 		else
3805*4882a593Smuzhiyun 			dac_gain = (txgain >> 8) & 0x3F;
3806*4882a593Smuzhiyun 		bbmult = txgain & 0xFF;
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
3809*4882a593Smuzhiyun 			if (i == 0)
3810*4882a593Smuzhiyun 				b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
3811*4882a593Smuzhiyun 			else
3812*4882a593Smuzhiyun 				b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
3813*4882a593Smuzhiyun 		} else {
3814*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
3815*4882a593Smuzhiyun 		}
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 		if (i == 0)
3818*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
3819*4882a593Smuzhiyun 		else
3820*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
3821*4882a593Smuzhiyun 
3822*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
3823*4882a593Smuzhiyun 
3824*4882a593Smuzhiyun 		tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
3825*4882a593Smuzhiyun 		if (i == 0)
3826*4882a593Smuzhiyun 			tmp = (tmp & 0x00FF) | (bbmult << 8);
3827*4882a593Smuzhiyun 		else
3828*4882a593Smuzhiyun 			tmp = (tmp & 0xFF00) | bbmult;
3829*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
3830*4882a593Smuzhiyun 
3831*4882a593Smuzhiyun 		if (b43_nphy_ipa(dev)) {
3832*4882a593Smuzhiyun 			u32 tmp32;
3833*4882a593Smuzhiyun 			u16 reg = (i == 0) ?
3834*4882a593Smuzhiyun 				B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
3835*4882a593Smuzhiyun 			tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
3836*4882a593Smuzhiyun 							      576 + txpi[i]));
3837*4882a593Smuzhiyun 			b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
3838*4882a593Smuzhiyun 			b43_phy_set(dev, reg, 0x4);
3839*4882a593Smuzhiyun 		}
3840*4882a593Smuzhiyun 	}
3841*4882a593Smuzhiyun 
3842*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 	if (nphy->hang_avoid)
3845*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
3846*4882a593Smuzhiyun }
3847*4882a593Smuzhiyun 
b43_nphy_ipa_internal_tssi_setup(struct b43_wldev * dev)3848*4882a593Smuzhiyun static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
3849*4882a593Smuzhiyun {
3850*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3851*4882a593Smuzhiyun 
3852*4882a593Smuzhiyun 	u8 core;
3853*4882a593Smuzhiyun 	u16 r; /* routing */
3854*4882a593Smuzhiyun 
3855*4882a593Smuzhiyun 	if (phy->rev >= 19) {
3856*4882a593Smuzhiyun 		/* TODO */
3857*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
3858*4882a593Smuzhiyun 		for (core = 0; core < 2; core++) {
3859*4882a593Smuzhiyun 			r = core ? 0x190 : 0x170;
3860*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
3861*4882a593Smuzhiyun 				b43_radio_write(dev, r + 0x5, 0x5);
3862*4882a593Smuzhiyun 				b43_radio_write(dev, r + 0x9, 0xE);
3863*4882a593Smuzhiyun 				if (phy->rev != 5)
3864*4882a593Smuzhiyun 					b43_radio_write(dev, r + 0xA, 0);
3865*4882a593Smuzhiyun 				if (phy->rev != 7)
3866*4882a593Smuzhiyun 					b43_radio_write(dev, r + 0xB, 1);
3867*4882a593Smuzhiyun 				else
3868*4882a593Smuzhiyun 					b43_radio_write(dev, r + 0xB, 0x31);
3869*4882a593Smuzhiyun 			} else {
3870*4882a593Smuzhiyun 				b43_radio_write(dev, r + 0x5, 0x9);
3871*4882a593Smuzhiyun 				b43_radio_write(dev, r + 0x9, 0xC);
3872*4882a593Smuzhiyun 				b43_radio_write(dev, r + 0xB, 0x0);
3873*4882a593Smuzhiyun 				if (phy->rev != 5)
3874*4882a593Smuzhiyun 					b43_radio_write(dev, r + 0xA, 1);
3875*4882a593Smuzhiyun 				else
3876*4882a593Smuzhiyun 					b43_radio_write(dev, r + 0xA, 0x31);
3877*4882a593Smuzhiyun 			}
3878*4882a593Smuzhiyun 			b43_radio_write(dev, r + 0x6, 0);
3879*4882a593Smuzhiyun 			b43_radio_write(dev, r + 0x7, 0);
3880*4882a593Smuzhiyun 			b43_radio_write(dev, r + 0x8, 3);
3881*4882a593Smuzhiyun 			b43_radio_write(dev, r + 0xC, 0);
3882*4882a593Smuzhiyun 		}
3883*4882a593Smuzhiyun 	} else {
3884*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
3885*4882a593Smuzhiyun 			b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
3886*4882a593Smuzhiyun 		else
3887*4882a593Smuzhiyun 			b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
3888*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
3889*4882a593Smuzhiyun 		b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
3890*4882a593Smuzhiyun 
3891*4882a593Smuzhiyun 		for (core = 0; core < 2; core++) {
3892*4882a593Smuzhiyun 			r = core ? B2056_TX1 : B2056_TX0;
3893*4882a593Smuzhiyun 
3894*4882a593Smuzhiyun 			b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
3895*4882a593Smuzhiyun 			b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
3896*4882a593Smuzhiyun 			b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
3897*4882a593Smuzhiyun 			b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
3898*4882a593Smuzhiyun 			b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
3899*4882a593Smuzhiyun 			b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
3900*4882a593Smuzhiyun 			b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
3901*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
3902*4882a593Smuzhiyun 				b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
3903*4882a593Smuzhiyun 						0x5);
3904*4882a593Smuzhiyun 				if (phy->rev != 5)
3905*4882a593Smuzhiyun 					b43_radio_write(dev, r | B2056_TX_TSSIA,
3906*4882a593Smuzhiyun 							0x00);
3907*4882a593Smuzhiyun 				if (phy->rev >= 5)
3908*4882a593Smuzhiyun 					b43_radio_write(dev, r | B2056_TX_TSSIG,
3909*4882a593Smuzhiyun 							0x31);
3910*4882a593Smuzhiyun 				else
3911*4882a593Smuzhiyun 					b43_radio_write(dev, r | B2056_TX_TSSIG,
3912*4882a593Smuzhiyun 							0x11);
3913*4882a593Smuzhiyun 				b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
3914*4882a593Smuzhiyun 						0xE);
3915*4882a593Smuzhiyun 			} else {
3916*4882a593Smuzhiyun 				b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
3917*4882a593Smuzhiyun 						0x9);
3918*4882a593Smuzhiyun 				b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
3919*4882a593Smuzhiyun 				b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
3920*4882a593Smuzhiyun 				b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
3921*4882a593Smuzhiyun 						0xC);
3922*4882a593Smuzhiyun 			}
3923*4882a593Smuzhiyun 		}
3924*4882a593Smuzhiyun 	}
3925*4882a593Smuzhiyun }
3926*4882a593Smuzhiyun 
3927*4882a593Smuzhiyun /*
3928*4882a593Smuzhiyun  * Stop radio and transmit known signal. Then check received signal strength to
3929*4882a593Smuzhiyun  * get TSSI (Transmit Signal Strength Indicator).
3930*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
3931*4882a593Smuzhiyun  */
b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev * dev)3932*4882a593Smuzhiyun static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
3933*4882a593Smuzhiyun {
3934*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
3935*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
3936*4882a593Smuzhiyun 
3937*4882a593Smuzhiyun 	u32 tmp;
3938*4882a593Smuzhiyun 	s32 rssi[4] = { };
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun 	if (phy->chandef->chan->flags & IEEE80211_CHAN_NO_IR)
3941*4882a593Smuzhiyun 		return;
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev))
3944*4882a593Smuzhiyun 		b43_nphy_ipa_internal_tssi_setup(dev);
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 	if (phy->rev >= 19)
3947*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev19(dev, 0x1000, 0, 3, false, 0);
3948*4882a593Smuzhiyun 	else if (phy->rev >= 7)
3949*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x1000, 0, 3, false, 0);
3950*4882a593Smuzhiyun 	else if (phy->rev >= 3)
3951*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override(dev, 0x2000, 0, 3, false);
3952*4882a593Smuzhiyun 
3953*4882a593Smuzhiyun 	b43_nphy_stop_playback(dev);
3954*4882a593Smuzhiyun 	b43_nphy_tx_tone(dev, 4000, 0, false, false, false);
3955*4882a593Smuzhiyun 	udelay(20);
3956*4882a593Smuzhiyun 	tmp = b43_nphy_poll_rssi(dev, N_RSSI_TSSI_2G, rssi, 1);
3957*4882a593Smuzhiyun 	b43_nphy_stop_playback(dev);
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun 	b43_nphy_rssi_select(dev, 0, N_RSSI_W1);
3960*4882a593Smuzhiyun 
3961*4882a593Smuzhiyun 	if (phy->rev >= 19)
3962*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev19(dev, 0x1000, 0, 3, true, 0);
3963*4882a593Smuzhiyun 	else if (phy->rev >= 7)
3964*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override_rev7(dev, 0x1000, 0, 3, true, 0);
3965*4882a593Smuzhiyun 	else if (phy->rev >= 3)
3966*4882a593Smuzhiyun 		b43_nphy_rf_ctl_override(dev, 0x2000, 0, 3, true);
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun 	if (phy->rev >= 19) {
3969*4882a593Smuzhiyun 		/* TODO */
3970*4882a593Smuzhiyun 		return;
3971*4882a593Smuzhiyun 	} else if (phy->rev >= 3) {
3972*4882a593Smuzhiyun 		nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
3973*4882a593Smuzhiyun 		nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
3974*4882a593Smuzhiyun 	} else {
3975*4882a593Smuzhiyun 		nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
3976*4882a593Smuzhiyun 		nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
3977*4882a593Smuzhiyun 	}
3978*4882a593Smuzhiyun 	nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
3979*4882a593Smuzhiyun 	nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
3980*4882a593Smuzhiyun }
3981*4882a593Smuzhiyun 
3982*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/PHY/N/TxPwrLimitToTbl */
b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev * dev)3983*4882a593Smuzhiyun static void b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev *dev)
3984*4882a593Smuzhiyun {
3985*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
3986*4882a593Smuzhiyun 
3987*4882a593Smuzhiyun 	u8 idx, delta;
3988*4882a593Smuzhiyun 	u8 i, stf_mode;
3989*4882a593Smuzhiyun 
3990*4882a593Smuzhiyun 	/* Array adj_pwr_tbl corresponds to the hardware table. It consists of
3991*4882a593Smuzhiyun 	 * 21 groups, each containing 4 entries.
3992*4882a593Smuzhiyun 	 *
3993*4882a593Smuzhiyun 	 * First group has entries for CCK modulation.
3994*4882a593Smuzhiyun 	 * The rest of groups has 1 entry per modulation (SISO, CDD, STBC, SDM).
3995*4882a593Smuzhiyun 	 *
3996*4882a593Smuzhiyun 	 * Group 0 is for CCK
3997*4882a593Smuzhiyun 	 * Groups 1..4 use BPSK (group per coding rate)
3998*4882a593Smuzhiyun 	 * Groups 5..8 use QPSK (group per coding rate)
3999*4882a593Smuzhiyun 	 * Groups 9..12 use 16-QAM (group per coding rate)
4000*4882a593Smuzhiyun 	 * Groups 13..16 use 64-QAM (group per coding rate)
4001*4882a593Smuzhiyun 	 * Groups 17..20 are unknown
4002*4882a593Smuzhiyun 	 */
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
4005*4882a593Smuzhiyun 		nphy->adj_pwr_tbl[i] = nphy->tx_power_offset[i];
4006*4882a593Smuzhiyun 
4007*4882a593Smuzhiyun 	for (stf_mode = 0; stf_mode < 4; stf_mode++) {
4008*4882a593Smuzhiyun 		delta = 0;
4009*4882a593Smuzhiyun 		switch (stf_mode) {
4010*4882a593Smuzhiyun 		case 0:
4011*4882a593Smuzhiyun 			if (b43_is_40mhz(dev) && dev->phy.rev >= 5) {
4012*4882a593Smuzhiyun 				idx = 68;
4013*4882a593Smuzhiyun 			} else {
4014*4882a593Smuzhiyun 				delta = 1;
4015*4882a593Smuzhiyun 				idx = b43_is_40mhz(dev) ? 52 : 4;
4016*4882a593Smuzhiyun 			}
4017*4882a593Smuzhiyun 			break;
4018*4882a593Smuzhiyun 		case 1:
4019*4882a593Smuzhiyun 			idx = b43_is_40mhz(dev) ? 76 : 28;
4020*4882a593Smuzhiyun 			break;
4021*4882a593Smuzhiyun 		case 2:
4022*4882a593Smuzhiyun 			idx = b43_is_40mhz(dev) ? 84 : 36;
4023*4882a593Smuzhiyun 			break;
4024*4882a593Smuzhiyun 		case 3:
4025*4882a593Smuzhiyun 			idx = b43_is_40mhz(dev) ? 92 : 44;
4026*4882a593Smuzhiyun 			break;
4027*4882a593Smuzhiyun 		}
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun 		for (i = 0; i < 20; i++) {
4030*4882a593Smuzhiyun 			nphy->adj_pwr_tbl[4 + 4 * i + stf_mode] =
4031*4882a593Smuzhiyun 				nphy->tx_power_offset[idx];
4032*4882a593Smuzhiyun 			if (i == 0)
4033*4882a593Smuzhiyun 				idx += delta;
4034*4882a593Smuzhiyun 			if (i == 14)
4035*4882a593Smuzhiyun 				idx += 1 - delta;
4036*4882a593Smuzhiyun 			if (i == 3 || i == 4 || i == 7 || i == 8 || i == 11 ||
4037*4882a593Smuzhiyun 			    i == 13)
4038*4882a593Smuzhiyun 				idx += 1;
4039*4882a593Smuzhiyun 		}
4040*4882a593Smuzhiyun 	}
4041*4882a593Smuzhiyun }
4042*4882a593Smuzhiyun 
4043*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlSetup */
b43_nphy_tx_power_ctl_setup(struct b43_wldev * dev)4044*4882a593Smuzhiyun static void b43_nphy_tx_power_ctl_setup(struct b43_wldev *dev)
4045*4882a593Smuzhiyun {
4046*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
4047*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4048*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
4049*4882a593Smuzhiyun 
4050*4882a593Smuzhiyun 	s16 a1[2], b0[2], b1[2];
4051*4882a593Smuzhiyun 	u8 idle[2];
4052*4882a593Smuzhiyun 	u8 ppr_max;
4053*4882a593Smuzhiyun 	s8 target[2];
4054*4882a593Smuzhiyun 	s32 num, den, pwr;
4055*4882a593Smuzhiyun 	u32 regval[64];
4056*4882a593Smuzhiyun 
4057*4882a593Smuzhiyun 	u16 freq = phy->chandef->chan->center_freq;
4058*4882a593Smuzhiyun 	u16 tmp;
4059*4882a593Smuzhiyun 	u16 r; /* routing */
4060*4882a593Smuzhiyun 	u8 i, c;
4061*4882a593Smuzhiyun 
4062*4882a593Smuzhiyun 	if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
4063*4882a593Smuzhiyun 		b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
4064*4882a593Smuzhiyun 		b43_read32(dev, B43_MMIO_MACCTL);
4065*4882a593Smuzhiyun 		udelay(1);
4066*4882a593Smuzhiyun 	}
4067*4882a593Smuzhiyun 
4068*4882a593Smuzhiyun 	if (nphy->hang_avoid)
4069*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, true);
4070*4882a593Smuzhiyun 
4071*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_TSSIMODE, B43_NPHY_TSSIMODE_EN);
4072*4882a593Smuzhiyun 	if (dev->phy.rev >= 3)
4073*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD,
4074*4882a593Smuzhiyun 			     ~B43_NPHY_TXPCTL_CMD_PCTLEN & 0xFFFF);
4075*4882a593Smuzhiyun 	else
4076*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_TXPCTL_CMD,
4077*4882a593Smuzhiyun 			    B43_NPHY_TXPCTL_CMD_PCTLEN);
4078*4882a593Smuzhiyun 
4079*4882a593Smuzhiyun 	if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
4080*4882a593Smuzhiyun 		b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
4081*4882a593Smuzhiyun 
4082*4882a593Smuzhiyun 	if (sprom->revision < 4) {
4083*4882a593Smuzhiyun 		idle[0] = nphy->pwr_ctl_info[0].idle_tssi_2g;
4084*4882a593Smuzhiyun 		idle[1] = nphy->pwr_ctl_info[1].idle_tssi_2g;
4085*4882a593Smuzhiyun 		target[0] = target[1] = 52;
4086*4882a593Smuzhiyun 		a1[0] = a1[1] = -424;
4087*4882a593Smuzhiyun 		b0[0] = b0[1] = 5612;
4088*4882a593Smuzhiyun 		b1[0] = b1[1] = -1393;
4089*4882a593Smuzhiyun 	} else {
4090*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
4091*4882a593Smuzhiyun 			for (c = 0; c < 2; c++) {
4092*4882a593Smuzhiyun 				idle[c] = nphy->pwr_ctl_info[c].idle_tssi_2g;
4093*4882a593Smuzhiyun 				target[c] = sprom->core_pwr_info[c].maxpwr_2g;
4094*4882a593Smuzhiyun 				a1[c] = sprom->core_pwr_info[c].pa_2g[0];
4095*4882a593Smuzhiyun 				b0[c] = sprom->core_pwr_info[c].pa_2g[1];
4096*4882a593Smuzhiyun 				b1[c] = sprom->core_pwr_info[c].pa_2g[2];
4097*4882a593Smuzhiyun 			}
4098*4882a593Smuzhiyun 		} else if (freq >= 4900 && freq < 5100) {
4099*4882a593Smuzhiyun 			for (c = 0; c < 2; c++) {
4100*4882a593Smuzhiyun 				idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
4101*4882a593Smuzhiyun 				target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
4102*4882a593Smuzhiyun 				a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
4103*4882a593Smuzhiyun 				b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
4104*4882a593Smuzhiyun 				b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
4105*4882a593Smuzhiyun 			}
4106*4882a593Smuzhiyun 		} else if (freq >= 5100 && freq < 5500) {
4107*4882a593Smuzhiyun 			for (c = 0; c < 2; c++) {
4108*4882a593Smuzhiyun 				idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
4109*4882a593Smuzhiyun 				target[c] = sprom->core_pwr_info[c].maxpwr_5g;
4110*4882a593Smuzhiyun 				a1[c] = sprom->core_pwr_info[c].pa_5g[0];
4111*4882a593Smuzhiyun 				b0[c] = sprom->core_pwr_info[c].pa_5g[1];
4112*4882a593Smuzhiyun 				b1[c] = sprom->core_pwr_info[c].pa_5g[2];
4113*4882a593Smuzhiyun 			}
4114*4882a593Smuzhiyun 		} else if (freq >= 5500) {
4115*4882a593Smuzhiyun 			for (c = 0; c < 2; c++) {
4116*4882a593Smuzhiyun 				idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
4117*4882a593Smuzhiyun 				target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
4118*4882a593Smuzhiyun 				a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
4119*4882a593Smuzhiyun 				b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
4120*4882a593Smuzhiyun 				b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
4121*4882a593Smuzhiyun 			}
4122*4882a593Smuzhiyun 		} else {
4123*4882a593Smuzhiyun 			idle[0] = nphy->pwr_ctl_info[0].idle_tssi_5g;
4124*4882a593Smuzhiyun 			idle[1] = nphy->pwr_ctl_info[1].idle_tssi_5g;
4125*4882a593Smuzhiyun 			target[0] = target[1] = 52;
4126*4882a593Smuzhiyun 			a1[0] = a1[1] = -424;
4127*4882a593Smuzhiyun 			b0[0] = b0[1] = 5612;
4128*4882a593Smuzhiyun 			b1[0] = b1[1] = -1393;
4129*4882a593Smuzhiyun 		}
4130*4882a593Smuzhiyun 	}
4131*4882a593Smuzhiyun 
4132*4882a593Smuzhiyun 	ppr_max = b43_ppr_get_max(dev, &nphy->tx_pwr_max_ppr);
4133*4882a593Smuzhiyun 	if (ppr_max) {
4134*4882a593Smuzhiyun 		target[0] = ppr_max;
4135*4882a593Smuzhiyun 		target[1] = ppr_max;
4136*4882a593Smuzhiyun 	}
4137*4882a593Smuzhiyun 
4138*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
4139*4882a593Smuzhiyun 		if (sprom->fem.ghz2.tssipos)
4140*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_TXPCTL_ITSSI, 0x4000);
4141*4882a593Smuzhiyun 		if (dev->phy.rev >= 7) {
4142*4882a593Smuzhiyun 			for (c = 0; c < 2; c++) {
4143*4882a593Smuzhiyun 				r = c ? 0x190 : 0x170;
4144*4882a593Smuzhiyun 				if (b43_nphy_ipa(dev))
4145*4882a593Smuzhiyun 					b43_radio_write(dev, r + 0x9, (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) ? 0xE : 0xC);
4146*4882a593Smuzhiyun 			}
4147*4882a593Smuzhiyun 		} else {
4148*4882a593Smuzhiyun 			if (b43_nphy_ipa(dev)) {
4149*4882a593Smuzhiyun 				tmp = (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) ? 0xC : 0xE;
4150*4882a593Smuzhiyun 				b43_radio_write(dev,
4151*4882a593Smuzhiyun 					B2056_TX0 | B2056_TX_TX_SSI_MUX, tmp);
4152*4882a593Smuzhiyun 				b43_radio_write(dev,
4153*4882a593Smuzhiyun 					B2056_TX1 | B2056_TX_TX_SSI_MUX, tmp);
4154*4882a593Smuzhiyun 			} else {
4155*4882a593Smuzhiyun 				b43_radio_write(dev,
4156*4882a593Smuzhiyun 					B2056_TX0 | B2056_TX_TX_SSI_MUX, 0x11);
4157*4882a593Smuzhiyun 				b43_radio_write(dev,
4158*4882a593Smuzhiyun 					B2056_TX1 | B2056_TX_TX_SSI_MUX, 0x11);
4159*4882a593Smuzhiyun 			}
4160*4882a593Smuzhiyun 		}
4161*4882a593Smuzhiyun 	}
4162*4882a593Smuzhiyun 
4163*4882a593Smuzhiyun 	if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
4164*4882a593Smuzhiyun 		b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
4165*4882a593Smuzhiyun 		b43_read32(dev, B43_MMIO_MACCTL);
4166*4882a593Smuzhiyun 		udelay(1);
4167*4882a593Smuzhiyun 	}
4168*4882a593Smuzhiyun 
4169*4882a593Smuzhiyun 	if (phy->rev >= 19) {
4170*4882a593Smuzhiyun 		/* TODO */
4171*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
4172*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
4173*4882a593Smuzhiyun 				~B43_NPHY_TXPCTL_CMD_INIT, 0x19);
4174*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
4175*4882a593Smuzhiyun 				~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x19);
4176*4882a593Smuzhiyun 	} else {
4177*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
4178*4882a593Smuzhiyun 				~B43_NPHY_TXPCTL_CMD_INIT, 0x40);
4179*4882a593Smuzhiyun 		if (dev->phy.rev > 1)
4180*4882a593Smuzhiyun 			b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
4181*4882a593Smuzhiyun 				~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x40);
4182*4882a593Smuzhiyun 	}
4183*4882a593Smuzhiyun 
4184*4882a593Smuzhiyun 	if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
4185*4882a593Smuzhiyun 		b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
4186*4882a593Smuzhiyun 
4187*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXPCTL_N,
4188*4882a593Smuzhiyun 		      0xF0 << B43_NPHY_TXPCTL_N_TSSID_SHIFT |
4189*4882a593Smuzhiyun 		      3 << B43_NPHY_TXPCTL_N_NPTIL2_SHIFT);
4190*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXPCTL_ITSSI,
4191*4882a593Smuzhiyun 		      idle[0] << B43_NPHY_TXPCTL_ITSSI_0_SHIFT |
4192*4882a593Smuzhiyun 		      idle[1] << B43_NPHY_TXPCTL_ITSSI_1_SHIFT |
4193*4882a593Smuzhiyun 		      B43_NPHY_TXPCTL_ITSSI_BINF);
4194*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXPCTL_TPWR,
4195*4882a593Smuzhiyun 		      target[0] << B43_NPHY_TXPCTL_TPWR_0_SHIFT |
4196*4882a593Smuzhiyun 		      target[1] << B43_NPHY_TXPCTL_TPWR_1_SHIFT);
4197*4882a593Smuzhiyun 
4198*4882a593Smuzhiyun 	for (c = 0; c < 2; c++) {
4199*4882a593Smuzhiyun 		for (i = 0; i < 64; i++) {
4200*4882a593Smuzhiyun 			num = 8 * (16 * b0[c] + b1[c] * i);
4201*4882a593Smuzhiyun 			den = 32768 + a1[c] * i;
4202*4882a593Smuzhiyun 			pwr = max((4 * num + den / 2) / den, -8);
4203*4882a593Smuzhiyun 			if (dev->phy.rev < 3 && (i <= (31 - idle[c] + 1)))
4204*4882a593Smuzhiyun 				pwr = max(pwr, target[c] + 1);
4205*4882a593Smuzhiyun 			regval[i] = pwr;
4206*4882a593Smuzhiyun 		}
4207*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB32(26 + c, 0), 64, regval);
4208*4882a593Smuzhiyun 	}
4209*4882a593Smuzhiyun 
4210*4882a593Smuzhiyun 	b43_nphy_tx_prepare_adjusted_power_table(dev);
4211*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84, nphy->adj_pwr_tbl);
4212*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84, nphy->adj_pwr_tbl);
4213*4882a593Smuzhiyun 
4214*4882a593Smuzhiyun 	if (nphy->hang_avoid)
4215*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, false);
4216*4882a593Smuzhiyun }
4217*4882a593Smuzhiyun 
b43_nphy_tx_gain_table_upload(struct b43_wldev * dev)4218*4882a593Smuzhiyun static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
4219*4882a593Smuzhiyun {
4220*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
4221*4882a593Smuzhiyun 
4222*4882a593Smuzhiyun 	const u32 *table = NULL;
4223*4882a593Smuzhiyun 	u32 rfpwr_offset;
4224*4882a593Smuzhiyun 	u8 pga_gain, pad_gain;
4225*4882a593Smuzhiyun 	int i;
4226*4882a593Smuzhiyun 	const s16 *rf_pwr_offset_table = NULL;
4227*4882a593Smuzhiyun 
4228*4882a593Smuzhiyun 	table = b43_nphy_get_tx_gain_table(dev);
4229*4882a593Smuzhiyun 	if (!table)
4230*4882a593Smuzhiyun 		return;
4231*4882a593Smuzhiyun 
4232*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
4233*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
4234*4882a593Smuzhiyun 
4235*4882a593Smuzhiyun 	if (phy->rev < 3)
4236*4882a593Smuzhiyun 		return;
4237*4882a593Smuzhiyun 
4238*4882a593Smuzhiyun #if 0
4239*4882a593Smuzhiyun 	nphy->gmval = (table[0] >> 16) & 0x7000;
4240*4882a593Smuzhiyun #endif
4241*4882a593Smuzhiyun 
4242*4882a593Smuzhiyun 	if (phy->rev >= 19) {
4243*4882a593Smuzhiyun 		return;
4244*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
4245*4882a593Smuzhiyun 		rf_pwr_offset_table = b43_ntab_get_rf_pwr_offset_table(dev);
4246*4882a593Smuzhiyun 		if (!rf_pwr_offset_table)
4247*4882a593Smuzhiyun 			return;
4248*4882a593Smuzhiyun 		/* TODO: Enable this once we have gains configured */
4249*4882a593Smuzhiyun 		return;
4250*4882a593Smuzhiyun 	}
4251*4882a593Smuzhiyun 
4252*4882a593Smuzhiyun 	for (i = 0; i < 128; i++) {
4253*4882a593Smuzhiyun 		if (phy->rev >= 19) {
4254*4882a593Smuzhiyun 			/* TODO */
4255*4882a593Smuzhiyun 			return;
4256*4882a593Smuzhiyun 		} else if (phy->rev >= 7) {
4257*4882a593Smuzhiyun 			pga_gain = (table[i] >> 24) & 0xf;
4258*4882a593Smuzhiyun 			pad_gain = (table[i] >> 19) & 0x1f;
4259*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
4260*4882a593Smuzhiyun 				rfpwr_offset = rf_pwr_offset_table[pad_gain];
4261*4882a593Smuzhiyun 			else
4262*4882a593Smuzhiyun 				rfpwr_offset = rf_pwr_offset_table[pga_gain];
4263*4882a593Smuzhiyun 		} else {
4264*4882a593Smuzhiyun 			pga_gain = (table[i] >> 24) & 0xF;
4265*4882a593Smuzhiyun 			if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
4266*4882a593Smuzhiyun 				rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
4267*4882a593Smuzhiyun 			else
4268*4882a593Smuzhiyun 				rfpwr_offset = 0; /* FIXME */
4269*4882a593Smuzhiyun 		}
4270*4882a593Smuzhiyun 
4271*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB32(26, 576 + i), rfpwr_offset);
4272*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB32(27, 576 + i), rfpwr_offset);
4273*4882a593Smuzhiyun 	}
4274*4882a593Smuzhiyun }
4275*4882a593Smuzhiyun 
4276*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
b43_nphy_pa_override(struct b43_wldev * dev,bool enable)4277*4882a593Smuzhiyun static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
4278*4882a593Smuzhiyun {
4279*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4280*4882a593Smuzhiyun 	enum nl80211_band band;
4281*4882a593Smuzhiyun 	u16 tmp;
4282*4882a593Smuzhiyun 
4283*4882a593Smuzhiyun 	if (!enable) {
4284*4882a593Smuzhiyun 		nphy->rfctrl_intc1_save = b43_phy_read(dev,
4285*4882a593Smuzhiyun 						       B43_NPHY_RFCTL_INTC1);
4286*4882a593Smuzhiyun 		nphy->rfctrl_intc2_save = b43_phy_read(dev,
4287*4882a593Smuzhiyun 						       B43_NPHY_RFCTL_INTC2);
4288*4882a593Smuzhiyun 		band = b43_current_band(dev->wl);
4289*4882a593Smuzhiyun 		if (dev->phy.rev >= 7) {
4290*4882a593Smuzhiyun 			tmp = 0x1480;
4291*4882a593Smuzhiyun 		} else if (dev->phy.rev >= 3) {
4292*4882a593Smuzhiyun 			if (band == NL80211_BAND_5GHZ)
4293*4882a593Smuzhiyun 				tmp = 0x600;
4294*4882a593Smuzhiyun 			else
4295*4882a593Smuzhiyun 				tmp = 0x480;
4296*4882a593Smuzhiyun 		} else {
4297*4882a593Smuzhiyun 			if (band == NL80211_BAND_5GHZ)
4298*4882a593Smuzhiyun 				tmp = 0x180;
4299*4882a593Smuzhiyun 			else
4300*4882a593Smuzhiyun 				tmp = 0x120;
4301*4882a593Smuzhiyun 		}
4302*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
4303*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
4304*4882a593Smuzhiyun 	} else {
4305*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
4306*4882a593Smuzhiyun 				nphy->rfctrl_intc1_save);
4307*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
4308*4882a593Smuzhiyun 				nphy->rfctrl_intc2_save);
4309*4882a593Smuzhiyun 	}
4310*4882a593Smuzhiyun }
4311*4882a593Smuzhiyun 
4312*4882a593Smuzhiyun /*
4313*4882a593Smuzhiyun  * TX low-pass filter bandwidth setup
4314*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw
4315*4882a593Smuzhiyun  */
b43_nphy_tx_lpf_bw(struct b43_wldev * dev)4316*4882a593Smuzhiyun static void b43_nphy_tx_lpf_bw(struct b43_wldev *dev)
4317*4882a593Smuzhiyun {
4318*4882a593Smuzhiyun 	u16 tmp;
4319*4882a593Smuzhiyun 
4320*4882a593Smuzhiyun 	if (dev->phy.rev < 3 || dev->phy.rev >= 7)
4321*4882a593Smuzhiyun 		return;
4322*4882a593Smuzhiyun 
4323*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev))
4324*4882a593Smuzhiyun 		tmp = b43_is_40mhz(dev) ? 5 : 4;
4325*4882a593Smuzhiyun 	else
4326*4882a593Smuzhiyun 		tmp = b43_is_40mhz(dev) ? 3 : 1;
4327*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
4328*4882a593Smuzhiyun 		      (tmp << 9) | (tmp << 6) | (tmp << 3) | tmp);
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev)) {
4331*4882a593Smuzhiyun 		tmp = b43_is_40mhz(dev) ? 4 : 1;
4332*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
4333*4882a593Smuzhiyun 			      (tmp << 9) | (tmp << 6) | (tmp << 3) | tmp);
4334*4882a593Smuzhiyun 	}
4335*4882a593Smuzhiyun }
4336*4882a593Smuzhiyun 
4337*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
b43_nphy_rx_iq_est(struct b43_wldev * dev,struct nphy_iq_est * est,u16 samps,u8 time,bool wait)4338*4882a593Smuzhiyun static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
4339*4882a593Smuzhiyun 				u16 samps, u8 time, bool wait)
4340*4882a593Smuzhiyun {
4341*4882a593Smuzhiyun 	int i;
4342*4882a593Smuzhiyun 	u16 tmp;
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
4345*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
4346*4882a593Smuzhiyun 	if (wait)
4347*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
4348*4882a593Smuzhiyun 	else
4349*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
4350*4882a593Smuzhiyun 
4351*4882a593Smuzhiyun 	b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
4352*4882a593Smuzhiyun 
4353*4882a593Smuzhiyun 	for (i = 1000; i; i--) {
4354*4882a593Smuzhiyun 		tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
4355*4882a593Smuzhiyun 		if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
4356*4882a593Smuzhiyun 			est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
4357*4882a593Smuzhiyun 					b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
4358*4882a593Smuzhiyun 			est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
4359*4882a593Smuzhiyun 					b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
4360*4882a593Smuzhiyun 			est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
4361*4882a593Smuzhiyun 					b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
4362*4882a593Smuzhiyun 
4363*4882a593Smuzhiyun 			est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
4364*4882a593Smuzhiyun 					b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
4365*4882a593Smuzhiyun 			est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
4366*4882a593Smuzhiyun 					b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
4367*4882a593Smuzhiyun 			est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
4368*4882a593Smuzhiyun 					b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
4369*4882a593Smuzhiyun 			return;
4370*4882a593Smuzhiyun 		}
4371*4882a593Smuzhiyun 		udelay(10);
4372*4882a593Smuzhiyun 	}
4373*4882a593Smuzhiyun 	memset(est, 0, sizeof(*est));
4374*4882a593Smuzhiyun }
4375*4882a593Smuzhiyun 
4376*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
b43_nphy_rx_iq_coeffs(struct b43_wldev * dev,bool write,struct b43_phy_n_iq_comp * pcomp)4377*4882a593Smuzhiyun static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
4378*4882a593Smuzhiyun 					struct b43_phy_n_iq_comp *pcomp)
4379*4882a593Smuzhiyun {
4380*4882a593Smuzhiyun 	if (write) {
4381*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
4382*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
4383*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
4384*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
4385*4882a593Smuzhiyun 	} else {
4386*4882a593Smuzhiyun 		pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
4387*4882a593Smuzhiyun 		pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
4388*4882a593Smuzhiyun 		pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
4389*4882a593Smuzhiyun 		pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
4390*4882a593Smuzhiyun 	}
4391*4882a593Smuzhiyun }
4392*4882a593Smuzhiyun 
4393*4882a593Smuzhiyun #if 0
4394*4882a593Smuzhiyun /* Ready but not used anywhere */
4395*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
4396*4882a593Smuzhiyun static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
4397*4882a593Smuzhiyun {
4398*4882a593Smuzhiyun 	u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
4399*4882a593Smuzhiyun 
4400*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
4401*4882a593Smuzhiyun 	if (core == 0) {
4402*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
4403*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
4404*4882a593Smuzhiyun 	} else {
4405*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
4406*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
4407*4882a593Smuzhiyun 	}
4408*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
4409*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
4410*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
4411*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
4412*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
4413*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
4414*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
4415*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
4416*4882a593Smuzhiyun }
4417*4882a593Smuzhiyun 
4418*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
4419*4882a593Smuzhiyun static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
4420*4882a593Smuzhiyun {
4421*4882a593Smuzhiyun 	u8 rxval, txval;
4422*4882a593Smuzhiyun 	u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
4423*4882a593Smuzhiyun 
4424*4882a593Smuzhiyun 	regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
4425*4882a593Smuzhiyun 	if (core == 0) {
4426*4882a593Smuzhiyun 		regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
4427*4882a593Smuzhiyun 		regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
4428*4882a593Smuzhiyun 	} else {
4429*4882a593Smuzhiyun 		regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
4430*4882a593Smuzhiyun 		regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
4431*4882a593Smuzhiyun 	}
4432*4882a593Smuzhiyun 	regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
4433*4882a593Smuzhiyun 	regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
4434*4882a593Smuzhiyun 	regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
4435*4882a593Smuzhiyun 	regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
4436*4882a593Smuzhiyun 	regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
4437*4882a593Smuzhiyun 	regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
4438*4882a593Smuzhiyun 	regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
4439*4882a593Smuzhiyun 	regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
4440*4882a593Smuzhiyun 
4441*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
4442*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
4443*4882a593Smuzhiyun 
4444*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
4445*4882a593Smuzhiyun 			~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
4446*4882a593Smuzhiyun 			((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
4447*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
4448*4882a593Smuzhiyun 			((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
4449*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
4450*4882a593Smuzhiyun 			(core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
4451*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
4452*4882a593Smuzhiyun 			(core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
4453*4882a593Smuzhiyun 
4454*4882a593Smuzhiyun 	if (core == 0) {
4455*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
4456*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
4457*4882a593Smuzhiyun 	} else {
4458*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
4459*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
4460*4882a593Smuzhiyun 	}
4461*4882a593Smuzhiyun 
4462*4882a593Smuzhiyun 	b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_PA, 0, 3);
4463*4882a593Smuzhiyun 	b43_nphy_rf_ctl_override(dev, 8, 0, 3, false);
4464*4882a593Smuzhiyun 	b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
4465*4882a593Smuzhiyun 
4466*4882a593Smuzhiyun 	if (core == 0) {
4467*4882a593Smuzhiyun 		rxval = 1;
4468*4882a593Smuzhiyun 		txval = 8;
4469*4882a593Smuzhiyun 	} else {
4470*4882a593Smuzhiyun 		rxval = 4;
4471*4882a593Smuzhiyun 		txval = 2;
4472*4882a593Smuzhiyun 	}
4473*4882a593Smuzhiyun 	b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, rxval,
4474*4882a593Smuzhiyun 				      core + 1);
4475*4882a593Smuzhiyun 	b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, txval,
4476*4882a593Smuzhiyun 				      2 - core);
4477*4882a593Smuzhiyun }
4478*4882a593Smuzhiyun #endif
4479*4882a593Smuzhiyun 
4480*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
b43_nphy_calc_rx_iq_comp(struct b43_wldev * dev,u8 mask)4481*4882a593Smuzhiyun static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
4482*4882a593Smuzhiyun {
4483*4882a593Smuzhiyun 	int i;
4484*4882a593Smuzhiyun 	s32 iq;
4485*4882a593Smuzhiyun 	u32 ii;
4486*4882a593Smuzhiyun 	u32 qq;
4487*4882a593Smuzhiyun 	int iq_nbits, qq_nbits;
4488*4882a593Smuzhiyun 	int arsh, brsh;
4489*4882a593Smuzhiyun 	u16 tmp, a, b;
4490*4882a593Smuzhiyun 
4491*4882a593Smuzhiyun 	struct nphy_iq_est est;
4492*4882a593Smuzhiyun 	struct b43_phy_n_iq_comp old;
4493*4882a593Smuzhiyun 	struct b43_phy_n_iq_comp new = { };
4494*4882a593Smuzhiyun 	bool error = false;
4495*4882a593Smuzhiyun 
4496*4882a593Smuzhiyun 	if (mask == 0)
4497*4882a593Smuzhiyun 		return;
4498*4882a593Smuzhiyun 
4499*4882a593Smuzhiyun 	b43_nphy_rx_iq_coeffs(dev, false, &old);
4500*4882a593Smuzhiyun 	b43_nphy_rx_iq_coeffs(dev, true, &new);
4501*4882a593Smuzhiyun 	b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
4502*4882a593Smuzhiyun 	new = old;
4503*4882a593Smuzhiyun 
4504*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
4505*4882a593Smuzhiyun 		if (i == 0 && (mask & 1)) {
4506*4882a593Smuzhiyun 			iq = est.iq0_prod;
4507*4882a593Smuzhiyun 			ii = est.i0_pwr;
4508*4882a593Smuzhiyun 			qq = est.q0_pwr;
4509*4882a593Smuzhiyun 		} else if (i == 1 && (mask & 2)) {
4510*4882a593Smuzhiyun 			iq = est.iq1_prod;
4511*4882a593Smuzhiyun 			ii = est.i1_pwr;
4512*4882a593Smuzhiyun 			qq = est.q1_pwr;
4513*4882a593Smuzhiyun 		} else {
4514*4882a593Smuzhiyun 			continue;
4515*4882a593Smuzhiyun 		}
4516*4882a593Smuzhiyun 
4517*4882a593Smuzhiyun 		if (ii + qq < 2) {
4518*4882a593Smuzhiyun 			error = true;
4519*4882a593Smuzhiyun 			break;
4520*4882a593Smuzhiyun 		}
4521*4882a593Smuzhiyun 
4522*4882a593Smuzhiyun 		iq_nbits = fls(abs(iq));
4523*4882a593Smuzhiyun 		qq_nbits = fls(qq);
4524*4882a593Smuzhiyun 
4525*4882a593Smuzhiyun 		arsh = iq_nbits - 20;
4526*4882a593Smuzhiyun 		if (arsh >= 0) {
4527*4882a593Smuzhiyun 			a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
4528*4882a593Smuzhiyun 			tmp = ii >> arsh;
4529*4882a593Smuzhiyun 		} else {
4530*4882a593Smuzhiyun 			a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
4531*4882a593Smuzhiyun 			tmp = ii << -arsh;
4532*4882a593Smuzhiyun 		}
4533*4882a593Smuzhiyun 		if (tmp == 0) {
4534*4882a593Smuzhiyun 			error = true;
4535*4882a593Smuzhiyun 			break;
4536*4882a593Smuzhiyun 		}
4537*4882a593Smuzhiyun 		a /= tmp;
4538*4882a593Smuzhiyun 
4539*4882a593Smuzhiyun 		brsh = qq_nbits - 11;
4540*4882a593Smuzhiyun 		if (brsh >= 0) {
4541*4882a593Smuzhiyun 			b = (qq << (31 - qq_nbits));
4542*4882a593Smuzhiyun 			tmp = ii >> brsh;
4543*4882a593Smuzhiyun 		} else {
4544*4882a593Smuzhiyun 			b = (qq << (31 - qq_nbits));
4545*4882a593Smuzhiyun 			tmp = ii << -brsh;
4546*4882a593Smuzhiyun 		}
4547*4882a593Smuzhiyun 		if (tmp == 0) {
4548*4882a593Smuzhiyun 			error = true;
4549*4882a593Smuzhiyun 			break;
4550*4882a593Smuzhiyun 		}
4551*4882a593Smuzhiyun 		b = int_sqrt(b / tmp - a * a) - (1 << 10);
4552*4882a593Smuzhiyun 
4553*4882a593Smuzhiyun 		if (i == 0 && (mask & 0x1)) {
4554*4882a593Smuzhiyun 			if (dev->phy.rev >= 3) {
4555*4882a593Smuzhiyun 				new.a0 = a & 0x3FF;
4556*4882a593Smuzhiyun 				new.b0 = b & 0x3FF;
4557*4882a593Smuzhiyun 			} else {
4558*4882a593Smuzhiyun 				new.a0 = b & 0x3FF;
4559*4882a593Smuzhiyun 				new.b0 = a & 0x3FF;
4560*4882a593Smuzhiyun 			}
4561*4882a593Smuzhiyun 		} else if (i == 1 && (mask & 0x2)) {
4562*4882a593Smuzhiyun 			if (dev->phy.rev >= 3) {
4563*4882a593Smuzhiyun 				new.a1 = a & 0x3FF;
4564*4882a593Smuzhiyun 				new.b1 = b & 0x3FF;
4565*4882a593Smuzhiyun 			} else {
4566*4882a593Smuzhiyun 				new.a1 = b & 0x3FF;
4567*4882a593Smuzhiyun 				new.b1 = a & 0x3FF;
4568*4882a593Smuzhiyun 			}
4569*4882a593Smuzhiyun 		}
4570*4882a593Smuzhiyun 	}
4571*4882a593Smuzhiyun 
4572*4882a593Smuzhiyun 	if (error)
4573*4882a593Smuzhiyun 		new = old;
4574*4882a593Smuzhiyun 
4575*4882a593Smuzhiyun 	b43_nphy_rx_iq_coeffs(dev, true, &new);
4576*4882a593Smuzhiyun }
4577*4882a593Smuzhiyun 
4578*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
b43_nphy_tx_iq_workaround(struct b43_wldev * dev)4579*4882a593Smuzhiyun static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
4580*4882a593Smuzhiyun {
4581*4882a593Smuzhiyun 	u16 array[4];
4582*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
4583*4882a593Smuzhiyun 
4584*4882a593Smuzhiyun 	b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
4585*4882a593Smuzhiyun 	b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
4586*4882a593Smuzhiyun 	b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
4587*4882a593Smuzhiyun 	b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
4588*4882a593Smuzhiyun }
4589*4882a593Smuzhiyun 
4590*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
b43_nphy_spur_workaround(struct b43_wldev * dev)4591*4882a593Smuzhiyun static void b43_nphy_spur_workaround(struct b43_wldev *dev)
4592*4882a593Smuzhiyun {
4593*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4594*4882a593Smuzhiyun 
4595*4882a593Smuzhiyun 	u8 channel = dev->phy.channel;
4596*4882a593Smuzhiyun 	int tone[2] = { 57, 58 };
4597*4882a593Smuzhiyun 	u32 noise[2] = { 0x3FF, 0x3FF };
4598*4882a593Smuzhiyun 
4599*4882a593Smuzhiyun 	B43_WARN_ON(dev->phy.rev < 3);
4600*4882a593Smuzhiyun 
4601*4882a593Smuzhiyun 	if (nphy->hang_avoid)
4602*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
4603*4882a593Smuzhiyun 
4604*4882a593Smuzhiyun 	if (nphy->gband_spurwar_en) {
4605*4882a593Smuzhiyun 		/* TODO: N PHY Adjust Analog Pfbw (7) */
4606*4882a593Smuzhiyun 		if (channel == 11 && b43_is_40mhz(dev)) {
4607*4882a593Smuzhiyun 			; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
4608*4882a593Smuzhiyun 		} else {
4609*4882a593Smuzhiyun 			; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
4610*4882a593Smuzhiyun 		}
4611*4882a593Smuzhiyun 		/* TODO: N PHY Adjust CRS Min Power (0x1E) */
4612*4882a593Smuzhiyun 	}
4613*4882a593Smuzhiyun 
4614*4882a593Smuzhiyun 	if (nphy->aband_spurwar_en) {
4615*4882a593Smuzhiyun 		if (channel == 54) {
4616*4882a593Smuzhiyun 			tone[0] = 0x20;
4617*4882a593Smuzhiyun 			noise[0] = 0x25F;
4618*4882a593Smuzhiyun 		} else if (channel == 38 || channel == 102 || channel == 118) {
4619*4882a593Smuzhiyun 			if (0 /* FIXME */) {
4620*4882a593Smuzhiyun 				tone[0] = 0x20;
4621*4882a593Smuzhiyun 				noise[0] = 0x21F;
4622*4882a593Smuzhiyun 			} else {
4623*4882a593Smuzhiyun 				tone[0] = 0;
4624*4882a593Smuzhiyun 				noise[0] = 0;
4625*4882a593Smuzhiyun 			}
4626*4882a593Smuzhiyun 		} else if (channel == 134) {
4627*4882a593Smuzhiyun 			tone[0] = 0x20;
4628*4882a593Smuzhiyun 			noise[0] = 0x21F;
4629*4882a593Smuzhiyun 		} else if (channel == 151) {
4630*4882a593Smuzhiyun 			tone[0] = 0x10;
4631*4882a593Smuzhiyun 			noise[0] = 0x23F;
4632*4882a593Smuzhiyun 		} else if (channel == 153 || channel == 161) {
4633*4882a593Smuzhiyun 			tone[0] = 0x30;
4634*4882a593Smuzhiyun 			noise[0] = 0x23F;
4635*4882a593Smuzhiyun 		} else {
4636*4882a593Smuzhiyun 			tone[0] = 0;
4637*4882a593Smuzhiyun 			noise[0] = 0;
4638*4882a593Smuzhiyun 		}
4639*4882a593Smuzhiyun 
4640*4882a593Smuzhiyun 		if (!tone[0] && !noise[0]) {
4641*4882a593Smuzhiyun 			; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
4642*4882a593Smuzhiyun 		} else {
4643*4882a593Smuzhiyun 			; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
4644*4882a593Smuzhiyun 		}
4645*4882a593Smuzhiyun 	}
4646*4882a593Smuzhiyun 
4647*4882a593Smuzhiyun 	if (nphy->hang_avoid)
4648*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
4649*4882a593Smuzhiyun }
4650*4882a593Smuzhiyun 
4651*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev * dev)4652*4882a593Smuzhiyun static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
4653*4882a593Smuzhiyun {
4654*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4655*4882a593Smuzhiyun 	int i, j;
4656*4882a593Smuzhiyun 	u32 tmp;
4657*4882a593Smuzhiyun 	u32 cur_real, cur_imag, real_part, imag_part;
4658*4882a593Smuzhiyun 
4659*4882a593Smuzhiyun 	u16 buffer[7];
4660*4882a593Smuzhiyun 
4661*4882a593Smuzhiyun 	if (nphy->hang_avoid)
4662*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, true);
4663*4882a593Smuzhiyun 
4664*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
4665*4882a593Smuzhiyun 
4666*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
4667*4882a593Smuzhiyun 		tmp = ((buffer[i * 2] & 0x3FF) << 10) |
4668*4882a593Smuzhiyun 			(buffer[i * 2 + 1] & 0x3FF);
4669*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
4670*4882a593Smuzhiyun 				(((i + 26) << 10) | 320));
4671*4882a593Smuzhiyun 		for (j = 0; j < 128; j++) {
4672*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
4673*4882a593Smuzhiyun 					((tmp >> 16) & 0xFFFF));
4674*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
4675*4882a593Smuzhiyun 					(tmp & 0xFFFF));
4676*4882a593Smuzhiyun 		}
4677*4882a593Smuzhiyun 	}
4678*4882a593Smuzhiyun 
4679*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
4680*4882a593Smuzhiyun 		tmp = buffer[5 + i];
4681*4882a593Smuzhiyun 		real_part = (tmp >> 8) & 0xFF;
4682*4882a593Smuzhiyun 		imag_part = (tmp & 0xFF);
4683*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
4684*4882a593Smuzhiyun 				(((i + 26) << 10) | 448));
4685*4882a593Smuzhiyun 
4686*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
4687*4882a593Smuzhiyun 			cur_real = real_part;
4688*4882a593Smuzhiyun 			cur_imag = imag_part;
4689*4882a593Smuzhiyun 			tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
4690*4882a593Smuzhiyun 		}
4691*4882a593Smuzhiyun 
4692*4882a593Smuzhiyun 		for (j = 0; j < 128; j++) {
4693*4882a593Smuzhiyun 			if (dev->phy.rev < 3) {
4694*4882a593Smuzhiyun 				cur_real = (real_part * loscale[j] + 128) >> 8;
4695*4882a593Smuzhiyun 				cur_imag = (imag_part * loscale[j] + 128) >> 8;
4696*4882a593Smuzhiyun 				tmp = ((cur_real & 0xFF) << 8) |
4697*4882a593Smuzhiyun 					(cur_imag & 0xFF);
4698*4882a593Smuzhiyun 			}
4699*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
4700*4882a593Smuzhiyun 					((tmp >> 16) & 0xFFFF));
4701*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
4702*4882a593Smuzhiyun 					(tmp & 0xFFFF));
4703*4882a593Smuzhiyun 		}
4704*4882a593Smuzhiyun 	}
4705*4882a593Smuzhiyun 
4706*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
4707*4882a593Smuzhiyun 		b43_shm_write16(dev, B43_SHM_SHARED,
4708*4882a593Smuzhiyun 				B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
4709*4882a593Smuzhiyun 		b43_shm_write16(dev, B43_SHM_SHARED,
4710*4882a593Smuzhiyun 				B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
4711*4882a593Smuzhiyun 	}
4712*4882a593Smuzhiyun 
4713*4882a593Smuzhiyun 	if (nphy->hang_avoid)
4714*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, false);
4715*4882a593Smuzhiyun }
4716*4882a593Smuzhiyun 
4717*4882a593Smuzhiyun /*
4718*4882a593Smuzhiyun  * Restore RSSI Calibration
4719*4882a593Smuzhiyun  * https://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
4720*4882a593Smuzhiyun  */
b43_nphy_restore_rssi_cal(struct b43_wldev * dev)4721*4882a593Smuzhiyun static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
4722*4882a593Smuzhiyun {
4723*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4724*4882a593Smuzhiyun 
4725*4882a593Smuzhiyun 	u16 *rssical_radio_regs = NULL;
4726*4882a593Smuzhiyun 	u16 *rssical_phy_regs = NULL;
4727*4882a593Smuzhiyun 
4728*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
4729*4882a593Smuzhiyun 		if (!nphy->rssical_chanspec_2G.center_freq)
4730*4882a593Smuzhiyun 			return;
4731*4882a593Smuzhiyun 		rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
4732*4882a593Smuzhiyun 		rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
4733*4882a593Smuzhiyun 	} else {
4734*4882a593Smuzhiyun 		if (!nphy->rssical_chanspec_5G.center_freq)
4735*4882a593Smuzhiyun 			return;
4736*4882a593Smuzhiyun 		rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
4737*4882a593Smuzhiyun 		rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
4738*4882a593Smuzhiyun 	}
4739*4882a593Smuzhiyun 
4740*4882a593Smuzhiyun 	if (dev->phy.rev >= 19) {
4741*4882a593Smuzhiyun 		/* TODO */
4742*4882a593Smuzhiyun 	} else if (dev->phy.rev >= 7) {
4743*4882a593Smuzhiyun 		b43_radio_maskset(dev, R2057_NB_MASTER_CORE0, ~R2057_VCM_MASK,
4744*4882a593Smuzhiyun 				  rssical_radio_regs[0]);
4745*4882a593Smuzhiyun 		b43_radio_maskset(dev, R2057_NB_MASTER_CORE1, ~R2057_VCM_MASK,
4746*4882a593Smuzhiyun 				  rssical_radio_regs[1]);
4747*4882a593Smuzhiyun 	} else {
4748*4882a593Smuzhiyun 		b43_radio_maskset(dev, B2056_RX0 | B2056_RX_RSSI_MISC, 0xE3,
4749*4882a593Smuzhiyun 				  rssical_radio_regs[0]);
4750*4882a593Smuzhiyun 		b43_radio_maskset(dev, B2056_RX1 | B2056_RX_RSSI_MISC, 0xE3,
4751*4882a593Smuzhiyun 				  rssical_radio_regs[1]);
4752*4882a593Smuzhiyun 	}
4753*4882a593Smuzhiyun 
4754*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
4755*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
4756*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
4757*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
4758*4882a593Smuzhiyun 
4759*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
4760*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
4761*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
4762*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
4763*4882a593Smuzhiyun 
4764*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
4765*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
4766*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
4767*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
4768*4882a593Smuzhiyun }
4769*4882a593Smuzhiyun 
b43_nphy_tx_cal_radio_setup_rev19(struct b43_wldev * dev)4770*4882a593Smuzhiyun static void b43_nphy_tx_cal_radio_setup_rev19(struct b43_wldev *dev)
4771*4882a593Smuzhiyun {
4772*4882a593Smuzhiyun 	/* TODO */
4773*4882a593Smuzhiyun }
4774*4882a593Smuzhiyun 
b43_nphy_tx_cal_radio_setup_rev7(struct b43_wldev * dev)4775*4882a593Smuzhiyun static void b43_nphy_tx_cal_radio_setup_rev7(struct b43_wldev *dev)
4776*4882a593Smuzhiyun {
4777*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
4778*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4779*4882a593Smuzhiyun 	u16 *save = nphy->tx_rx_cal_radio_saveregs;
4780*4882a593Smuzhiyun 	int core, off;
4781*4882a593Smuzhiyun 	u16 r, tmp;
4782*4882a593Smuzhiyun 
4783*4882a593Smuzhiyun 	for (core = 0; core < 2; core++) {
4784*4882a593Smuzhiyun 		r = core ? 0x20 : 0;
4785*4882a593Smuzhiyun 		off = core * 11;
4786*4882a593Smuzhiyun 
4787*4882a593Smuzhiyun 		save[off + 0] = b43_radio_read(dev, r + R2057_TX0_TX_SSI_MASTER);
4788*4882a593Smuzhiyun 		save[off + 1] = b43_radio_read(dev, r + R2057_TX0_IQCAL_VCM_HG);
4789*4882a593Smuzhiyun 		save[off + 2] = b43_radio_read(dev, r + R2057_TX0_IQCAL_IDAC);
4790*4882a593Smuzhiyun 		save[off + 3] = b43_radio_read(dev, r + R2057_TX0_TSSI_VCM);
4791*4882a593Smuzhiyun 		save[off + 4] = 0;
4792*4882a593Smuzhiyun 		save[off + 5] = b43_radio_read(dev, r + R2057_TX0_TX_SSI_MUX);
4793*4882a593Smuzhiyun 		if (phy->radio_rev != 5)
4794*4882a593Smuzhiyun 			save[off + 6] = b43_radio_read(dev, r + R2057_TX0_TSSIA);
4795*4882a593Smuzhiyun 		save[off + 7] = b43_radio_read(dev, r + R2057_TX0_TSSIG);
4796*4882a593Smuzhiyun 		save[off + 8] = b43_radio_read(dev, r + R2057_TX0_TSSI_MISC1);
4797*4882a593Smuzhiyun 
4798*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
4799*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_TX_SSI_MASTER, 0xA);
4800*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_IQCAL_VCM_HG, 0x43);
4801*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_IQCAL_IDAC, 0x55);
4802*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_TSSI_VCM, 0);
4803*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_TSSIG, 0);
4804*4882a593Smuzhiyun 			if (nphy->use_int_tx_iq_lo_cal) {
4805*4882a593Smuzhiyun 				b43_radio_write(dev, r + R2057_TX0_TX_SSI_MUX, 0x4);
4806*4882a593Smuzhiyun 				tmp = true ? 0x31 : 0x21; /* TODO */
4807*4882a593Smuzhiyun 				b43_radio_write(dev, r + R2057_TX0_TSSIA, tmp);
4808*4882a593Smuzhiyun 			}
4809*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_TSSI_MISC1, 0x00);
4810*4882a593Smuzhiyun 		} else {
4811*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_TX_SSI_MASTER, 0x6);
4812*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_IQCAL_VCM_HG, 0x43);
4813*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_IQCAL_IDAC, 0x55);
4814*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_TSSI_VCM, 0);
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun 			if (phy->radio_rev != 5)
4817*4882a593Smuzhiyun 				b43_radio_write(dev, r + R2057_TX0_TSSIA, 0);
4818*4882a593Smuzhiyun 			if (nphy->use_int_tx_iq_lo_cal) {
4819*4882a593Smuzhiyun 				b43_radio_write(dev, r + R2057_TX0_TX_SSI_MUX, 0x6);
4820*4882a593Smuzhiyun 				tmp = true ? 0x31 : 0x21; /* TODO */
4821*4882a593Smuzhiyun 				b43_radio_write(dev, r + R2057_TX0_TSSIG, tmp);
4822*4882a593Smuzhiyun 			}
4823*4882a593Smuzhiyun 			b43_radio_write(dev, r + R2057_TX0_TSSI_MISC1, 0);
4824*4882a593Smuzhiyun 		}
4825*4882a593Smuzhiyun 	}
4826*4882a593Smuzhiyun }
4827*4882a593Smuzhiyun 
4828*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
b43_nphy_tx_cal_radio_setup(struct b43_wldev * dev)4829*4882a593Smuzhiyun static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
4830*4882a593Smuzhiyun {
4831*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
4832*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4833*4882a593Smuzhiyun 	u16 *save = nphy->tx_rx_cal_radio_saveregs;
4834*4882a593Smuzhiyun 	u16 tmp;
4835*4882a593Smuzhiyun 	u8 offset, i;
4836*4882a593Smuzhiyun 
4837*4882a593Smuzhiyun 	if (phy->rev >= 19) {
4838*4882a593Smuzhiyun 		b43_nphy_tx_cal_radio_setup_rev19(dev);
4839*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
4840*4882a593Smuzhiyun 		b43_nphy_tx_cal_radio_setup_rev7(dev);
4841*4882a593Smuzhiyun 	} else if (phy->rev >= 3) {
4842*4882a593Smuzhiyun 	    for (i = 0; i < 2; i++) {
4843*4882a593Smuzhiyun 		tmp = (i == 0) ? 0x2000 : 0x3000;
4844*4882a593Smuzhiyun 		offset = i * 11;
4845*4882a593Smuzhiyun 
4846*4882a593Smuzhiyun 		save[offset + 0] = b43_radio_read(dev, B2055_CAL_RVARCTL);
4847*4882a593Smuzhiyun 		save[offset + 1] = b43_radio_read(dev, B2055_CAL_LPOCTL);
4848*4882a593Smuzhiyun 		save[offset + 2] = b43_radio_read(dev, B2055_CAL_TS);
4849*4882a593Smuzhiyun 		save[offset + 3] = b43_radio_read(dev, B2055_CAL_RCCALRTS);
4850*4882a593Smuzhiyun 		save[offset + 4] = b43_radio_read(dev, B2055_CAL_RCALRTS);
4851*4882a593Smuzhiyun 		save[offset + 5] = b43_radio_read(dev, B2055_PADDRV);
4852*4882a593Smuzhiyun 		save[offset + 6] = b43_radio_read(dev, B2055_XOCTL1);
4853*4882a593Smuzhiyun 		save[offset + 7] = b43_radio_read(dev, B2055_XOCTL2);
4854*4882a593Smuzhiyun 		save[offset + 8] = b43_radio_read(dev, B2055_XOREGUL);
4855*4882a593Smuzhiyun 		save[offset + 9] = b43_radio_read(dev, B2055_XOMISC);
4856*4882a593Smuzhiyun 		save[offset + 10] = b43_radio_read(dev, B2055_PLL_LFC1);
4857*4882a593Smuzhiyun 
4858*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
4859*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
4860*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_LPOCTL, 0x40);
4861*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_TS, 0x55);
4862*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_RCCALRTS, 0);
4863*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_RCALRTS, 0);
4864*4882a593Smuzhiyun 			if (nphy->ipa5g_on) {
4865*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_PADDRV, 4);
4866*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_XOCTL1, 1);
4867*4882a593Smuzhiyun 			} else {
4868*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_PADDRV, 0);
4869*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_XOCTL1, 0x2F);
4870*4882a593Smuzhiyun 			}
4871*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_XOCTL2, 0);
4872*4882a593Smuzhiyun 		} else {
4873*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_RVARCTL, 0x06);
4874*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_LPOCTL, 0x40);
4875*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_TS, 0x55);
4876*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_RCCALRTS, 0);
4877*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_CAL_RCALRTS, 0);
4878*4882a593Smuzhiyun 			b43_radio_write(dev, tmp | B2055_XOCTL1, 0);
4879*4882a593Smuzhiyun 			if (nphy->ipa2g_on) {
4880*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_PADDRV, 6);
4881*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_XOCTL2,
4882*4882a593Smuzhiyun 					(dev->phy.rev < 5) ? 0x11 : 0x01);
4883*4882a593Smuzhiyun 			} else {
4884*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_PADDRV, 0);
4885*4882a593Smuzhiyun 				b43_radio_write(dev, tmp | B2055_XOCTL2, 0);
4886*4882a593Smuzhiyun 			}
4887*4882a593Smuzhiyun 		}
4888*4882a593Smuzhiyun 		b43_radio_write(dev, tmp | B2055_XOREGUL, 0);
4889*4882a593Smuzhiyun 		b43_radio_write(dev, tmp | B2055_XOMISC, 0);
4890*4882a593Smuzhiyun 		b43_radio_write(dev, tmp | B2055_PLL_LFC1, 0);
4891*4882a593Smuzhiyun 	    }
4892*4882a593Smuzhiyun 	} else {
4893*4882a593Smuzhiyun 		save[0] = b43_radio_read(dev, B2055_C1_TX_RF_IQCAL1);
4894*4882a593Smuzhiyun 		b43_radio_write(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
4895*4882a593Smuzhiyun 
4896*4882a593Smuzhiyun 		save[1] = b43_radio_read(dev, B2055_C1_TX_RF_IQCAL2);
4897*4882a593Smuzhiyun 		b43_radio_write(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
4898*4882a593Smuzhiyun 
4899*4882a593Smuzhiyun 		save[2] = b43_radio_read(dev, B2055_C2_TX_RF_IQCAL1);
4900*4882a593Smuzhiyun 		b43_radio_write(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
4901*4882a593Smuzhiyun 
4902*4882a593Smuzhiyun 		save[3] = b43_radio_read(dev, B2055_C2_TX_RF_IQCAL2);
4903*4882a593Smuzhiyun 		b43_radio_write(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
4904*4882a593Smuzhiyun 
4905*4882a593Smuzhiyun 		save[3] = b43_radio_read(dev, B2055_C1_PWRDET_RXTX);
4906*4882a593Smuzhiyun 		save[4] = b43_radio_read(dev, B2055_C2_PWRDET_RXTX);
4907*4882a593Smuzhiyun 
4908*4882a593Smuzhiyun 		if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
4909*4882a593Smuzhiyun 		    B43_NPHY_BANDCTL_5GHZ)) {
4910*4882a593Smuzhiyun 			b43_radio_write(dev, B2055_C1_PWRDET_RXTX, 0x04);
4911*4882a593Smuzhiyun 			b43_radio_write(dev, B2055_C2_PWRDET_RXTX, 0x04);
4912*4882a593Smuzhiyun 		} else {
4913*4882a593Smuzhiyun 			b43_radio_write(dev, B2055_C1_PWRDET_RXTX, 0x20);
4914*4882a593Smuzhiyun 			b43_radio_write(dev, B2055_C2_PWRDET_RXTX, 0x20);
4915*4882a593Smuzhiyun 		}
4916*4882a593Smuzhiyun 
4917*4882a593Smuzhiyun 		if (dev->phy.rev < 2) {
4918*4882a593Smuzhiyun 			b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
4919*4882a593Smuzhiyun 			b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
4920*4882a593Smuzhiyun 		} else {
4921*4882a593Smuzhiyun 			b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
4922*4882a593Smuzhiyun 			b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
4923*4882a593Smuzhiyun 		}
4924*4882a593Smuzhiyun 	}
4925*4882a593Smuzhiyun }
4926*4882a593Smuzhiyun 
4927*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
b43_nphy_update_tx_cal_ladder(struct b43_wldev * dev,u16 core)4928*4882a593Smuzhiyun static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
4929*4882a593Smuzhiyun {
4930*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
4931*4882a593Smuzhiyun 	int i;
4932*4882a593Smuzhiyun 	u16 scale, entry;
4933*4882a593Smuzhiyun 
4934*4882a593Smuzhiyun 	u16 tmp = nphy->txcal_bbmult;
4935*4882a593Smuzhiyun 	if (core == 0)
4936*4882a593Smuzhiyun 		tmp >>= 8;
4937*4882a593Smuzhiyun 	tmp &= 0xff;
4938*4882a593Smuzhiyun 
4939*4882a593Smuzhiyun 	for (i = 0; i < 18; i++) {
4940*4882a593Smuzhiyun 		scale = (ladder_lo[i].percent * tmp) / 100;
4941*4882a593Smuzhiyun 		entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
4942*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(15, i), entry);
4943*4882a593Smuzhiyun 
4944*4882a593Smuzhiyun 		scale = (ladder_iq[i].percent * tmp) / 100;
4945*4882a593Smuzhiyun 		entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
4946*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
4947*4882a593Smuzhiyun 	}
4948*4882a593Smuzhiyun }
4949*4882a593Smuzhiyun 
b43_nphy_pa_set_tx_dig_filter(struct b43_wldev * dev,u16 offset,const s16 * filter)4950*4882a593Smuzhiyun static void b43_nphy_pa_set_tx_dig_filter(struct b43_wldev *dev, u16 offset,
4951*4882a593Smuzhiyun 					  const s16 *filter)
4952*4882a593Smuzhiyun {
4953*4882a593Smuzhiyun 	int i;
4954*4882a593Smuzhiyun 
4955*4882a593Smuzhiyun 	offset = B43_PHY_N(offset);
4956*4882a593Smuzhiyun 
4957*4882a593Smuzhiyun 	for (i = 0; i < 15; i++, offset++)
4958*4882a593Smuzhiyun 		b43_phy_write(dev, offset, filter[i]);
4959*4882a593Smuzhiyun }
4960*4882a593Smuzhiyun 
4961*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev * dev)4962*4882a593Smuzhiyun static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
4963*4882a593Smuzhiyun {
4964*4882a593Smuzhiyun 	b43_nphy_pa_set_tx_dig_filter(dev, 0x2C5,
4965*4882a593Smuzhiyun 				      tbl_tx_filter_coef_rev4[2]);
4966*4882a593Smuzhiyun }
4967*4882a593Smuzhiyun 
4968*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev * dev)4969*4882a593Smuzhiyun static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
4970*4882a593Smuzhiyun {
4971*4882a593Smuzhiyun 	/* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
4972*4882a593Smuzhiyun 	static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
4973*4882a593Smuzhiyun 	static const s16 dig_filter_phy_rev16[] = {
4974*4882a593Smuzhiyun 		-375, 136, -407, 208, -1527,
4975*4882a593Smuzhiyun 		956, 93, 186, 93, 230,
4976*4882a593Smuzhiyun 		-44, 230, 201, -191, 201,
4977*4882a593Smuzhiyun 	};
4978*4882a593Smuzhiyun 	int i;
4979*4882a593Smuzhiyun 
4980*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
4981*4882a593Smuzhiyun 		b43_nphy_pa_set_tx_dig_filter(dev, offset[i],
4982*4882a593Smuzhiyun 					      tbl_tx_filter_coef_rev4[i]);
4983*4882a593Smuzhiyun 
4984*4882a593Smuzhiyun 	/* Verified with BCM43227 and BCM43228 */
4985*4882a593Smuzhiyun 	if (dev->phy.rev == 16)
4986*4882a593Smuzhiyun 		b43_nphy_pa_set_tx_dig_filter(dev, 0x186, dig_filter_phy_rev16);
4987*4882a593Smuzhiyun 
4988*4882a593Smuzhiyun 	/* Verified with BCM43131 and BCM43217 */
4989*4882a593Smuzhiyun 	if (dev->phy.rev == 17) {
4990*4882a593Smuzhiyun 		b43_nphy_pa_set_tx_dig_filter(dev, 0x186, dig_filter_phy_rev16);
4991*4882a593Smuzhiyun 		b43_nphy_pa_set_tx_dig_filter(dev, 0x195,
4992*4882a593Smuzhiyun 					      tbl_tx_filter_coef_rev4[1]);
4993*4882a593Smuzhiyun 	}
4994*4882a593Smuzhiyun 
4995*4882a593Smuzhiyun 	if (b43_is_40mhz(dev)) {
4996*4882a593Smuzhiyun 		b43_nphy_pa_set_tx_dig_filter(dev, 0x186,
4997*4882a593Smuzhiyun 					      tbl_tx_filter_coef_rev4[3]);
4998*4882a593Smuzhiyun 	} else {
4999*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
5000*4882a593Smuzhiyun 			b43_nphy_pa_set_tx_dig_filter(dev, 0x186,
5001*4882a593Smuzhiyun 						      tbl_tx_filter_coef_rev4[5]);
5002*4882a593Smuzhiyun 		if (dev->phy.channel == 14)
5003*4882a593Smuzhiyun 			b43_nphy_pa_set_tx_dig_filter(dev, 0x186,
5004*4882a593Smuzhiyun 						      tbl_tx_filter_coef_rev4[6]);
5005*4882a593Smuzhiyun 	}
5006*4882a593Smuzhiyun }
5007*4882a593Smuzhiyun 
5008*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
b43_nphy_get_tx_gains(struct b43_wldev * dev)5009*4882a593Smuzhiyun static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
5010*4882a593Smuzhiyun {
5011*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5012*4882a593Smuzhiyun 
5013*4882a593Smuzhiyun 	u16 curr_gain[2];
5014*4882a593Smuzhiyun 	struct nphy_txgains target;
5015*4882a593Smuzhiyun 	const u32 *table = NULL;
5016*4882a593Smuzhiyun 
5017*4882a593Smuzhiyun 	if (!nphy->txpwrctrl) {
5018*4882a593Smuzhiyun 		int i;
5019*4882a593Smuzhiyun 
5020*4882a593Smuzhiyun 		if (nphy->hang_avoid)
5021*4882a593Smuzhiyun 			b43_nphy_stay_in_carrier_search(dev, true);
5022*4882a593Smuzhiyun 		b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
5023*4882a593Smuzhiyun 		if (nphy->hang_avoid)
5024*4882a593Smuzhiyun 			b43_nphy_stay_in_carrier_search(dev, false);
5025*4882a593Smuzhiyun 
5026*4882a593Smuzhiyun 		for (i = 0; i < 2; ++i) {
5027*4882a593Smuzhiyun 			if (dev->phy.rev >= 7) {
5028*4882a593Smuzhiyun 				target.ipa[i] = curr_gain[i] & 0x0007;
5029*4882a593Smuzhiyun 				target.pad[i] = (curr_gain[i] & 0x00F8) >> 3;
5030*4882a593Smuzhiyun 				target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
5031*4882a593Smuzhiyun 				target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
5032*4882a593Smuzhiyun 				target.tx_lpf[i] = (curr_gain[i] & 0x8000) >> 15;
5033*4882a593Smuzhiyun 			} else if (dev->phy.rev >= 3) {
5034*4882a593Smuzhiyun 				target.ipa[i] = curr_gain[i] & 0x000F;
5035*4882a593Smuzhiyun 				target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
5036*4882a593Smuzhiyun 				target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
5037*4882a593Smuzhiyun 				target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
5038*4882a593Smuzhiyun 			} else {
5039*4882a593Smuzhiyun 				target.ipa[i] = curr_gain[i] & 0x0003;
5040*4882a593Smuzhiyun 				target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
5041*4882a593Smuzhiyun 				target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
5042*4882a593Smuzhiyun 				target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
5043*4882a593Smuzhiyun 			}
5044*4882a593Smuzhiyun 		}
5045*4882a593Smuzhiyun 	} else {
5046*4882a593Smuzhiyun 		int i;
5047*4882a593Smuzhiyun 		u16 index[2];
5048*4882a593Smuzhiyun 		index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
5049*4882a593Smuzhiyun 			B43_NPHY_TXPCTL_STAT_BIDX) >>
5050*4882a593Smuzhiyun 			B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
5051*4882a593Smuzhiyun 		index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
5052*4882a593Smuzhiyun 			B43_NPHY_TXPCTL_STAT_BIDX) >>
5053*4882a593Smuzhiyun 			B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
5054*4882a593Smuzhiyun 
5055*4882a593Smuzhiyun 		for (i = 0; i < 2; ++i) {
5056*4882a593Smuzhiyun 			table = b43_nphy_get_tx_gain_table(dev);
5057*4882a593Smuzhiyun 			if (!table)
5058*4882a593Smuzhiyun 				break;
5059*4882a593Smuzhiyun 
5060*4882a593Smuzhiyun 			if (dev->phy.rev >= 7) {
5061*4882a593Smuzhiyun 				target.ipa[i] = (table[index[i]] >> 16) & 0x7;
5062*4882a593Smuzhiyun 				target.pad[i] = (table[index[i]] >> 19) & 0x1F;
5063*4882a593Smuzhiyun 				target.pga[i] = (table[index[i]] >> 24) & 0xF;
5064*4882a593Smuzhiyun 				target.txgm[i] = (table[index[i]] >> 28) & 0x7;
5065*4882a593Smuzhiyun 				target.tx_lpf[i] = (table[index[i]] >> 31) & 0x1;
5066*4882a593Smuzhiyun 			} else if (dev->phy.rev >= 3) {
5067*4882a593Smuzhiyun 				target.ipa[i] = (table[index[i]] >> 16) & 0xF;
5068*4882a593Smuzhiyun 				target.pad[i] = (table[index[i]] >> 20) & 0xF;
5069*4882a593Smuzhiyun 				target.pga[i] = (table[index[i]] >> 24) & 0xF;
5070*4882a593Smuzhiyun 				target.txgm[i] = (table[index[i]] >> 28) & 0xF;
5071*4882a593Smuzhiyun 			} else {
5072*4882a593Smuzhiyun 				target.ipa[i] = (table[index[i]] >> 16) & 0x3;
5073*4882a593Smuzhiyun 				target.pad[i] = (table[index[i]] >> 18) & 0x3;
5074*4882a593Smuzhiyun 				target.pga[i] = (table[index[i]] >> 20) & 0x7;
5075*4882a593Smuzhiyun 				target.txgm[i] = (table[index[i]] >> 23) & 0x7;
5076*4882a593Smuzhiyun 			}
5077*4882a593Smuzhiyun 		}
5078*4882a593Smuzhiyun 	}
5079*4882a593Smuzhiyun 
5080*4882a593Smuzhiyun 	return target;
5081*4882a593Smuzhiyun }
5082*4882a593Smuzhiyun 
5083*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
b43_nphy_tx_cal_phy_cleanup(struct b43_wldev * dev)5084*4882a593Smuzhiyun static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
5085*4882a593Smuzhiyun {
5086*4882a593Smuzhiyun 	u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
5087*4882a593Smuzhiyun 
5088*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
5089*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
5090*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
5091*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
5092*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
5093*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
5094*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
5095*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
5096*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
5097*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
5098*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
5099*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
5100*4882a593Smuzhiyun 		b43_nphy_reset_cca(dev);
5101*4882a593Smuzhiyun 	} else {
5102*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
5103*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
5104*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
5105*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
5106*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
5107*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
5108*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
5109*4882a593Smuzhiyun 	}
5110*4882a593Smuzhiyun }
5111*4882a593Smuzhiyun 
5112*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
b43_nphy_tx_cal_phy_setup(struct b43_wldev * dev)5113*4882a593Smuzhiyun static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
5114*4882a593Smuzhiyun {
5115*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
5116*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5117*4882a593Smuzhiyun 	u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
5118*4882a593Smuzhiyun 	u16 tmp;
5119*4882a593Smuzhiyun 
5120*4882a593Smuzhiyun 	regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
5121*4882a593Smuzhiyun 	regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
5122*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
5123*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
5124*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
5125*4882a593Smuzhiyun 
5126*4882a593Smuzhiyun 		tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
5127*4882a593Smuzhiyun 		regs[2] = tmp;
5128*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
5129*4882a593Smuzhiyun 
5130*4882a593Smuzhiyun 		tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
5131*4882a593Smuzhiyun 		regs[3] = tmp;
5132*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
5133*4882a593Smuzhiyun 
5134*4882a593Smuzhiyun 		regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
5135*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_BBCFG,
5136*4882a593Smuzhiyun 			     ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
5137*4882a593Smuzhiyun 
5138*4882a593Smuzhiyun 		tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
5139*4882a593Smuzhiyun 		regs[5] = tmp;
5140*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
5141*4882a593Smuzhiyun 
5142*4882a593Smuzhiyun 		tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
5143*4882a593Smuzhiyun 		regs[6] = tmp;
5144*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
5145*4882a593Smuzhiyun 		regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
5146*4882a593Smuzhiyun 		regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
5147*4882a593Smuzhiyun 
5148*4882a593Smuzhiyun 		if (!nphy->use_int_tx_iq_lo_cal)
5149*4882a593Smuzhiyun 			b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_PA,
5150*4882a593Smuzhiyun 						      1, 3);
5151*4882a593Smuzhiyun 		else
5152*4882a593Smuzhiyun 			b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_PA,
5153*4882a593Smuzhiyun 						      0, 3);
5154*4882a593Smuzhiyun 		b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 2, 1);
5155*4882a593Smuzhiyun 		b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 8, 2);
5156*4882a593Smuzhiyun 
5157*4882a593Smuzhiyun 		regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
5158*4882a593Smuzhiyun 		regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
5159*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
5160*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
5161*4882a593Smuzhiyun 
5162*4882a593Smuzhiyun 		tmp = b43_nphy_read_lpf_ctl(dev, 0);
5163*4882a593Smuzhiyun 		if (phy->rev >= 19)
5164*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev19(dev, 0x80, tmp, 0, false,
5165*4882a593Smuzhiyun 						       1);
5166*4882a593Smuzhiyun 		else if (phy->rev >= 7)
5167*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override_rev7(dev, 0x80, tmp, 0, false,
5168*4882a593Smuzhiyun 						      1);
5169*4882a593Smuzhiyun 
5170*4882a593Smuzhiyun 		if (nphy->use_int_tx_iq_lo_cal && true /* FIXME */) {
5171*4882a593Smuzhiyun 			if (phy->rev >= 19) {
5172*4882a593Smuzhiyun 				b43_nphy_rf_ctl_override_rev19(dev, 0x8, 0, 0x3,
5173*4882a593Smuzhiyun 							       false, 0);
5174*4882a593Smuzhiyun 			} else if (phy->rev >= 8) {
5175*4882a593Smuzhiyun 				b43_nphy_rf_ctl_override_rev7(dev, 0x8, 0, 0x3,
5176*4882a593Smuzhiyun 							      false, 0);
5177*4882a593Smuzhiyun 			} else if (phy->rev == 7) {
5178*4882a593Smuzhiyun 				b43_radio_maskset(dev, R2057_OVR_REG0, 1 << 4, 1 << 4);
5179*4882a593Smuzhiyun 				if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
5180*4882a593Smuzhiyun 					b43_radio_maskset(dev, R2057_PAD2G_TUNE_PUS_CORE0, ~1, 0);
5181*4882a593Smuzhiyun 					b43_radio_maskset(dev, R2057_PAD2G_TUNE_PUS_CORE1, ~1, 0);
5182*4882a593Smuzhiyun 				} else {
5183*4882a593Smuzhiyun 					b43_radio_maskset(dev, R2057_IPA5G_CASCOFFV_PU_CORE0, ~1, 0);
5184*4882a593Smuzhiyun 					b43_radio_maskset(dev, R2057_IPA5G_CASCOFFV_PU_CORE1, ~1, 0);
5185*4882a593Smuzhiyun 				}
5186*4882a593Smuzhiyun 			}
5187*4882a593Smuzhiyun 		}
5188*4882a593Smuzhiyun 	} else {
5189*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
5190*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
5191*4882a593Smuzhiyun 		tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
5192*4882a593Smuzhiyun 		regs[2] = tmp;
5193*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
5194*4882a593Smuzhiyun 		tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
5195*4882a593Smuzhiyun 		regs[3] = tmp;
5196*4882a593Smuzhiyun 		tmp |= 0x2000;
5197*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
5198*4882a593Smuzhiyun 		tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
5199*4882a593Smuzhiyun 		regs[4] = tmp;
5200*4882a593Smuzhiyun 		tmp |= 0x2000;
5201*4882a593Smuzhiyun 		b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
5202*4882a593Smuzhiyun 		regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
5203*4882a593Smuzhiyun 		regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
5204*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
5205*4882a593Smuzhiyun 			tmp = 0x0180;
5206*4882a593Smuzhiyun 		else
5207*4882a593Smuzhiyun 			tmp = 0x0120;
5208*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
5209*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
5210*4882a593Smuzhiyun 	}
5211*4882a593Smuzhiyun }
5212*4882a593Smuzhiyun 
5213*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
b43_nphy_save_cal(struct b43_wldev * dev)5214*4882a593Smuzhiyun static void b43_nphy_save_cal(struct b43_wldev *dev)
5215*4882a593Smuzhiyun {
5216*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
5217*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5218*4882a593Smuzhiyun 
5219*4882a593Smuzhiyun 	struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
5220*4882a593Smuzhiyun 	u16 *txcal_radio_regs = NULL;
5221*4882a593Smuzhiyun 	struct b43_chanspec *iqcal_chanspec;
5222*4882a593Smuzhiyun 	u16 *table = NULL;
5223*4882a593Smuzhiyun 
5224*4882a593Smuzhiyun 	if (nphy->hang_avoid)
5225*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 1);
5226*4882a593Smuzhiyun 
5227*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
5228*4882a593Smuzhiyun 		rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
5229*4882a593Smuzhiyun 		txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
5230*4882a593Smuzhiyun 		iqcal_chanspec = &nphy->iqcal_chanspec_2G;
5231*4882a593Smuzhiyun 		table = nphy->cal_cache.txcal_coeffs_2G;
5232*4882a593Smuzhiyun 	} else {
5233*4882a593Smuzhiyun 		rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
5234*4882a593Smuzhiyun 		txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
5235*4882a593Smuzhiyun 		iqcal_chanspec = &nphy->iqcal_chanspec_5G;
5236*4882a593Smuzhiyun 		table = nphy->cal_cache.txcal_coeffs_5G;
5237*4882a593Smuzhiyun 	}
5238*4882a593Smuzhiyun 
5239*4882a593Smuzhiyun 	b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
5240*4882a593Smuzhiyun 	/* TODO use some definitions */
5241*4882a593Smuzhiyun 	if (phy->rev >= 19) {
5242*4882a593Smuzhiyun 		/* TODO */
5243*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
5244*4882a593Smuzhiyun 		txcal_radio_regs[0] = b43_radio_read(dev,
5245*4882a593Smuzhiyun 						     R2057_TX0_LOFT_FINE_I);
5246*4882a593Smuzhiyun 		txcal_radio_regs[1] = b43_radio_read(dev,
5247*4882a593Smuzhiyun 						     R2057_TX0_LOFT_FINE_Q);
5248*4882a593Smuzhiyun 		txcal_radio_regs[4] = b43_radio_read(dev,
5249*4882a593Smuzhiyun 						     R2057_TX0_LOFT_COARSE_I);
5250*4882a593Smuzhiyun 		txcal_radio_regs[5] = b43_radio_read(dev,
5251*4882a593Smuzhiyun 						     R2057_TX0_LOFT_COARSE_Q);
5252*4882a593Smuzhiyun 		txcal_radio_regs[2] = b43_radio_read(dev,
5253*4882a593Smuzhiyun 						     R2057_TX1_LOFT_FINE_I);
5254*4882a593Smuzhiyun 		txcal_radio_regs[3] = b43_radio_read(dev,
5255*4882a593Smuzhiyun 						     R2057_TX1_LOFT_FINE_Q);
5256*4882a593Smuzhiyun 		txcal_radio_regs[6] = b43_radio_read(dev,
5257*4882a593Smuzhiyun 						     R2057_TX1_LOFT_COARSE_I);
5258*4882a593Smuzhiyun 		txcal_radio_regs[7] = b43_radio_read(dev,
5259*4882a593Smuzhiyun 						     R2057_TX1_LOFT_COARSE_Q);
5260*4882a593Smuzhiyun 	} else if (phy->rev >= 3) {
5261*4882a593Smuzhiyun 		txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
5262*4882a593Smuzhiyun 		txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
5263*4882a593Smuzhiyun 		txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
5264*4882a593Smuzhiyun 		txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
5265*4882a593Smuzhiyun 		txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
5266*4882a593Smuzhiyun 		txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
5267*4882a593Smuzhiyun 		txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
5268*4882a593Smuzhiyun 		txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
5269*4882a593Smuzhiyun 	} else {
5270*4882a593Smuzhiyun 		txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
5271*4882a593Smuzhiyun 		txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
5272*4882a593Smuzhiyun 		txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
5273*4882a593Smuzhiyun 		txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
5274*4882a593Smuzhiyun 	}
5275*4882a593Smuzhiyun 	iqcal_chanspec->center_freq = dev->phy.chandef->chan->center_freq;
5276*4882a593Smuzhiyun 	iqcal_chanspec->channel_type =
5277*4882a593Smuzhiyun 				cfg80211_get_chandef_type(dev->phy.chandef);
5278*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
5279*4882a593Smuzhiyun 
5280*4882a593Smuzhiyun 	if (nphy->hang_avoid)
5281*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, 0);
5282*4882a593Smuzhiyun }
5283*4882a593Smuzhiyun 
5284*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
b43_nphy_restore_cal(struct b43_wldev * dev)5285*4882a593Smuzhiyun static void b43_nphy_restore_cal(struct b43_wldev *dev)
5286*4882a593Smuzhiyun {
5287*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
5288*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5289*4882a593Smuzhiyun 
5290*4882a593Smuzhiyun 	u16 coef[4];
5291*4882a593Smuzhiyun 	u16 *loft = NULL;
5292*4882a593Smuzhiyun 	u16 *table = NULL;
5293*4882a593Smuzhiyun 
5294*4882a593Smuzhiyun 	int i;
5295*4882a593Smuzhiyun 	u16 *txcal_radio_regs = NULL;
5296*4882a593Smuzhiyun 	struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
5297*4882a593Smuzhiyun 
5298*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
5299*4882a593Smuzhiyun 		if (!nphy->iqcal_chanspec_2G.center_freq)
5300*4882a593Smuzhiyun 			return;
5301*4882a593Smuzhiyun 		table = nphy->cal_cache.txcal_coeffs_2G;
5302*4882a593Smuzhiyun 		loft = &nphy->cal_cache.txcal_coeffs_2G[5];
5303*4882a593Smuzhiyun 	} else {
5304*4882a593Smuzhiyun 		if (!nphy->iqcal_chanspec_5G.center_freq)
5305*4882a593Smuzhiyun 			return;
5306*4882a593Smuzhiyun 		table = nphy->cal_cache.txcal_coeffs_5G;
5307*4882a593Smuzhiyun 		loft = &nphy->cal_cache.txcal_coeffs_5G[5];
5308*4882a593Smuzhiyun 	}
5309*4882a593Smuzhiyun 
5310*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
5311*4882a593Smuzhiyun 
5312*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
5313*4882a593Smuzhiyun 		if (dev->phy.rev >= 3)
5314*4882a593Smuzhiyun 			coef[i] = table[i];
5315*4882a593Smuzhiyun 		else
5316*4882a593Smuzhiyun 			coef[i] = 0;
5317*4882a593Smuzhiyun 	}
5318*4882a593Smuzhiyun 
5319*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
5320*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
5321*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
5322*4882a593Smuzhiyun 
5323*4882a593Smuzhiyun 	if (dev->phy.rev < 2)
5324*4882a593Smuzhiyun 		b43_nphy_tx_iq_workaround(dev);
5325*4882a593Smuzhiyun 
5326*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
5327*4882a593Smuzhiyun 		txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
5328*4882a593Smuzhiyun 		rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
5329*4882a593Smuzhiyun 	} else {
5330*4882a593Smuzhiyun 		txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
5331*4882a593Smuzhiyun 		rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
5332*4882a593Smuzhiyun 	}
5333*4882a593Smuzhiyun 
5334*4882a593Smuzhiyun 	/* TODO use some definitions */
5335*4882a593Smuzhiyun 	if (phy->rev >= 19) {
5336*4882a593Smuzhiyun 		/* TODO */
5337*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
5338*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX0_LOFT_FINE_I,
5339*4882a593Smuzhiyun 				txcal_radio_regs[0]);
5340*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX0_LOFT_FINE_Q,
5341*4882a593Smuzhiyun 				txcal_radio_regs[1]);
5342*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX0_LOFT_COARSE_I,
5343*4882a593Smuzhiyun 				txcal_radio_regs[4]);
5344*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX0_LOFT_COARSE_Q,
5345*4882a593Smuzhiyun 				txcal_radio_regs[5]);
5346*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX1_LOFT_FINE_I,
5347*4882a593Smuzhiyun 				txcal_radio_regs[2]);
5348*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX1_LOFT_FINE_Q,
5349*4882a593Smuzhiyun 				txcal_radio_regs[3]);
5350*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX1_LOFT_COARSE_I,
5351*4882a593Smuzhiyun 				txcal_radio_regs[6]);
5352*4882a593Smuzhiyun 		b43_radio_write(dev, R2057_TX1_LOFT_COARSE_Q,
5353*4882a593Smuzhiyun 				txcal_radio_regs[7]);
5354*4882a593Smuzhiyun 	} else if (phy->rev >= 3) {
5355*4882a593Smuzhiyun 		b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
5356*4882a593Smuzhiyun 		b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
5357*4882a593Smuzhiyun 		b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
5358*4882a593Smuzhiyun 		b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
5359*4882a593Smuzhiyun 		b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
5360*4882a593Smuzhiyun 		b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
5361*4882a593Smuzhiyun 		b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
5362*4882a593Smuzhiyun 		b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
5363*4882a593Smuzhiyun 	} else {
5364*4882a593Smuzhiyun 		b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
5365*4882a593Smuzhiyun 		b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
5366*4882a593Smuzhiyun 		b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
5367*4882a593Smuzhiyun 		b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
5368*4882a593Smuzhiyun 	}
5369*4882a593Smuzhiyun 	b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
5370*4882a593Smuzhiyun }
5371*4882a593Smuzhiyun 
5372*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
b43_nphy_cal_tx_iq_lo(struct b43_wldev * dev,struct nphy_txgains target,bool full,bool mphase)5373*4882a593Smuzhiyun static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
5374*4882a593Smuzhiyun 				struct nphy_txgains target,
5375*4882a593Smuzhiyun 				bool full, bool mphase)
5376*4882a593Smuzhiyun {
5377*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
5378*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5379*4882a593Smuzhiyun 	int i;
5380*4882a593Smuzhiyun 	int error = 0;
5381*4882a593Smuzhiyun 	int freq;
5382*4882a593Smuzhiyun 	bool avoid = false;
5383*4882a593Smuzhiyun 	u8 length;
5384*4882a593Smuzhiyun 	u16 tmp, core, type, count, max, numb, last = 0, cmd;
5385*4882a593Smuzhiyun 	const u16 *table;
5386*4882a593Smuzhiyun 	bool phy6or5x;
5387*4882a593Smuzhiyun 
5388*4882a593Smuzhiyun 	u16 buffer[11];
5389*4882a593Smuzhiyun 	u16 diq_start = 0;
5390*4882a593Smuzhiyun 	u16 save[2];
5391*4882a593Smuzhiyun 	u16 gain[2];
5392*4882a593Smuzhiyun 	struct nphy_iqcal_params params[2];
5393*4882a593Smuzhiyun 	bool updated[2] = { };
5394*4882a593Smuzhiyun 
5395*4882a593Smuzhiyun 	b43_nphy_stay_in_carrier_search(dev, true);
5396*4882a593Smuzhiyun 
5397*4882a593Smuzhiyun 	if (dev->phy.rev >= 4) {
5398*4882a593Smuzhiyun 		avoid = nphy->hang_avoid;
5399*4882a593Smuzhiyun 		nphy->hang_avoid = false;
5400*4882a593Smuzhiyun 	}
5401*4882a593Smuzhiyun 
5402*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
5403*4882a593Smuzhiyun 
5404*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
5405*4882a593Smuzhiyun 		b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
5406*4882a593Smuzhiyun 		gain[i] = params[i].cal_gain;
5407*4882a593Smuzhiyun 	}
5408*4882a593Smuzhiyun 
5409*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
5410*4882a593Smuzhiyun 
5411*4882a593Smuzhiyun 	b43_nphy_tx_cal_radio_setup(dev);
5412*4882a593Smuzhiyun 	b43_nphy_tx_cal_phy_setup(dev);
5413*4882a593Smuzhiyun 
5414*4882a593Smuzhiyun 	phy6or5x = dev->phy.rev >= 6 ||
5415*4882a593Smuzhiyun 		(dev->phy.rev == 5 && nphy->ipa2g_on &&
5416*4882a593Smuzhiyun 		b43_current_band(dev->wl) == NL80211_BAND_2GHZ);
5417*4882a593Smuzhiyun 	if (phy6or5x) {
5418*4882a593Smuzhiyun 		if (b43_is_40mhz(dev)) {
5419*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
5420*4882a593Smuzhiyun 					tbl_tx_iqlo_cal_loft_ladder_40);
5421*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
5422*4882a593Smuzhiyun 					tbl_tx_iqlo_cal_iqimb_ladder_40);
5423*4882a593Smuzhiyun 		} else {
5424*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
5425*4882a593Smuzhiyun 					tbl_tx_iqlo_cal_loft_ladder_20);
5426*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
5427*4882a593Smuzhiyun 					tbl_tx_iqlo_cal_iqimb_ladder_20);
5428*4882a593Smuzhiyun 		}
5429*4882a593Smuzhiyun 	}
5430*4882a593Smuzhiyun 
5431*4882a593Smuzhiyun 	if (phy->rev >= 19) {
5432*4882a593Smuzhiyun 		/* TODO */
5433*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
5434*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AD9);
5435*4882a593Smuzhiyun 	} else {
5436*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
5437*4882a593Smuzhiyun 	}
5438*4882a593Smuzhiyun 
5439*4882a593Smuzhiyun 	if (!b43_is_40mhz(dev))
5440*4882a593Smuzhiyun 		freq = 2500;
5441*4882a593Smuzhiyun 	else
5442*4882a593Smuzhiyun 		freq = 5000;
5443*4882a593Smuzhiyun 
5444*4882a593Smuzhiyun 	if (nphy->mphase_cal_phase_id > 2)
5445*4882a593Smuzhiyun 		b43_nphy_run_samples(dev, (b43_is_40mhz(dev) ? 40 : 20) * 8,
5446*4882a593Smuzhiyun 				     0xFFFF, 0, true, false, false);
5447*4882a593Smuzhiyun 	else
5448*4882a593Smuzhiyun 		error = b43_nphy_tx_tone(dev, freq, 250, true, false, false);
5449*4882a593Smuzhiyun 
5450*4882a593Smuzhiyun 	if (error == 0) {
5451*4882a593Smuzhiyun 		if (nphy->mphase_cal_phase_id > 2) {
5452*4882a593Smuzhiyun 			table = nphy->mphase_txcal_bestcoeffs;
5453*4882a593Smuzhiyun 			length = 11;
5454*4882a593Smuzhiyun 			if (dev->phy.rev < 3)
5455*4882a593Smuzhiyun 				length -= 2;
5456*4882a593Smuzhiyun 		} else {
5457*4882a593Smuzhiyun 			if (!full && nphy->txiqlocal_coeffsvalid) {
5458*4882a593Smuzhiyun 				table = nphy->txiqlocal_bestc;
5459*4882a593Smuzhiyun 				length = 11;
5460*4882a593Smuzhiyun 				if (dev->phy.rev < 3)
5461*4882a593Smuzhiyun 					length -= 2;
5462*4882a593Smuzhiyun 			} else {
5463*4882a593Smuzhiyun 				full = true;
5464*4882a593Smuzhiyun 				if (dev->phy.rev >= 3) {
5465*4882a593Smuzhiyun 					table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
5466*4882a593Smuzhiyun 					length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
5467*4882a593Smuzhiyun 				} else {
5468*4882a593Smuzhiyun 					table = tbl_tx_iqlo_cal_startcoefs;
5469*4882a593Smuzhiyun 					length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
5470*4882a593Smuzhiyun 				}
5471*4882a593Smuzhiyun 			}
5472*4882a593Smuzhiyun 		}
5473*4882a593Smuzhiyun 
5474*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
5475*4882a593Smuzhiyun 
5476*4882a593Smuzhiyun 		if (full) {
5477*4882a593Smuzhiyun 			if (dev->phy.rev >= 3)
5478*4882a593Smuzhiyun 				max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
5479*4882a593Smuzhiyun 			else
5480*4882a593Smuzhiyun 				max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
5481*4882a593Smuzhiyun 		} else {
5482*4882a593Smuzhiyun 			if (dev->phy.rev >= 3)
5483*4882a593Smuzhiyun 				max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
5484*4882a593Smuzhiyun 			else
5485*4882a593Smuzhiyun 				max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
5486*4882a593Smuzhiyun 		}
5487*4882a593Smuzhiyun 
5488*4882a593Smuzhiyun 		if (mphase) {
5489*4882a593Smuzhiyun 			count = nphy->mphase_txcal_cmdidx;
5490*4882a593Smuzhiyun 			numb = min(max,
5491*4882a593Smuzhiyun 				(u16)(count + nphy->mphase_txcal_numcmds));
5492*4882a593Smuzhiyun 		} else {
5493*4882a593Smuzhiyun 			count = 0;
5494*4882a593Smuzhiyun 			numb = max;
5495*4882a593Smuzhiyun 		}
5496*4882a593Smuzhiyun 
5497*4882a593Smuzhiyun 		for (; count < numb; count++) {
5498*4882a593Smuzhiyun 			if (full) {
5499*4882a593Smuzhiyun 				if (dev->phy.rev >= 3)
5500*4882a593Smuzhiyun 					cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
5501*4882a593Smuzhiyun 				else
5502*4882a593Smuzhiyun 					cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
5503*4882a593Smuzhiyun 			} else {
5504*4882a593Smuzhiyun 				if (dev->phy.rev >= 3)
5505*4882a593Smuzhiyun 					cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
5506*4882a593Smuzhiyun 				else
5507*4882a593Smuzhiyun 					cmd = tbl_tx_iqlo_cal_cmds_recal[count];
5508*4882a593Smuzhiyun 			}
5509*4882a593Smuzhiyun 
5510*4882a593Smuzhiyun 			core = (cmd & 0x3000) >> 12;
5511*4882a593Smuzhiyun 			type = (cmd & 0x0F00) >> 8;
5512*4882a593Smuzhiyun 
5513*4882a593Smuzhiyun 			if (phy6or5x && !updated[core]) {
5514*4882a593Smuzhiyun 				b43_nphy_update_tx_cal_ladder(dev, core);
5515*4882a593Smuzhiyun 				updated[core] = true;
5516*4882a593Smuzhiyun 			}
5517*4882a593Smuzhiyun 
5518*4882a593Smuzhiyun 			tmp = (params[core].ncorr[type] << 8) | 0x66;
5519*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
5520*4882a593Smuzhiyun 
5521*4882a593Smuzhiyun 			if (type == 1 || type == 3 || type == 4) {
5522*4882a593Smuzhiyun 				buffer[0] = b43_ntab_read(dev,
5523*4882a593Smuzhiyun 						B43_NTAB16(15, 69 + core));
5524*4882a593Smuzhiyun 				diq_start = buffer[0];
5525*4882a593Smuzhiyun 				buffer[0] = 0;
5526*4882a593Smuzhiyun 				b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
5527*4882a593Smuzhiyun 						0);
5528*4882a593Smuzhiyun 			}
5529*4882a593Smuzhiyun 
5530*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
5531*4882a593Smuzhiyun 			for (i = 0; i < 2000; i++) {
5532*4882a593Smuzhiyun 				tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
5533*4882a593Smuzhiyun 				if (tmp & 0xC000)
5534*4882a593Smuzhiyun 					break;
5535*4882a593Smuzhiyun 				udelay(10);
5536*4882a593Smuzhiyun 			}
5537*4882a593Smuzhiyun 
5538*4882a593Smuzhiyun 			b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
5539*4882a593Smuzhiyun 						buffer);
5540*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
5541*4882a593Smuzhiyun 						buffer);
5542*4882a593Smuzhiyun 
5543*4882a593Smuzhiyun 			if (type == 1 || type == 3 || type == 4)
5544*4882a593Smuzhiyun 				buffer[0] = diq_start;
5545*4882a593Smuzhiyun 		}
5546*4882a593Smuzhiyun 
5547*4882a593Smuzhiyun 		if (mphase)
5548*4882a593Smuzhiyun 			nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
5549*4882a593Smuzhiyun 
5550*4882a593Smuzhiyun 		last = (dev->phy.rev < 3) ? 6 : 7;
5551*4882a593Smuzhiyun 
5552*4882a593Smuzhiyun 		if (!mphase || nphy->mphase_cal_phase_id == last) {
5553*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
5554*4882a593Smuzhiyun 			b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
5555*4882a593Smuzhiyun 			if (dev->phy.rev < 3) {
5556*4882a593Smuzhiyun 				buffer[0] = 0;
5557*4882a593Smuzhiyun 				buffer[1] = 0;
5558*4882a593Smuzhiyun 				buffer[2] = 0;
5559*4882a593Smuzhiyun 				buffer[3] = 0;
5560*4882a593Smuzhiyun 			}
5561*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
5562*4882a593Smuzhiyun 						buffer);
5563*4882a593Smuzhiyun 			b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
5564*4882a593Smuzhiyun 						buffer);
5565*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
5566*4882a593Smuzhiyun 						buffer);
5567*4882a593Smuzhiyun 			b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
5568*4882a593Smuzhiyun 						buffer);
5569*4882a593Smuzhiyun 			length = 11;
5570*4882a593Smuzhiyun 			if (dev->phy.rev < 3)
5571*4882a593Smuzhiyun 				length -= 2;
5572*4882a593Smuzhiyun 			b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
5573*4882a593Smuzhiyun 						nphy->txiqlocal_bestc);
5574*4882a593Smuzhiyun 			nphy->txiqlocal_coeffsvalid = true;
5575*4882a593Smuzhiyun 			nphy->txiqlocal_chanspec.center_freq =
5576*4882a593Smuzhiyun 						phy->chandef->chan->center_freq;
5577*4882a593Smuzhiyun 			nphy->txiqlocal_chanspec.channel_type =
5578*4882a593Smuzhiyun 					cfg80211_get_chandef_type(phy->chandef);
5579*4882a593Smuzhiyun 		} else {
5580*4882a593Smuzhiyun 			length = 11;
5581*4882a593Smuzhiyun 			if (dev->phy.rev < 3)
5582*4882a593Smuzhiyun 				length -= 2;
5583*4882a593Smuzhiyun 			b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
5584*4882a593Smuzhiyun 						nphy->mphase_txcal_bestcoeffs);
5585*4882a593Smuzhiyun 		}
5586*4882a593Smuzhiyun 
5587*4882a593Smuzhiyun 		b43_nphy_stop_playback(dev);
5588*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
5589*4882a593Smuzhiyun 	}
5590*4882a593Smuzhiyun 
5591*4882a593Smuzhiyun 	b43_nphy_tx_cal_phy_cleanup(dev);
5592*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
5593*4882a593Smuzhiyun 
5594*4882a593Smuzhiyun 	if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
5595*4882a593Smuzhiyun 		b43_nphy_tx_iq_workaround(dev);
5596*4882a593Smuzhiyun 
5597*4882a593Smuzhiyun 	if (dev->phy.rev >= 4)
5598*4882a593Smuzhiyun 		nphy->hang_avoid = avoid;
5599*4882a593Smuzhiyun 
5600*4882a593Smuzhiyun 	b43_nphy_stay_in_carrier_search(dev, false);
5601*4882a593Smuzhiyun 
5602*4882a593Smuzhiyun 	return error;
5603*4882a593Smuzhiyun }
5604*4882a593Smuzhiyun 
5605*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev * dev)5606*4882a593Smuzhiyun static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
5607*4882a593Smuzhiyun {
5608*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5609*4882a593Smuzhiyun 	u8 i;
5610*4882a593Smuzhiyun 	u16 buffer[7];
5611*4882a593Smuzhiyun 	bool equal = true;
5612*4882a593Smuzhiyun 
5613*4882a593Smuzhiyun 	if (!nphy->txiqlocal_coeffsvalid ||
5614*4882a593Smuzhiyun 	    nphy->txiqlocal_chanspec.center_freq != dev->phy.chandef->chan->center_freq ||
5615*4882a593Smuzhiyun 	    nphy->txiqlocal_chanspec.channel_type != cfg80211_get_chandef_type(dev->phy.chandef))
5616*4882a593Smuzhiyun 		return;
5617*4882a593Smuzhiyun 
5618*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
5619*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
5620*4882a593Smuzhiyun 		if (buffer[i] != nphy->txiqlocal_bestc[i]) {
5621*4882a593Smuzhiyun 			equal = false;
5622*4882a593Smuzhiyun 			break;
5623*4882a593Smuzhiyun 		}
5624*4882a593Smuzhiyun 	}
5625*4882a593Smuzhiyun 
5626*4882a593Smuzhiyun 	if (!equal) {
5627*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
5628*4882a593Smuzhiyun 					nphy->txiqlocal_bestc);
5629*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
5630*4882a593Smuzhiyun 			buffer[i] = 0;
5631*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
5632*4882a593Smuzhiyun 					buffer);
5633*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
5634*4882a593Smuzhiyun 					&nphy->txiqlocal_bestc[5]);
5635*4882a593Smuzhiyun 		b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
5636*4882a593Smuzhiyun 					&nphy->txiqlocal_bestc[5]);
5637*4882a593Smuzhiyun 	}
5638*4882a593Smuzhiyun }
5639*4882a593Smuzhiyun 
5640*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
b43_nphy_rev2_cal_rx_iq(struct b43_wldev * dev,struct nphy_txgains target,u8 type,bool debug)5641*4882a593Smuzhiyun static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
5642*4882a593Smuzhiyun 			struct nphy_txgains target, u8 type, bool debug)
5643*4882a593Smuzhiyun {
5644*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5645*4882a593Smuzhiyun 	int i, j, index;
5646*4882a593Smuzhiyun 	u8 rfctl[2];
5647*4882a593Smuzhiyun 	u8 afectl_core;
5648*4882a593Smuzhiyun 	u16 tmp[6];
5649*4882a593Smuzhiyun 	u16 cur_hpf1, cur_hpf2, cur_lna;
5650*4882a593Smuzhiyun 	u32 real, imag;
5651*4882a593Smuzhiyun 	enum nl80211_band band;
5652*4882a593Smuzhiyun 
5653*4882a593Smuzhiyun 	u8 use;
5654*4882a593Smuzhiyun 	u16 cur_hpf;
5655*4882a593Smuzhiyun 	u16 lna[3] = { 3, 3, 1 };
5656*4882a593Smuzhiyun 	u16 hpf1[3] = { 7, 2, 0 };
5657*4882a593Smuzhiyun 	u16 hpf2[3] = { 2, 0, 0 };
5658*4882a593Smuzhiyun 	u32 power[3] = { };
5659*4882a593Smuzhiyun 	u16 gain_save[2];
5660*4882a593Smuzhiyun 	u16 cal_gain[2];
5661*4882a593Smuzhiyun 	struct nphy_iqcal_params cal_params[2];
5662*4882a593Smuzhiyun 	struct nphy_iq_est est;
5663*4882a593Smuzhiyun 	int ret = 0;
5664*4882a593Smuzhiyun 	bool playtone = true;
5665*4882a593Smuzhiyun 	int desired = 13;
5666*4882a593Smuzhiyun 
5667*4882a593Smuzhiyun 	b43_nphy_stay_in_carrier_search(dev, 1);
5668*4882a593Smuzhiyun 
5669*4882a593Smuzhiyun 	if (dev->phy.rev < 2)
5670*4882a593Smuzhiyun 		b43_nphy_reapply_tx_cal_coeffs(dev);
5671*4882a593Smuzhiyun 	b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
5672*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
5673*4882a593Smuzhiyun 		b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
5674*4882a593Smuzhiyun 		cal_gain[i] = cal_params[i].cal_gain;
5675*4882a593Smuzhiyun 	}
5676*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
5677*4882a593Smuzhiyun 
5678*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
5679*4882a593Smuzhiyun 		if (i == 0) {
5680*4882a593Smuzhiyun 			rfctl[0] = B43_NPHY_RFCTL_INTC1;
5681*4882a593Smuzhiyun 			rfctl[1] = B43_NPHY_RFCTL_INTC2;
5682*4882a593Smuzhiyun 			afectl_core = B43_NPHY_AFECTL_C1;
5683*4882a593Smuzhiyun 		} else {
5684*4882a593Smuzhiyun 			rfctl[0] = B43_NPHY_RFCTL_INTC2;
5685*4882a593Smuzhiyun 			rfctl[1] = B43_NPHY_RFCTL_INTC1;
5686*4882a593Smuzhiyun 			afectl_core = B43_NPHY_AFECTL_C2;
5687*4882a593Smuzhiyun 		}
5688*4882a593Smuzhiyun 
5689*4882a593Smuzhiyun 		tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
5690*4882a593Smuzhiyun 		tmp[2] = b43_phy_read(dev, afectl_core);
5691*4882a593Smuzhiyun 		tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
5692*4882a593Smuzhiyun 		tmp[4] = b43_phy_read(dev, rfctl[0]);
5693*4882a593Smuzhiyun 		tmp[5] = b43_phy_read(dev, rfctl[1]);
5694*4882a593Smuzhiyun 
5695*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
5696*4882a593Smuzhiyun 				~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
5697*4882a593Smuzhiyun 				((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
5698*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
5699*4882a593Smuzhiyun 				(1 - i));
5700*4882a593Smuzhiyun 		b43_phy_set(dev, afectl_core, 0x0006);
5701*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
5702*4882a593Smuzhiyun 
5703*4882a593Smuzhiyun 		band = b43_current_band(dev->wl);
5704*4882a593Smuzhiyun 
5705*4882a593Smuzhiyun 		if (nphy->rxcalparams & 0xFF000000) {
5706*4882a593Smuzhiyun 			if (band == NL80211_BAND_5GHZ)
5707*4882a593Smuzhiyun 				b43_phy_write(dev, rfctl[0], 0x140);
5708*4882a593Smuzhiyun 			else
5709*4882a593Smuzhiyun 				b43_phy_write(dev, rfctl[0], 0x110);
5710*4882a593Smuzhiyun 		} else {
5711*4882a593Smuzhiyun 			if (band == NL80211_BAND_5GHZ)
5712*4882a593Smuzhiyun 				b43_phy_write(dev, rfctl[0], 0x180);
5713*4882a593Smuzhiyun 			else
5714*4882a593Smuzhiyun 				b43_phy_write(dev, rfctl[0], 0x120);
5715*4882a593Smuzhiyun 		}
5716*4882a593Smuzhiyun 
5717*4882a593Smuzhiyun 		if (band == NL80211_BAND_5GHZ)
5718*4882a593Smuzhiyun 			b43_phy_write(dev, rfctl[1], 0x148);
5719*4882a593Smuzhiyun 		else
5720*4882a593Smuzhiyun 			b43_phy_write(dev, rfctl[1], 0x114);
5721*4882a593Smuzhiyun 
5722*4882a593Smuzhiyun 		if (nphy->rxcalparams & 0x10000) {
5723*4882a593Smuzhiyun 			b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
5724*4882a593Smuzhiyun 					(i + 1));
5725*4882a593Smuzhiyun 			b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
5726*4882a593Smuzhiyun 					(2 - i));
5727*4882a593Smuzhiyun 		}
5728*4882a593Smuzhiyun 
5729*4882a593Smuzhiyun 		for (j = 0; j < 4; j++) {
5730*4882a593Smuzhiyun 			if (j < 3) {
5731*4882a593Smuzhiyun 				cur_lna = lna[j];
5732*4882a593Smuzhiyun 				cur_hpf1 = hpf1[j];
5733*4882a593Smuzhiyun 				cur_hpf2 = hpf2[j];
5734*4882a593Smuzhiyun 			} else {
5735*4882a593Smuzhiyun 				if (power[1] > 10000) {
5736*4882a593Smuzhiyun 					use = 1;
5737*4882a593Smuzhiyun 					cur_hpf = cur_hpf1;
5738*4882a593Smuzhiyun 					index = 2;
5739*4882a593Smuzhiyun 				} else {
5740*4882a593Smuzhiyun 					if (power[0] > 10000) {
5741*4882a593Smuzhiyun 						use = 1;
5742*4882a593Smuzhiyun 						cur_hpf = cur_hpf1;
5743*4882a593Smuzhiyun 						index = 1;
5744*4882a593Smuzhiyun 					} else {
5745*4882a593Smuzhiyun 						index = 0;
5746*4882a593Smuzhiyun 						use = 2;
5747*4882a593Smuzhiyun 						cur_hpf = cur_hpf2;
5748*4882a593Smuzhiyun 					}
5749*4882a593Smuzhiyun 				}
5750*4882a593Smuzhiyun 				cur_lna = lna[index];
5751*4882a593Smuzhiyun 				cur_hpf1 = hpf1[index];
5752*4882a593Smuzhiyun 				cur_hpf2 = hpf2[index];
5753*4882a593Smuzhiyun 				cur_hpf += desired - hweight32(power[index]);
5754*4882a593Smuzhiyun 				cur_hpf = clamp_val(cur_hpf, 0, 10);
5755*4882a593Smuzhiyun 				if (use == 1)
5756*4882a593Smuzhiyun 					cur_hpf1 = cur_hpf;
5757*4882a593Smuzhiyun 				else
5758*4882a593Smuzhiyun 					cur_hpf2 = cur_hpf;
5759*4882a593Smuzhiyun 			}
5760*4882a593Smuzhiyun 
5761*4882a593Smuzhiyun 			tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
5762*4882a593Smuzhiyun 					(cur_lna << 2));
5763*4882a593Smuzhiyun 			b43_nphy_rf_ctl_override(dev, 0x400, tmp[0], 3,
5764*4882a593Smuzhiyun 									false);
5765*4882a593Smuzhiyun 			b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
5766*4882a593Smuzhiyun 			b43_nphy_stop_playback(dev);
5767*4882a593Smuzhiyun 
5768*4882a593Smuzhiyun 			if (playtone) {
5769*4882a593Smuzhiyun 				ret = b43_nphy_tx_tone(dev, 4000,
5770*4882a593Smuzhiyun 						(nphy->rxcalparams & 0xFFFF),
5771*4882a593Smuzhiyun 						false, false, true);
5772*4882a593Smuzhiyun 				playtone = false;
5773*4882a593Smuzhiyun 			} else {
5774*4882a593Smuzhiyun 				b43_nphy_run_samples(dev, 160, 0xFFFF, 0, false,
5775*4882a593Smuzhiyun 						     false, true);
5776*4882a593Smuzhiyun 			}
5777*4882a593Smuzhiyun 
5778*4882a593Smuzhiyun 			if (ret == 0) {
5779*4882a593Smuzhiyun 				if (j < 3) {
5780*4882a593Smuzhiyun 					b43_nphy_rx_iq_est(dev, &est, 1024, 32,
5781*4882a593Smuzhiyun 									false);
5782*4882a593Smuzhiyun 					if (i == 0) {
5783*4882a593Smuzhiyun 						real = est.i0_pwr;
5784*4882a593Smuzhiyun 						imag = est.q0_pwr;
5785*4882a593Smuzhiyun 					} else {
5786*4882a593Smuzhiyun 						real = est.i1_pwr;
5787*4882a593Smuzhiyun 						imag = est.q1_pwr;
5788*4882a593Smuzhiyun 					}
5789*4882a593Smuzhiyun 					power[i] = ((real + imag) / 1024) + 1;
5790*4882a593Smuzhiyun 				} else {
5791*4882a593Smuzhiyun 					b43_nphy_calc_rx_iq_comp(dev, 1 << i);
5792*4882a593Smuzhiyun 				}
5793*4882a593Smuzhiyun 				b43_nphy_stop_playback(dev);
5794*4882a593Smuzhiyun 			}
5795*4882a593Smuzhiyun 
5796*4882a593Smuzhiyun 			if (ret != 0)
5797*4882a593Smuzhiyun 				break;
5798*4882a593Smuzhiyun 		}
5799*4882a593Smuzhiyun 
5800*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
5801*4882a593Smuzhiyun 		b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
5802*4882a593Smuzhiyun 		b43_phy_write(dev, rfctl[1], tmp[5]);
5803*4882a593Smuzhiyun 		b43_phy_write(dev, rfctl[0], tmp[4]);
5804*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
5805*4882a593Smuzhiyun 		b43_phy_write(dev, afectl_core, tmp[2]);
5806*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
5807*4882a593Smuzhiyun 
5808*4882a593Smuzhiyun 		if (ret != 0)
5809*4882a593Smuzhiyun 			break;
5810*4882a593Smuzhiyun 	}
5811*4882a593Smuzhiyun 
5812*4882a593Smuzhiyun 	b43_nphy_rf_ctl_override(dev, 0x400, 0, 3, true);
5813*4882a593Smuzhiyun 	b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
5814*4882a593Smuzhiyun 	b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
5815*4882a593Smuzhiyun 
5816*4882a593Smuzhiyun 	b43_nphy_stay_in_carrier_search(dev, 0);
5817*4882a593Smuzhiyun 
5818*4882a593Smuzhiyun 	return ret;
5819*4882a593Smuzhiyun }
5820*4882a593Smuzhiyun 
b43_nphy_rev3_cal_rx_iq(struct b43_wldev * dev,struct nphy_txgains target,u8 type,bool debug)5821*4882a593Smuzhiyun static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
5822*4882a593Smuzhiyun 			struct nphy_txgains target, u8 type, bool debug)
5823*4882a593Smuzhiyun {
5824*4882a593Smuzhiyun 	return -1;
5825*4882a593Smuzhiyun }
5826*4882a593Smuzhiyun 
5827*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
b43_nphy_cal_rx_iq(struct b43_wldev * dev,struct nphy_txgains target,u8 type,bool debug)5828*4882a593Smuzhiyun static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
5829*4882a593Smuzhiyun 			struct nphy_txgains target, u8 type, bool debug)
5830*4882a593Smuzhiyun {
5831*4882a593Smuzhiyun 	if (dev->phy.rev >= 7)
5832*4882a593Smuzhiyun 		type = 0;
5833*4882a593Smuzhiyun 
5834*4882a593Smuzhiyun 	if (dev->phy.rev >= 3)
5835*4882a593Smuzhiyun 		return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
5836*4882a593Smuzhiyun 	else
5837*4882a593Smuzhiyun 		return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
5838*4882a593Smuzhiyun }
5839*4882a593Smuzhiyun 
5840*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
b43_nphy_set_rx_core_state(struct b43_wldev * dev,u8 mask)5841*4882a593Smuzhiyun static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
5842*4882a593Smuzhiyun {
5843*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
5844*4882a593Smuzhiyun 	struct b43_phy_n *nphy = phy->n;
5845*4882a593Smuzhiyun 	/* u16 buf[16]; it's rev3+ */
5846*4882a593Smuzhiyun 
5847*4882a593Smuzhiyun 	nphy->phyrxchain = mask;
5848*4882a593Smuzhiyun 
5849*4882a593Smuzhiyun 	if (0 /* FIXME clk */)
5850*4882a593Smuzhiyun 		return;
5851*4882a593Smuzhiyun 
5852*4882a593Smuzhiyun 	b43_mac_suspend(dev);
5853*4882a593Smuzhiyun 
5854*4882a593Smuzhiyun 	if (nphy->hang_avoid)
5855*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, true);
5856*4882a593Smuzhiyun 
5857*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
5858*4882a593Smuzhiyun 			(mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
5859*4882a593Smuzhiyun 
5860*4882a593Smuzhiyun 	if ((mask & 0x3) != 0x3) {
5861*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
5862*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
5863*4882a593Smuzhiyun 			/* TODO */
5864*4882a593Smuzhiyun 		}
5865*4882a593Smuzhiyun 	} else {
5866*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
5867*4882a593Smuzhiyun 		if (dev->phy.rev >= 3) {
5868*4882a593Smuzhiyun 			/* TODO */
5869*4882a593Smuzhiyun 		}
5870*4882a593Smuzhiyun 	}
5871*4882a593Smuzhiyun 
5872*4882a593Smuzhiyun 	b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
5873*4882a593Smuzhiyun 
5874*4882a593Smuzhiyun 	if (nphy->hang_avoid)
5875*4882a593Smuzhiyun 		b43_nphy_stay_in_carrier_search(dev, false);
5876*4882a593Smuzhiyun 
5877*4882a593Smuzhiyun 	b43_mac_enable(dev);
5878*4882a593Smuzhiyun }
5879*4882a593Smuzhiyun 
b43_nphy_op_recalc_txpower(struct b43_wldev * dev,bool ignore_tssi)5880*4882a593Smuzhiyun static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
5881*4882a593Smuzhiyun 							bool ignore_tssi)
5882*4882a593Smuzhiyun {
5883*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
5884*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
5885*4882a593Smuzhiyun 	struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
5886*4882a593Smuzhiyun 	struct b43_ppr *ppr = &nphy->tx_pwr_max_ppr;
5887*4882a593Smuzhiyun 	u8 max; /* qdBm */
5888*4882a593Smuzhiyun 
5889*4882a593Smuzhiyun 	if (nphy->tx_pwr_last_recalc_freq == channel->center_freq &&
5890*4882a593Smuzhiyun 	    nphy->tx_pwr_last_recalc_limit == phy->desired_txpower)
5891*4882a593Smuzhiyun 		return B43_TXPWR_RES_DONE;
5892*4882a593Smuzhiyun 
5893*4882a593Smuzhiyun 	/* Make sure we have a clean PPR */
5894*4882a593Smuzhiyun 	b43_ppr_clear(dev, ppr);
5895*4882a593Smuzhiyun 
5896*4882a593Smuzhiyun 	/* HW limitations */
5897*4882a593Smuzhiyun 	b43_ppr_load_max_from_sprom(dev, ppr, B43_BAND_2G);
5898*4882a593Smuzhiyun 
5899*4882a593Smuzhiyun 	/* Regulatory & user settings */
5900*4882a593Smuzhiyun 	max = INT_TO_Q52(phy->chandef->chan->max_power);
5901*4882a593Smuzhiyun 	if (phy->desired_txpower)
5902*4882a593Smuzhiyun 		max = min_t(u8, max, INT_TO_Q52(phy->desired_txpower));
5903*4882a593Smuzhiyun 	b43_ppr_apply_max(dev, ppr, max);
5904*4882a593Smuzhiyun 	if (b43_debug(dev, B43_DBG_XMITPOWER))
5905*4882a593Smuzhiyun 		b43dbg(dev->wl, "Calculated TX power: " Q52_FMT "\n",
5906*4882a593Smuzhiyun 		       Q52_ARG(b43_ppr_get_max(dev, ppr)));
5907*4882a593Smuzhiyun 
5908*4882a593Smuzhiyun 	/* TODO: Enable this once we get gains working */
5909*4882a593Smuzhiyun #if 0
5910*4882a593Smuzhiyun 	/* Some extra gains */
5911*4882a593Smuzhiyun 	hw_gain = 6; /* N-PHY specific */
5912*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
5913*4882a593Smuzhiyun 		hw_gain += sprom->antenna_gain.a0;
5914*4882a593Smuzhiyun 	else
5915*4882a593Smuzhiyun 		hw_gain += sprom->antenna_gain.a1;
5916*4882a593Smuzhiyun 	b43_ppr_add(dev, ppr, -hw_gain);
5917*4882a593Smuzhiyun #endif
5918*4882a593Smuzhiyun 
5919*4882a593Smuzhiyun 	/* Make sure we didn't go too low */
5920*4882a593Smuzhiyun 	b43_ppr_apply_min(dev, ppr, INT_TO_Q52(8));
5921*4882a593Smuzhiyun 
5922*4882a593Smuzhiyun 	/* Apply */
5923*4882a593Smuzhiyun 	b43_mac_suspend(dev);
5924*4882a593Smuzhiyun 	b43_nphy_tx_power_ctl_setup(dev);
5925*4882a593Smuzhiyun 	if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
5926*4882a593Smuzhiyun 		b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_PHY_LOCK);
5927*4882a593Smuzhiyun 		b43_read32(dev, B43_MMIO_MACCTL);
5928*4882a593Smuzhiyun 		udelay(1);
5929*4882a593Smuzhiyun 	}
5930*4882a593Smuzhiyun 	b43_nphy_tx_power_ctrl(dev, nphy->txpwrctrl);
5931*4882a593Smuzhiyun 	if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
5932*4882a593Smuzhiyun 		b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PHY_LOCK, 0);
5933*4882a593Smuzhiyun 	b43_mac_enable(dev);
5934*4882a593Smuzhiyun 
5935*4882a593Smuzhiyun 	nphy->tx_pwr_last_recalc_freq = channel->center_freq;
5936*4882a593Smuzhiyun 	nphy->tx_pwr_last_recalc_limit = phy->desired_txpower;
5937*4882a593Smuzhiyun 
5938*4882a593Smuzhiyun 	return B43_TXPWR_RES_DONE;
5939*4882a593Smuzhiyun }
5940*4882a593Smuzhiyun 
5941*4882a593Smuzhiyun /**************************************************
5942*4882a593Smuzhiyun  * N-PHY init
5943*4882a593Smuzhiyun  **************************************************/
5944*4882a593Smuzhiyun 
5945*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
b43_nphy_update_mimo_config(struct b43_wldev * dev,s32 preamble)5946*4882a593Smuzhiyun static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
5947*4882a593Smuzhiyun {
5948*4882a593Smuzhiyun 	u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
5949*4882a593Smuzhiyun 
5950*4882a593Smuzhiyun 	mimocfg |= B43_NPHY_MIMOCFG_AUTO;
5951*4882a593Smuzhiyun 	if (preamble == 1)
5952*4882a593Smuzhiyun 		mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
5953*4882a593Smuzhiyun 	else
5954*4882a593Smuzhiyun 		mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
5955*4882a593Smuzhiyun 
5956*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
5957*4882a593Smuzhiyun }
5958*4882a593Smuzhiyun 
5959*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
b43_nphy_bphy_init(struct b43_wldev * dev)5960*4882a593Smuzhiyun static void b43_nphy_bphy_init(struct b43_wldev *dev)
5961*4882a593Smuzhiyun {
5962*4882a593Smuzhiyun 	unsigned int i;
5963*4882a593Smuzhiyun 	u16 val;
5964*4882a593Smuzhiyun 
5965*4882a593Smuzhiyun 	val = 0x1E1F;
5966*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
5967*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
5968*4882a593Smuzhiyun 		val -= 0x202;
5969*4882a593Smuzhiyun 	}
5970*4882a593Smuzhiyun 	val = 0x3E3F;
5971*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
5972*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
5973*4882a593Smuzhiyun 		val -= 0x202;
5974*4882a593Smuzhiyun 	}
5975*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
5976*4882a593Smuzhiyun }
5977*4882a593Smuzhiyun 
5978*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
b43_nphy_superswitch_init(struct b43_wldev * dev,bool init)5979*4882a593Smuzhiyun static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
5980*4882a593Smuzhiyun {
5981*4882a593Smuzhiyun 	if (dev->phy.rev >= 7)
5982*4882a593Smuzhiyun 		return;
5983*4882a593Smuzhiyun 
5984*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
5985*4882a593Smuzhiyun 		if (!init)
5986*4882a593Smuzhiyun 			return;
5987*4882a593Smuzhiyun 		if (0 /* FIXME */) {
5988*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
5989*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
5990*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
5991*4882a593Smuzhiyun 			b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
5992*4882a593Smuzhiyun 		}
5993*4882a593Smuzhiyun 	} else {
5994*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
5995*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
5996*4882a593Smuzhiyun 
5997*4882a593Smuzhiyun 		switch (dev->dev->bus_type) {
5998*4882a593Smuzhiyun #ifdef CONFIG_B43_BCMA
5999*4882a593Smuzhiyun 		case B43_BUS_BCMA:
6000*4882a593Smuzhiyun 			bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
6001*4882a593Smuzhiyun 						 0xFC00, 0xFC00);
6002*4882a593Smuzhiyun 			break;
6003*4882a593Smuzhiyun #endif
6004*4882a593Smuzhiyun #ifdef CONFIG_B43_SSB
6005*4882a593Smuzhiyun 		case B43_BUS_SSB:
6006*4882a593Smuzhiyun 			ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
6007*4882a593Smuzhiyun 						0xFC00, 0xFC00);
6008*4882a593Smuzhiyun 			break;
6009*4882a593Smuzhiyun #endif
6010*4882a593Smuzhiyun 		}
6011*4882a593Smuzhiyun 
6012*4882a593Smuzhiyun 		b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
6013*4882a593Smuzhiyun 		b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xFC00);
6014*4882a593Smuzhiyun 		b43_maskset16(dev, B43_MMIO_GPIO_CONTROL, (~0xFC00 & 0xFFFF),
6015*4882a593Smuzhiyun 			      0);
6016*4882a593Smuzhiyun 
6017*4882a593Smuzhiyun 		if (init) {
6018*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
6019*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
6020*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
6021*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
6022*4882a593Smuzhiyun 		}
6023*4882a593Smuzhiyun 	}
6024*4882a593Smuzhiyun }
6025*4882a593Smuzhiyun 
6026*4882a593Smuzhiyun /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
b43_phy_initn(struct b43_wldev * dev)6027*4882a593Smuzhiyun static int b43_phy_initn(struct b43_wldev *dev)
6028*4882a593Smuzhiyun {
6029*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
6030*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
6031*4882a593Smuzhiyun 	struct b43_phy_n *nphy = phy->n;
6032*4882a593Smuzhiyun 	u8 tx_pwr_state;
6033*4882a593Smuzhiyun 	struct nphy_txgains target;
6034*4882a593Smuzhiyun 	u16 tmp;
6035*4882a593Smuzhiyun 	bool do_rssi_cal;
6036*4882a593Smuzhiyun 
6037*4882a593Smuzhiyun 	u16 clip[2];
6038*4882a593Smuzhiyun 	bool do_cal = false;
6039*4882a593Smuzhiyun 
6040*4882a593Smuzhiyun 	if ((dev->phy.rev >= 3) &&
6041*4882a593Smuzhiyun 	   (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
6042*4882a593Smuzhiyun 	   (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)) {
6043*4882a593Smuzhiyun 		switch (dev->dev->bus_type) {
6044*4882a593Smuzhiyun #ifdef CONFIG_B43_BCMA
6045*4882a593Smuzhiyun 		case B43_BUS_BCMA:
6046*4882a593Smuzhiyun 			bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
6047*4882a593Smuzhiyun 				      BCMA_CC_CHIPCTL, 0x40);
6048*4882a593Smuzhiyun 			break;
6049*4882a593Smuzhiyun #endif
6050*4882a593Smuzhiyun #ifdef CONFIG_B43_SSB
6051*4882a593Smuzhiyun 		case B43_BUS_SSB:
6052*4882a593Smuzhiyun 			chipco_set32(&dev->dev->sdev->bus->chipco,
6053*4882a593Smuzhiyun 				     SSB_CHIPCO_CHIPCTL, 0x40);
6054*4882a593Smuzhiyun 			break;
6055*4882a593Smuzhiyun #endif
6056*4882a593Smuzhiyun 		}
6057*4882a593Smuzhiyun 	}
6058*4882a593Smuzhiyun 	nphy->use_int_tx_iq_lo_cal = b43_nphy_ipa(dev) ||
6059*4882a593Smuzhiyun 		phy->rev >= 7 ||
6060*4882a593Smuzhiyun 		(phy->rev >= 5 &&
6061*4882a593Smuzhiyun 		 sprom->boardflags2_hi & B43_BFH2_INTERNDET_TXIQCAL);
6062*4882a593Smuzhiyun 	nphy->deaf_count = 0;
6063*4882a593Smuzhiyun 	b43_nphy_tables_init(dev);
6064*4882a593Smuzhiyun 	nphy->crsminpwr_adjusted = false;
6065*4882a593Smuzhiyun 	nphy->noisevars_adjusted = false;
6066*4882a593Smuzhiyun 
6067*4882a593Smuzhiyun 	/* Clear all overrides */
6068*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
6069*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
6070*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
6071*4882a593Smuzhiyun 		if (phy->rev >= 7) {
6072*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER3, 0);
6073*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER4, 0);
6074*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER5, 0);
6075*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_REV7_RF_CTL_OVER6, 0);
6076*4882a593Smuzhiyun 		}
6077*4882a593Smuzhiyun 		if (phy->rev >= 19) {
6078*4882a593Smuzhiyun 			/* TODO */
6079*4882a593Smuzhiyun 		}
6080*4882a593Smuzhiyun 
6081*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
6082*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
6083*4882a593Smuzhiyun 	} else {
6084*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
6085*4882a593Smuzhiyun 	}
6086*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
6087*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
6088*4882a593Smuzhiyun 	if (dev->phy.rev < 6) {
6089*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
6090*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
6091*4882a593Smuzhiyun 	}
6092*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
6093*4882a593Smuzhiyun 		     ~(B43_NPHY_RFSEQMODE_CAOVER |
6094*4882a593Smuzhiyun 		       B43_NPHY_RFSEQMODE_TROVER));
6095*4882a593Smuzhiyun 	if (dev->phy.rev >= 3)
6096*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
6097*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
6098*4882a593Smuzhiyun 
6099*4882a593Smuzhiyun 	if (dev->phy.rev <= 2) {
6100*4882a593Smuzhiyun 		tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
6101*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
6102*4882a593Smuzhiyun 				~B43_NPHY_BPHY_CTL3_SCALE,
6103*4882a593Smuzhiyun 				tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
6104*4882a593Smuzhiyun 	}
6105*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
6106*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
6107*4882a593Smuzhiyun 
6108*4882a593Smuzhiyun 	if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
6109*4882a593Smuzhiyun 	    (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
6110*4882a593Smuzhiyun 	     dev->dev->board_type == BCMA_BOARD_TYPE_BCM943224M93))
6111*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
6112*4882a593Smuzhiyun 	else
6113*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
6114*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
6115*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
6116*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
6117*4882a593Smuzhiyun 
6118*4882a593Smuzhiyun 	if (phy->rev < 8)
6119*4882a593Smuzhiyun 		b43_nphy_update_mimo_config(dev, nphy->preamble_override);
6120*4882a593Smuzhiyun 
6121*4882a593Smuzhiyun 	b43_nphy_update_txrx_chain(dev);
6122*4882a593Smuzhiyun 
6123*4882a593Smuzhiyun 	if (phy->rev < 2) {
6124*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
6125*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
6126*4882a593Smuzhiyun 	}
6127*4882a593Smuzhiyun 
6128*4882a593Smuzhiyun 	if (b43_nphy_ipa(dev)) {
6129*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
6130*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
6131*4882a593Smuzhiyun 				nphy->papd_epsilon_offset[0] << 7);
6132*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
6133*4882a593Smuzhiyun 		b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
6134*4882a593Smuzhiyun 				nphy->papd_epsilon_offset[1] << 7);
6135*4882a593Smuzhiyun 		b43_nphy_int_pa_set_tx_dig_filters(dev);
6136*4882a593Smuzhiyun 	} else if (phy->rev >= 5) {
6137*4882a593Smuzhiyun 		b43_nphy_ext_pa_set_tx_dig_filters(dev);
6138*4882a593Smuzhiyun 	}
6139*4882a593Smuzhiyun 
6140*4882a593Smuzhiyun 	b43_nphy_workarounds(dev);
6141*4882a593Smuzhiyun 
6142*4882a593Smuzhiyun 	/* Reset CCA, in init code it differs a little from standard way */
6143*4882a593Smuzhiyun 	b43_phy_force_clock(dev, 1);
6144*4882a593Smuzhiyun 	tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
6145*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
6146*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
6147*4882a593Smuzhiyun 	b43_phy_force_clock(dev, 0);
6148*4882a593Smuzhiyun 
6149*4882a593Smuzhiyun 	b43_mac_phy_clock_set(dev, true);
6150*4882a593Smuzhiyun 
6151*4882a593Smuzhiyun 	if (phy->rev < 7) {
6152*4882a593Smuzhiyun 		b43_nphy_pa_override(dev, false);
6153*4882a593Smuzhiyun 		b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
6154*4882a593Smuzhiyun 		b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
6155*4882a593Smuzhiyun 		b43_nphy_pa_override(dev, true);
6156*4882a593Smuzhiyun 	}
6157*4882a593Smuzhiyun 
6158*4882a593Smuzhiyun 	b43_nphy_classifier(dev, 0, 0);
6159*4882a593Smuzhiyun 	b43_nphy_read_clip_detection(dev, clip);
6160*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
6161*4882a593Smuzhiyun 		b43_nphy_bphy_init(dev);
6162*4882a593Smuzhiyun 
6163*4882a593Smuzhiyun 	tx_pwr_state = nphy->txpwrctrl;
6164*4882a593Smuzhiyun 	b43_nphy_tx_power_ctrl(dev, false);
6165*4882a593Smuzhiyun 	b43_nphy_tx_power_fix(dev);
6166*4882a593Smuzhiyun 	b43_nphy_tx_power_ctl_idle_tssi(dev);
6167*4882a593Smuzhiyun 	b43_nphy_tx_power_ctl_setup(dev);
6168*4882a593Smuzhiyun 	b43_nphy_tx_gain_table_upload(dev);
6169*4882a593Smuzhiyun 
6170*4882a593Smuzhiyun 	if (nphy->phyrxchain != 3)
6171*4882a593Smuzhiyun 		b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
6172*4882a593Smuzhiyun 	if (nphy->mphase_cal_phase_id > 0) {
6173*4882a593Smuzhiyun 		;/* TODO PHY Periodic Calibration Multi-Phase Restart */
6174*4882a593Smuzhiyun 	}
6175*4882a593Smuzhiyun 
6176*4882a593Smuzhiyun 	do_rssi_cal = false;
6177*4882a593Smuzhiyun 	if (phy->rev >= 3) {
6178*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
6179*4882a593Smuzhiyun 			do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
6180*4882a593Smuzhiyun 		else
6181*4882a593Smuzhiyun 			do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
6182*4882a593Smuzhiyun 
6183*4882a593Smuzhiyun 		if (do_rssi_cal)
6184*4882a593Smuzhiyun 			b43_nphy_rssi_cal(dev);
6185*4882a593Smuzhiyun 		else
6186*4882a593Smuzhiyun 			b43_nphy_restore_rssi_cal(dev);
6187*4882a593Smuzhiyun 	} else {
6188*4882a593Smuzhiyun 		b43_nphy_rssi_cal(dev);
6189*4882a593Smuzhiyun 	}
6190*4882a593Smuzhiyun 
6191*4882a593Smuzhiyun 	if (!((nphy->measure_hold & 0x6) != 0)) {
6192*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
6193*4882a593Smuzhiyun 			do_cal = !nphy->iqcal_chanspec_2G.center_freq;
6194*4882a593Smuzhiyun 		else
6195*4882a593Smuzhiyun 			do_cal = !nphy->iqcal_chanspec_5G.center_freq;
6196*4882a593Smuzhiyun 
6197*4882a593Smuzhiyun 		if (nphy->mute)
6198*4882a593Smuzhiyun 			do_cal = false;
6199*4882a593Smuzhiyun 
6200*4882a593Smuzhiyun 		if (do_cal) {
6201*4882a593Smuzhiyun 			target = b43_nphy_get_tx_gains(dev);
6202*4882a593Smuzhiyun 
6203*4882a593Smuzhiyun 			if (nphy->antsel_type == 2)
6204*4882a593Smuzhiyun 				b43_nphy_superswitch_init(dev, true);
6205*4882a593Smuzhiyun 			if (nphy->perical != 2) {
6206*4882a593Smuzhiyun 				b43_nphy_rssi_cal(dev);
6207*4882a593Smuzhiyun 				if (phy->rev >= 3) {
6208*4882a593Smuzhiyun 					nphy->cal_orig_pwr_idx[0] =
6209*4882a593Smuzhiyun 					    nphy->txpwrindex[0].index_internal;
6210*4882a593Smuzhiyun 					nphy->cal_orig_pwr_idx[1] =
6211*4882a593Smuzhiyun 					    nphy->txpwrindex[1].index_internal;
6212*4882a593Smuzhiyun 					/* TODO N PHY Pre Calibrate TX Gain */
6213*4882a593Smuzhiyun 					target = b43_nphy_get_tx_gains(dev);
6214*4882a593Smuzhiyun 				}
6215*4882a593Smuzhiyun 				if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
6216*4882a593Smuzhiyun 					if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
6217*4882a593Smuzhiyun 						b43_nphy_save_cal(dev);
6218*4882a593Smuzhiyun 			} else if (nphy->mphase_cal_phase_id == 0) {
6219*4882a593Smuzhiyun 				;/* N PHY Periodic Calibration with arg 3 */
6220*4882a593Smuzhiyun 			}
6221*4882a593Smuzhiyun 		} else {
6222*4882a593Smuzhiyun 			b43_nphy_restore_cal(dev);
6223*4882a593Smuzhiyun 		}
6224*4882a593Smuzhiyun 	}
6225*4882a593Smuzhiyun 
6226*4882a593Smuzhiyun 	b43_nphy_tx_pwr_ctrl_coef_setup(dev);
6227*4882a593Smuzhiyun 	b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
6228*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
6229*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
6230*4882a593Smuzhiyun 	if (phy->rev >= 3 && phy->rev <= 6)
6231*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0032);
6232*4882a593Smuzhiyun 	b43_nphy_tx_lpf_bw(dev);
6233*4882a593Smuzhiyun 	if (phy->rev >= 3)
6234*4882a593Smuzhiyun 		b43_nphy_spur_workaround(dev);
6235*4882a593Smuzhiyun 
6236*4882a593Smuzhiyun 	return 0;
6237*4882a593Smuzhiyun }
6238*4882a593Smuzhiyun 
6239*4882a593Smuzhiyun /**************************************************
6240*4882a593Smuzhiyun  * Channel switching ops.
6241*4882a593Smuzhiyun  **************************************************/
6242*4882a593Smuzhiyun 
b43_chantab_phy_upload(struct b43_wldev * dev,const struct b43_phy_n_sfo_cfg * e)6243*4882a593Smuzhiyun static void b43_chantab_phy_upload(struct b43_wldev *dev,
6244*4882a593Smuzhiyun 				   const struct b43_phy_n_sfo_cfg *e)
6245*4882a593Smuzhiyun {
6246*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
6247*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
6248*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
6249*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
6250*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
6251*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
6252*4882a593Smuzhiyun }
6253*4882a593Smuzhiyun 
6254*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
b43_nphy_pmu_spur_avoid(struct b43_wldev * dev,bool avoid)6255*4882a593Smuzhiyun static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
6256*4882a593Smuzhiyun {
6257*4882a593Smuzhiyun 	switch (dev->dev->bus_type) {
6258*4882a593Smuzhiyun #ifdef CONFIG_B43_BCMA
6259*4882a593Smuzhiyun 	case B43_BUS_BCMA:
6260*4882a593Smuzhiyun 		bcma_pmu_spuravoid_pllupdate(&dev->dev->bdev->bus->drv_cc,
6261*4882a593Smuzhiyun 					     avoid);
6262*4882a593Smuzhiyun 		break;
6263*4882a593Smuzhiyun #endif
6264*4882a593Smuzhiyun #ifdef CONFIG_B43_SSB
6265*4882a593Smuzhiyun 	case B43_BUS_SSB:
6266*4882a593Smuzhiyun 		ssb_pmu_spuravoid_pllupdate(&dev->dev->sdev->bus->chipco,
6267*4882a593Smuzhiyun 					    avoid);
6268*4882a593Smuzhiyun 		break;
6269*4882a593Smuzhiyun #endif
6270*4882a593Smuzhiyun 	}
6271*4882a593Smuzhiyun }
6272*4882a593Smuzhiyun 
6273*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
b43_nphy_channel_setup(struct b43_wldev * dev,const struct b43_phy_n_sfo_cfg * e,struct ieee80211_channel * new_channel)6274*4882a593Smuzhiyun static void b43_nphy_channel_setup(struct b43_wldev *dev,
6275*4882a593Smuzhiyun 				const struct b43_phy_n_sfo_cfg *e,
6276*4882a593Smuzhiyun 				struct ieee80211_channel *new_channel)
6277*4882a593Smuzhiyun {
6278*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
6279*4882a593Smuzhiyun 	struct b43_phy_n *nphy = dev->phy.n;
6280*4882a593Smuzhiyun 	int ch = new_channel->hw_value;
6281*4882a593Smuzhiyun 	u16 tmp16;
6282*4882a593Smuzhiyun 
6283*4882a593Smuzhiyun 	if (new_channel->band == NL80211_BAND_5GHZ) {
6284*4882a593Smuzhiyun 		/* Switch to 2 GHz for a moment to access B43_PHY_B_BBCFG */
6285*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
6286*4882a593Smuzhiyun 
6287*4882a593Smuzhiyun 		tmp16 = b43_read16(dev, B43_MMIO_PSM_PHY_HDR);
6288*4882a593Smuzhiyun 		b43_write16(dev, B43_MMIO_PSM_PHY_HDR, tmp16 | 4);
6289*4882a593Smuzhiyun 		/* Put BPHY in the reset */
6290*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_B_BBCFG,
6291*4882a593Smuzhiyun 			    B43_PHY_B_BBCFG_RSTCCA | B43_PHY_B_BBCFG_RSTRX);
6292*4882a593Smuzhiyun 		b43_write16(dev, B43_MMIO_PSM_PHY_HDR, tmp16);
6293*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
6294*4882a593Smuzhiyun 	} else if (new_channel->band == NL80211_BAND_2GHZ) {
6295*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
6296*4882a593Smuzhiyun 		tmp16 = b43_read16(dev, B43_MMIO_PSM_PHY_HDR);
6297*4882a593Smuzhiyun 		b43_write16(dev, B43_MMIO_PSM_PHY_HDR, tmp16 | 4);
6298*4882a593Smuzhiyun 		/* Take BPHY out of the reset */
6299*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_B_BBCFG,
6300*4882a593Smuzhiyun 			     (u16)~(B43_PHY_B_BBCFG_RSTCCA | B43_PHY_B_BBCFG_RSTRX));
6301*4882a593Smuzhiyun 		b43_write16(dev, B43_MMIO_PSM_PHY_HDR, tmp16);
6302*4882a593Smuzhiyun 	}
6303*4882a593Smuzhiyun 
6304*4882a593Smuzhiyun 	b43_chantab_phy_upload(dev, e);
6305*4882a593Smuzhiyun 
6306*4882a593Smuzhiyun 	if (new_channel->hw_value == 14) {
6307*4882a593Smuzhiyun 		b43_nphy_classifier(dev, 2, 0);
6308*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
6309*4882a593Smuzhiyun 	} else {
6310*4882a593Smuzhiyun 		b43_nphy_classifier(dev, 2, 2);
6311*4882a593Smuzhiyun 		if (new_channel->band == NL80211_BAND_2GHZ)
6312*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
6313*4882a593Smuzhiyun 	}
6314*4882a593Smuzhiyun 
6315*4882a593Smuzhiyun 	if (!nphy->txpwrctrl)
6316*4882a593Smuzhiyun 		b43_nphy_tx_power_fix(dev);
6317*4882a593Smuzhiyun 
6318*4882a593Smuzhiyun 	if (dev->phy.rev < 3)
6319*4882a593Smuzhiyun 		b43_nphy_adjust_lna_gain_table(dev);
6320*4882a593Smuzhiyun 
6321*4882a593Smuzhiyun 	b43_nphy_tx_lpf_bw(dev);
6322*4882a593Smuzhiyun 
6323*4882a593Smuzhiyun 	if (dev->phy.rev >= 3 &&
6324*4882a593Smuzhiyun 	    dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
6325*4882a593Smuzhiyun 		u8 spuravoid = 0;
6326*4882a593Smuzhiyun 
6327*4882a593Smuzhiyun 		if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
6328*4882a593Smuzhiyun 			spuravoid = 1;
6329*4882a593Smuzhiyun 		} else if (phy->rev >= 19) {
6330*4882a593Smuzhiyun 			/* TODO */
6331*4882a593Smuzhiyun 		} else if (phy->rev >= 18) {
6332*4882a593Smuzhiyun 			/* TODO */
6333*4882a593Smuzhiyun 		} else if (phy->rev >= 17) {
6334*4882a593Smuzhiyun 			/* TODO: Off for channels 1-11, but check 12-14! */
6335*4882a593Smuzhiyun 		} else if (phy->rev >= 16) {
6336*4882a593Smuzhiyun 			/* TODO: Off for 2 GHz, but check 5 GHz! */
6337*4882a593Smuzhiyun 		} else if (phy->rev >= 7) {
6338*4882a593Smuzhiyun 			if (!b43_is_40mhz(dev)) { /* 20MHz */
6339*4882a593Smuzhiyun 				if (ch == 13 || ch == 14 || ch == 153)
6340*4882a593Smuzhiyun 					spuravoid = 1;
6341*4882a593Smuzhiyun 			} else { /* 40 MHz */
6342*4882a593Smuzhiyun 				if (ch == 54)
6343*4882a593Smuzhiyun 					spuravoid = 1;
6344*4882a593Smuzhiyun 			}
6345*4882a593Smuzhiyun 		} else {
6346*4882a593Smuzhiyun 			if (!b43_is_40mhz(dev)) { /* 20MHz */
6347*4882a593Smuzhiyun 				if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
6348*4882a593Smuzhiyun 					spuravoid = 1;
6349*4882a593Smuzhiyun 			} else { /* 40MHz */
6350*4882a593Smuzhiyun 				if (nphy->aband_spurwar_en &&
6351*4882a593Smuzhiyun 				    (ch == 38 || ch == 102 || ch == 118))
6352*4882a593Smuzhiyun 					spuravoid = dev->dev->chip_id == 0x4716;
6353*4882a593Smuzhiyun 			}
6354*4882a593Smuzhiyun 		}
6355*4882a593Smuzhiyun 
6356*4882a593Smuzhiyun 		b43_nphy_pmu_spur_avoid(dev, spuravoid);
6357*4882a593Smuzhiyun 
6358*4882a593Smuzhiyun 		b43_mac_switch_freq(dev, spuravoid);
6359*4882a593Smuzhiyun 
6360*4882a593Smuzhiyun 		if (dev->phy.rev == 3 || dev->phy.rev == 4)
6361*4882a593Smuzhiyun 			b43_wireless_core_phy_pll_reset(dev);
6362*4882a593Smuzhiyun 
6363*4882a593Smuzhiyun 		if (spuravoid)
6364*4882a593Smuzhiyun 			b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
6365*4882a593Smuzhiyun 		else
6366*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_BBCFG,
6367*4882a593Smuzhiyun 				     ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
6368*4882a593Smuzhiyun 
6369*4882a593Smuzhiyun 		b43_nphy_reset_cca(dev);
6370*4882a593Smuzhiyun 
6371*4882a593Smuzhiyun 		/* wl sets useless phy_isspuravoid here */
6372*4882a593Smuzhiyun 	}
6373*4882a593Smuzhiyun 
6374*4882a593Smuzhiyun 	b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
6375*4882a593Smuzhiyun 
6376*4882a593Smuzhiyun 	if (phy->rev >= 3)
6377*4882a593Smuzhiyun 		b43_nphy_spur_workaround(dev);
6378*4882a593Smuzhiyun }
6379*4882a593Smuzhiyun 
6380*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
b43_nphy_set_channel(struct b43_wldev * dev,struct ieee80211_channel * channel,enum nl80211_channel_type channel_type)6381*4882a593Smuzhiyun static int b43_nphy_set_channel(struct b43_wldev *dev,
6382*4882a593Smuzhiyun 				struct ieee80211_channel *channel,
6383*4882a593Smuzhiyun 				enum nl80211_channel_type channel_type)
6384*4882a593Smuzhiyun {
6385*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
6386*4882a593Smuzhiyun 
6387*4882a593Smuzhiyun 	const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
6388*4882a593Smuzhiyun 	const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
6389*4882a593Smuzhiyun 	const struct b43_nphy_chantabent_rev7 *tabent_r7 = NULL;
6390*4882a593Smuzhiyun 	const struct b43_nphy_chantabent_rev7_2g *tabent_r7_2g = NULL;
6391*4882a593Smuzhiyun 
6392*4882a593Smuzhiyun 	u8 tmp;
6393*4882a593Smuzhiyun 
6394*4882a593Smuzhiyun 	if (phy->rev >= 19) {
6395*4882a593Smuzhiyun 		return -ESRCH;
6396*4882a593Smuzhiyun 		/* TODO */
6397*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
6398*4882a593Smuzhiyun 		r2057_get_chantabent_rev7(dev, channel->center_freq,
6399*4882a593Smuzhiyun 					  &tabent_r7, &tabent_r7_2g);
6400*4882a593Smuzhiyun 		if (!tabent_r7 && !tabent_r7_2g)
6401*4882a593Smuzhiyun 			return -ESRCH;
6402*4882a593Smuzhiyun 	} else if (phy->rev >= 3) {
6403*4882a593Smuzhiyun 		tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
6404*4882a593Smuzhiyun 							channel->center_freq);
6405*4882a593Smuzhiyun 		if (!tabent_r3)
6406*4882a593Smuzhiyun 			return -ESRCH;
6407*4882a593Smuzhiyun 	} else {
6408*4882a593Smuzhiyun 		tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
6409*4882a593Smuzhiyun 							channel->hw_value);
6410*4882a593Smuzhiyun 		if (!tabent_r2)
6411*4882a593Smuzhiyun 			return -ESRCH;
6412*4882a593Smuzhiyun 	}
6413*4882a593Smuzhiyun 
6414*4882a593Smuzhiyun 	/* Channel is set later in common code, but we need to set it on our
6415*4882a593Smuzhiyun 	   own to let this function's subcalls work properly. */
6416*4882a593Smuzhiyun 	phy->channel = channel->hw_value;
6417*4882a593Smuzhiyun 
6418*4882a593Smuzhiyun #if 0
6419*4882a593Smuzhiyun 	if (b43_channel_type_is_40mhz(phy->channel_type) !=
6420*4882a593Smuzhiyun 		b43_channel_type_is_40mhz(channel_type))
6421*4882a593Smuzhiyun 		; /* TODO: BMAC BW Set (channel_type) */
6422*4882a593Smuzhiyun #endif
6423*4882a593Smuzhiyun 
6424*4882a593Smuzhiyun 	if (channel_type == NL80211_CHAN_HT40PLUS) {
6425*4882a593Smuzhiyun 		b43_phy_set(dev, B43_NPHY_RXCTL, B43_NPHY_RXCTL_BSELU20);
6426*4882a593Smuzhiyun 		if (phy->rev >= 7)
6427*4882a593Smuzhiyun 			b43_phy_set(dev, 0x310, 0x8000);
6428*4882a593Smuzhiyun 	} else if (channel_type == NL80211_CHAN_HT40MINUS) {
6429*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_NPHY_RXCTL, ~B43_NPHY_RXCTL_BSELU20);
6430*4882a593Smuzhiyun 		if (phy->rev >= 7)
6431*4882a593Smuzhiyun 			b43_phy_mask(dev, 0x310, (u16)~0x8000);
6432*4882a593Smuzhiyun 	}
6433*4882a593Smuzhiyun 
6434*4882a593Smuzhiyun 	if (phy->rev >= 19) {
6435*4882a593Smuzhiyun 		/* TODO */
6436*4882a593Smuzhiyun 	} else if (phy->rev >= 7) {
6437*4882a593Smuzhiyun 		const struct b43_phy_n_sfo_cfg *phy_regs = tabent_r7 ?
6438*4882a593Smuzhiyun 			&(tabent_r7->phy_regs) : &(tabent_r7_2g->phy_regs);
6439*4882a593Smuzhiyun 
6440*4882a593Smuzhiyun 		if (phy->radio_rev <= 4 || phy->radio_rev == 6) {
6441*4882a593Smuzhiyun 			tmp = (channel->band == NL80211_BAND_5GHZ) ? 2 : 0;
6442*4882a593Smuzhiyun 			b43_radio_maskset(dev, R2057_TIA_CONFIG_CORE0, ~2, tmp);
6443*4882a593Smuzhiyun 			b43_radio_maskset(dev, R2057_TIA_CONFIG_CORE1, ~2, tmp);
6444*4882a593Smuzhiyun 		}
6445*4882a593Smuzhiyun 
6446*4882a593Smuzhiyun 		b43_radio_2057_setup(dev, tabent_r7, tabent_r7_2g);
6447*4882a593Smuzhiyun 		b43_nphy_channel_setup(dev, phy_regs, channel);
6448*4882a593Smuzhiyun 	} else if (phy->rev >= 3) {
6449*4882a593Smuzhiyun 		tmp = (channel->band == NL80211_BAND_5GHZ) ? 4 : 0;
6450*4882a593Smuzhiyun 		b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
6451*4882a593Smuzhiyun 		b43_radio_2056_setup(dev, tabent_r3);
6452*4882a593Smuzhiyun 		b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
6453*4882a593Smuzhiyun 	} else {
6454*4882a593Smuzhiyun 		tmp = (channel->band == NL80211_BAND_5GHZ) ? 0x0020 : 0x0050;
6455*4882a593Smuzhiyun 		b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
6456*4882a593Smuzhiyun 		b43_radio_2055_setup(dev, tabent_r2);
6457*4882a593Smuzhiyun 		b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
6458*4882a593Smuzhiyun 	}
6459*4882a593Smuzhiyun 
6460*4882a593Smuzhiyun 	return 0;
6461*4882a593Smuzhiyun }
6462*4882a593Smuzhiyun 
6463*4882a593Smuzhiyun /**************************************************
6464*4882a593Smuzhiyun  * Basic PHY ops.
6465*4882a593Smuzhiyun  **************************************************/
6466*4882a593Smuzhiyun 
b43_nphy_op_allocate(struct b43_wldev * dev)6467*4882a593Smuzhiyun static int b43_nphy_op_allocate(struct b43_wldev *dev)
6468*4882a593Smuzhiyun {
6469*4882a593Smuzhiyun 	struct b43_phy_n *nphy;
6470*4882a593Smuzhiyun 
6471*4882a593Smuzhiyun 	nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
6472*4882a593Smuzhiyun 	if (!nphy)
6473*4882a593Smuzhiyun 		return -ENOMEM;
6474*4882a593Smuzhiyun 
6475*4882a593Smuzhiyun 	dev->phy.n = nphy;
6476*4882a593Smuzhiyun 
6477*4882a593Smuzhiyun 	return 0;
6478*4882a593Smuzhiyun }
6479*4882a593Smuzhiyun 
b43_nphy_op_prepare_structs(struct b43_wldev * dev)6480*4882a593Smuzhiyun static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
6481*4882a593Smuzhiyun {
6482*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
6483*4882a593Smuzhiyun 	struct b43_phy_n *nphy = phy->n;
6484*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
6485*4882a593Smuzhiyun 
6486*4882a593Smuzhiyun 	memset(nphy, 0, sizeof(*nphy));
6487*4882a593Smuzhiyun 
6488*4882a593Smuzhiyun 	nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
6489*4882a593Smuzhiyun 	nphy->spur_avoid = (phy->rev >= 3) ?
6490*4882a593Smuzhiyun 				B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
6491*4882a593Smuzhiyun 	nphy->gain_boost = true; /* this way we follow wl, assume it is true */
6492*4882a593Smuzhiyun 	nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
6493*4882a593Smuzhiyun 	nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
6494*4882a593Smuzhiyun 	nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
6495*4882a593Smuzhiyun 	/* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
6496*4882a593Smuzhiyun 	 * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
6497*4882a593Smuzhiyun 	nphy->tx_pwr_idx[0] = 128;
6498*4882a593Smuzhiyun 	nphy->tx_pwr_idx[1] = 128;
6499*4882a593Smuzhiyun 
6500*4882a593Smuzhiyun 	/* Hardware TX power control and 5GHz power gain */
6501*4882a593Smuzhiyun 	nphy->txpwrctrl = false;
6502*4882a593Smuzhiyun 	nphy->pwg_gain_5ghz = false;
6503*4882a593Smuzhiyun 	if (dev->phy.rev >= 3 ||
6504*4882a593Smuzhiyun 	    (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
6505*4882a593Smuzhiyun 	     (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
6506*4882a593Smuzhiyun 		nphy->txpwrctrl = true;
6507*4882a593Smuzhiyun 		nphy->pwg_gain_5ghz = true;
6508*4882a593Smuzhiyun 	} else if (sprom->revision >= 4) {
6509*4882a593Smuzhiyun 		if (dev->phy.rev >= 2 &&
6510*4882a593Smuzhiyun 		    (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
6511*4882a593Smuzhiyun 			nphy->txpwrctrl = true;
6512*4882a593Smuzhiyun #ifdef CONFIG_B43_SSB
6513*4882a593Smuzhiyun 			if (dev->dev->bus_type == B43_BUS_SSB &&
6514*4882a593Smuzhiyun 			    dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
6515*4882a593Smuzhiyun 				struct pci_dev *pdev =
6516*4882a593Smuzhiyun 					dev->dev->sdev->bus->host_pci;
6517*4882a593Smuzhiyun 				if (pdev->device == 0x4328 ||
6518*4882a593Smuzhiyun 				    pdev->device == 0x432a)
6519*4882a593Smuzhiyun 					nphy->pwg_gain_5ghz = true;
6520*4882a593Smuzhiyun 			}
6521*4882a593Smuzhiyun #endif
6522*4882a593Smuzhiyun 		} else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
6523*4882a593Smuzhiyun 			nphy->pwg_gain_5ghz = true;
6524*4882a593Smuzhiyun 		}
6525*4882a593Smuzhiyun 	}
6526*4882a593Smuzhiyun 
6527*4882a593Smuzhiyun 	if (dev->phy.rev >= 3) {
6528*4882a593Smuzhiyun 		nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
6529*4882a593Smuzhiyun 		nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
6530*4882a593Smuzhiyun 	}
6531*4882a593Smuzhiyun }
6532*4882a593Smuzhiyun 
b43_nphy_op_free(struct b43_wldev * dev)6533*4882a593Smuzhiyun static void b43_nphy_op_free(struct b43_wldev *dev)
6534*4882a593Smuzhiyun {
6535*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
6536*4882a593Smuzhiyun 	struct b43_phy_n *nphy = phy->n;
6537*4882a593Smuzhiyun 
6538*4882a593Smuzhiyun 	kfree(nphy);
6539*4882a593Smuzhiyun 	phy->n = NULL;
6540*4882a593Smuzhiyun }
6541*4882a593Smuzhiyun 
b43_nphy_op_init(struct b43_wldev * dev)6542*4882a593Smuzhiyun static int b43_nphy_op_init(struct b43_wldev *dev)
6543*4882a593Smuzhiyun {
6544*4882a593Smuzhiyun 	return b43_phy_initn(dev);
6545*4882a593Smuzhiyun }
6546*4882a593Smuzhiyun 
check_phyreg(struct b43_wldev * dev,u16 offset)6547*4882a593Smuzhiyun static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
6548*4882a593Smuzhiyun {
6549*4882a593Smuzhiyun #if B43_DEBUG
6550*4882a593Smuzhiyun 	if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
6551*4882a593Smuzhiyun 		/* OFDM registers are onnly available on A/G-PHYs */
6552*4882a593Smuzhiyun 		b43err(dev->wl, "Invalid OFDM PHY access at "
6553*4882a593Smuzhiyun 		       "0x%04X on N-PHY\n", offset);
6554*4882a593Smuzhiyun 		dump_stack();
6555*4882a593Smuzhiyun 	}
6556*4882a593Smuzhiyun 	if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
6557*4882a593Smuzhiyun 		/* Ext-G registers are only available on G-PHYs */
6558*4882a593Smuzhiyun 		b43err(dev->wl, "Invalid EXT-G PHY access at "
6559*4882a593Smuzhiyun 		       "0x%04X on N-PHY\n", offset);
6560*4882a593Smuzhiyun 		dump_stack();
6561*4882a593Smuzhiyun 	}
6562*4882a593Smuzhiyun #endif /* B43_DEBUG */
6563*4882a593Smuzhiyun }
6564*4882a593Smuzhiyun 
b43_nphy_op_maskset(struct b43_wldev * dev,u16 reg,u16 mask,u16 set)6565*4882a593Smuzhiyun static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
6566*4882a593Smuzhiyun 				 u16 set)
6567*4882a593Smuzhiyun {
6568*4882a593Smuzhiyun 	check_phyreg(dev, reg);
6569*4882a593Smuzhiyun 	b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
6570*4882a593Smuzhiyun 	b43_maskset16(dev, B43_MMIO_PHY_DATA, mask, set);
6571*4882a593Smuzhiyun 	dev->phy.writes_counter = 1;
6572*4882a593Smuzhiyun }
6573*4882a593Smuzhiyun 
b43_nphy_op_radio_read(struct b43_wldev * dev,u16 reg)6574*4882a593Smuzhiyun static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
6575*4882a593Smuzhiyun {
6576*4882a593Smuzhiyun 	/* Register 1 is a 32-bit register. */
6577*4882a593Smuzhiyun 	B43_WARN_ON(dev->phy.rev < 7 && reg == 1);
6578*4882a593Smuzhiyun 
6579*4882a593Smuzhiyun 	if (dev->phy.rev >= 7)
6580*4882a593Smuzhiyun 		reg |= 0x200; /* Radio 0x2057 */
6581*4882a593Smuzhiyun 	else
6582*4882a593Smuzhiyun 		reg |= 0x100;
6583*4882a593Smuzhiyun 
6584*4882a593Smuzhiyun 	b43_write16f(dev, B43_MMIO_RADIO_CONTROL, reg);
6585*4882a593Smuzhiyun 	return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
6586*4882a593Smuzhiyun }
6587*4882a593Smuzhiyun 
b43_nphy_op_radio_write(struct b43_wldev * dev,u16 reg,u16 value)6588*4882a593Smuzhiyun static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
6589*4882a593Smuzhiyun {
6590*4882a593Smuzhiyun 	/* Register 1 is a 32-bit register. */
6591*4882a593Smuzhiyun 	B43_WARN_ON(dev->phy.rev < 7 && reg == 1);
6592*4882a593Smuzhiyun 
6593*4882a593Smuzhiyun 	b43_write16f(dev, B43_MMIO_RADIO_CONTROL, reg);
6594*4882a593Smuzhiyun 	b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
6595*4882a593Smuzhiyun }
6596*4882a593Smuzhiyun 
6597*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
b43_nphy_op_software_rfkill(struct b43_wldev * dev,bool blocked)6598*4882a593Smuzhiyun static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
6599*4882a593Smuzhiyun 					bool blocked)
6600*4882a593Smuzhiyun {
6601*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
6602*4882a593Smuzhiyun 
6603*4882a593Smuzhiyun 	if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
6604*4882a593Smuzhiyun 		b43err(dev->wl, "MAC not suspended\n");
6605*4882a593Smuzhiyun 
6606*4882a593Smuzhiyun 	if (blocked) {
6607*4882a593Smuzhiyun 		if (phy->rev >= 19) {
6608*4882a593Smuzhiyun 			/* TODO */
6609*4882a593Smuzhiyun 		} else if (phy->rev >= 8) {
6610*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
6611*4882a593Smuzhiyun 				     ~B43_NPHY_RFCTL_CMD_CHIP0PU);
6612*4882a593Smuzhiyun 		} else if (phy->rev >= 7) {
6613*4882a593Smuzhiyun 			/* Nothing needed */
6614*4882a593Smuzhiyun 		} else if (phy->rev >= 3) {
6615*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
6616*4882a593Smuzhiyun 				     ~B43_NPHY_RFCTL_CMD_CHIP0PU);
6617*4882a593Smuzhiyun 
6618*4882a593Smuzhiyun 			b43_radio_mask(dev, 0x09, ~0x2);
6619*4882a593Smuzhiyun 
6620*4882a593Smuzhiyun 			b43_radio_write(dev, 0x204D, 0);
6621*4882a593Smuzhiyun 			b43_radio_write(dev, 0x2053, 0);
6622*4882a593Smuzhiyun 			b43_radio_write(dev, 0x2058, 0);
6623*4882a593Smuzhiyun 			b43_radio_write(dev, 0x205E, 0);
6624*4882a593Smuzhiyun 			b43_radio_mask(dev, 0x2062, ~0xF0);
6625*4882a593Smuzhiyun 			b43_radio_write(dev, 0x2064, 0);
6626*4882a593Smuzhiyun 
6627*4882a593Smuzhiyun 			b43_radio_write(dev, 0x304D, 0);
6628*4882a593Smuzhiyun 			b43_radio_write(dev, 0x3053, 0);
6629*4882a593Smuzhiyun 			b43_radio_write(dev, 0x3058, 0);
6630*4882a593Smuzhiyun 			b43_radio_write(dev, 0x305E, 0);
6631*4882a593Smuzhiyun 			b43_radio_mask(dev, 0x3062, ~0xF0);
6632*4882a593Smuzhiyun 			b43_radio_write(dev, 0x3064, 0);
6633*4882a593Smuzhiyun 		}
6634*4882a593Smuzhiyun 	} else {
6635*4882a593Smuzhiyun 		if (phy->rev >= 19) {
6636*4882a593Smuzhiyun 			/* TODO */
6637*4882a593Smuzhiyun 		} else if (phy->rev >= 7) {
6638*4882a593Smuzhiyun 			if (!dev->phy.radio_on)
6639*4882a593Smuzhiyun 				b43_radio_2057_init(dev);
6640*4882a593Smuzhiyun 			b43_switch_channel(dev, dev->phy.channel);
6641*4882a593Smuzhiyun 		} else if (phy->rev >= 3) {
6642*4882a593Smuzhiyun 			if (!dev->phy.radio_on)
6643*4882a593Smuzhiyun 				b43_radio_init2056(dev);
6644*4882a593Smuzhiyun 			b43_switch_channel(dev, dev->phy.channel);
6645*4882a593Smuzhiyun 		} else {
6646*4882a593Smuzhiyun 			b43_radio_init2055(dev);
6647*4882a593Smuzhiyun 		}
6648*4882a593Smuzhiyun 	}
6649*4882a593Smuzhiyun }
6650*4882a593Smuzhiyun 
6651*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
b43_nphy_op_switch_analog(struct b43_wldev * dev,bool on)6652*4882a593Smuzhiyun static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
6653*4882a593Smuzhiyun {
6654*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
6655*4882a593Smuzhiyun 	u16 override = on ? 0x0 : 0x7FFF;
6656*4882a593Smuzhiyun 	u16 core = on ? 0xD : 0x00FD;
6657*4882a593Smuzhiyun 
6658*4882a593Smuzhiyun 	if (phy->rev >= 19) {
6659*4882a593Smuzhiyun 		/* TODO */
6660*4882a593Smuzhiyun 	} else if (phy->rev >= 3) {
6661*4882a593Smuzhiyun 		if (on) {
6662*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
6663*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
6664*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
6665*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
6666*4882a593Smuzhiyun 		} else {
6667*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
6668*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
6669*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
6670*4882a593Smuzhiyun 			b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
6671*4882a593Smuzhiyun 		}
6672*4882a593Smuzhiyun 	} else {
6673*4882a593Smuzhiyun 		b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
6674*4882a593Smuzhiyun 	}
6675*4882a593Smuzhiyun }
6676*4882a593Smuzhiyun 
b43_nphy_op_switch_channel(struct b43_wldev * dev,unsigned int new_channel)6677*4882a593Smuzhiyun static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
6678*4882a593Smuzhiyun 				      unsigned int new_channel)
6679*4882a593Smuzhiyun {
6680*4882a593Smuzhiyun 	struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
6681*4882a593Smuzhiyun 	enum nl80211_channel_type channel_type =
6682*4882a593Smuzhiyun 		cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
6683*4882a593Smuzhiyun 
6684*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
6685*4882a593Smuzhiyun 		if ((new_channel < 1) || (new_channel > 14))
6686*4882a593Smuzhiyun 			return -EINVAL;
6687*4882a593Smuzhiyun 	} else {
6688*4882a593Smuzhiyun 		if (new_channel > 200)
6689*4882a593Smuzhiyun 			return -EINVAL;
6690*4882a593Smuzhiyun 	}
6691*4882a593Smuzhiyun 
6692*4882a593Smuzhiyun 	return b43_nphy_set_channel(dev, channel, channel_type);
6693*4882a593Smuzhiyun }
6694*4882a593Smuzhiyun 
b43_nphy_op_get_default_chan(struct b43_wldev * dev)6695*4882a593Smuzhiyun static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
6696*4882a593Smuzhiyun {
6697*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
6698*4882a593Smuzhiyun 		return 1;
6699*4882a593Smuzhiyun 	return 36;
6700*4882a593Smuzhiyun }
6701*4882a593Smuzhiyun 
6702*4882a593Smuzhiyun const struct b43_phy_operations b43_phyops_n = {
6703*4882a593Smuzhiyun 	.allocate		= b43_nphy_op_allocate,
6704*4882a593Smuzhiyun 	.free			= b43_nphy_op_free,
6705*4882a593Smuzhiyun 	.prepare_structs	= b43_nphy_op_prepare_structs,
6706*4882a593Smuzhiyun 	.init			= b43_nphy_op_init,
6707*4882a593Smuzhiyun 	.phy_maskset		= b43_nphy_op_maskset,
6708*4882a593Smuzhiyun 	.radio_read		= b43_nphy_op_radio_read,
6709*4882a593Smuzhiyun 	.radio_write		= b43_nphy_op_radio_write,
6710*4882a593Smuzhiyun 	.software_rfkill	= b43_nphy_op_software_rfkill,
6711*4882a593Smuzhiyun 	.switch_analog		= b43_nphy_op_switch_analog,
6712*4882a593Smuzhiyun 	.switch_channel		= b43_nphy_op_switch_channel,
6713*4882a593Smuzhiyun 	.get_default_chan	= b43_nphy_op_get_default_chan,
6714*4882a593Smuzhiyun 	.recalc_txpower		= b43_nphy_op_recalc_txpower,
6715*4882a593Smuzhiyun };
6716