1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun Broadcom B43 wireless driver
5*4882a593Smuzhiyun IEEE 802.11a/g LP-PHY driver
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun Copyright (c) 2008-2009 Michael Buesch <m@bues.ch>
8*4882a593Smuzhiyun Copyright (c) 2009 Gábor Stefanik <netrolller.3d@gmail.com>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/cordic.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "b43.h"
17*4882a593Smuzhiyun #include "main.h"
18*4882a593Smuzhiyun #include "phy_lp.h"
19*4882a593Smuzhiyun #include "phy_common.h"
20*4882a593Smuzhiyun #include "tables_lpphy.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun
channel2freq_lp(u8 channel)23*4882a593Smuzhiyun static inline u16 channel2freq_lp(u8 channel)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun if (channel < 14)
26*4882a593Smuzhiyun return (2407 + 5 * channel);
27*4882a593Smuzhiyun else if (channel == 14)
28*4882a593Smuzhiyun return 2484;
29*4882a593Smuzhiyun else if (channel < 184)
30*4882a593Smuzhiyun return (5000 + 5 * channel);
31*4882a593Smuzhiyun else
32*4882a593Smuzhiyun return (4000 + 5 * channel);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
b43_lpphy_op_get_default_chan(struct b43_wldev * dev)35*4882a593Smuzhiyun static unsigned int b43_lpphy_op_get_default_chan(struct b43_wldev *dev)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
38*4882a593Smuzhiyun return 1;
39*4882a593Smuzhiyun return 36;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
b43_lpphy_op_allocate(struct b43_wldev * dev)42*4882a593Smuzhiyun static int b43_lpphy_op_allocate(struct b43_wldev *dev)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct b43_phy_lp *lpphy;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun lpphy = kzalloc(sizeof(*lpphy), GFP_KERNEL);
47*4882a593Smuzhiyun if (!lpphy)
48*4882a593Smuzhiyun return -ENOMEM;
49*4882a593Smuzhiyun dev->phy.lp = lpphy;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
b43_lpphy_op_prepare_structs(struct b43_wldev * dev)54*4882a593Smuzhiyun static void b43_lpphy_op_prepare_structs(struct b43_wldev *dev)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct b43_phy *phy = &dev->phy;
57*4882a593Smuzhiyun struct b43_phy_lp *lpphy = phy->lp;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun memset(lpphy, 0, sizeof(*lpphy));
60*4882a593Smuzhiyun lpphy->antenna = B43_ANTENNA_DEFAULT;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun //TODO
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
b43_lpphy_op_free(struct b43_wldev * dev)65*4882a593Smuzhiyun static void b43_lpphy_op_free(struct b43_wldev *dev)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun kfree(lpphy);
70*4882a593Smuzhiyun dev->phy.lp = NULL;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/PHY/LP/ReadBandSrom */
lpphy_read_band_sprom(struct b43_wldev * dev)74*4882a593Smuzhiyun static void lpphy_read_band_sprom(struct b43_wldev *dev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct ssb_sprom *sprom = dev->dev->bus_sprom;
77*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
78*4882a593Smuzhiyun u16 cckpo, maxpwr;
79*4882a593Smuzhiyun u32 ofdmpo;
80*4882a593Smuzhiyun int i;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
83*4882a593Smuzhiyun lpphy->tx_isolation_med_band = sprom->tri2g;
84*4882a593Smuzhiyun lpphy->bx_arch = sprom->bxa2g;
85*4882a593Smuzhiyun lpphy->rx_pwr_offset = sprom->rxpo2g;
86*4882a593Smuzhiyun lpphy->rssi_vf = sprom->rssismf2g;
87*4882a593Smuzhiyun lpphy->rssi_vc = sprom->rssismc2g;
88*4882a593Smuzhiyun lpphy->rssi_gs = sprom->rssisav2g;
89*4882a593Smuzhiyun lpphy->txpa[0] = sprom->pa0b0;
90*4882a593Smuzhiyun lpphy->txpa[1] = sprom->pa0b1;
91*4882a593Smuzhiyun lpphy->txpa[2] = sprom->pa0b2;
92*4882a593Smuzhiyun maxpwr = sprom->maxpwr_bg;
93*4882a593Smuzhiyun lpphy->max_tx_pwr_med_band = maxpwr;
94*4882a593Smuzhiyun cckpo = sprom->cck2gpo;
95*4882a593Smuzhiyun if (cckpo) {
96*4882a593Smuzhiyun ofdmpo = sprom->ofdm2gpo;
97*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
98*4882a593Smuzhiyun lpphy->tx_max_rate[i] =
99*4882a593Smuzhiyun maxpwr - (ofdmpo & 0xF) * 2;
100*4882a593Smuzhiyun ofdmpo >>= 4;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun ofdmpo = sprom->ofdm2gpo;
103*4882a593Smuzhiyun for (i = 4; i < 15; i++) {
104*4882a593Smuzhiyun lpphy->tx_max_rate[i] =
105*4882a593Smuzhiyun maxpwr - (ofdmpo & 0xF) * 2;
106*4882a593Smuzhiyun ofdmpo >>= 4;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun } else {
109*4882a593Smuzhiyun u8 opo = sprom->opo;
110*4882a593Smuzhiyun for (i = 0; i < 4; i++)
111*4882a593Smuzhiyun lpphy->tx_max_rate[i] = maxpwr;
112*4882a593Smuzhiyun for (i = 4; i < 15; i++)
113*4882a593Smuzhiyun lpphy->tx_max_rate[i] = maxpwr - opo;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun } else { /* 5GHz */
116*4882a593Smuzhiyun lpphy->tx_isolation_low_band = sprom->tri5gl;
117*4882a593Smuzhiyun lpphy->tx_isolation_med_band = sprom->tri5g;
118*4882a593Smuzhiyun lpphy->tx_isolation_hi_band = sprom->tri5gh;
119*4882a593Smuzhiyun lpphy->bx_arch = sprom->bxa5g;
120*4882a593Smuzhiyun lpphy->rx_pwr_offset = sprom->rxpo5g;
121*4882a593Smuzhiyun lpphy->rssi_vf = sprom->rssismf5g;
122*4882a593Smuzhiyun lpphy->rssi_vc = sprom->rssismc5g;
123*4882a593Smuzhiyun lpphy->rssi_gs = sprom->rssisav5g;
124*4882a593Smuzhiyun lpphy->txpa[0] = sprom->pa1b0;
125*4882a593Smuzhiyun lpphy->txpa[1] = sprom->pa1b1;
126*4882a593Smuzhiyun lpphy->txpa[2] = sprom->pa1b2;
127*4882a593Smuzhiyun lpphy->txpal[0] = sprom->pa1lob0;
128*4882a593Smuzhiyun lpphy->txpal[1] = sprom->pa1lob1;
129*4882a593Smuzhiyun lpphy->txpal[2] = sprom->pa1lob2;
130*4882a593Smuzhiyun lpphy->txpah[0] = sprom->pa1hib0;
131*4882a593Smuzhiyun lpphy->txpah[1] = sprom->pa1hib1;
132*4882a593Smuzhiyun lpphy->txpah[2] = sprom->pa1hib2;
133*4882a593Smuzhiyun maxpwr = sprom->maxpwr_al;
134*4882a593Smuzhiyun ofdmpo = sprom->ofdm5glpo;
135*4882a593Smuzhiyun lpphy->max_tx_pwr_low_band = maxpwr;
136*4882a593Smuzhiyun for (i = 4; i < 12; i++) {
137*4882a593Smuzhiyun lpphy->tx_max_ratel[i] = maxpwr - (ofdmpo & 0xF) * 2;
138*4882a593Smuzhiyun ofdmpo >>= 4;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun maxpwr = sprom->maxpwr_a;
141*4882a593Smuzhiyun ofdmpo = sprom->ofdm5gpo;
142*4882a593Smuzhiyun lpphy->max_tx_pwr_med_band = maxpwr;
143*4882a593Smuzhiyun for (i = 4; i < 12; i++) {
144*4882a593Smuzhiyun lpphy->tx_max_rate[i] = maxpwr - (ofdmpo & 0xF) * 2;
145*4882a593Smuzhiyun ofdmpo >>= 4;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun maxpwr = sprom->maxpwr_ah;
148*4882a593Smuzhiyun ofdmpo = sprom->ofdm5ghpo;
149*4882a593Smuzhiyun lpphy->max_tx_pwr_hi_band = maxpwr;
150*4882a593Smuzhiyun for (i = 4; i < 12; i++) {
151*4882a593Smuzhiyun lpphy->tx_max_rateh[i] = maxpwr - (ofdmpo & 0xF) * 2;
152*4882a593Smuzhiyun ofdmpo >>= 4;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
lpphy_adjust_gain_table(struct b43_wldev * dev,u32 freq)157*4882a593Smuzhiyun static void lpphy_adjust_gain_table(struct b43_wldev *dev, u32 freq)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
160*4882a593Smuzhiyun u16 temp[3];
161*4882a593Smuzhiyun u16 isolation;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun B43_WARN_ON(dev->phy.rev >= 2);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
166*4882a593Smuzhiyun isolation = lpphy->tx_isolation_med_band;
167*4882a593Smuzhiyun else if (freq <= 5320)
168*4882a593Smuzhiyun isolation = lpphy->tx_isolation_low_band;
169*4882a593Smuzhiyun else if (freq <= 5700)
170*4882a593Smuzhiyun isolation = lpphy->tx_isolation_med_band;
171*4882a593Smuzhiyun else
172*4882a593Smuzhiyun isolation = lpphy->tx_isolation_hi_band;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun temp[0] = ((isolation - 26) / 12) << 12;
175*4882a593Smuzhiyun temp[1] = temp[0] + 0x1000;
176*4882a593Smuzhiyun temp[2] = temp[0] + 0x2000;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun b43_lptab_write_bulk(dev, B43_LPTAB16(13, 0), 3, temp);
179*4882a593Smuzhiyun b43_lptab_write_bulk(dev, B43_LPTAB16(12, 0), 3, temp);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
lpphy_table_init(struct b43_wldev * dev)182*4882a593Smuzhiyun static void lpphy_table_init(struct b43_wldev *dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun u32 freq = channel2freq_lp(b43_lpphy_op_get_default_chan(dev));
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (dev->phy.rev < 2)
187*4882a593Smuzhiyun lpphy_rev0_1_table_init(dev);
188*4882a593Smuzhiyun else
189*4882a593Smuzhiyun lpphy_rev2plus_table_init(dev);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun lpphy_init_tx_gain_table(dev);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (dev->phy.rev < 2)
194*4882a593Smuzhiyun lpphy_adjust_gain_table(dev, freq);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
lpphy_baseband_rev0_1_init(struct b43_wldev * dev)197*4882a593Smuzhiyun static void lpphy_baseband_rev0_1_init(struct b43_wldev *dev)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct ssb_bus *bus = dev->dev->sdev->bus;
200*4882a593Smuzhiyun struct ssb_sprom *sprom = dev->dev->bus_sprom;
201*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
202*4882a593Smuzhiyun u16 tmp, tmp2;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_DAC_CTL, 0xF7FF);
205*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_CTL, 0);
206*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, 0);
207*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, 0);
208*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0);
209*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_AFE_DAC_CTL, 0x0004);
210*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_OFDMSYNCTHRESH0, 0xFF00, 0x0078);
211*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x5800);
212*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_ADC_COMPENSATION_CTL, 0x0016);
213*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_ADC_CTL_0, 0xFFF8, 0x0004);
214*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0x00FF, 0x5400);
215*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0x00FF, 0x2400);
216*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x2100);
217*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0x0006);
218*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RX_RADIO_CTL, 0xFFFE);
219*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFFE0, 0x0005);
220*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFC1F, 0x0180);
221*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x3C00);
222*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xFFF0, 0x0005);
223*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_GAIN_MISMATCH_LIMIT, 0xFFC0, 0x001A);
224*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0xFF00, 0x00B3);
225*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0x00FF, 0xAD00);
226*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_INPUT_PWRDB,
227*4882a593Smuzhiyun 0xFF00, lpphy->rx_pwr_offset);
228*4882a593Smuzhiyun if ((sprom->boardflags_lo & B43_BFL_FEM) &&
229*4882a593Smuzhiyun ((b43_current_band(dev->wl) == NL80211_BAND_5GHZ) ||
230*4882a593Smuzhiyun (sprom->boardflags_hi & B43_BFH_PAREF))) {
231*4882a593Smuzhiyun ssb_pmu_set_ldo_voltage(&bus->chipco, LDO_PAREF, 0x28);
232*4882a593Smuzhiyun ssb_pmu_set_ldo_paref(&bus->chipco, true);
233*4882a593Smuzhiyun if (dev->phy.rev == 0) {
234*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LP_RF_SIGNAL_LUT,
235*4882a593Smuzhiyun 0xFFCF, 0x0010);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB16(11, 7), 60);
238*4882a593Smuzhiyun } else {
239*4882a593Smuzhiyun ssb_pmu_set_ldo_paref(&bus->chipco, false);
240*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LP_RF_SIGNAL_LUT,
241*4882a593Smuzhiyun 0xFFCF, 0x0020);
242*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB16(11, 7), 100);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun tmp = lpphy->rssi_vf | lpphy->rssi_vc << 4 | 0xA000;
245*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_0, tmp);
246*4882a593Smuzhiyun if (sprom->boardflags_hi & B43_BFH_RSSIINV)
247*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_RSSI_CTL_1, 0xF000, 0x0AAA);
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_RSSI_CTL_1, 0xF000, 0x02AA);
250*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB16(11, 1), 24);
251*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RX_RADIO_CTL,
252*4882a593Smuzhiyun 0xFFF9, (lpphy->bx_arch << 1));
253*4882a593Smuzhiyun if (dev->phy.rev == 1 &&
254*4882a593Smuzhiyun (sprom->boardflags_hi & B43_BFH_FEM_BT)) {
255*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
256*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0x3F00, 0x0900);
257*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
258*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
259*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x000A);
260*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0400);
261*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x000A);
262*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0B00);
263*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xFFC0, 0x000A);
264*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xC0FF, 0x0900);
265*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xFFC0, 0x000A);
266*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xC0FF, 0x0B00);
267*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xFFC0, 0x000A);
268*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xC0FF, 0x0900);
269*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xFFC0, 0x000A);
270*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xC0FF, 0x0B00);
271*4882a593Smuzhiyun } else if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ ||
272*4882a593Smuzhiyun (dev->dev->board_type == SSB_BOARD_BU4312) ||
273*4882a593Smuzhiyun (dev->phy.rev == 0 && (sprom->boardflags_lo & B43_BFL_FEM))) {
274*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0001);
275*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0400);
276*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0001);
277*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0500);
278*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
279*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0800);
280*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
281*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0A00);
282*4882a593Smuzhiyun } else if (dev->phy.rev == 1 ||
283*4882a593Smuzhiyun (sprom->boardflags_lo & B43_BFL_FEM)) {
284*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0004);
285*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0800);
286*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0004);
287*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0C00);
288*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
289*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0100);
290*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
291*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0300);
292*4882a593Smuzhiyun } else {
293*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
294*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0900);
295*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
296*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
297*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0006);
298*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0500);
299*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0006);
300*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0700);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun if (dev->phy.rev == 1 && (sprom->boardflags_hi & B43_BFH_PAREF)) {
303*4882a593Smuzhiyun b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_5, B43_LPPHY_TR_LOOKUP_1);
304*4882a593Smuzhiyun b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_6, B43_LPPHY_TR_LOOKUP_2);
305*4882a593Smuzhiyun b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_7, B43_LPPHY_TR_LOOKUP_3);
306*4882a593Smuzhiyun b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_8, B43_LPPHY_TR_LOOKUP_4);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun if ((sprom->boardflags_hi & B43_BFH_FEM_BT) &&
309*4882a593Smuzhiyun (dev->dev->chip_id == 0x5354) &&
310*4882a593Smuzhiyun (dev->dev->chip_pkg == SSB_CHIPPACK_BCM4712S)) {
311*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0006);
312*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_GPIO_SELECT, 0x0005);
313*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_GPIO_OUTEN, 0xFFFF);
314*4882a593Smuzhiyun //FIXME the Broadcom driver caches & delays this HF write!
315*4882a593Smuzhiyun b43_hf_write(dev, b43_hf_read(dev) | B43_HF_PR45960W);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
318*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_LP_PHY_CTL, 0x8000);
319*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0040);
320*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0xA400);
321*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0x0B00);
322*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x0007);
323*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFF8, 0x0003);
324*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFC7, 0x0020);
325*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_IDLEAFTERPKTRXTO, 0x00FF);
326*4882a593Smuzhiyun } else { /* 5GHz */
327*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0x7FFF);
328*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFBF);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun if (dev->phy.rev == 1) {
331*4882a593Smuzhiyun tmp = b43_phy_read(dev, B43_LPPHY_CLIPCTRTHRESH);
332*4882a593Smuzhiyun tmp2 = (tmp & 0x03E0) >> 5;
333*4882a593Smuzhiyun tmp2 |= tmp2 << 5;
334*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_4C3, tmp2);
335*4882a593Smuzhiyun tmp = b43_phy_read(dev, B43_LPPHY_GAINDIRECTMISMATCH);
336*4882a593Smuzhiyun tmp2 = (tmp & 0x1F00) >> 8;
337*4882a593Smuzhiyun tmp2 |= tmp2 << 5;
338*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_4C4, tmp2);
339*4882a593Smuzhiyun tmp = b43_phy_read(dev, B43_LPPHY_VERYLOWGAINDB);
340*4882a593Smuzhiyun tmp2 = tmp & 0x00FF;
341*4882a593Smuzhiyun tmp2 |= tmp << 8;
342*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_4C5, tmp2);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
lpphy_save_dig_flt_state(struct b43_wldev * dev)346*4882a593Smuzhiyun static void lpphy_save_dig_flt_state(struct b43_wldev *dev)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun static const u16 addr[] = {
349*4882a593Smuzhiyun B43_PHY_OFDM(0xC1),
350*4882a593Smuzhiyun B43_PHY_OFDM(0xC2),
351*4882a593Smuzhiyun B43_PHY_OFDM(0xC3),
352*4882a593Smuzhiyun B43_PHY_OFDM(0xC4),
353*4882a593Smuzhiyun B43_PHY_OFDM(0xC5),
354*4882a593Smuzhiyun B43_PHY_OFDM(0xC6),
355*4882a593Smuzhiyun B43_PHY_OFDM(0xC7),
356*4882a593Smuzhiyun B43_PHY_OFDM(0xC8),
357*4882a593Smuzhiyun B43_PHY_OFDM(0xCF),
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const u16 coefs[] = {
361*4882a593Smuzhiyun 0xDE5E, 0xE832, 0xE331, 0x4D26,
362*4882a593Smuzhiyun 0x0026, 0x1420, 0x0020, 0xFE08,
363*4882a593Smuzhiyun 0x0008,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
367*4882a593Smuzhiyun int i;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(addr); i++) {
370*4882a593Smuzhiyun lpphy->dig_flt_state[i] = b43_phy_read(dev, addr[i]);
371*4882a593Smuzhiyun b43_phy_write(dev, addr[i], coefs[i]);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
lpphy_restore_dig_flt_state(struct b43_wldev * dev)375*4882a593Smuzhiyun static void lpphy_restore_dig_flt_state(struct b43_wldev *dev)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun static const u16 addr[] = {
378*4882a593Smuzhiyun B43_PHY_OFDM(0xC1),
379*4882a593Smuzhiyun B43_PHY_OFDM(0xC2),
380*4882a593Smuzhiyun B43_PHY_OFDM(0xC3),
381*4882a593Smuzhiyun B43_PHY_OFDM(0xC4),
382*4882a593Smuzhiyun B43_PHY_OFDM(0xC5),
383*4882a593Smuzhiyun B43_PHY_OFDM(0xC6),
384*4882a593Smuzhiyun B43_PHY_OFDM(0xC7),
385*4882a593Smuzhiyun B43_PHY_OFDM(0xC8),
386*4882a593Smuzhiyun B43_PHY_OFDM(0xCF),
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
390*4882a593Smuzhiyun int i;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(addr); i++)
393*4882a593Smuzhiyun b43_phy_write(dev, addr[i], lpphy->dig_flt_state[i]);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
lpphy_baseband_rev2plus_init(struct b43_wldev * dev)396*4882a593Smuzhiyun static void lpphy_baseband_rev2plus_init(struct b43_wldev *dev)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_DAC_CTL, 0x50);
401*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_CTL, 0x8800);
402*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, 0);
403*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0);
404*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, 0);
405*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0);
406*4882a593Smuzhiyun b43_phy_write(dev, B43_PHY_OFDM(0xF9), 0);
407*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_TR_LOOKUP_1, 0);
408*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_ADC_COMPENSATION_CTL, 0x10);
409*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_OFDMSYNCTHRESH0, 0xFF00, 0xB4);
410*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xF8FF, 0x200);
411*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xFF00, 0x7F);
412*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xFF0F, 0x40);
413*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_PREAMBLECONFIRMTO, 0xFF00, 0x2);
414*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x4000);
415*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x2000);
416*4882a593Smuzhiyun b43_phy_set(dev, B43_PHY_OFDM(0x10A), 0x1);
417*4882a593Smuzhiyun if (dev->dev->board_rev >= 0x18) {
418*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB32(17, 65), 0xEC);
419*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x14);
420*4882a593Smuzhiyun } else {
421*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x10);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0xFF00, 0xF4);
424*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0x00FF, 0xF100);
425*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_CLIPTHRESH, 0x48);
426*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0xFF00, 0x46);
427*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xE4), 0xFF00, 0x10);
428*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_PWR_THRESH1, 0xFFF0, 0x9);
429*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_GAINDIRECTMISMATCH, ~0xF);
430*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0x00FF, 0x5500);
431*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFC1F, 0xA0);
432*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xE0FF, 0x300);
433*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0x00FF, 0x2A00);
434*4882a593Smuzhiyun if ((dev->dev->chip_id == 0x4325) && (dev->dev->chip_rev == 0)) {
435*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x2100);
436*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xA);
437*4882a593Smuzhiyun } else {
438*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x1E00);
439*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xD);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFFE0, 0x1F);
442*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
443*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0xFF00, 0x19);
444*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0x03FF, 0x3C00);
445*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFC1F, 0x3E0);
446*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
447*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0x00FF, 0x1900);
448*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x5800);
449*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFFE0, 0x12);
450*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_GAINMISMATCH, 0x0FFF, 0x9000);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if ((dev->dev->chip_id == 0x4325) && (dev->dev->chip_rev == 0)) {
453*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB16(0x08, 0x14), 0);
454*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB16(0x08, 0x12), 0x40);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
458*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x40);
459*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0xB00);
460*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x6);
461*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0x9D00);
462*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0xFF00, 0xA1);
463*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_IDLEAFTERPKTRXTO, 0x00FF);
464*4882a593Smuzhiyun } else /* 5GHz */
465*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x40);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0xFF00, 0xB3);
468*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0x00FF, 0xAD00);
469*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_INPUT_PWRDB, 0xFF00, lpphy->rx_pwr_offset);
470*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RESET_CTL, 0x44);
471*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RESET_CTL, 0x80);
472*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_0, 0xA954);
473*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_1,
474*4882a593Smuzhiyun 0x2000 | ((u16)lpphy->rssi_gs << 10) |
475*4882a593Smuzhiyun ((u16)lpphy->rssi_vc << 4) | lpphy->rssi_vf);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if ((dev->dev->chip_id == 0x4325) && (dev->dev->chip_rev == 0)) {
478*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_AFE_ADC_CTL_0, 0x1C);
479*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_CTL, 0x00FF, 0x8800);
480*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_ADC_CTL_1, 0xFC3C, 0x0400);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun lpphy_save_dig_flt_state(dev);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
lpphy_baseband_init(struct b43_wldev * dev)486*4882a593Smuzhiyun static void lpphy_baseband_init(struct b43_wldev *dev)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun lpphy_table_init(dev);
489*4882a593Smuzhiyun if (dev->phy.rev >= 2)
490*4882a593Smuzhiyun lpphy_baseband_rev2plus_init(dev);
491*4882a593Smuzhiyun else
492*4882a593Smuzhiyun lpphy_baseband_rev0_1_init(dev);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun struct b2062_freqdata {
496*4882a593Smuzhiyun u16 freq;
497*4882a593Smuzhiyun u8 data[6];
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* Initialize the 2062 radio. */
lpphy_2062_init(struct b43_wldev * dev)501*4882a593Smuzhiyun static void lpphy_2062_init(struct b43_wldev *dev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
504*4882a593Smuzhiyun struct ssb_bus *bus = dev->dev->sdev->bus;
505*4882a593Smuzhiyun u32 crystalfreq, tmp, ref;
506*4882a593Smuzhiyun unsigned int i;
507*4882a593Smuzhiyun const struct b2062_freqdata *fd = NULL;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static const struct b2062_freqdata freqdata_tab[] = {
510*4882a593Smuzhiyun { .freq = 12000, .data[0] = 6, .data[1] = 6, .data[2] = 6,
511*4882a593Smuzhiyun .data[3] = 6, .data[4] = 10, .data[5] = 6, },
512*4882a593Smuzhiyun { .freq = 13000, .data[0] = 4, .data[1] = 4, .data[2] = 4,
513*4882a593Smuzhiyun .data[3] = 4, .data[4] = 11, .data[5] = 7, },
514*4882a593Smuzhiyun { .freq = 14400, .data[0] = 3, .data[1] = 3, .data[2] = 3,
515*4882a593Smuzhiyun .data[3] = 3, .data[4] = 12, .data[5] = 7, },
516*4882a593Smuzhiyun { .freq = 16200, .data[0] = 3, .data[1] = 3, .data[2] = 3,
517*4882a593Smuzhiyun .data[3] = 3, .data[4] = 13, .data[5] = 8, },
518*4882a593Smuzhiyun { .freq = 18000, .data[0] = 2, .data[1] = 2, .data[2] = 2,
519*4882a593Smuzhiyun .data[3] = 2, .data[4] = 14, .data[5] = 8, },
520*4882a593Smuzhiyun { .freq = 19200, .data[0] = 1, .data[1] = 1, .data[2] = 1,
521*4882a593Smuzhiyun .data[3] = 1, .data[4] = 14, .data[5] = 9, },
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun b2062_upload_init_table(dev);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_CTL3, 0);
527*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_CTL4, 0);
528*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_CTL5, 0);
529*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_CTL6, 0);
530*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_PDN_CTL0, 0x40);
531*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_PDN_CTL0, 0);
532*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_CALIB_TS, 0x10);
533*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_CALIB_TS, 0);
534*4882a593Smuzhiyun if (dev->phy.rev > 0) {
535*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_BG_CTL1,
536*4882a593Smuzhiyun (b43_radio_read(dev, B2062_N_COMM2) >> 1) | 0x80);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
539*4882a593Smuzhiyun b43_radio_set(dev, B2062_N_TSSI_CTL0, 0x1);
540*4882a593Smuzhiyun else
541*4882a593Smuzhiyun b43_radio_mask(dev, B2062_N_TSSI_CTL0, ~0x1);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Get the crystal freq, in Hz. */
544*4882a593Smuzhiyun crystalfreq = bus->chipco.pmu.crystalfreq * 1000;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun B43_WARN_ON(!(bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU));
547*4882a593Smuzhiyun B43_WARN_ON(crystalfreq == 0);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (crystalfreq <= 30000000) {
550*4882a593Smuzhiyun lpphy->pdiv = 1;
551*4882a593Smuzhiyun b43_radio_mask(dev, B2062_S_RFPLL_CTL1, 0xFFFB);
552*4882a593Smuzhiyun } else {
553*4882a593Smuzhiyun lpphy->pdiv = 2;
554*4882a593Smuzhiyun b43_radio_set(dev, B2062_S_RFPLL_CTL1, 0x4);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun tmp = (((800000000 * lpphy->pdiv + crystalfreq) /
558*4882a593Smuzhiyun (2 * crystalfreq)) - 8) & 0xFF;
559*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL7, tmp);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun tmp = (((100 * crystalfreq + 16000000 * lpphy->pdiv) /
562*4882a593Smuzhiyun (32000000 * lpphy->pdiv)) - 1) & 0xFF;
563*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL18, tmp);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun tmp = (((2 * crystalfreq + 1000000 * lpphy->pdiv) /
566*4882a593Smuzhiyun (2000000 * lpphy->pdiv)) - 1) & 0xFF;
567*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL19, tmp);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun ref = (1000 * lpphy->pdiv + 2 * crystalfreq) / (2000 * lpphy->pdiv);
570*4882a593Smuzhiyun ref &= 0xFFFF;
571*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(freqdata_tab); i++) {
572*4882a593Smuzhiyun if (ref < freqdata_tab[i].freq) {
573*4882a593Smuzhiyun fd = &freqdata_tab[i];
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun if (!fd)
578*4882a593Smuzhiyun fd = &freqdata_tab[ARRAY_SIZE(freqdata_tab) - 1];
579*4882a593Smuzhiyun b43dbg(dev->wl, "b2062: Using crystal tab entry %u kHz.\n",
580*4882a593Smuzhiyun fd->freq); /* FIXME: Keep this printk until the code is fully debugged. */
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL8,
583*4882a593Smuzhiyun ((u16)(fd->data[1]) << 4) | fd->data[0]);
584*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL9,
585*4882a593Smuzhiyun ((u16)(fd->data[3]) << 4) | fd->data[2]);
586*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL10, fd->data[4]);
587*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL11, fd->data[5]);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Initialize the 2063 radio. */
lpphy_2063_init(struct b43_wldev * dev)591*4882a593Smuzhiyun static void lpphy_2063_init(struct b43_wldev *dev)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun b2063_upload_init_table(dev);
594*4882a593Smuzhiyun b43_radio_write(dev, B2063_LOGEN_SP5, 0);
595*4882a593Smuzhiyun b43_radio_set(dev, B2063_COMM8, 0x38);
596*4882a593Smuzhiyun b43_radio_write(dev, B2063_REG_SP1, 0x56);
597*4882a593Smuzhiyun b43_radio_mask(dev, B2063_RX_BB_CTL2, ~0x2);
598*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_SP7, 0);
599*4882a593Smuzhiyun b43_radio_write(dev, B2063_TX_RF_SP6, 0x20);
600*4882a593Smuzhiyun b43_radio_write(dev, B2063_TX_RF_SP9, 0x40);
601*4882a593Smuzhiyun if (dev->phy.rev == 2) {
602*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_SP3, 0xa0);
603*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_SP4, 0xa0);
604*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_SP2, 0x18);
605*4882a593Smuzhiyun } else {
606*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_SP3, 0x20);
607*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_SP2, 0x20);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun struct lpphy_stx_table_entry {
612*4882a593Smuzhiyun u16 phy_offset;
613*4882a593Smuzhiyun u16 phy_shift;
614*4882a593Smuzhiyun u16 rf_addr;
615*4882a593Smuzhiyun u16 rf_shift;
616*4882a593Smuzhiyun u16 mask;
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static const struct lpphy_stx_table_entry lpphy_stx_table[] = {
620*4882a593Smuzhiyun { .phy_offset = 2, .phy_shift = 6, .rf_addr = 0x3d, .rf_shift = 3, .mask = 0x01, },
621*4882a593Smuzhiyun { .phy_offset = 1, .phy_shift = 12, .rf_addr = 0x4c, .rf_shift = 1, .mask = 0x01, },
622*4882a593Smuzhiyun { .phy_offset = 1, .phy_shift = 8, .rf_addr = 0x50, .rf_shift = 0, .mask = 0x7f, },
623*4882a593Smuzhiyun { .phy_offset = 0, .phy_shift = 8, .rf_addr = 0x44, .rf_shift = 0, .mask = 0xff, },
624*4882a593Smuzhiyun { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4a, .rf_shift = 0, .mask = 0xff, },
625*4882a593Smuzhiyun { .phy_offset = 0, .phy_shift = 4, .rf_addr = 0x4d, .rf_shift = 0, .mask = 0xff, },
626*4882a593Smuzhiyun { .phy_offset = 1, .phy_shift = 4, .rf_addr = 0x4e, .rf_shift = 0, .mask = 0xff, },
627*4882a593Smuzhiyun { .phy_offset = 0, .phy_shift = 12, .rf_addr = 0x4f, .rf_shift = 0, .mask = 0x0f, },
628*4882a593Smuzhiyun { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4f, .rf_shift = 4, .mask = 0x0f, },
629*4882a593Smuzhiyun { .phy_offset = 3, .phy_shift = 0, .rf_addr = 0x49, .rf_shift = 0, .mask = 0x0f, },
630*4882a593Smuzhiyun { .phy_offset = 4, .phy_shift = 3, .rf_addr = 0x46, .rf_shift = 4, .mask = 0x07, },
631*4882a593Smuzhiyun { .phy_offset = 3, .phy_shift = 15, .rf_addr = 0x46, .rf_shift = 0, .mask = 0x01, },
632*4882a593Smuzhiyun { .phy_offset = 4, .phy_shift = 0, .rf_addr = 0x46, .rf_shift = 1, .mask = 0x07, },
633*4882a593Smuzhiyun { .phy_offset = 3, .phy_shift = 8, .rf_addr = 0x48, .rf_shift = 4, .mask = 0x07, },
634*4882a593Smuzhiyun { .phy_offset = 3, .phy_shift = 11, .rf_addr = 0x48, .rf_shift = 0, .mask = 0x0f, },
635*4882a593Smuzhiyun { .phy_offset = 3, .phy_shift = 4, .rf_addr = 0x49, .rf_shift = 4, .mask = 0x0f, },
636*4882a593Smuzhiyun { .phy_offset = 2, .phy_shift = 15, .rf_addr = 0x45, .rf_shift = 0, .mask = 0x01, },
637*4882a593Smuzhiyun { .phy_offset = 5, .phy_shift = 13, .rf_addr = 0x52, .rf_shift = 4, .mask = 0x07, },
638*4882a593Smuzhiyun { .phy_offset = 6, .phy_shift = 0, .rf_addr = 0x52, .rf_shift = 7, .mask = 0x01, },
639*4882a593Smuzhiyun { .phy_offset = 5, .phy_shift = 3, .rf_addr = 0x41, .rf_shift = 5, .mask = 0x07, },
640*4882a593Smuzhiyun { .phy_offset = 5, .phy_shift = 6, .rf_addr = 0x41, .rf_shift = 0, .mask = 0x0f, },
641*4882a593Smuzhiyun { .phy_offset = 5, .phy_shift = 10, .rf_addr = 0x42, .rf_shift = 5, .mask = 0x07, },
642*4882a593Smuzhiyun { .phy_offset = 4, .phy_shift = 15, .rf_addr = 0x42, .rf_shift = 0, .mask = 0x01, },
643*4882a593Smuzhiyun { .phy_offset = 5, .phy_shift = 0, .rf_addr = 0x42, .rf_shift = 1, .mask = 0x07, },
644*4882a593Smuzhiyun { .phy_offset = 4, .phy_shift = 11, .rf_addr = 0x43, .rf_shift = 4, .mask = 0x0f, },
645*4882a593Smuzhiyun { .phy_offset = 4, .phy_shift = 7, .rf_addr = 0x43, .rf_shift = 0, .mask = 0x0f, },
646*4882a593Smuzhiyun { .phy_offset = 4, .phy_shift = 6, .rf_addr = 0x45, .rf_shift = 1, .mask = 0x01, },
647*4882a593Smuzhiyun { .phy_offset = 2, .phy_shift = 7, .rf_addr = 0x40, .rf_shift = 4, .mask = 0x0f, },
648*4882a593Smuzhiyun { .phy_offset = 2, .phy_shift = 11, .rf_addr = 0x40, .rf_shift = 0, .mask = 0x0f, },
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun
lpphy_sync_stx(struct b43_wldev * dev)651*4882a593Smuzhiyun static void lpphy_sync_stx(struct b43_wldev *dev)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun const struct lpphy_stx_table_entry *e;
654*4882a593Smuzhiyun unsigned int i;
655*4882a593Smuzhiyun u16 tmp;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(lpphy_stx_table); i++) {
658*4882a593Smuzhiyun e = &lpphy_stx_table[i];
659*4882a593Smuzhiyun tmp = b43_radio_read(dev, e->rf_addr);
660*4882a593Smuzhiyun tmp >>= e->rf_shift;
661*4882a593Smuzhiyun tmp <<= e->phy_shift;
662*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xF2 + e->phy_offset),
663*4882a593Smuzhiyun ~(e->mask << e->phy_shift), tmp);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
lpphy_radio_init(struct b43_wldev * dev)667*4882a593Smuzhiyun static void lpphy_radio_init(struct b43_wldev *dev)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun /* The radio is attached through the 4wire bus. */
670*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_FOURWIRE_CTL, 0x2);
671*4882a593Smuzhiyun udelay(1);
672*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_FOURWIRE_CTL, 0xFFFD);
673*4882a593Smuzhiyun udelay(1);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (dev->phy.radio_ver == 0x2062) {
676*4882a593Smuzhiyun lpphy_2062_init(dev);
677*4882a593Smuzhiyun } else {
678*4882a593Smuzhiyun lpphy_2063_init(dev);
679*4882a593Smuzhiyun lpphy_sync_stx(dev);
680*4882a593Smuzhiyun b43_phy_write(dev, B43_PHY_OFDM(0xF0), 0x5F80);
681*4882a593Smuzhiyun b43_phy_write(dev, B43_PHY_OFDM(0xF1), 0);
682*4882a593Smuzhiyun if (dev->dev->chip_id == 0x4325) {
683*4882a593Smuzhiyun // TODO SSB PMU recalibration
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun struct lpphy_iq_est { u32 iq_prod, i_pwr, q_pwr; };
689*4882a593Smuzhiyun
lpphy_set_rc_cap(struct b43_wldev * dev)690*4882a593Smuzhiyun static void lpphy_set_rc_cap(struct b43_wldev *dev)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun u8 rc_cap = (lpphy->rc_cap & 0x1F) >> 1;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (dev->phy.rev == 1) //FIXME check channel 14!
697*4882a593Smuzhiyun rc_cap = min_t(u8, rc_cap + 5, 15);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_RXBB_CALIB2,
700*4882a593Smuzhiyun max_t(u8, lpphy->rc_cap - 4, 0x80));
701*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_CTL_A, rc_cap | 0x80);
702*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RXG_CNT16,
703*4882a593Smuzhiyun ((lpphy->rc_cap & 0x1F) >> 2) | 0x80);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
lpphy_get_bb_mult(struct b43_wldev * dev)706*4882a593Smuzhiyun static u8 lpphy_get_bb_mult(struct b43_wldev *dev)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun return (b43_lptab_read(dev, B43_LPTAB16(0, 87)) & 0xFF00) >> 8;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
lpphy_set_bb_mult(struct b43_wldev * dev,u8 bb_mult)711*4882a593Smuzhiyun static void lpphy_set_bb_mult(struct b43_wldev *dev, u8 bb_mult)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB16(0, 87), (u16)bb_mult << 8);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
lpphy_set_deaf(struct b43_wldev * dev,bool user)716*4882a593Smuzhiyun static void lpphy_set_deaf(struct b43_wldev *dev, bool user)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (user)
721*4882a593Smuzhiyun lpphy->crs_usr_disable = true;
722*4882a593Smuzhiyun else
723*4882a593Smuzhiyun lpphy->crs_sys_disable = true;
724*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xFF1F, 0x80);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
lpphy_clear_deaf(struct b43_wldev * dev,bool user)727*4882a593Smuzhiyun static void lpphy_clear_deaf(struct b43_wldev *dev, bool user)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun if (user)
732*4882a593Smuzhiyun lpphy->crs_usr_disable = false;
733*4882a593Smuzhiyun else
734*4882a593Smuzhiyun lpphy->crs_sys_disable = false;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (!lpphy->crs_usr_disable && !lpphy->crs_sys_disable) {
737*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
738*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL,
739*4882a593Smuzhiyun 0xFF1F, 0x60);
740*4882a593Smuzhiyun else
741*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL,
742*4882a593Smuzhiyun 0xFF1F, 0x20);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
lpphy_set_trsw_over(struct b43_wldev * dev,bool tx,bool rx)746*4882a593Smuzhiyun static void lpphy_set_trsw_over(struct b43_wldev *dev, bool tx, bool rx)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun u16 trsw = (tx << 1) | rx;
749*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFC, trsw);
750*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x3);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
lpphy_disable_crs(struct b43_wldev * dev,bool user)753*4882a593Smuzhiyun static void lpphy_disable_crs(struct b43_wldev *dev, bool user)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun lpphy_set_deaf(dev, user);
756*4882a593Smuzhiyun lpphy_set_trsw_over(dev, false, true);
757*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFB);
758*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x4);
759*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFF7);
760*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x8);
761*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x10);
762*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x10);
763*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFDF);
764*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x20);
765*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFBF);
766*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x40);
767*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x7);
768*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x38);
769*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFF3F);
770*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x100);
771*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFDFF);
772*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL0, 0);
773*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL1, 1);
774*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL2, 0x20);
775*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFBFF);
776*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xF7FF);
777*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL, 0);
778*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, 0x45AF);
779*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0x3FF);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
lpphy_restore_crs(struct b43_wldev * dev,bool user)782*4882a593Smuzhiyun static void lpphy_restore_crs(struct b43_wldev *dev, bool user)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun lpphy_clear_deaf(dev, user);
785*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFF80);
786*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFC00);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun struct lpphy_tx_gains { u16 gm, pga, pad, dac; };
790*4882a593Smuzhiyun
lpphy_disable_rx_gain_override(struct b43_wldev * dev)791*4882a593Smuzhiyun static void lpphy_disable_rx_gain_override(struct b43_wldev *dev)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFFE);
794*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFEF);
795*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFBF);
796*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
797*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFEFF);
798*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
799*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFBFF);
800*4882a593Smuzhiyun b43_phy_mask(dev, B43_PHY_OFDM(0xE5), 0xFFF7);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun } else {
803*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFDFF);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
lpphy_enable_rx_gain_override(struct b43_wldev * dev)807*4882a593Smuzhiyun static void lpphy_enable_rx_gain_override(struct b43_wldev *dev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x1);
810*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x10);
811*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x40);
812*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
813*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x100);
814*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
815*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x400);
816*4882a593Smuzhiyun b43_phy_set(dev, B43_PHY_OFDM(0xE5), 0x8);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun } else {
819*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x200);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
lpphy_disable_tx_gain_override(struct b43_wldev * dev)823*4882a593Smuzhiyun static void lpphy_disable_tx_gain_override(struct b43_wldev *dev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun if (dev->phy.rev < 2)
826*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFEFF);
827*4882a593Smuzhiyun else {
828*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFF7F);
829*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xBFFF);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVR, 0xFFBF);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
lpphy_enable_tx_gain_override(struct b43_wldev * dev)834*4882a593Smuzhiyun static void lpphy_enable_tx_gain_override(struct b43_wldev *dev)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun if (dev->phy.rev < 2)
837*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x100);
838*4882a593Smuzhiyun else {
839*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x80);
840*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x4000);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_AFE_CTL_OVR, 0x40);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
lpphy_get_tx_gains(struct b43_wldev * dev)845*4882a593Smuzhiyun static struct lpphy_tx_gains lpphy_get_tx_gains(struct b43_wldev *dev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct lpphy_tx_gains gains;
848*4882a593Smuzhiyun u16 tmp;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun gains.dac = (b43_phy_read(dev, B43_LPPHY_AFE_DAC_CTL) & 0x380) >> 7;
851*4882a593Smuzhiyun if (dev->phy.rev < 2) {
852*4882a593Smuzhiyun tmp = b43_phy_read(dev,
853*4882a593Smuzhiyun B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL) & 0x7FF;
854*4882a593Smuzhiyun gains.gm = tmp & 0x0007;
855*4882a593Smuzhiyun gains.pga = (tmp & 0x0078) >> 3;
856*4882a593Smuzhiyun gains.pad = (tmp & 0x780) >> 7;
857*4882a593Smuzhiyun } else {
858*4882a593Smuzhiyun tmp = b43_phy_read(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL);
859*4882a593Smuzhiyun gains.pad = b43_phy_read(dev, B43_PHY_OFDM(0xFB)) & 0xFF;
860*4882a593Smuzhiyun gains.gm = tmp & 0xFF;
861*4882a593Smuzhiyun gains.pga = (tmp >> 8) & 0xFF;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun return gains;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
lpphy_set_dac_gain(struct b43_wldev * dev,u16 dac)867*4882a593Smuzhiyun static void lpphy_set_dac_gain(struct b43_wldev *dev, u16 dac)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun u16 ctl = b43_phy_read(dev, B43_LPPHY_AFE_DAC_CTL) & 0xC7F;
870*4882a593Smuzhiyun ctl |= dac << 7;
871*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_DAC_CTL, 0xF000, ctl);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
lpphy_get_pa_gain(struct b43_wldev * dev)874*4882a593Smuzhiyun static u16 lpphy_get_pa_gain(struct b43_wldev *dev)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun return b43_phy_read(dev, B43_PHY_OFDM(0xFB)) & 0x7F;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
lpphy_set_pa_gain(struct b43_wldev * dev,u16 gain)879*4882a593Smuzhiyun static void lpphy_set_pa_gain(struct b43_wldev *dev, u16 gain)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFB), 0xE03F, gain << 6);
882*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFD), 0x80FF, gain << 8);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
lpphy_set_tx_gains(struct b43_wldev * dev,struct lpphy_tx_gains gains)885*4882a593Smuzhiyun static void lpphy_set_tx_gains(struct b43_wldev *dev,
886*4882a593Smuzhiyun struct lpphy_tx_gains gains)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun u16 rf_gain, pa_gain;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun if (dev->phy.rev < 2) {
891*4882a593Smuzhiyun rf_gain = (gains.pad << 7) | (gains.pga << 3) | gains.gm;
892*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
893*4882a593Smuzhiyun 0xF800, rf_gain);
894*4882a593Smuzhiyun } else {
895*4882a593Smuzhiyun pa_gain = lpphy_get_pa_gain(dev);
896*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
897*4882a593Smuzhiyun (gains.pga << 8) | gains.gm);
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun * SPEC FIXME The spec calls for (pa_gain << 8) here, but that
900*4882a593Smuzhiyun * conflicts with the spec for set_pa_gain! Vendor driver bug?
901*4882a593Smuzhiyun */
902*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFB),
903*4882a593Smuzhiyun 0x8000, gains.pad | (pa_gain << 6));
904*4882a593Smuzhiyun b43_phy_write(dev, B43_PHY_OFDM(0xFC),
905*4882a593Smuzhiyun (gains.pga << 8) | gains.gm);
906*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xFD),
907*4882a593Smuzhiyun 0x8000, gains.pad | (pa_gain << 8));
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun lpphy_set_dac_gain(dev, gains.dac);
910*4882a593Smuzhiyun lpphy_enable_tx_gain_override(dev);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
lpphy_rev0_1_set_rx_gain(struct b43_wldev * dev,u32 gain)913*4882a593Smuzhiyun static void lpphy_rev0_1_set_rx_gain(struct b43_wldev *dev, u32 gain)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun u16 trsw = gain & 0x1;
916*4882a593Smuzhiyun u16 lna = (gain & 0xFFFC) | ((gain & 0xC) >> 2);
917*4882a593Smuzhiyun u16 ext_lna = (gain & 2) >> 1;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFE, trsw);
920*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
921*4882a593Smuzhiyun 0xFBFF, ext_lna << 10);
922*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
923*4882a593Smuzhiyun 0xF7FF, ext_lna << 11);
924*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, lna);
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
lpphy_rev2plus_set_rx_gain(struct b43_wldev * dev,u32 gain)927*4882a593Smuzhiyun static void lpphy_rev2plus_set_rx_gain(struct b43_wldev *dev, u32 gain)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun u16 low_gain = gain & 0xFFFF;
930*4882a593Smuzhiyun u16 high_gain = (gain >> 16) & 0xF;
931*4882a593Smuzhiyun u16 ext_lna = (gain >> 21) & 0x1;
932*4882a593Smuzhiyun u16 trsw = ~(gain >> 20) & 0x1;
933*4882a593Smuzhiyun u16 tmp;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFE, trsw);
936*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
937*4882a593Smuzhiyun 0xFDFF, ext_lna << 9);
938*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
939*4882a593Smuzhiyun 0xFBFF, ext_lna << 10);
940*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, low_gain);
941*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFF0, high_gain);
942*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
943*4882a593Smuzhiyun tmp = (gain >> 2) & 0x3;
944*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
945*4882a593Smuzhiyun 0xE7FF, tmp<<11);
946*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0xE6), 0xFFE7, tmp << 3);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
lpphy_set_rx_gain(struct b43_wldev * dev,u32 gain)950*4882a593Smuzhiyun static void lpphy_set_rx_gain(struct b43_wldev *dev, u32 gain)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun if (dev->phy.rev < 2)
953*4882a593Smuzhiyun lpphy_rev0_1_set_rx_gain(dev, gain);
954*4882a593Smuzhiyun else
955*4882a593Smuzhiyun lpphy_rev2plus_set_rx_gain(dev, gain);
956*4882a593Smuzhiyun lpphy_enable_rx_gain_override(dev);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
lpphy_set_rx_gain_by_index(struct b43_wldev * dev,u16 idx)959*4882a593Smuzhiyun static void lpphy_set_rx_gain_by_index(struct b43_wldev *dev, u16 idx)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun u32 gain = b43_lptab_read(dev, B43_LPTAB16(12, idx));
962*4882a593Smuzhiyun lpphy_set_rx_gain(dev, gain);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
lpphy_stop_ddfs(struct b43_wldev * dev)965*4882a593Smuzhiyun static void lpphy_stop_ddfs(struct b43_wldev *dev)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_DDFS, 0xFFFD);
968*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0xFFDF);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
lpphy_run_ddfs(struct b43_wldev * dev,int i_on,int q_on,int incr1,int incr2,int scale_idx)971*4882a593Smuzhiyun static void lpphy_run_ddfs(struct b43_wldev *dev, int i_on, int q_on,
972*4882a593Smuzhiyun int incr1, int incr2, int scale_idx)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun lpphy_stop_ddfs(dev);
975*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_DDFS_POINTER_INIT, 0xFF80);
976*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_DDFS_POINTER_INIT, 0x80FF);
977*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS_INCR_INIT, 0xFF80, incr1);
978*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS_INCR_INIT, 0x80FF, incr2 << 8);
979*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFF7, i_on << 3);
980*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFEF, q_on << 4);
981*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFF9F, scale_idx << 5);
982*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_DDFS, 0xFFFB);
983*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_AFE_DDFS, 0x2);
984*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_LP_PHY_CTL, 0x20);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
lpphy_rx_iq_est(struct b43_wldev * dev,u16 samples,u8 time,struct lpphy_iq_est * iq_est)987*4882a593Smuzhiyun static bool lpphy_rx_iq_est(struct b43_wldev *dev, u16 samples, u8 time,
988*4882a593Smuzhiyun struct lpphy_iq_est *iq_est)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun int i;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFF7);
993*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_IQ_NUM_SMPLS_ADDR, samples);
994*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFF00, time);
995*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFEFF);
996*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0x200);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun for (i = 0; i < 500; i++) {
999*4882a593Smuzhiyun if (!(b43_phy_read(dev,
1000*4882a593Smuzhiyun B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR) & 0x200))
1001*4882a593Smuzhiyun break;
1002*4882a593Smuzhiyun msleep(1);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun if ((b43_phy_read(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR) & 0x200)) {
1006*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x8);
1007*4882a593Smuzhiyun return false;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun iq_est->iq_prod = b43_phy_read(dev, B43_LPPHY_IQ_ACC_HI_ADDR);
1011*4882a593Smuzhiyun iq_est->iq_prod <<= 16;
1012*4882a593Smuzhiyun iq_est->iq_prod |= b43_phy_read(dev, B43_LPPHY_IQ_ACC_LO_ADDR);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun iq_est->i_pwr = b43_phy_read(dev, B43_LPPHY_IQ_I_PWR_ACC_HI_ADDR);
1015*4882a593Smuzhiyun iq_est->i_pwr <<= 16;
1016*4882a593Smuzhiyun iq_est->i_pwr |= b43_phy_read(dev, B43_LPPHY_IQ_I_PWR_ACC_LO_ADDR);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun iq_est->q_pwr = b43_phy_read(dev, B43_LPPHY_IQ_Q_PWR_ACC_HI_ADDR);
1019*4882a593Smuzhiyun iq_est->q_pwr <<= 16;
1020*4882a593Smuzhiyun iq_est->q_pwr |= b43_phy_read(dev, B43_LPPHY_IQ_Q_PWR_ACC_LO_ADDR);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x8);
1023*4882a593Smuzhiyun return true;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
lpphy_loopback(struct b43_wldev * dev)1026*4882a593Smuzhiyun static int lpphy_loopback(struct b43_wldev *dev)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun struct lpphy_iq_est iq_est;
1029*4882a593Smuzhiyun int i, index = -1;
1030*4882a593Smuzhiyun u32 tmp;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun memset(&iq_est, 0, sizeof(iq_est));
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun lpphy_set_trsw_over(dev, true, true);
1035*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_AFE_CTL_OVR, 1);
1036*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xFFFE);
1037*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x800);
1038*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x800);
1039*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x8);
1040*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x8);
1041*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_CTL_A, 0x80);
1042*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x80);
1043*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x80);
1044*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
1045*4882a593Smuzhiyun lpphy_set_rx_gain_by_index(dev, i);
1046*4882a593Smuzhiyun lpphy_run_ddfs(dev, 1, 1, 5, 5, 0);
1047*4882a593Smuzhiyun if (!(lpphy_rx_iq_est(dev, 1000, 32, &iq_est)))
1048*4882a593Smuzhiyun continue;
1049*4882a593Smuzhiyun tmp = (iq_est.i_pwr + iq_est.q_pwr) / 1000;
1050*4882a593Smuzhiyun if ((tmp > 4000) && (tmp < 10000)) {
1051*4882a593Smuzhiyun index = i;
1052*4882a593Smuzhiyun break;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun lpphy_stop_ddfs(dev);
1056*4882a593Smuzhiyun return index;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Fixed-point division algorithm using only integer math. */
lpphy_qdiv_roundup(u32 dividend,u32 divisor,u8 precision)1060*4882a593Smuzhiyun static u32 lpphy_qdiv_roundup(u32 dividend, u32 divisor, u8 precision)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun u32 quotient, remainder;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (divisor == 0)
1065*4882a593Smuzhiyun return 0;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun quotient = dividend / divisor;
1068*4882a593Smuzhiyun remainder = dividend % divisor;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun while (precision > 0) {
1071*4882a593Smuzhiyun quotient <<= 1;
1072*4882a593Smuzhiyun if (remainder << 1 >= divisor) {
1073*4882a593Smuzhiyun quotient++;
1074*4882a593Smuzhiyun remainder = (remainder << 1) - divisor;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun precision--;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (remainder << 1 >= divisor)
1080*4882a593Smuzhiyun quotient++;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun return quotient;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* Read the TX power control mode from hardware. */
lpphy_read_tx_pctl_mode_from_hardware(struct b43_wldev * dev)1086*4882a593Smuzhiyun static void lpphy_read_tx_pctl_mode_from_hardware(struct b43_wldev *dev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1089*4882a593Smuzhiyun u16 ctl;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun ctl = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_CMD);
1092*4882a593Smuzhiyun switch (ctl & B43_LPPHY_TX_PWR_CTL_CMD_MODE) {
1093*4882a593Smuzhiyun case B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF:
1094*4882a593Smuzhiyun lpphy->txpctl_mode = B43_LPPHY_TXPCTL_OFF;
1095*4882a593Smuzhiyun break;
1096*4882a593Smuzhiyun case B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW:
1097*4882a593Smuzhiyun lpphy->txpctl_mode = B43_LPPHY_TXPCTL_SW;
1098*4882a593Smuzhiyun break;
1099*4882a593Smuzhiyun case B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW:
1100*4882a593Smuzhiyun lpphy->txpctl_mode = B43_LPPHY_TXPCTL_HW;
1101*4882a593Smuzhiyun break;
1102*4882a593Smuzhiyun default:
1103*4882a593Smuzhiyun lpphy->txpctl_mode = B43_LPPHY_TXPCTL_UNKNOWN;
1104*4882a593Smuzhiyun B43_WARN_ON(1);
1105*4882a593Smuzhiyun break;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* Set the TX power control mode in hardware. */
lpphy_write_tx_pctl_mode_to_hardware(struct b43_wldev * dev)1110*4882a593Smuzhiyun static void lpphy_write_tx_pctl_mode_to_hardware(struct b43_wldev *dev)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1113*4882a593Smuzhiyun u16 ctl;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun switch (lpphy->txpctl_mode) {
1116*4882a593Smuzhiyun case B43_LPPHY_TXPCTL_OFF:
1117*4882a593Smuzhiyun ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF;
1118*4882a593Smuzhiyun break;
1119*4882a593Smuzhiyun case B43_LPPHY_TXPCTL_HW:
1120*4882a593Smuzhiyun ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW;
1121*4882a593Smuzhiyun break;
1122*4882a593Smuzhiyun case B43_LPPHY_TXPCTL_SW:
1123*4882a593Smuzhiyun ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW;
1124*4882a593Smuzhiyun break;
1125*4882a593Smuzhiyun default:
1126*4882a593Smuzhiyun ctl = 0;
1127*4882a593Smuzhiyun B43_WARN_ON(1);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1130*4882a593Smuzhiyun ~B43_LPPHY_TX_PWR_CTL_CMD_MODE & 0xFFFF, ctl);
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
lpphy_set_tx_power_control(struct b43_wldev * dev,enum b43_lpphy_txpctl_mode mode)1133*4882a593Smuzhiyun static void lpphy_set_tx_power_control(struct b43_wldev *dev,
1134*4882a593Smuzhiyun enum b43_lpphy_txpctl_mode mode)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1137*4882a593Smuzhiyun enum b43_lpphy_txpctl_mode oldmode;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun lpphy_read_tx_pctl_mode_from_hardware(dev);
1140*4882a593Smuzhiyun oldmode = lpphy->txpctl_mode;
1141*4882a593Smuzhiyun if (oldmode == mode)
1142*4882a593Smuzhiyun return;
1143*4882a593Smuzhiyun lpphy->txpctl_mode = mode;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun if (oldmode == B43_LPPHY_TXPCTL_HW) {
1146*4882a593Smuzhiyun //TODO Update TX Power NPT
1147*4882a593Smuzhiyun //TODO Clear all TX Power offsets
1148*4882a593Smuzhiyun } else {
1149*4882a593Smuzhiyun if (mode == B43_LPPHY_TXPCTL_HW) {
1150*4882a593Smuzhiyun //TODO Recalculate target TX power
1151*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1152*4882a593Smuzhiyun 0xFF80, lpphy->tssi_idx);
1153*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM,
1154*4882a593Smuzhiyun 0x8FFF, ((u16)lpphy->tssi_npt << 16));
1155*4882a593Smuzhiyun //TODO Set "TSSI Transmit Count" variable to total transmitted frame count
1156*4882a593Smuzhiyun lpphy_disable_tx_gain_override(dev);
1157*4882a593Smuzhiyun lpphy->tx_pwr_idx_over = -1;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
1161*4882a593Smuzhiyun if (mode == B43_LPPHY_TXPCTL_HW)
1162*4882a593Smuzhiyun b43_phy_set(dev, B43_PHY_OFDM(0xD0), 0x2);
1163*4882a593Smuzhiyun else
1164*4882a593Smuzhiyun b43_phy_mask(dev, B43_PHY_OFDM(0xD0), 0xFFFD);
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun lpphy_write_tx_pctl_mode_to_hardware(dev);
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun static int b43_lpphy_op_switch_channel(struct b43_wldev *dev,
1170*4882a593Smuzhiyun unsigned int new_channel);
1171*4882a593Smuzhiyun
lpphy_rev0_1_rc_calib(struct b43_wldev * dev)1172*4882a593Smuzhiyun static void lpphy_rev0_1_rc_calib(struct b43_wldev *dev)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1175*4882a593Smuzhiyun struct lpphy_iq_est iq_est;
1176*4882a593Smuzhiyun struct lpphy_tx_gains tx_gains;
1177*4882a593Smuzhiyun static const u32 ideal_pwr_table[21] = {
1178*4882a593Smuzhiyun 0x10000, 0x10557, 0x10e2d, 0x113e0, 0x10f22, 0x0ff64,
1179*4882a593Smuzhiyun 0x0eda2, 0x0e5d4, 0x0efd1, 0x0fbe8, 0x0b7b8, 0x04b35,
1180*4882a593Smuzhiyun 0x01a5e, 0x00a0b, 0x00444, 0x001fd, 0x000ff, 0x00088,
1181*4882a593Smuzhiyun 0x0004c, 0x0002c, 0x0001a,
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun bool old_txg_ovr;
1184*4882a593Smuzhiyun u8 old_bbmult;
1185*4882a593Smuzhiyun u16 old_rf_ovr, old_rf_ovrval, old_afe_ovr, old_afe_ovrval,
1186*4882a593Smuzhiyun old_rf2_ovr, old_rf2_ovrval, old_phy_ctl;
1187*4882a593Smuzhiyun enum b43_lpphy_txpctl_mode old_txpctl;
1188*4882a593Smuzhiyun u32 normal_pwr, ideal_pwr, mean_sq_pwr, tmp = 0, mean_sq_pwr_min = 0;
1189*4882a593Smuzhiyun int loopback, i, j, inner_sum, err;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun memset(&iq_est, 0, sizeof(iq_est));
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun err = b43_lpphy_op_switch_channel(dev, 7);
1194*4882a593Smuzhiyun if (err) {
1195*4882a593Smuzhiyun b43dbg(dev->wl,
1196*4882a593Smuzhiyun "RC calib: Failed to switch to channel 7, error = %d\n",
1197*4882a593Smuzhiyun err);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun old_txg_ovr = !!(b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR) & 0x40);
1200*4882a593Smuzhiyun old_bbmult = lpphy_get_bb_mult(dev);
1201*4882a593Smuzhiyun if (old_txg_ovr)
1202*4882a593Smuzhiyun tx_gains = lpphy_get_tx_gains(dev);
1203*4882a593Smuzhiyun old_rf_ovr = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_0);
1204*4882a593Smuzhiyun old_rf_ovrval = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_VAL_0);
1205*4882a593Smuzhiyun old_afe_ovr = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR);
1206*4882a593Smuzhiyun old_afe_ovrval = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVRVAL);
1207*4882a593Smuzhiyun old_rf2_ovr = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_2);
1208*4882a593Smuzhiyun old_rf2_ovrval = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_2_VAL);
1209*4882a593Smuzhiyun old_phy_ctl = b43_phy_read(dev, B43_LPPHY_LP_PHY_CTL);
1210*4882a593Smuzhiyun lpphy_read_tx_pctl_mode_from_hardware(dev);
1211*4882a593Smuzhiyun old_txpctl = lpphy->txpctl_mode;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
1214*4882a593Smuzhiyun lpphy_disable_crs(dev, true);
1215*4882a593Smuzhiyun loopback = lpphy_loopback(dev);
1216*4882a593Smuzhiyun if (loopback == -1)
1217*4882a593Smuzhiyun goto finish;
1218*4882a593Smuzhiyun lpphy_set_rx_gain_by_index(dev, loopback);
1219*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xFFBF, 0x40);
1220*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFFF8, 0x1);
1221*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFFC7, 0x8);
1222*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFF3F, 0xC0);
1223*4882a593Smuzhiyun for (i = 128; i <= 159; i++) {
1224*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_RXBB_CALIB2, i);
1225*4882a593Smuzhiyun inner_sum = 0;
1226*4882a593Smuzhiyun for (j = 5; j <= 25; j++) {
1227*4882a593Smuzhiyun lpphy_run_ddfs(dev, 1, 1, j, j, 0);
1228*4882a593Smuzhiyun if (!(lpphy_rx_iq_est(dev, 1000, 32, &iq_est)))
1229*4882a593Smuzhiyun goto finish;
1230*4882a593Smuzhiyun mean_sq_pwr = iq_est.i_pwr + iq_est.q_pwr;
1231*4882a593Smuzhiyun if (j == 5)
1232*4882a593Smuzhiyun tmp = mean_sq_pwr;
1233*4882a593Smuzhiyun ideal_pwr = ((ideal_pwr_table[j-5] >> 3) + 1) >> 1;
1234*4882a593Smuzhiyun normal_pwr = lpphy_qdiv_roundup(mean_sq_pwr, tmp, 12);
1235*4882a593Smuzhiyun mean_sq_pwr = ideal_pwr - normal_pwr;
1236*4882a593Smuzhiyun mean_sq_pwr *= mean_sq_pwr;
1237*4882a593Smuzhiyun inner_sum += mean_sq_pwr;
1238*4882a593Smuzhiyun if ((i == 128) || (inner_sum < mean_sq_pwr_min)) {
1239*4882a593Smuzhiyun lpphy->rc_cap = i;
1240*4882a593Smuzhiyun mean_sq_pwr_min = inner_sum;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun lpphy_stop_ddfs(dev);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun finish:
1247*4882a593Smuzhiyun lpphy_restore_crs(dev, true);
1248*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, old_rf_ovrval);
1249*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, old_rf_ovr);
1250*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVRVAL, old_afe_ovrval);
1251*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, old_afe_ovr);
1252*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, old_rf2_ovrval);
1253*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, old_rf2_ovr);
1254*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_LP_PHY_CTL, old_phy_ctl);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun lpphy_set_bb_mult(dev, old_bbmult);
1257*4882a593Smuzhiyun if (old_txg_ovr) {
1258*4882a593Smuzhiyun /*
1259*4882a593Smuzhiyun * SPEC FIXME: The specs say "get_tx_gains" here, which is
1260*4882a593Smuzhiyun * illogical. According to lwfinger, vendor driver v4.150.10.5
1261*4882a593Smuzhiyun * has a Set here, while v4.174.64.19 has a Get - regression in
1262*4882a593Smuzhiyun * the vendor driver? This should be tested this once the code
1263*4882a593Smuzhiyun * is testable.
1264*4882a593Smuzhiyun */
1265*4882a593Smuzhiyun lpphy_set_tx_gains(dev, tx_gains);
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, old_txpctl);
1268*4882a593Smuzhiyun if (lpphy->rc_cap)
1269*4882a593Smuzhiyun lpphy_set_rc_cap(dev);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
lpphy_rev2plus_rc_calib(struct b43_wldev * dev)1272*4882a593Smuzhiyun static void lpphy_rev2plus_rc_calib(struct b43_wldev *dev)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun struct ssb_bus *bus = dev->dev->sdev->bus;
1275*4882a593Smuzhiyun u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
1276*4882a593Smuzhiyun u8 tmp = b43_radio_read(dev, B2063_RX_BB_SP8) & 0xFF;
1277*4882a593Smuzhiyun int i;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun b43_radio_write(dev, B2063_RX_BB_SP8, 0x0);
1280*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1281*4882a593Smuzhiyun b43_radio_mask(dev, B2063_PLL_SP1, 0xF7);
1282*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7C);
1283*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL2, 0x15);
1284*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL3, 0x70);
1285*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0x52);
1286*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x1);
1287*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7D);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun for (i = 0; i < 10000; i++) {
1290*4882a593Smuzhiyun if (b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2)
1291*4882a593Smuzhiyun break;
1292*4882a593Smuzhiyun msleep(1);
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun if (!(b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2))
1296*4882a593Smuzhiyun b43_radio_write(dev, B2063_RX_BB_SP8, tmp);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun tmp = b43_radio_read(dev, B2063_TX_BB_SP3) & 0xFF;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun b43_radio_write(dev, B2063_TX_BB_SP3, 0x0);
1301*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1302*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7C);
1303*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL2, 0x55);
1304*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL3, 0x76);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun if (crystal_freq == 24000000) {
1307*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0xFC);
1308*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x0);
1309*4882a593Smuzhiyun } else {
1310*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0x13);
1311*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x1);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_SP7, 0x7D);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun for (i = 0; i < 10000; i++) {
1317*4882a593Smuzhiyun if (b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2)
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun msleep(1);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun if (!(b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2))
1323*4882a593Smuzhiyun b43_radio_write(dev, B2063_TX_BB_SP3, tmp);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
lpphy_calibrate_rc(struct b43_wldev * dev)1328*4882a593Smuzhiyun static void lpphy_calibrate_rc(struct b43_wldev *dev)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
1333*4882a593Smuzhiyun lpphy_rev2plus_rc_calib(dev);
1334*4882a593Smuzhiyun } else if (!lpphy->rc_cap) {
1335*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
1336*4882a593Smuzhiyun lpphy_rev0_1_rc_calib(dev);
1337*4882a593Smuzhiyun } else {
1338*4882a593Smuzhiyun lpphy_set_rc_cap(dev);
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
b43_lpphy_op_set_rx_antenna(struct b43_wldev * dev,int antenna)1342*4882a593Smuzhiyun static void b43_lpphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun if (dev->phy.rev >= 2)
1345*4882a593Smuzhiyun return; // rev2+ doesn't support antenna diversity
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (B43_WARN_ON(antenna > B43_ANTENNA_AUTO1))
1348*4882a593Smuzhiyun return;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ANTDIVHELP);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFFD, antenna & 0x2);
1353*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFFE, antenna & 0x1);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ANTDIVHELP);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun dev->phy.lp->antenna = antenna;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
lpphy_set_tx_iqcc(struct b43_wldev * dev,u16 a,u16 b)1360*4882a593Smuzhiyun static void lpphy_set_tx_iqcc(struct b43_wldev *dev, u16 a, u16 b)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun u16 tmp[2];
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun tmp[0] = a;
1365*4882a593Smuzhiyun tmp[1] = b;
1366*4882a593Smuzhiyun b43_lptab_write_bulk(dev, B43_LPTAB16(0, 80), 2, tmp);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
lpphy_set_tx_power_by_index(struct b43_wldev * dev,u8 index)1369*4882a593Smuzhiyun static void lpphy_set_tx_power_by_index(struct b43_wldev *dev, u8 index)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1372*4882a593Smuzhiyun struct lpphy_tx_gains gains;
1373*4882a593Smuzhiyun u32 iq_comp, tx_gain, coeff, rf_power;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun lpphy->tx_pwr_idx_over = index;
1376*4882a593Smuzhiyun lpphy_read_tx_pctl_mode_from_hardware(dev);
1377*4882a593Smuzhiyun if (lpphy->txpctl_mode != B43_LPPHY_TXPCTL_OFF)
1378*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_SW);
1379*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
1380*4882a593Smuzhiyun iq_comp = b43_lptab_read(dev, B43_LPTAB32(7, index + 320));
1381*4882a593Smuzhiyun tx_gain = b43_lptab_read(dev, B43_LPTAB32(7, index + 192));
1382*4882a593Smuzhiyun gains.pad = (tx_gain >> 16) & 0xFF;
1383*4882a593Smuzhiyun gains.gm = tx_gain & 0xFF;
1384*4882a593Smuzhiyun gains.pga = (tx_gain >> 8) & 0xFF;
1385*4882a593Smuzhiyun gains.dac = (iq_comp >> 28) & 0xFF;
1386*4882a593Smuzhiyun lpphy_set_tx_gains(dev, gains);
1387*4882a593Smuzhiyun } else {
1388*4882a593Smuzhiyun iq_comp = b43_lptab_read(dev, B43_LPTAB32(10, index + 320));
1389*4882a593Smuzhiyun tx_gain = b43_lptab_read(dev, B43_LPTAB32(10, index + 192));
1390*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
1391*4882a593Smuzhiyun 0xF800, (tx_gain >> 4) & 0x7FFF);
1392*4882a593Smuzhiyun lpphy_set_dac_gain(dev, tx_gain & 0x7);
1393*4882a593Smuzhiyun lpphy_set_pa_gain(dev, (tx_gain >> 24) & 0x7F);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun lpphy_set_bb_mult(dev, (iq_comp >> 20) & 0xFF);
1396*4882a593Smuzhiyun lpphy_set_tx_iqcc(dev, (iq_comp >> 10) & 0x3FF, iq_comp & 0x3FF);
1397*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
1398*4882a593Smuzhiyun coeff = b43_lptab_read(dev, B43_LPTAB32(7, index + 448));
1399*4882a593Smuzhiyun } else {
1400*4882a593Smuzhiyun coeff = b43_lptab_read(dev, B43_LPTAB32(10, index + 448));
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB16(0, 85), coeff & 0xFFFF);
1403*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
1404*4882a593Smuzhiyun rf_power = b43_lptab_read(dev, B43_LPTAB32(7, index + 576));
1405*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_PWR_OVERRIDE, 0xFF00,
1406*4882a593Smuzhiyun rf_power & 0xFFFF);//SPEC FIXME mask & set != 0
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun lpphy_enable_tx_gain_override(dev);
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
lpphy_btcoex_override(struct b43_wldev * dev)1411*4882a593Smuzhiyun static void lpphy_btcoex_override(struct b43_wldev *dev)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun b43_write16(dev, B43_MMIO_BTCOEX_CTL, 0x3);
1414*4882a593Smuzhiyun b43_write16(dev, B43_MMIO_BTCOEX_TXCTL, 0xFF);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
b43_lpphy_op_software_rfkill(struct b43_wldev * dev,bool blocked)1417*4882a593Smuzhiyun static void b43_lpphy_op_software_rfkill(struct b43_wldev *dev,
1418*4882a593Smuzhiyun bool blocked)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun //TODO check MAC control register
1421*4882a593Smuzhiyun if (blocked) {
1422*4882a593Smuzhiyun if (dev->phy.rev >= 2) {
1423*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x83FF);
1424*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x1F00);
1425*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_DDFS, 0x80FF);
1426*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xDFFF);
1427*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x0808);
1428*4882a593Smuzhiyun } else {
1429*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xE0FF);
1430*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x1F00);
1431*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFCFF);
1432*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x0018);
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun } else {
1435*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xE0FF);
1436*4882a593Smuzhiyun if (dev->phy.rev >= 2)
1437*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xF7F7);
1438*4882a593Smuzhiyun else
1439*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFFE7);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* This was previously called lpphy_japan_filter */
lpphy_set_analog_filter(struct b43_wldev * dev,int channel)1444*4882a593Smuzhiyun static void lpphy_set_analog_filter(struct b43_wldev *dev, int channel)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1447*4882a593Smuzhiyun u16 tmp = (channel == 14); //SPEC FIXME check japanwidefilter!
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (dev->phy.rev < 2) { //SPEC FIXME Isn't this rev0/1-specific?
1450*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xFCFF, tmp << 9);
1451*4882a593Smuzhiyun if ((dev->phy.rev == 1) && (lpphy->rc_cap))
1452*4882a593Smuzhiyun lpphy_set_rc_cap(dev);
1453*4882a593Smuzhiyun } else {
1454*4882a593Smuzhiyun b43_radio_write(dev, B2063_TX_BB_SP3, 0x3F);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun
lpphy_set_tssi_mux(struct b43_wldev * dev,enum tssi_mux_mode mode)1458*4882a593Smuzhiyun static void lpphy_set_tssi_mux(struct b43_wldev *dev, enum tssi_mux_mode mode)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun if (mode != TSSI_MUX_EXT) {
1461*4882a593Smuzhiyun b43_radio_set(dev, B2063_PA_SP1, 0x2);
1462*4882a593Smuzhiyun b43_phy_set(dev, B43_PHY_OFDM(0xF3), 0x1000);
1463*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_CTL10, 0x51);
1464*4882a593Smuzhiyun if (mode == TSSI_MUX_POSTPA) {
1465*4882a593Smuzhiyun b43_radio_mask(dev, B2063_PA_SP1, 0xFFFE);
1466*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xFFC7);
1467*4882a593Smuzhiyun } else {
1468*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PA_SP1, 0xFFFE, 0x1);
1469*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_AFE_CTL_OVRVAL,
1470*4882a593Smuzhiyun 0xFFC7, 0x20);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun } else {
1473*4882a593Smuzhiyun B43_WARN_ON(1);
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
lpphy_tx_pctl_init_hw(struct b43_wldev * dev)1477*4882a593Smuzhiyun static void lpphy_tx_pctl_init_hw(struct b43_wldev *dev)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun u16 tmp;
1480*4882a593Smuzhiyun int i;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun //SPEC TODO Call LP PHY Clear TX Power offsets
1483*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
1484*4882a593Smuzhiyun if (dev->phy.rev >= 2)
1485*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB32(7, i + 1), i);
1486*4882a593Smuzhiyun else
1487*4882a593Smuzhiyun b43_lptab_write(dev, B43_LPTAB32(10, i + 1), i);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0xFF00, 0xFF);
1491*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0x8FFF, 0x5000);
1492*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI, 0xFFC0, 0x1F);
1493*4882a593Smuzhiyun if (dev->phy.rev < 2) {
1494*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0xEFFF);
1495*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xDFFF, 0x2000);
1496*4882a593Smuzhiyun } else {
1497*4882a593Smuzhiyun b43_phy_mask(dev, B43_PHY_OFDM(0x103), 0xFFFE);
1498*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0x103), 0xFFFB, 0x4);
1499*4882a593Smuzhiyun b43_phy_maskset(dev, B43_PHY_OFDM(0x103), 0xFFEF, 0x10);
1500*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_IQ_CALIB_CTL2, 0xF3, 0x1);
1501*4882a593Smuzhiyun lpphy_set_tssi_mux(dev, TSSI_MUX_POSTPA);
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI, 0x7FFF, 0x8000);
1504*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_TX_PWR_CTL_DELTAPWR_LIMIT, 0xFF);
1505*4882a593Smuzhiyun b43_phy_write(dev, B43_LPPHY_TX_PWR_CTL_DELTAPWR_LIMIT, 0xA);
1506*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1507*4882a593Smuzhiyun ~B43_LPPHY_TX_PWR_CTL_CMD_MODE & 0xFFFF,
1508*4882a593Smuzhiyun B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF);
1509*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0xF8FF);
1510*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1511*4882a593Smuzhiyun ~B43_LPPHY_TX_PWR_CTL_CMD_MODE & 0xFFFF,
1512*4882a593Smuzhiyun B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun if (dev->phy.rev < 2) {
1515*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_0, 0xEFFF, 0x1000);
1516*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xEFFF);
1517*4882a593Smuzhiyun } else {
1518*4882a593Smuzhiyun lpphy_set_tx_power_by_index(dev, 0x7F);
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun b43_dummy_transmission(dev, true, true);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun tmp = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_STAT);
1524*4882a593Smuzhiyun if (tmp & 0x8000) {
1525*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI,
1526*4882a593Smuzhiyun 0xFFC0, (tmp & 0xFF) - 32);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xEFFF);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun // (SPEC?) TODO Set "Target TX frequency" variable to 0
1532*4882a593Smuzhiyun // SPEC FIXME "Set BB Multiplier to 0xE000" impossible - bb_mult is u8!
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun
lpphy_tx_pctl_init_sw(struct b43_wldev * dev)1535*4882a593Smuzhiyun static void lpphy_tx_pctl_init_sw(struct b43_wldev *dev)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun struct lpphy_tx_gains gains;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
1540*4882a593Smuzhiyun gains.gm = 4;
1541*4882a593Smuzhiyun gains.pad = 12;
1542*4882a593Smuzhiyun gains.pga = 12;
1543*4882a593Smuzhiyun gains.dac = 0;
1544*4882a593Smuzhiyun } else {
1545*4882a593Smuzhiyun gains.gm = 7;
1546*4882a593Smuzhiyun gains.pad = 14;
1547*4882a593Smuzhiyun gains.pga = 15;
1548*4882a593Smuzhiyun gains.dac = 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun lpphy_set_tx_gains(dev, gains);
1551*4882a593Smuzhiyun lpphy_set_bb_mult(dev, 150);
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* Initialize TX power control */
lpphy_tx_pctl_init(struct b43_wldev * dev)1555*4882a593Smuzhiyun static void lpphy_tx_pctl_init(struct b43_wldev *dev)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun if (0/*FIXME HWPCTL capable */) {
1558*4882a593Smuzhiyun lpphy_tx_pctl_init_hw(dev);
1559*4882a593Smuzhiyun } else { /* This device is only software TX power control capable. */
1560*4882a593Smuzhiyun lpphy_tx_pctl_init_sw(dev);
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
lpphy_pr41573_workaround(struct b43_wldev * dev)1564*4882a593Smuzhiyun static void lpphy_pr41573_workaround(struct b43_wldev *dev)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1567*4882a593Smuzhiyun u32 *saved_tab;
1568*4882a593Smuzhiyun const unsigned int saved_tab_size = 256;
1569*4882a593Smuzhiyun enum b43_lpphy_txpctl_mode txpctl_mode;
1570*4882a593Smuzhiyun s8 tx_pwr_idx_over;
1571*4882a593Smuzhiyun u16 tssi_npt, tssi_idx;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun saved_tab = kcalloc(saved_tab_size, sizeof(saved_tab[0]), GFP_KERNEL);
1574*4882a593Smuzhiyun if (!saved_tab) {
1575*4882a593Smuzhiyun b43err(dev->wl, "PR41573 failed. Out of memory!\n");
1576*4882a593Smuzhiyun return;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun lpphy_read_tx_pctl_mode_from_hardware(dev);
1580*4882a593Smuzhiyun txpctl_mode = lpphy->txpctl_mode;
1581*4882a593Smuzhiyun tx_pwr_idx_over = lpphy->tx_pwr_idx_over;
1582*4882a593Smuzhiyun tssi_npt = lpphy->tssi_npt;
1583*4882a593Smuzhiyun tssi_idx = lpphy->tssi_idx;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (dev->phy.rev < 2) {
1586*4882a593Smuzhiyun b43_lptab_read_bulk(dev, B43_LPTAB32(10, 0x140),
1587*4882a593Smuzhiyun saved_tab_size, saved_tab);
1588*4882a593Smuzhiyun } else {
1589*4882a593Smuzhiyun b43_lptab_read_bulk(dev, B43_LPTAB32(7, 0x140),
1590*4882a593Smuzhiyun saved_tab_size, saved_tab);
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun //FIXME PHY reset
1593*4882a593Smuzhiyun lpphy_table_init(dev); //FIXME is table init needed?
1594*4882a593Smuzhiyun lpphy_baseband_init(dev);
1595*4882a593Smuzhiyun lpphy_tx_pctl_init(dev);
1596*4882a593Smuzhiyun b43_lpphy_op_software_rfkill(dev, false);
1597*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
1598*4882a593Smuzhiyun if (dev->phy.rev < 2) {
1599*4882a593Smuzhiyun b43_lptab_write_bulk(dev, B43_LPTAB32(10, 0x140),
1600*4882a593Smuzhiyun saved_tab_size, saved_tab);
1601*4882a593Smuzhiyun } else {
1602*4882a593Smuzhiyun b43_lptab_write_bulk(dev, B43_LPTAB32(7, 0x140),
1603*4882a593Smuzhiyun saved_tab_size, saved_tab);
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun b43_write16(dev, B43_MMIO_CHANNEL, lpphy->channel);
1606*4882a593Smuzhiyun lpphy->tssi_npt = tssi_npt;
1607*4882a593Smuzhiyun lpphy->tssi_idx = tssi_idx;
1608*4882a593Smuzhiyun lpphy_set_analog_filter(dev, lpphy->channel);
1609*4882a593Smuzhiyun if (tx_pwr_idx_over != -1)
1610*4882a593Smuzhiyun lpphy_set_tx_power_by_index(dev, tx_pwr_idx_over);
1611*4882a593Smuzhiyun if (lpphy->rc_cap)
1612*4882a593Smuzhiyun lpphy_set_rc_cap(dev);
1613*4882a593Smuzhiyun b43_lpphy_op_set_rx_antenna(dev, lpphy->antenna);
1614*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, txpctl_mode);
1615*4882a593Smuzhiyun kfree(saved_tab);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun struct lpphy_rx_iq_comp { u8 chan; s8 c1, c0; };
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun static const struct lpphy_rx_iq_comp lpphy_5354_iq_table[] = {
1621*4882a593Smuzhiyun { .chan = 1, .c1 = -66, .c0 = 15, },
1622*4882a593Smuzhiyun { .chan = 2, .c1 = -66, .c0 = 15, },
1623*4882a593Smuzhiyun { .chan = 3, .c1 = -66, .c0 = 15, },
1624*4882a593Smuzhiyun { .chan = 4, .c1 = -66, .c0 = 15, },
1625*4882a593Smuzhiyun { .chan = 5, .c1 = -66, .c0 = 15, },
1626*4882a593Smuzhiyun { .chan = 6, .c1 = -66, .c0 = 15, },
1627*4882a593Smuzhiyun { .chan = 7, .c1 = -66, .c0 = 14, },
1628*4882a593Smuzhiyun { .chan = 8, .c1 = -66, .c0 = 14, },
1629*4882a593Smuzhiyun { .chan = 9, .c1 = -66, .c0 = 14, },
1630*4882a593Smuzhiyun { .chan = 10, .c1 = -66, .c0 = 14, },
1631*4882a593Smuzhiyun { .chan = 11, .c1 = -66, .c0 = 14, },
1632*4882a593Smuzhiyun { .chan = 12, .c1 = -66, .c0 = 13, },
1633*4882a593Smuzhiyun { .chan = 13, .c1 = -66, .c0 = 13, },
1634*4882a593Smuzhiyun { .chan = 14, .c1 = -66, .c0 = 13, },
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun static const struct lpphy_rx_iq_comp lpphy_rev0_1_iq_table[] = {
1638*4882a593Smuzhiyun { .chan = 1, .c1 = -64, .c0 = 13, },
1639*4882a593Smuzhiyun { .chan = 2, .c1 = -64, .c0 = 13, },
1640*4882a593Smuzhiyun { .chan = 3, .c1 = -64, .c0 = 13, },
1641*4882a593Smuzhiyun { .chan = 4, .c1 = -64, .c0 = 13, },
1642*4882a593Smuzhiyun { .chan = 5, .c1 = -64, .c0 = 12, },
1643*4882a593Smuzhiyun { .chan = 6, .c1 = -64, .c0 = 12, },
1644*4882a593Smuzhiyun { .chan = 7, .c1 = -64, .c0 = 12, },
1645*4882a593Smuzhiyun { .chan = 8, .c1 = -64, .c0 = 12, },
1646*4882a593Smuzhiyun { .chan = 9, .c1 = -64, .c0 = 12, },
1647*4882a593Smuzhiyun { .chan = 10, .c1 = -64, .c0 = 11, },
1648*4882a593Smuzhiyun { .chan = 11, .c1 = -64, .c0 = 11, },
1649*4882a593Smuzhiyun { .chan = 12, .c1 = -64, .c0 = 11, },
1650*4882a593Smuzhiyun { .chan = 13, .c1 = -64, .c0 = 11, },
1651*4882a593Smuzhiyun { .chan = 14, .c1 = -64, .c0 = 10, },
1652*4882a593Smuzhiyun { .chan = 34, .c1 = -62, .c0 = 24, },
1653*4882a593Smuzhiyun { .chan = 38, .c1 = -62, .c0 = 24, },
1654*4882a593Smuzhiyun { .chan = 42, .c1 = -62, .c0 = 24, },
1655*4882a593Smuzhiyun { .chan = 46, .c1 = -62, .c0 = 23, },
1656*4882a593Smuzhiyun { .chan = 36, .c1 = -62, .c0 = 24, },
1657*4882a593Smuzhiyun { .chan = 40, .c1 = -62, .c0 = 24, },
1658*4882a593Smuzhiyun { .chan = 44, .c1 = -62, .c0 = 23, },
1659*4882a593Smuzhiyun { .chan = 48, .c1 = -62, .c0 = 23, },
1660*4882a593Smuzhiyun { .chan = 52, .c1 = -62, .c0 = 23, },
1661*4882a593Smuzhiyun { .chan = 56, .c1 = -62, .c0 = 22, },
1662*4882a593Smuzhiyun { .chan = 60, .c1 = -62, .c0 = 22, },
1663*4882a593Smuzhiyun { .chan = 64, .c1 = -62, .c0 = 22, },
1664*4882a593Smuzhiyun { .chan = 100, .c1 = -62, .c0 = 16, },
1665*4882a593Smuzhiyun { .chan = 104, .c1 = -62, .c0 = 16, },
1666*4882a593Smuzhiyun { .chan = 108, .c1 = -62, .c0 = 15, },
1667*4882a593Smuzhiyun { .chan = 112, .c1 = -62, .c0 = 14, },
1668*4882a593Smuzhiyun { .chan = 116, .c1 = -62, .c0 = 14, },
1669*4882a593Smuzhiyun { .chan = 120, .c1 = -62, .c0 = 13, },
1670*4882a593Smuzhiyun { .chan = 124, .c1 = -62, .c0 = 12, },
1671*4882a593Smuzhiyun { .chan = 128, .c1 = -62, .c0 = 12, },
1672*4882a593Smuzhiyun { .chan = 132, .c1 = -62, .c0 = 12, },
1673*4882a593Smuzhiyun { .chan = 136, .c1 = -62, .c0 = 11, },
1674*4882a593Smuzhiyun { .chan = 140, .c1 = -62, .c0 = 10, },
1675*4882a593Smuzhiyun { .chan = 149, .c1 = -61, .c0 = 9, },
1676*4882a593Smuzhiyun { .chan = 153, .c1 = -61, .c0 = 9, },
1677*4882a593Smuzhiyun { .chan = 157, .c1 = -61, .c0 = 9, },
1678*4882a593Smuzhiyun { .chan = 161, .c1 = -61, .c0 = 8, },
1679*4882a593Smuzhiyun { .chan = 165, .c1 = -61, .c0 = 8, },
1680*4882a593Smuzhiyun { .chan = 184, .c1 = -62, .c0 = 25, },
1681*4882a593Smuzhiyun { .chan = 188, .c1 = -62, .c0 = 25, },
1682*4882a593Smuzhiyun { .chan = 192, .c1 = -62, .c0 = 25, },
1683*4882a593Smuzhiyun { .chan = 196, .c1 = -62, .c0 = 25, },
1684*4882a593Smuzhiyun { .chan = 200, .c1 = -62, .c0 = 25, },
1685*4882a593Smuzhiyun { .chan = 204, .c1 = -62, .c0 = 25, },
1686*4882a593Smuzhiyun { .chan = 208, .c1 = -62, .c0 = 25, },
1687*4882a593Smuzhiyun { .chan = 212, .c1 = -62, .c0 = 25, },
1688*4882a593Smuzhiyun { .chan = 216, .c1 = -62, .c0 = 26, },
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun static const struct lpphy_rx_iq_comp lpphy_rev2plus_iq_comp = {
1692*4882a593Smuzhiyun .chan = 0,
1693*4882a593Smuzhiyun .c1 = -64,
1694*4882a593Smuzhiyun .c0 = 0,
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun
lpphy_calc_rx_iq_comp(struct b43_wldev * dev,u16 samples)1697*4882a593Smuzhiyun static int lpphy_calc_rx_iq_comp(struct b43_wldev *dev, u16 samples)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun struct lpphy_iq_est iq_est;
1700*4882a593Smuzhiyun u16 c0, c1;
1701*4882a593Smuzhiyun int prod, ipwr, qpwr, prod_msb, q_msb, tmp1, tmp2, tmp3, tmp4, ret;
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun c1 = b43_phy_read(dev, B43_LPPHY_RX_COMP_COEFF_S);
1704*4882a593Smuzhiyun c0 = c1 >> 8;
1705*4882a593Smuzhiyun c1 |= 0xFF;
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RX_COMP_COEFF_S, 0xFF00, 0x00C0);
1708*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RX_COMP_COEFF_S, 0x00FF);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun ret = lpphy_rx_iq_est(dev, samples, 32, &iq_est);
1711*4882a593Smuzhiyun if (!ret)
1712*4882a593Smuzhiyun goto out;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun prod = iq_est.iq_prod;
1715*4882a593Smuzhiyun ipwr = iq_est.i_pwr;
1716*4882a593Smuzhiyun qpwr = iq_est.q_pwr;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if (ipwr + qpwr < 2) {
1719*4882a593Smuzhiyun ret = 0;
1720*4882a593Smuzhiyun goto out;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun prod_msb = fls(abs(prod));
1724*4882a593Smuzhiyun q_msb = fls(abs(qpwr));
1725*4882a593Smuzhiyun tmp1 = prod_msb - 20;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (tmp1 >= 0) {
1728*4882a593Smuzhiyun tmp3 = ((prod << (30 - prod_msb)) + (ipwr >> (1 + tmp1))) /
1729*4882a593Smuzhiyun (ipwr >> tmp1);
1730*4882a593Smuzhiyun } else {
1731*4882a593Smuzhiyun tmp3 = ((prod << (30 - prod_msb)) + (ipwr << (-1 - tmp1))) /
1732*4882a593Smuzhiyun (ipwr << -tmp1);
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun tmp2 = q_msb - 11;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (tmp2 >= 0)
1738*4882a593Smuzhiyun tmp4 = (qpwr << (31 - q_msb)) / (ipwr >> tmp2);
1739*4882a593Smuzhiyun else
1740*4882a593Smuzhiyun tmp4 = (qpwr << (31 - q_msb)) / (ipwr << -tmp2);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun tmp4 -= tmp3 * tmp3;
1743*4882a593Smuzhiyun tmp4 = -int_sqrt(tmp4);
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun c0 = tmp3 >> 3;
1746*4882a593Smuzhiyun c1 = tmp4 >> 4;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun out:
1749*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RX_COMP_COEFF_S, 0xFF00, c1);
1750*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RX_COMP_COEFF_S, 0x00FF, c0 << 8);
1751*4882a593Smuzhiyun return ret;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
lpphy_run_samples(struct b43_wldev * dev,u16 samples,u16 loops,u16 wait)1754*4882a593Smuzhiyun static void lpphy_run_samples(struct b43_wldev *dev, u16 samples, u16 loops,
1755*4882a593Smuzhiyun u16 wait)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_SMPL_PLAY_BUFFER_CTL,
1758*4882a593Smuzhiyun 0xFFC0, samples - 1);
1759*4882a593Smuzhiyun if (loops != 0xFFFF)
1760*4882a593Smuzhiyun loops--;
1761*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_SMPL_PLAY_COUNT, 0xF000, loops);
1762*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_SMPL_PLAY_BUFFER_CTL, 0x3F, wait << 6);
1763*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_A_PHY_CTL_ADDR, 0x1);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun //SPEC FIXME what does a negative freq mean?
lpphy_start_tx_tone(struct b43_wldev * dev,s32 freq,u16 max)1767*4882a593Smuzhiyun static void lpphy_start_tx_tone(struct b43_wldev *dev, s32 freq, u16 max)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1770*4882a593Smuzhiyun u16 buf[64];
1771*4882a593Smuzhiyun int i, samples = 0, theta = 0;
1772*4882a593Smuzhiyun int rotation = (((36 * freq) / 20) << 16) / 100;
1773*4882a593Smuzhiyun struct cordic_iq sample;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun lpphy->tx_tone_freq = freq;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun if (freq) {
1778*4882a593Smuzhiyun /* Find i for which abs(freq) integrally divides 20000 * i */
1779*4882a593Smuzhiyun for (i = 1; samples * abs(freq) != 20000 * i; i++) {
1780*4882a593Smuzhiyun samples = (20000 * i) / abs(freq);
1781*4882a593Smuzhiyun if(B43_WARN_ON(samples > 63))
1782*4882a593Smuzhiyun return;
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun } else {
1785*4882a593Smuzhiyun samples = 2;
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun for (i = 0; i < samples; i++) {
1789*4882a593Smuzhiyun sample = cordic_calc_iq(CORDIC_FIXED(theta));
1790*4882a593Smuzhiyun theta += rotation;
1791*4882a593Smuzhiyun buf[i] = CORDIC_FLOAT((sample.i * max) & 0xFF) << 8;
1792*4882a593Smuzhiyun buf[i] |= CORDIC_FLOAT((sample.q * max) & 0xFF);
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun b43_lptab_write_bulk(dev, B43_LPTAB16(5, 0), samples, buf);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun lpphy_run_samples(dev, samples, 0xFFFF, 0);
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun
lpphy_stop_tx_tone(struct b43_wldev * dev)1800*4882a593Smuzhiyun static void lpphy_stop_tx_tone(struct b43_wldev *dev)
1801*4882a593Smuzhiyun {
1802*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1803*4882a593Smuzhiyun int i;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun lpphy->tx_tone_freq = 0;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_SMPL_PLAY_COUNT, 0xF000);
1808*4882a593Smuzhiyun for (i = 0; i < 31; i++) {
1809*4882a593Smuzhiyun if (!(b43_phy_read(dev, B43_LPPHY_A_PHY_CTL_ADDR) & 0x1))
1810*4882a593Smuzhiyun break;
1811*4882a593Smuzhiyun udelay(100);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun
lpphy_papd_cal_txpwr(struct b43_wldev * dev)1816*4882a593Smuzhiyun static void lpphy_papd_cal_txpwr(struct b43_wldev *dev)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1819*4882a593Smuzhiyun struct lpphy_tx_gains oldgains;
1820*4882a593Smuzhiyun int old_txpctl, old_afe_ovr, old_rf, old_bbmult;
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun lpphy_read_tx_pctl_mode_from_hardware(dev);
1823*4882a593Smuzhiyun old_txpctl = lpphy->txpctl_mode;
1824*4882a593Smuzhiyun old_afe_ovr = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR) & 0x40;
1825*4882a593Smuzhiyun if (old_afe_ovr)
1826*4882a593Smuzhiyun oldgains = lpphy_get_tx_gains(dev);
1827*4882a593Smuzhiyun old_rf = b43_phy_read(dev, B43_LPPHY_RF_PWR_OVERRIDE) & 0xFF;
1828*4882a593Smuzhiyun old_bbmult = lpphy_get_bb_mult(dev);
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun if (old_afe_ovr)
1833*4882a593Smuzhiyun lpphy_set_tx_gains(dev, oldgains);
1834*4882a593Smuzhiyun lpphy_set_bb_mult(dev, old_bbmult);
1835*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, old_txpctl);
1836*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_PWR_OVERRIDE, 0xFF00, old_rf);
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun
lpphy_rx_iq_cal(struct b43_wldev * dev,bool noise,bool tx,bool rx,bool pa,struct lpphy_tx_gains * gains)1839*4882a593Smuzhiyun static int lpphy_rx_iq_cal(struct b43_wldev *dev, bool noise, bool tx,
1840*4882a593Smuzhiyun bool rx, bool pa, struct lpphy_tx_gains *gains)
1841*4882a593Smuzhiyun {
1842*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1843*4882a593Smuzhiyun const struct lpphy_rx_iq_comp *iqcomp = NULL;
1844*4882a593Smuzhiyun struct lpphy_tx_gains nogains, oldgains;
1845*4882a593Smuzhiyun u16 tmp;
1846*4882a593Smuzhiyun int i, ret;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun memset(&nogains, 0, sizeof(nogains));
1849*4882a593Smuzhiyun memset(&oldgains, 0, sizeof(oldgains));
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun if (dev->dev->chip_id == 0x5354) {
1852*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(lpphy_5354_iq_table); i++) {
1853*4882a593Smuzhiyun if (lpphy_5354_iq_table[i].chan == lpphy->channel) {
1854*4882a593Smuzhiyun iqcomp = &lpphy_5354_iq_table[i];
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun } else if (dev->phy.rev >= 2) {
1858*4882a593Smuzhiyun iqcomp = &lpphy_rev2plus_iq_comp;
1859*4882a593Smuzhiyun } else {
1860*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(lpphy_rev0_1_iq_table); i++) {
1861*4882a593Smuzhiyun if (lpphy_rev0_1_iq_table[i].chan == lpphy->channel) {
1862*4882a593Smuzhiyun iqcomp = &lpphy_rev0_1_iq_table[i];
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun if (B43_WARN_ON(!iqcomp))
1868*4882a593Smuzhiyun return 0;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RX_COMP_COEFF_S, 0xFF00, iqcomp->c1);
1871*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RX_COMP_COEFF_S,
1872*4882a593Smuzhiyun 0x00FF, iqcomp->c0 << 8);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun if (noise) {
1875*4882a593Smuzhiyun tx = true;
1876*4882a593Smuzhiyun rx = false;
1877*4882a593Smuzhiyun pa = false;
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun lpphy_set_trsw_over(dev, tx, rx);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
1883*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x8);
1884*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0,
1885*4882a593Smuzhiyun 0xFFF7, pa << 3);
1886*4882a593Smuzhiyun } else {
1887*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x20);
1888*4882a593Smuzhiyun b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0,
1889*4882a593Smuzhiyun 0xFFDF, pa << 5);
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun tmp = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR) & 0x40;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun if (noise)
1895*4882a593Smuzhiyun lpphy_set_rx_gain(dev, 0x2D5D);
1896*4882a593Smuzhiyun else {
1897*4882a593Smuzhiyun if (tmp)
1898*4882a593Smuzhiyun oldgains = lpphy_get_tx_gains(dev);
1899*4882a593Smuzhiyun if (!gains)
1900*4882a593Smuzhiyun gains = &nogains;
1901*4882a593Smuzhiyun lpphy_set_tx_gains(dev, *gains);
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVR, 0xFFFE);
1905*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xFFFE);
1906*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x800);
1907*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x800);
1908*4882a593Smuzhiyun lpphy_set_deaf(dev, false);
1909*4882a593Smuzhiyun if (noise)
1910*4882a593Smuzhiyun ret = lpphy_calc_rx_iq_comp(dev, 0xFFF0);
1911*4882a593Smuzhiyun else {
1912*4882a593Smuzhiyun lpphy_start_tx_tone(dev, 4000, 100);
1913*4882a593Smuzhiyun ret = lpphy_calc_rx_iq_comp(dev, 0x4000);
1914*4882a593Smuzhiyun lpphy_stop_tx_tone(dev);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun lpphy_clear_deaf(dev, false);
1917*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFFC);
1918*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFF7);
1919*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFDF);
1920*4882a593Smuzhiyun if (!noise) {
1921*4882a593Smuzhiyun if (tmp)
1922*4882a593Smuzhiyun lpphy_set_tx_gains(dev, oldgains);
1923*4882a593Smuzhiyun else
1924*4882a593Smuzhiyun lpphy_disable_tx_gain_override(dev);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun lpphy_disable_rx_gain_override(dev);
1927*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVR, 0xFFFE);
1928*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xF7FF);
1929*4882a593Smuzhiyun return ret;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
lpphy_calibration(struct b43_wldev * dev)1932*4882a593Smuzhiyun static void lpphy_calibration(struct b43_wldev *dev)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
1935*4882a593Smuzhiyun enum b43_lpphy_txpctl_mode saved_pctl_mode;
1936*4882a593Smuzhiyun bool full_cal = false;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun if (lpphy->full_calib_chan != lpphy->channel) {
1939*4882a593Smuzhiyun full_cal = true;
1940*4882a593Smuzhiyun lpphy->full_calib_chan = lpphy->channel;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun b43_mac_suspend(dev);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun lpphy_btcoex_override(dev);
1946*4882a593Smuzhiyun if (dev->phy.rev >= 2)
1947*4882a593Smuzhiyun lpphy_save_dig_flt_state(dev);
1948*4882a593Smuzhiyun lpphy_read_tx_pctl_mode_from_hardware(dev);
1949*4882a593Smuzhiyun saved_pctl_mode = lpphy->txpctl_mode;
1950*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
1951*4882a593Smuzhiyun //TODO Perform transmit power table I/Q LO calibration
1952*4882a593Smuzhiyun if ((dev->phy.rev == 0) && (saved_pctl_mode != B43_LPPHY_TXPCTL_OFF))
1953*4882a593Smuzhiyun lpphy_pr41573_workaround(dev);
1954*4882a593Smuzhiyun if ((dev->phy.rev >= 2) && full_cal) {
1955*4882a593Smuzhiyun lpphy_papd_cal_txpwr(dev);
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun lpphy_set_tx_power_control(dev, saved_pctl_mode);
1958*4882a593Smuzhiyun if (dev->phy.rev >= 2)
1959*4882a593Smuzhiyun lpphy_restore_dig_flt_state(dev);
1960*4882a593Smuzhiyun lpphy_rx_iq_cal(dev, true, true, false, false, NULL);
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun b43_mac_enable(dev);
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
b43_lpphy_op_maskset(struct b43_wldev * dev,u16 reg,u16 mask,u16 set)1965*4882a593Smuzhiyun static void b43_lpphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
1966*4882a593Smuzhiyun u16 set)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
1969*4882a593Smuzhiyun b43_write16(dev, B43_MMIO_PHY_DATA,
1970*4882a593Smuzhiyun (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun
b43_lpphy_op_radio_read(struct b43_wldev * dev,u16 reg)1973*4882a593Smuzhiyun static u16 b43_lpphy_op_radio_read(struct b43_wldev *dev, u16 reg)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun /* Register 1 is a 32-bit register. */
1976*4882a593Smuzhiyun B43_WARN_ON(reg == 1);
1977*4882a593Smuzhiyun /* LP-PHY needs a special bit set for read access */
1978*4882a593Smuzhiyun if (dev->phy.rev < 2) {
1979*4882a593Smuzhiyun if (reg != 0x4001)
1980*4882a593Smuzhiyun reg |= 0x100;
1981*4882a593Smuzhiyun } else
1982*4882a593Smuzhiyun reg |= 0x200;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun b43_write16f(dev, B43_MMIO_RADIO_CONTROL, reg);
1985*4882a593Smuzhiyun return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
b43_lpphy_op_radio_write(struct b43_wldev * dev,u16 reg,u16 value)1988*4882a593Smuzhiyun static void b43_lpphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun /* Register 1 is a 32-bit register. */
1991*4882a593Smuzhiyun B43_WARN_ON(reg == 1);
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun b43_write16f(dev, B43_MMIO_RADIO_CONTROL, reg);
1994*4882a593Smuzhiyun b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun struct b206x_channel {
1998*4882a593Smuzhiyun u8 channel;
1999*4882a593Smuzhiyun u16 freq;
2000*4882a593Smuzhiyun u8 data[12];
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun static const struct b206x_channel b2062_chantbl[] = {
2004*4882a593Smuzhiyun { .channel = 1, .freq = 2412, .data[0] = 0xFF, .data[1] = 0xFF,
2005*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2006*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2007*4882a593Smuzhiyun { .channel = 2, .freq = 2417, .data[0] = 0xFF, .data[1] = 0xFF,
2008*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2009*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2010*4882a593Smuzhiyun { .channel = 3, .freq = 2422, .data[0] = 0xFF, .data[1] = 0xFF,
2011*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2012*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2013*4882a593Smuzhiyun { .channel = 4, .freq = 2427, .data[0] = 0xFF, .data[1] = 0xFF,
2014*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2015*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2016*4882a593Smuzhiyun { .channel = 5, .freq = 2432, .data[0] = 0xFF, .data[1] = 0xFF,
2017*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2018*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2019*4882a593Smuzhiyun { .channel = 6, .freq = 2437, .data[0] = 0xFF, .data[1] = 0xFF,
2020*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2021*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2022*4882a593Smuzhiyun { .channel = 7, .freq = 2442, .data[0] = 0xFF, .data[1] = 0xFF,
2023*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2024*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2025*4882a593Smuzhiyun { .channel = 8, .freq = 2447, .data[0] = 0xFF, .data[1] = 0xFF,
2026*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2027*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2028*4882a593Smuzhiyun { .channel = 9, .freq = 2452, .data[0] = 0xFF, .data[1] = 0xFF,
2029*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2030*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2031*4882a593Smuzhiyun { .channel = 10, .freq = 2457, .data[0] = 0xFF, .data[1] = 0xFF,
2032*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2033*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2034*4882a593Smuzhiyun { .channel = 11, .freq = 2462, .data[0] = 0xFF, .data[1] = 0xFF,
2035*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2036*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2037*4882a593Smuzhiyun { .channel = 12, .freq = 2467, .data[0] = 0xFF, .data[1] = 0xFF,
2038*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2039*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2040*4882a593Smuzhiyun { .channel = 13, .freq = 2472, .data[0] = 0xFF, .data[1] = 0xFF,
2041*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2042*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2043*4882a593Smuzhiyun { .channel = 14, .freq = 2484, .data[0] = 0xFF, .data[1] = 0xFF,
2044*4882a593Smuzhiyun .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
2045*4882a593Smuzhiyun .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
2046*4882a593Smuzhiyun { .channel = 34, .freq = 5170, .data[0] = 0x00, .data[1] = 0x22,
2047*4882a593Smuzhiyun .data[2] = 0x20, .data[3] = 0x84, .data[4] = 0x3C, .data[5] = 0x77,
2048*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2049*4882a593Smuzhiyun { .channel = 38, .freq = 5190, .data[0] = 0x00, .data[1] = 0x11,
2050*4882a593Smuzhiyun .data[2] = 0x10, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2051*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2052*4882a593Smuzhiyun { .channel = 42, .freq = 5210, .data[0] = 0x00, .data[1] = 0x11,
2053*4882a593Smuzhiyun .data[2] = 0x10, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2054*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2055*4882a593Smuzhiyun { .channel = 46, .freq = 5230, .data[0] = 0x00, .data[1] = 0x00,
2056*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2057*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2058*4882a593Smuzhiyun { .channel = 36, .freq = 5180, .data[0] = 0x00, .data[1] = 0x11,
2059*4882a593Smuzhiyun .data[2] = 0x20, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2060*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2061*4882a593Smuzhiyun { .channel = 40, .freq = 5200, .data[0] = 0x00, .data[1] = 0x11,
2062*4882a593Smuzhiyun .data[2] = 0x10, .data[3] = 0x84, .data[4] = 0x3C, .data[5] = 0x77,
2063*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2064*4882a593Smuzhiyun { .channel = 44, .freq = 5220, .data[0] = 0x00, .data[1] = 0x11,
2065*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2066*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2067*4882a593Smuzhiyun { .channel = 48, .freq = 5240, .data[0] = 0x00, .data[1] = 0x00,
2068*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2069*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2070*4882a593Smuzhiyun { .channel = 52, .freq = 5260, .data[0] = 0x00, .data[1] = 0x00,
2071*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2072*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2073*4882a593Smuzhiyun { .channel = 56, .freq = 5280, .data[0] = 0x00, .data[1] = 0x00,
2074*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
2075*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2076*4882a593Smuzhiyun { .channel = 60, .freq = 5300, .data[0] = 0x00, .data[1] = 0x00,
2077*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x63, .data[4] = 0x3C, .data[5] = 0x77,
2078*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2079*4882a593Smuzhiyun { .channel = 64, .freq = 5320, .data[0] = 0x00, .data[1] = 0x00,
2080*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x62, .data[4] = 0x3C, .data[5] = 0x77,
2081*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2082*4882a593Smuzhiyun { .channel = 100, .freq = 5500, .data[0] = 0x00, .data[1] = 0x00,
2083*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x30, .data[4] = 0x3C, .data[5] = 0x77,
2084*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2085*4882a593Smuzhiyun { .channel = 104, .freq = 5520, .data[0] = 0x00, .data[1] = 0x00,
2086*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x20, .data[4] = 0x3C, .data[5] = 0x77,
2087*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2088*4882a593Smuzhiyun { .channel = 108, .freq = 5540, .data[0] = 0x00, .data[1] = 0x00,
2089*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x20, .data[4] = 0x3C, .data[5] = 0x77,
2090*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2091*4882a593Smuzhiyun { .channel = 112, .freq = 5560, .data[0] = 0x00, .data[1] = 0x00,
2092*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x20, .data[4] = 0x3C, .data[5] = 0x77,
2093*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2094*4882a593Smuzhiyun { .channel = 116, .freq = 5580, .data[0] = 0x00, .data[1] = 0x00,
2095*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x10, .data[4] = 0x3C, .data[5] = 0x77,
2096*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2097*4882a593Smuzhiyun { .channel = 120, .freq = 5600, .data[0] = 0x00, .data[1] = 0x00,
2098*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2099*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2100*4882a593Smuzhiyun { .channel = 124, .freq = 5620, .data[0] = 0x00, .data[1] = 0x00,
2101*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2102*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2103*4882a593Smuzhiyun { .channel = 128, .freq = 5640, .data[0] = 0x00, .data[1] = 0x00,
2104*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2105*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2106*4882a593Smuzhiyun { .channel = 132, .freq = 5660, .data[0] = 0x00, .data[1] = 0x00,
2107*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2108*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2109*4882a593Smuzhiyun { .channel = 136, .freq = 5680, .data[0] = 0x00, .data[1] = 0x00,
2110*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2111*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2112*4882a593Smuzhiyun { .channel = 140, .freq = 5700, .data[0] = 0x00, .data[1] = 0x00,
2113*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2114*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2115*4882a593Smuzhiyun { .channel = 149, .freq = 5745, .data[0] = 0x00, .data[1] = 0x00,
2116*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2117*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2118*4882a593Smuzhiyun { .channel = 153, .freq = 5765, .data[0] = 0x00, .data[1] = 0x00,
2119*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2120*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2121*4882a593Smuzhiyun { .channel = 157, .freq = 5785, .data[0] = 0x00, .data[1] = 0x00,
2122*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2123*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2124*4882a593Smuzhiyun { .channel = 161, .freq = 5805, .data[0] = 0x00, .data[1] = 0x00,
2125*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2126*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2127*4882a593Smuzhiyun { .channel = 165, .freq = 5825, .data[0] = 0x00, .data[1] = 0x00,
2128*4882a593Smuzhiyun .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
2129*4882a593Smuzhiyun .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
2130*4882a593Smuzhiyun { .channel = 184, .freq = 4920, .data[0] = 0x55, .data[1] = 0x77,
2131*4882a593Smuzhiyun .data[2] = 0x90, .data[3] = 0xF7, .data[4] = 0x3C, .data[5] = 0x77,
2132*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
2133*4882a593Smuzhiyun { .channel = 188, .freq = 4940, .data[0] = 0x44, .data[1] = 0x77,
2134*4882a593Smuzhiyun .data[2] = 0x80, .data[3] = 0xE7, .data[4] = 0x3C, .data[5] = 0x77,
2135*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
2136*4882a593Smuzhiyun { .channel = 192, .freq = 4960, .data[0] = 0x44, .data[1] = 0x66,
2137*4882a593Smuzhiyun .data[2] = 0x80, .data[3] = 0xE7, .data[4] = 0x3C, .data[5] = 0x77,
2138*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
2139*4882a593Smuzhiyun { .channel = 196, .freq = 4980, .data[0] = 0x33, .data[1] = 0x66,
2140*4882a593Smuzhiyun .data[2] = 0x70, .data[3] = 0xC7, .data[4] = 0x3C, .data[5] = 0x77,
2141*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
2142*4882a593Smuzhiyun { .channel = 200, .freq = 5000, .data[0] = 0x22, .data[1] = 0x55,
2143*4882a593Smuzhiyun .data[2] = 0x60, .data[3] = 0xD7, .data[4] = 0x3C, .data[5] = 0x77,
2144*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
2145*4882a593Smuzhiyun { .channel = 204, .freq = 5020, .data[0] = 0x22, .data[1] = 0x55,
2146*4882a593Smuzhiyun .data[2] = 0x60, .data[3] = 0xC7, .data[4] = 0x3C, .data[5] = 0x77,
2147*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
2148*4882a593Smuzhiyun { .channel = 208, .freq = 5040, .data[0] = 0x22, .data[1] = 0x44,
2149*4882a593Smuzhiyun .data[2] = 0x50, .data[3] = 0xC7, .data[4] = 0x3C, .data[5] = 0x77,
2150*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
2151*4882a593Smuzhiyun { .channel = 212, .freq = 5060, .data[0] = 0x11, .data[1] = 0x44,
2152*4882a593Smuzhiyun .data[2] = 0x50, .data[3] = 0xA5, .data[4] = 0x3C, .data[5] = 0x77,
2153*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2154*4882a593Smuzhiyun { .channel = 216, .freq = 5080, .data[0] = 0x00, .data[1] = 0x44,
2155*4882a593Smuzhiyun .data[2] = 0x40, .data[3] = 0xB6, .data[4] = 0x3C, .data[5] = 0x77,
2156*4882a593Smuzhiyun .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
2157*4882a593Smuzhiyun };
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun static const struct b206x_channel b2063_chantbl[] = {
2160*4882a593Smuzhiyun { .channel = 1, .freq = 2412, .data[0] = 0x6F, .data[1] = 0x3C,
2161*4882a593Smuzhiyun .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2162*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2163*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2164*4882a593Smuzhiyun { .channel = 2, .freq = 2417, .data[0] = 0x6F, .data[1] = 0x3C,
2165*4882a593Smuzhiyun .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2166*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2167*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2168*4882a593Smuzhiyun { .channel = 3, .freq = 2422, .data[0] = 0x6F, .data[1] = 0x3C,
2169*4882a593Smuzhiyun .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2170*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2171*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2172*4882a593Smuzhiyun { .channel = 4, .freq = 2427, .data[0] = 0x6F, .data[1] = 0x2C,
2173*4882a593Smuzhiyun .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2174*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2175*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2176*4882a593Smuzhiyun { .channel = 5, .freq = 2432, .data[0] = 0x6F, .data[1] = 0x2C,
2177*4882a593Smuzhiyun .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2178*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2179*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2180*4882a593Smuzhiyun { .channel = 6, .freq = 2437, .data[0] = 0x6F, .data[1] = 0x2C,
2181*4882a593Smuzhiyun .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2182*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2183*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2184*4882a593Smuzhiyun { .channel = 7, .freq = 2442, .data[0] = 0x6F, .data[1] = 0x2C,
2185*4882a593Smuzhiyun .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2186*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2187*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2188*4882a593Smuzhiyun { .channel = 8, .freq = 2447, .data[0] = 0x6F, .data[1] = 0x2C,
2189*4882a593Smuzhiyun .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2190*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2191*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2192*4882a593Smuzhiyun { .channel = 9, .freq = 2452, .data[0] = 0x6F, .data[1] = 0x1C,
2193*4882a593Smuzhiyun .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2194*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2195*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2196*4882a593Smuzhiyun { .channel = 10, .freq = 2457, .data[0] = 0x6F, .data[1] = 0x1C,
2197*4882a593Smuzhiyun .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2198*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2199*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2200*4882a593Smuzhiyun { .channel = 11, .freq = 2462, .data[0] = 0x6E, .data[1] = 0x1C,
2201*4882a593Smuzhiyun .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2202*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2203*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2204*4882a593Smuzhiyun { .channel = 12, .freq = 2467, .data[0] = 0x6E, .data[1] = 0x1C,
2205*4882a593Smuzhiyun .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2206*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2207*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2208*4882a593Smuzhiyun { .channel = 13, .freq = 2472, .data[0] = 0x6E, .data[1] = 0x1C,
2209*4882a593Smuzhiyun .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2210*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2211*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2212*4882a593Smuzhiyun { .channel = 14, .freq = 2484, .data[0] = 0x6E, .data[1] = 0x0C,
2213*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
2214*4882a593Smuzhiyun .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
2215*4882a593Smuzhiyun .data[10] = 0x80, .data[11] = 0x70, },
2216*4882a593Smuzhiyun { .channel = 34, .freq = 5170, .data[0] = 0x6A, .data[1] = 0x0C,
2217*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x02, .data[5] = 0x05,
2218*4882a593Smuzhiyun .data[6] = 0x0D, .data[7] = 0x0D, .data[8] = 0x77, .data[9] = 0x80,
2219*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2220*4882a593Smuzhiyun { .channel = 36, .freq = 5180, .data[0] = 0x6A, .data[1] = 0x0C,
2221*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x05,
2222*4882a593Smuzhiyun .data[6] = 0x0D, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x80,
2223*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2224*4882a593Smuzhiyun { .channel = 38, .freq = 5190, .data[0] = 0x6A, .data[1] = 0x0C,
2225*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
2226*4882a593Smuzhiyun .data[6] = 0x0C, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x80,
2227*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2228*4882a593Smuzhiyun { .channel = 40, .freq = 5200, .data[0] = 0x69, .data[1] = 0x0C,
2229*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
2230*4882a593Smuzhiyun .data[6] = 0x0C, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x70,
2231*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2232*4882a593Smuzhiyun { .channel = 42, .freq = 5210, .data[0] = 0x69, .data[1] = 0x0C,
2233*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
2234*4882a593Smuzhiyun .data[6] = 0x0B, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x70,
2235*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2236*4882a593Smuzhiyun { .channel = 44, .freq = 5220, .data[0] = 0x69, .data[1] = 0x0C,
2237*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x04,
2238*4882a593Smuzhiyun .data[6] = 0x0B, .data[7] = 0x0B, .data[8] = 0x77, .data[9] = 0x60,
2239*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2240*4882a593Smuzhiyun { .channel = 46, .freq = 5230, .data[0] = 0x69, .data[1] = 0x0C,
2241*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x03,
2242*4882a593Smuzhiyun .data[6] = 0x0A, .data[7] = 0x0B, .data[8] = 0x77, .data[9] = 0x60,
2243*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2244*4882a593Smuzhiyun { .channel = 48, .freq = 5240, .data[0] = 0x69, .data[1] = 0x0C,
2245*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x03,
2246*4882a593Smuzhiyun .data[6] = 0x0A, .data[7] = 0x0A, .data[8] = 0x77, .data[9] = 0x60,
2247*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2248*4882a593Smuzhiyun { .channel = 52, .freq = 5260, .data[0] = 0x68, .data[1] = 0x0C,
2249*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x02,
2250*4882a593Smuzhiyun .data[6] = 0x09, .data[7] = 0x09, .data[8] = 0x77, .data[9] = 0x60,
2251*4882a593Smuzhiyun .data[10] = 0x20, .data[11] = 0x00, },
2252*4882a593Smuzhiyun { .channel = 56, .freq = 5280, .data[0] = 0x68, .data[1] = 0x0C,
2253*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x01,
2254*4882a593Smuzhiyun .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
2255*4882a593Smuzhiyun .data[10] = 0x10, .data[11] = 0x00, },
2256*4882a593Smuzhiyun { .channel = 60, .freq = 5300, .data[0] = 0x68, .data[1] = 0x0C,
2257*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x01,
2258*4882a593Smuzhiyun .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
2259*4882a593Smuzhiyun .data[10] = 0x10, .data[11] = 0x00, },
2260*4882a593Smuzhiyun { .channel = 64, .freq = 5320, .data[0] = 0x67, .data[1] = 0x0C,
2261*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2262*4882a593Smuzhiyun .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
2263*4882a593Smuzhiyun .data[10] = 0x10, .data[11] = 0x00, },
2264*4882a593Smuzhiyun { .channel = 100, .freq = 5500, .data[0] = 0x64, .data[1] = 0x0C,
2265*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2266*4882a593Smuzhiyun .data[6] = 0x02, .data[7] = 0x01, .data[8] = 0x77, .data[9] = 0x20,
2267*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2268*4882a593Smuzhiyun { .channel = 104, .freq = 5520, .data[0] = 0x64, .data[1] = 0x0C,
2269*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2270*4882a593Smuzhiyun .data[6] = 0x01, .data[7] = 0x01, .data[8] = 0x77, .data[9] = 0x20,
2271*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2272*4882a593Smuzhiyun { .channel = 108, .freq = 5540, .data[0] = 0x63, .data[1] = 0x0C,
2273*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2274*4882a593Smuzhiyun .data[6] = 0x01, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
2275*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2276*4882a593Smuzhiyun { .channel = 112, .freq = 5560, .data[0] = 0x63, .data[1] = 0x0C,
2277*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2278*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
2279*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2280*4882a593Smuzhiyun { .channel = 116, .freq = 5580, .data[0] = 0x62, .data[1] = 0x0C,
2281*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2282*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
2283*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2284*4882a593Smuzhiyun { .channel = 120, .freq = 5600, .data[0] = 0x62, .data[1] = 0x0C,
2285*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2286*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2287*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2288*4882a593Smuzhiyun { .channel = 124, .freq = 5620, .data[0] = 0x62, .data[1] = 0x0C,
2289*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2290*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2291*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2292*4882a593Smuzhiyun { .channel = 128, .freq = 5640, .data[0] = 0x61, .data[1] = 0x0C,
2293*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2294*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2295*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2296*4882a593Smuzhiyun { .channel = 132, .freq = 5660, .data[0] = 0x61, .data[1] = 0x0C,
2297*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2298*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2299*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2300*4882a593Smuzhiyun { .channel = 136, .freq = 5680, .data[0] = 0x61, .data[1] = 0x0C,
2301*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2302*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2303*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2304*4882a593Smuzhiyun { .channel = 140, .freq = 5700, .data[0] = 0x60, .data[1] = 0x0C,
2305*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2306*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2307*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2308*4882a593Smuzhiyun { .channel = 149, .freq = 5745, .data[0] = 0x60, .data[1] = 0x0C,
2309*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2310*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2311*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2312*4882a593Smuzhiyun { .channel = 153, .freq = 5765, .data[0] = 0x60, .data[1] = 0x0C,
2313*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2314*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2315*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2316*4882a593Smuzhiyun { .channel = 157, .freq = 5785, .data[0] = 0x60, .data[1] = 0x0C,
2317*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2318*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2319*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2320*4882a593Smuzhiyun { .channel = 161, .freq = 5805, .data[0] = 0x60, .data[1] = 0x0C,
2321*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2322*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2323*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2324*4882a593Smuzhiyun { .channel = 165, .freq = 5825, .data[0] = 0x60, .data[1] = 0x0C,
2325*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
2326*4882a593Smuzhiyun .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
2327*4882a593Smuzhiyun .data[10] = 0x00, .data[11] = 0x00, },
2328*4882a593Smuzhiyun { .channel = 184, .freq = 4920, .data[0] = 0x6E, .data[1] = 0x0C,
2329*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x09, .data[5] = 0x0E,
2330*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xC0,
2331*4882a593Smuzhiyun .data[10] = 0x50, .data[11] = 0x00, },
2332*4882a593Smuzhiyun { .channel = 188, .freq = 4940, .data[0] = 0x6E, .data[1] = 0x0C,
2333*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x09, .data[5] = 0x0D,
2334*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xB0,
2335*4882a593Smuzhiyun .data[10] = 0x50, .data[11] = 0x00, },
2336*4882a593Smuzhiyun { .channel = 192, .freq = 4960, .data[0] = 0x6E, .data[1] = 0x0C,
2337*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0C,
2338*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xB0,
2339*4882a593Smuzhiyun .data[10] = 0x50, .data[11] = 0x00, },
2340*4882a593Smuzhiyun { .channel = 196, .freq = 4980, .data[0] = 0x6D, .data[1] = 0x0C,
2341*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0C,
2342*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
2343*4882a593Smuzhiyun .data[10] = 0x40, .data[11] = 0x00, },
2344*4882a593Smuzhiyun { .channel = 200, .freq = 5000, .data[0] = 0x6D, .data[1] = 0x0C,
2345*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0B,
2346*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
2347*4882a593Smuzhiyun .data[10] = 0x40, .data[11] = 0x00, },
2348*4882a593Smuzhiyun { .channel = 204, .freq = 5020, .data[0] = 0x6D, .data[1] = 0x0C,
2349*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0A,
2350*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
2351*4882a593Smuzhiyun .data[10] = 0x40, .data[11] = 0x00, },
2352*4882a593Smuzhiyun { .channel = 208, .freq = 5040, .data[0] = 0x6C, .data[1] = 0x0C,
2353*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x07, .data[5] = 0x09,
2354*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
2355*4882a593Smuzhiyun .data[10] = 0x40, .data[11] = 0x00, },
2356*4882a593Smuzhiyun { .channel = 212, .freq = 5060, .data[0] = 0x6C, .data[1] = 0x0C,
2357*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x06, .data[5] = 0x08,
2358*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
2359*4882a593Smuzhiyun .data[10] = 0x40, .data[11] = 0x00, },
2360*4882a593Smuzhiyun { .channel = 216, .freq = 5080, .data[0] = 0x6C, .data[1] = 0x0C,
2361*4882a593Smuzhiyun .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x05, .data[5] = 0x08,
2362*4882a593Smuzhiyun .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
2363*4882a593Smuzhiyun .data[10] = 0x40, .data[11] = 0x00, },
2364*4882a593Smuzhiyun };
2365*4882a593Smuzhiyun
lpphy_b2062_reset_pll_bias(struct b43_wldev * dev)2366*4882a593Smuzhiyun static void lpphy_b2062_reset_pll_bias(struct b43_wldev *dev)
2367*4882a593Smuzhiyun {
2368*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL2, 0xFF);
2369*4882a593Smuzhiyun udelay(20);
2370*4882a593Smuzhiyun if (dev->dev->chip_id == 0x5354) {
2371*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_COMM1, 4);
2372*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL2, 4);
2373*4882a593Smuzhiyun } else {
2374*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL2, 0);
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun udelay(5);
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
lpphy_b2062_vco_calib(struct b43_wldev * dev)2379*4882a593Smuzhiyun static void lpphy_b2062_vco_calib(struct b43_wldev *dev)
2380*4882a593Smuzhiyun {
2381*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL21, 0x42);
2382*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL21, 0x62);
2383*4882a593Smuzhiyun udelay(200);
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun
lpphy_b2062_tune(struct b43_wldev * dev,unsigned int channel)2386*4882a593Smuzhiyun static int lpphy_b2062_tune(struct b43_wldev *dev,
2387*4882a593Smuzhiyun unsigned int channel)
2388*4882a593Smuzhiyun {
2389*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
2390*4882a593Smuzhiyun struct ssb_bus *bus = dev->dev->sdev->bus;
2391*4882a593Smuzhiyun const struct b206x_channel *chandata = NULL;
2392*4882a593Smuzhiyun u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
2393*4882a593Smuzhiyun u32 tmp1, tmp2, tmp3, tmp4, tmp5, tmp6, tmp7, tmp8, tmp9;
2394*4882a593Smuzhiyun int i, err = 0;
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(b2062_chantbl); i++) {
2397*4882a593Smuzhiyun if (b2062_chantbl[i].channel == channel) {
2398*4882a593Smuzhiyun chandata = &b2062_chantbl[i];
2399*4882a593Smuzhiyun break;
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun }
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun if (B43_WARN_ON(!chandata))
2404*4882a593Smuzhiyun return -EINVAL;
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun b43_radio_set(dev, B2062_S_RFPLL_CTL14, 0x04);
2407*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_LGENA_TUNE0, chandata->data[0]);
2408*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_LGENA_TUNE2, chandata->data[1]);
2409*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_LGENA_TUNE3, chandata->data[2]);
2410*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_TUNE, chandata->data[3]);
2411*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_LGENG_CTL1, chandata->data[4]);
2412*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_LGENA_CTL5, chandata->data[5]);
2413*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_LGENA_CTL6, chandata->data[6]);
2414*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_PGA, chandata->data[7]);
2415*4882a593Smuzhiyun b43_radio_write(dev, B2062_N_TX_PAD, chandata->data[8]);
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun tmp1 = crystal_freq / 1000;
2418*4882a593Smuzhiyun tmp2 = lpphy->pdiv * 1000;
2419*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL33, 0xCC);
2420*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL34, 0x07);
2421*4882a593Smuzhiyun lpphy_b2062_reset_pll_bias(dev);
2422*4882a593Smuzhiyun tmp3 = tmp2 * channel2freq_lp(channel);
2423*4882a593Smuzhiyun if (channel2freq_lp(channel) < 4000)
2424*4882a593Smuzhiyun tmp3 *= 2;
2425*4882a593Smuzhiyun tmp4 = 48 * tmp1;
2426*4882a593Smuzhiyun tmp6 = tmp3 / tmp4;
2427*4882a593Smuzhiyun tmp7 = tmp3 % tmp4;
2428*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL26, tmp6);
2429*4882a593Smuzhiyun tmp5 = tmp7 * 0x100;
2430*4882a593Smuzhiyun tmp6 = tmp5 / tmp4;
2431*4882a593Smuzhiyun tmp7 = tmp5 % tmp4;
2432*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL27, tmp6);
2433*4882a593Smuzhiyun tmp5 = tmp7 * 0x100;
2434*4882a593Smuzhiyun tmp6 = tmp5 / tmp4;
2435*4882a593Smuzhiyun tmp7 = tmp5 % tmp4;
2436*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL28, tmp6);
2437*4882a593Smuzhiyun tmp5 = tmp7 * 0x100;
2438*4882a593Smuzhiyun tmp6 = tmp5 / tmp4;
2439*4882a593Smuzhiyun tmp7 = tmp5 % tmp4;
2440*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL29, tmp6 + ((2 * tmp7) / tmp4));
2441*4882a593Smuzhiyun tmp8 = b43_radio_read(dev, B2062_S_RFPLL_CTL19);
2442*4882a593Smuzhiyun tmp9 = ((2 * tmp3 * (tmp8 + 1)) + (3 * tmp1)) / (6 * tmp1);
2443*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL23, (tmp9 >> 8) + 16);
2444*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL24, tmp9 & 0xFF);
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun lpphy_b2062_vco_calib(dev);
2447*4882a593Smuzhiyun if (b43_radio_read(dev, B2062_S_RFPLL_CTL3) & 0x10) {
2448*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL33, 0xFC);
2449*4882a593Smuzhiyun b43_radio_write(dev, B2062_S_RFPLL_CTL34, 0);
2450*4882a593Smuzhiyun lpphy_b2062_reset_pll_bias(dev);
2451*4882a593Smuzhiyun lpphy_b2062_vco_calib(dev);
2452*4882a593Smuzhiyun if (b43_radio_read(dev, B2062_S_RFPLL_CTL3) & 0x10)
2453*4882a593Smuzhiyun err = -EIO;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun b43_radio_mask(dev, B2062_S_RFPLL_CTL14, ~0x04);
2457*4882a593Smuzhiyun return err;
2458*4882a593Smuzhiyun }
2459*4882a593Smuzhiyun
lpphy_b2063_vco_calib(struct b43_wldev * dev)2460*4882a593Smuzhiyun static void lpphy_b2063_vco_calib(struct b43_wldev *dev)
2461*4882a593Smuzhiyun {
2462*4882a593Smuzhiyun u16 tmp;
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun b43_radio_mask(dev, B2063_PLL_SP1, ~0x40);
2465*4882a593Smuzhiyun tmp = b43_radio_read(dev, B2063_PLL_JTAG_CALNRST) & 0xF8;
2466*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_CALNRST, tmp);
2467*4882a593Smuzhiyun udelay(1);
2468*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x4);
2469*4882a593Smuzhiyun udelay(1);
2470*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x6);
2471*4882a593Smuzhiyun udelay(1);
2472*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x7);
2473*4882a593Smuzhiyun udelay(300);
2474*4882a593Smuzhiyun b43_radio_set(dev, B2063_PLL_SP1, 0x40);
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
lpphy_b2063_tune(struct b43_wldev * dev,unsigned int channel)2477*4882a593Smuzhiyun static int lpphy_b2063_tune(struct b43_wldev *dev,
2478*4882a593Smuzhiyun unsigned int channel)
2479*4882a593Smuzhiyun {
2480*4882a593Smuzhiyun struct ssb_bus *bus = dev->dev->sdev->bus;
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun static const struct b206x_channel *chandata = NULL;
2483*4882a593Smuzhiyun u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
2484*4882a593Smuzhiyun u32 freqref, vco_freq, val1, val2, val3, timeout, timeoutref, count;
2485*4882a593Smuzhiyun u16 old_comm15, scale;
2486*4882a593Smuzhiyun u32 tmp1, tmp2, tmp3, tmp4, tmp5, tmp6;
2487*4882a593Smuzhiyun int i, div = (crystal_freq <= 26000000 ? 1 : 2);
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(b2063_chantbl); i++) {
2490*4882a593Smuzhiyun if (b2063_chantbl[i].channel == channel) {
2491*4882a593Smuzhiyun chandata = &b2063_chantbl[i];
2492*4882a593Smuzhiyun break;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun }
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun if (B43_WARN_ON(!chandata))
2497*4882a593Smuzhiyun return -EINVAL;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun b43_radio_write(dev, B2063_LOGEN_VCOBUF1, chandata->data[0]);
2500*4882a593Smuzhiyun b43_radio_write(dev, B2063_LOGEN_MIXER2, chandata->data[1]);
2501*4882a593Smuzhiyun b43_radio_write(dev, B2063_LOGEN_BUF2, chandata->data[2]);
2502*4882a593Smuzhiyun b43_radio_write(dev, B2063_LOGEN_RCCR1, chandata->data[3]);
2503*4882a593Smuzhiyun b43_radio_write(dev, B2063_A_RX_1ST3, chandata->data[4]);
2504*4882a593Smuzhiyun b43_radio_write(dev, B2063_A_RX_2ND1, chandata->data[5]);
2505*4882a593Smuzhiyun b43_radio_write(dev, B2063_A_RX_2ND4, chandata->data[6]);
2506*4882a593Smuzhiyun b43_radio_write(dev, B2063_A_RX_2ND7, chandata->data[7]);
2507*4882a593Smuzhiyun b43_radio_write(dev, B2063_A_RX_PS6, chandata->data[8]);
2508*4882a593Smuzhiyun b43_radio_write(dev, B2063_TX_RF_CTL2, chandata->data[9]);
2509*4882a593Smuzhiyun b43_radio_write(dev, B2063_TX_RF_CTL5, chandata->data[10]);
2510*4882a593Smuzhiyun b43_radio_write(dev, B2063_PA_CTL11, chandata->data[11]);
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun old_comm15 = b43_radio_read(dev, B2063_COMM15);
2513*4882a593Smuzhiyun b43_radio_set(dev, B2063_COMM15, 0x1E);
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun if (chandata->freq > 4000) /* spec says 2484, but 4000 is safer */
2516*4882a593Smuzhiyun vco_freq = chandata->freq << 1;
2517*4882a593Smuzhiyun else
2518*4882a593Smuzhiyun vco_freq = chandata->freq << 2;
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun freqref = crystal_freq * 3;
2521*4882a593Smuzhiyun val1 = lpphy_qdiv_roundup(crystal_freq, 1000000, 16);
2522*4882a593Smuzhiyun val2 = lpphy_qdiv_roundup(crystal_freq, 1000000 * div, 16);
2523*4882a593Smuzhiyun val3 = lpphy_qdiv_roundup(vco_freq, 3, 16);
2524*4882a593Smuzhiyun timeout = ((((8 * crystal_freq) / (div * 5000000)) + 1) >> 1) - 1;
2525*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB3, 0x2);
2526*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB6,
2527*4882a593Smuzhiyun 0xFFF8, timeout >> 2);
2528*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB7,
2529*4882a593Smuzhiyun 0xFF9F,timeout << 5);
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun timeoutref = ((((8 * crystal_freq) / (div * (timeout + 1))) +
2532*4882a593Smuzhiyun 999999) / 1000000) + 1;
2533*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB5, timeoutref);
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun count = lpphy_qdiv_roundup(val3, val2 + 16, 16);
2536*4882a593Smuzhiyun count *= (timeout + 1) * (timeoutref + 1);
2537*4882a593Smuzhiyun count--;
2538*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB7,
2539*4882a593Smuzhiyun 0xF0, count >> 8);
2540*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB8, count & 0xFF);
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun tmp1 = ((val3 * 62500) / freqref) << 4;
2543*4882a593Smuzhiyun tmp2 = ((val3 * 62500) % freqref) << 4;
2544*4882a593Smuzhiyun while (tmp2 >= freqref) {
2545*4882a593Smuzhiyun tmp1++;
2546*4882a593Smuzhiyun tmp2 -= freqref;
2547*4882a593Smuzhiyun }
2548*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG1, 0xFFE0, tmp1 >> 4);
2549*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG2, 0xFE0F, tmp1 << 4);
2550*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG2, 0xFFF0, tmp1 >> 16);
2551*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_SG3, (tmp2 >> 8) & 0xFF);
2552*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_SG4, tmp2 & 0xFF);
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF1, 0xB9);
2555*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF2, 0x88);
2556*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF3, 0x28);
2557*4882a593Smuzhiyun b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF4, 0x63);
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun tmp3 = ((41 * (val3 - 3000)) /1200) + 27;
2560*4882a593Smuzhiyun tmp4 = lpphy_qdiv_roundup(132000 * tmp1, 8451, 16);
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun if ((tmp4 + tmp3 - 1) / tmp3 > 60) {
2563*4882a593Smuzhiyun scale = 1;
2564*4882a593Smuzhiyun tmp5 = ((tmp4 + tmp3) / (tmp3 << 1)) - 8;
2565*4882a593Smuzhiyun } else {
2566*4882a593Smuzhiyun scale = 0;
2567*4882a593Smuzhiyun tmp5 = ((tmp4 + (tmp3 >> 1)) / tmp3) - 8;
2568*4882a593Smuzhiyun }
2569*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_CP2, 0xFFC0, tmp5);
2570*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_CP2, 0xFFBF, scale << 6);
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun tmp6 = lpphy_qdiv_roundup(100 * val1, val3, 16);
2573*4882a593Smuzhiyun tmp6 *= (tmp5 * 8) * (scale + 1);
2574*4882a593Smuzhiyun if (tmp6 > 150)
2575*4882a593Smuzhiyun tmp6 = 0;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_CP3, 0xFFE0, tmp6);
2578*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_CP3, 0xFFDF, scale << 5);
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0xFFFB, 0x4);
2581*4882a593Smuzhiyun if (crystal_freq > 26000000)
2582*4882a593Smuzhiyun b43_radio_set(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0x2);
2583*4882a593Smuzhiyun else
2584*4882a593Smuzhiyun b43_radio_mask(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0xFD);
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun if (val1 == 45)
2587*4882a593Smuzhiyun b43_radio_set(dev, B2063_PLL_JTAG_PLL_VCO1, 0x2);
2588*4882a593Smuzhiyun else
2589*4882a593Smuzhiyun b43_radio_mask(dev, B2063_PLL_JTAG_PLL_VCO1, 0xFD);
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun b43_radio_set(dev, B2063_PLL_SP2, 0x3);
2592*4882a593Smuzhiyun udelay(1);
2593*4882a593Smuzhiyun b43_radio_mask(dev, B2063_PLL_SP2, 0xFFFC);
2594*4882a593Smuzhiyun lpphy_b2063_vco_calib(dev);
2595*4882a593Smuzhiyun b43_radio_write(dev, B2063_COMM15, old_comm15);
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun return 0;
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun
b43_lpphy_op_switch_channel(struct b43_wldev * dev,unsigned int new_channel)2600*4882a593Smuzhiyun static int b43_lpphy_op_switch_channel(struct b43_wldev *dev,
2601*4882a593Smuzhiyun unsigned int new_channel)
2602*4882a593Smuzhiyun {
2603*4882a593Smuzhiyun struct b43_phy_lp *lpphy = dev->phy.lp;
2604*4882a593Smuzhiyun int err;
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun if (dev->phy.radio_ver == 0x2063) {
2607*4882a593Smuzhiyun err = lpphy_b2063_tune(dev, new_channel);
2608*4882a593Smuzhiyun if (err)
2609*4882a593Smuzhiyun return err;
2610*4882a593Smuzhiyun } else {
2611*4882a593Smuzhiyun err = lpphy_b2062_tune(dev, new_channel);
2612*4882a593Smuzhiyun if (err)
2613*4882a593Smuzhiyun return err;
2614*4882a593Smuzhiyun lpphy_set_analog_filter(dev, new_channel);
2615*4882a593Smuzhiyun lpphy_adjust_gain_table(dev, channel2freq_lp(new_channel));
2616*4882a593Smuzhiyun }
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun lpphy->channel = new_channel;
2619*4882a593Smuzhiyun b43_write16(dev, B43_MMIO_CHANNEL, new_channel);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun return 0;
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun
b43_lpphy_op_init(struct b43_wldev * dev)2624*4882a593Smuzhiyun static int b43_lpphy_op_init(struct b43_wldev *dev)
2625*4882a593Smuzhiyun {
2626*4882a593Smuzhiyun int err;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun if (dev->dev->bus_type != B43_BUS_SSB) {
2629*4882a593Smuzhiyun b43err(dev->wl, "LP-PHY is supported only on SSB!\n");
2630*4882a593Smuzhiyun return -EOPNOTSUPP;
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun lpphy_read_band_sprom(dev); //FIXME should this be in prepare_structs?
2634*4882a593Smuzhiyun lpphy_baseband_init(dev);
2635*4882a593Smuzhiyun lpphy_radio_init(dev);
2636*4882a593Smuzhiyun lpphy_calibrate_rc(dev);
2637*4882a593Smuzhiyun err = b43_lpphy_op_switch_channel(dev, 7);
2638*4882a593Smuzhiyun if (err) {
2639*4882a593Smuzhiyun b43dbg(dev->wl, "Switch to channel 7 failed, error = %d.\n",
2640*4882a593Smuzhiyun err);
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun lpphy_tx_pctl_init(dev);
2643*4882a593Smuzhiyun lpphy_calibration(dev);
2644*4882a593Smuzhiyun //TODO ACI init
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun return 0;
2647*4882a593Smuzhiyun }
2648*4882a593Smuzhiyun
b43_lpphy_op_adjust_txpower(struct b43_wldev * dev)2649*4882a593Smuzhiyun static void b43_lpphy_op_adjust_txpower(struct b43_wldev *dev)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun //TODO
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun
b43_lpphy_op_recalc_txpower(struct b43_wldev * dev,bool ignore_tssi)2654*4882a593Smuzhiyun static enum b43_txpwr_result b43_lpphy_op_recalc_txpower(struct b43_wldev *dev,
2655*4882a593Smuzhiyun bool ignore_tssi)
2656*4882a593Smuzhiyun {
2657*4882a593Smuzhiyun //TODO
2658*4882a593Smuzhiyun return B43_TXPWR_RES_DONE;
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun
b43_lpphy_op_switch_analog(struct b43_wldev * dev,bool on)2661*4882a593Smuzhiyun static void b43_lpphy_op_switch_analog(struct b43_wldev *dev, bool on)
2662*4882a593Smuzhiyun {
2663*4882a593Smuzhiyun if (on) {
2664*4882a593Smuzhiyun b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVR, 0xfff8);
2665*4882a593Smuzhiyun } else {
2666*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0x0007);
2667*4882a593Smuzhiyun b43_phy_set(dev, B43_LPPHY_AFE_CTL_OVR, 0x0007);
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun }
2670*4882a593Smuzhiyun
b43_lpphy_op_pwork_15sec(struct b43_wldev * dev)2671*4882a593Smuzhiyun static void b43_lpphy_op_pwork_15sec(struct b43_wldev *dev)
2672*4882a593Smuzhiyun {
2673*4882a593Smuzhiyun //TODO
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun const struct b43_phy_operations b43_phyops_lp = {
2677*4882a593Smuzhiyun .allocate = b43_lpphy_op_allocate,
2678*4882a593Smuzhiyun .free = b43_lpphy_op_free,
2679*4882a593Smuzhiyun .prepare_structs = b43_lpphy_op_prepare_structs,
2680*4882a593Smuzhiyun .init = b43_lpphy_op_init,
2681*4882a593Smuzhiyun .phy_maskset = b43_lpphy_op_maskset,
2682*4882a593Smuzhiyun .radio_read = b43_lpphy_op_radio_read,
2683*4882a593Smuzhiyun .radio_write = b43_lpphy_op_radio_write,
2684*4882a593Smuzhiyun .software_rfkill = b43_lpphy_op_software_rfkill,
2685*4882a593Smuzhiyun .switch_analog = b43_lpphy_op_switch_analog,
2686*4882a593Smuzhiyun .switch_channel = b43_lpphy_op_switch_channel,
2687*4882a593Smuzhiyun .get_default_chan = b43_lpphy_op_get_default_chan,
2688*4882a593Smuzhiyun .set_rx_antenna = b43_lpphy_op_set_rx_antenna,
2689*4882a593Smuzhiyun .recalc_txpower = b43_lpphy_op_recalc_txpower,
2690*4882a593Smuzhiyun .adjust_txpower = b43_lpphy_op_adjust_txpower,
2691*4882a593Smuzhiyun .pwork_15sec = b43_lpphy_op_pwork_15sec,
2692*4882a593Smuzhiyun .pwork_60sec = lpphy_calibration,
2693*4882a593Smuzhiyun };
2694