xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/broadcom/b43/phy_ht.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef B43_PHY_HT_H_
3*4882a593Smuzhiyun #define B43_PHY_HT_H_
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include "phy_common.h"
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define B43_PHY_HT_BBCFG			0x001 /* BB config */
9*4882a593Smuzhiyun #define  B43_PHY_HT_BBCFG_RSTCCA		0x4000 /* Reset CCA */
10*4882a593Smuzhiyun #define  B43_PHY_HT_BBCFG_RSTRX			0x8000 /* Reset RX */
11*4882a593Smuzhiyun #define B43_PHY_HT_BANDCTL			0x009 /* Band control */
12*4882a593Smuzhiyun #define  B43_PHY_HT_BANDCTL_5GHZ		0x0001 /* Use the 5GHz band */
13*4882a593Smuzhiyun #define B43_PHY_HT_TABLE_ADDR			0x072 /* Table address */
14*4882a593Smuzhiyun #define B43_PHY_HT_TABLE_DATALO			0x073 /* Table data low */
15*4882a593Smuzhiyun #define B43_PHY_HT_TABLE_DATAHI			0x074 /* Table data high */
16*4882a593Smuzhiyun #define B43_PHY_HT_CLASS_CTL			0x0B0 /* Classifier control */
17*4882a593Smuzhiyun #define  B43_PHY_HT_CLASS_CTL_CCK_EN		0x0001 /* CCK enable */
18*4882a593Smuzhiyun #define  B43_PHY_HT_CLASS_CTL_OFDM_EN		0x0002 /* OFDM enable */
19*4882a593Smuzhiyun #define  B43_PHY_HT_CLASS_CTL_WAITED_EN		0x0004 /* Waited enable */
20*4882a593Smuzhiyun #define B43_PHY_HT_IQLOCAL_CMDGCTL		0x0C2	/* I/Q LO cal command G control */
21*4882a593Smuzhiyun #define B43_PHY_HT_SAMP_CMD			0x0C3	/* Sample command */
22*4882a593Smuzhiyun #define  B43_PHY_HT_SAMP_CMD_STOP		0x0002	/* Stop */
23*4882a593Smuzhiyun #define B43_PHY_HT_SAMP_LOOP_CNT		0x0C4	/* Sample loop count */
24*4882a593Smuzhiyun #define B43_PHY_HT_SAMP_WAIT_CNT		0x0C5	/* Sample wait count */
25*4882a593Smuzhiyun #define B43_PHY_HT_SAMP_DEP_CNT			0x0C6	/* Sample depth count */
26*4882a593Smuzhiyun #define B43_PHY_HT_SAMP_STAT			0x0C7	/* Sample status */
27*4882a593Smuzhiyun #define B43_PHY_HT_EST_PWR_C1			0x118
28*4882a593Smuzhiyun #define B43_PHY_HT_EST_PWR_C2			0x119
29*4882a593Smuzhiyun #define B43_PHY_HT_EST_PWR_C3			0x11A
30*4882a593Smuzhiyun #define B43_PHY_HT_TSSIMODE			0x122	/* TSSI mode */
31*4882a593Smuzhiyun #define  B43_PHY_HT_TSSIMODE_EN			0x0001	/* TSSI enable */
32*4882a593Smuzhiyun #define  B43_PHY_HT_TSSIMODE_PDEN		0x0002	/* Power det enable */
33*4882a593Smuzhiyun #define B43_PHY_HT_BW1				0x1CE
34*4882a593Smuzhiyun #define B43_PHY_HT_BW2				0x1CF
35*4882a593Smuzhiyun #define B43_PHY_HT_BW3				0x1D0
36*4882a593Smuzhiyun #define B43_PHY_HT_BW4				0x1D1
37*4882a593Smuzhiyun #define B43_PHY_HT_BW5				0x1D2
38*4882a593Smuzhiyun #define B43_PHY_HT_BW6				0x1D3
39*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_CMD_C1		0x1E7	/* TX power control command */
40*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_CMD_C1_INIT		0x007F	/* Init */
41*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_CMD_C1_COEFF		0x2000	/* Power control coefficients */
42*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN	0x4000	/* Hardware TX power control enable */
43*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN	0x8000	/* TX power control enable */
44*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_N			0x1E8	/* TX power control N num */
45*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_N_TSSID		0x00FF	/* N TSSI delay */
46*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_N_TSSID_SHIFT	0
47*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_N_NPTIL2		0x0700	/* N PT integer log2 */
48*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_N_NPTIL2_SHIFT	8
49*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_IDLE_TSSI		0x1E9	/* TX power control idle TSSI */
50*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C1		0x003F
51*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C1_SHIFT	0
52*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C2		0x3F00
53*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C2_SHIFT	8
54*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_BINF	0x8000	/* Raw TSSI offset bin format */
55*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_TARG_PWR		0x1EA	/* TX power control target power */
56*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_TARG_PWR_C1		0x00FF	/* Power 0 */
57*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_TARG_PWR_C1_SHIFT	0
58*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_TARG_PWR_C2		0xFF00	/* Power 1 */
59*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_TARG_PWR_C2_SHIFT	8
60*4882a593Smuzhiyun #define B43_PHY_HT_TX_PCTL_STATUS_C1		0x1ED
61*4882a593Smuzhiyun #define B43_PHY_HT_TX_PCTL_STATUS_C2		0x1EE
62*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_CMD_C2		0x222
63*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_CMD_C2_INIT		0x007F
64*4882a593Smuzhiyun #define B43_PHY_HT_RSSI_C1			0x219
65*4882a593Smuzhiyun #define B43_PHY_HT_RSSI_C2			0x21A
66*4882a593Smuzhiyun #define B43_PHY_HT_RSSI_C3			0x21B
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define B43_PHY_HT_C1_CLIP1THRES		B43_PHY_OFDM(0x00E)
69*4882a593Smuzhiyun #define B43_PHY_HT_C2_CLIP1THRES		B43_PHY_OFDM(0x04E)
70*4882a593Smuzhiyun #define B43_PHY_HT_C3_CLIP1THRES		B43_PHY_OFDM(0x08E)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define B43_PHY_HT_RF_SEQ_MODE			B43_PHY_EXTG(0x000)
73*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_MODE_CA_OVER		0x0001	/* Core active override */
74*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_MODE_TR_OVER		0x0002	/* Trigger override */
75*4882a593Smuzhiyun #define B43_PHY_HT_RF_SEQ_TRIG			B43_PHY_EXTG(0x003)
76*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_TRIG_RX2TX		0x0001 /* RX2TX */
77*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_TRIG_TX2RX		0x0002 /* TX2RX */
78*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_TRIG_UPGH		0x0004 /* Update gain H */
79*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_TRIG_UPGL		0x0008 /* Update gain L */
80*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_TRIG_UPGU		0x0010 /* Update gain U */
81*4882a593Smuzhiyun #define  B43_PHY_HT_RF_SEQ_TRIG_RST2RX		0x0020 /* Reset to RX */
82*4882a593Smuzhiyun #define B43_PHY_HT_RF_SEQ_STATUS		B43_PHY_EXTG(0x004)
83*4882a593Smuzhiyun /* Values for the status are the same as for the trigger */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define B43_PHY_HT_RF_CTL_CMD			0x810
86*4882a593Smuzhiyun #define  B43_PHY_HT_RF_CTL_CMD_FORCE		0x0001
87*4882a593Smuzhiyun #define  B43_PHY_HT_RF_CTL_CMD_CHIP0_PU		0x0002
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define B43_PHY_HT_RF_CTL_INT_C1		B43_PHY_EXTG(0x04c)
90*4882a593Smuzhiyun #define B43_PHY_HT_RF_CTL_INT_C2		B43_PHY_EXTG(0x06c)
91*4882a593Smuzhiyun #define B43_PHY_HT_RF_CTL_INT_C3		B43_PHY_EXTG(0x08c)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define B43_PHY_HT_AFE_C1_OVER			B43_PHY_EXTG(0x110)
94*4882a593Smuzhiyun #define B43_PHY_HT_AFE_C1			B43_PHY_EXTG(0x111)
95*4882a593Smuzhiyun #define B43_PHY_HT_AFE_C2_OVER			B43_PHY_EXTG(0x114)
96*4882a593Smuzhiyun #define B43_PHY_HT_AFE_C2			B43_PHY_EXTG(0x115)
97*4882a593Smuzhiyun #define B43_PHY_HT_AFE_C3_OVER			B43_PHY_EXTG(0x118)
98*4882a593Smuzhiyun #define B43_PHY_HT_AFE_C3			B43_PHY_EXTG(0x119)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_CMD_C3		B43_PHY_EXTG(0x164)
101*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_CMD_C3_INIT		0x007F
102*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_IDLE_TSSI2		B43_PHY_EXTG(0x165)	/* TX power control idle TSSI */
103*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3	0x003F
104*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3_SHIFT	0
105*4882a593Smuzhiyun #define B43_PHY_HT_TXPCTL_TARG_PWR2		B43_PHY_EXTG(0x166)	/* TX power control target power */
106*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_TARG_PWR2_C3		0x00FF
107*4882a593Smuzhiyun #define  B43_PHY_HT_TXPCTL_TARG_PWR2_C3_SHIFT	0
108*4882a593Smuzhiyun #define B43_PHY_HT_TX_PCTL_STATUS_C3		B43_PHY_EXTG(0x169)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define B43_PHY_B_BBCFG				B43_PHY_N_BMODE(0x001)
111*4882a593Smuzhiyun #define  B43_PHY_B_BBCFG_RSTCCA			0x4000 /* Reset CCA */
112*4882a593Smuzhiyun #define  B43_PHY_B_BBCFG_RSTRX			0x8000 /* Reset RX */
113*4882a593Smuzhiyun #define B43_PHY_HT_TEST				B43_PHY_N_BMODE(0x00A)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* Values for PHY registers used on channel switching */
117*4882a593Smuzhiyun struct b43_phy_ht_channeltab_e_phy {
118*4882a593Smuzhiyun 	u16 bw1;
119*4882a593Smuzhiyun 	u16 bw2;
120*4882a593Smuzhiyun 	u16 bw3;
121*4882a593Smuzhiyun 	u16 bw4;
122*4882a593Smuzhiyun 	u16 bw5;
123*4882a593Smuzhiyun 	u16 bw6;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun struct b43_phy_ht {
128*4882a593Smuzhiyun 	u16 rf_ctl_int_save[3];
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	bool tx_pwr_ctl;
131*4882a593Smuzhiyun 	u8 tx_pwr_idx[3];
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	s32 bb_mult_save[3];
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	u8 idle_tssi[3];
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun struct b43_phy_operations;
140*4882a593Smuzhiyun extern const struct b43_phy_operations b43_phyops_ht;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #endif /* B43_PHY_HT_H_ */
143