xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/broadcom/b43/phy_ht.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun   Broadcom B43 wireless driver
5*4882a593Smuzhiyun   IEEE 802.11n HT-PHY support
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun   Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "b43.h"
15*4882a593Smuzhiyun #include "phy_ht.h"
16*4882a593Smuzhiyun #include "tables_phy_ht.h"
17*4882a593Smuzhiyun #include "radio_2059.h"
18*4882a593Smuzhiyun #include "main.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* Force values to keep compatibility with wl */
21*4882a593Smuzhiyun enum ht_rssi_type {
22*4882a593Smuzhiyun 	HT_RSSI_W1 = 0,
23*4882a593Smuzhiyun 	HT_RSSI_W2 = 1,
24*4882a593Smuzhiyun 	HT_RSSI_NB = 2,
25*4882a593Smuzhiyun 	HT_RSSI_IQ = 3,
26*4882a593Smuzhiyun 	HT_RSSI_TSSI_2G = 4,
27*4882a593Smuzhiyun 	HT_RSSI_TSSI_5G = 5,
28*4882a593Smuzhiyun 	HT_RSSI_TBD = 6,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /**************************************************
32*4882a593Smuzhiyun  * Radio 2059.
33*4882a593Smuzhiyun  **************************************************/
34*4882a593Smuzhiyun 
b43_radio_2059_channel_setup(struct b43_wldev * dev,const struct b43_phy_ht_channeltab_e_radio2059 * e)35*4882a593Smuzhiyun static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
36*4882a593Smuzhiyun 			const struct b43_phy_ht_channeltab_e_radio2059 *e)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3, };
39*4882a593Smuzhiyun 	u16 r;
40*4882a593Smuzhiyun 	int core;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	b43_radio_write(dev, 0x16, e->radio_syn16);
43*4882a593Smuzhiyun 	b43_radio_write(dev, 0x17, e->radio_syn17);
44*4882a593Smuzhiyun 	b43_radio_write(dev, 0x22, e->radio_syn22);
45*4882a593Smuzhiyun 	b43_radio_write(dev, 0x25, e->radio_syn25);
46*4882a593Smuzhiyun 	b43_radio_write(dev, 0x27, e->radio_syn27);
47*4882a593Smuzhiyun 	b43_radio_write(dev, 0x28, e->radio_syn28);
48*4882a593Smuzhiyun 	b43_radio_write(dev, 0x29, e->radio_syn29);
49*4882a593Smuzhiyun 	b43_radio_write(dev, 0x2c, e->radio_syn2c);
50*4882a593Smuzhiyun 	b43_radio_write(dev, 0x2d, e->radio_syn2d);
51*4882a593Smuzhiyun 	b43_radio_write(dev, 0x37, e->radio_syn37);
52*4882a593Smuzhiyun 	b43_radio_write(dev, 0x41, e->radio_syn41);
53*4882a593Smuzhiyun 	b43_radio_write(dev, 0x43, e->radio_syn43);
54*4882a593Smuzhiyun 	b43_radio_write(dev, 0x47, e->radio_syn47);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	for (core = 0; core < 3; core++) {
57*4882a593Smuzhiyun 		r = routing[core];
58*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x4a, e->radio_rxtx4a);
59*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x58, e->radio_rxtx58);
60*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x5a, e->radio_rxtx5a);
61*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x6a, e->radio_rxtx6a);
62*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x6d, e->radio_rxtx6d);
63*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x6e, e->radio_rxtx6e);
64*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x92, e->radio_rxtx92);
65*4882a593Smuzhiyun 		b43_radio_write(dev, r | 0x98, e->radio_rxtx98);
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	udelay(50);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Calibration */
71*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_RFPLL_MISC_EN, ~0x1);
72*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_RFPLL_MISC_CAL_RESETN, ~0x4);
73*4882a593Smuzhiyun 	b43_radio_set(dev, R2059_RFPLL_MISC_CAL_RESETN, 0x4);
74*4882a593Smuzhiyun 	b43_radio_set(dev, R2059_RFPLL_MISC_EN, 0x1);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	udelay(300);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Calibrate resistors in LPF of PLL? */
b43_radio_2059_rcal(struct b43_wldev * dev)80*4882a593Smuzhiyun static void b43_radio_2059_rcal(struct b43_wldev *dev)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	/* Enable */
83*4882a593Smuzhiyun 	b43_radio_set(dev, R2059_C3 | R2059_RCAL_CONFIG, 0x1);
84*4882a593Smuzhiyun 	usleep_range(10, 20);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	b43_radio_set(dev, R2059_C3 | 0x0BF, 0x1);
87*4882a593Smuzhiyun 	b43_radio_maskset(dev, R2059_C3 | 0x19B, 0x3, 0x2);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Start */
90*4882a593Smuzhiyun 	b43_radio_set(dev, R2059_C3 | R2059_RCAL_CONFIG, 0x2);
91*4882a593Smuzhiyun 	usleep_range(100, 200);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* Stop */
94*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_C3 | R2059_RCAL_CONFIG, ~0x2);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	if (!b43_radio_wait_value(dev, R2059_C3 | R2059_RCAL_STATUS, 1, 1, 100,
97*4882a593Smuzhiyun 				  1000000))
98*4882a593Smuzhiyun 		b43err(dev->wl, "Radio 0x2059 rcal timeout\n");
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Disable */
101*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_C3 | R2059_RCAL_CONFIG, ~0x1);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	b43_radio_set(dev, 0xa, 0x60);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Calibrate the internal RC oscillator? */
b43_radio_2057_rccal(struct b43_wldev * dev)107*4882a593Smuzhiyun static void b43_radio_2057_rccal(struct b43_wldev *dev)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	static const u16 radio_values[3][2] = {
110*4882a593Smuzhiyun 		{ 0x61, 0xE9 }, { 0x69, 0xD5 }, { 0x73, 0x99 },
111*4882a593Smuzhiyun 	};
112*4882a593Smuzhiyun 	int i;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
115*4882a593Smuzhiyun 		b43_radio_write(dev, R2059_RCCAL_MASTER, radio_values[i][0]);
116*4882a593Smuzhiyun 		b43_radio_write(dev, R2059_RCCAL_X1, 0x6E);
117*4882a593Smuzhiyun 		b43_radio_write(dev, R2059_RCCAL_TRC0, radio_values[i][1]);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		/* Start */
120*4882a593Smuzhiyun 		b43_radio_write(dev, R2059_RCCAL_START_R1_Q1_P1, 0x55);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		/* Wait */
123*4882a593Smuzhiyun 		if (!b43_radio_wait_value(dev, R2059_RCCAL_DONE_OSCCAP, 2, 2,
124*4882a593Smuzhiyun 					  500, 5000000))
125*4882a593Smuzhiyun 			b43err(dev->wl, "Radio 0x2059 rccal timeout\n");
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		/* Stop */
128*4882a593Smuzhiyun 		b43_radio_write(dev, R2059_RCCAL_START_R1_Q1_P1, 0x15);
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_RCCAL_MASTER, ~0x1);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
b43_radio_2059_init_pre(struct b43_wldev * dev)134*4882a593Smuzhiyun static void b43_radio_2059_init_pre(struct b43_wldev *dev)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD, ~B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
137*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_RF_CTL_CMD, B43_PHY_HT_RF_CTL_CMD_FORCE);
138*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD, ~B43_PHY_HT_RF_CTL_CMD_FORCE);
139*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_RF_CTL_CMD, B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
b43_radio_2059_init(struct b43_wldev * dev)142*4882a593Smuzhiyun static void b43_radio_2059_init(struct b43_wldev *dev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3 };
145*4882a593Smuzhiyun 	int i;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Prepare (reset?) radio */
148*4882a593Smuzhiyun 	b43_radio_2059_init_pre(dev);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	r2059_upload_inittabs(dev);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(routing); i++)
153*4882a593Smuzhiyun 		b43_radio_set(dev, routing[i] | 0x146, 0x3);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Post init starts below */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	b43_radio_set(dev, R2059_RFPLL_MISC_CAL_RESETN, 0x0078);
158*4882a593Smuzhiyun 	b43_radio_set(dev, R2059_XTAL_CONFIG2, 0x0080);
159*4882a593Smuzhiyun 	msleep(2);
160*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_RFPLL_MISC_CAL_RESETN, ~0x0078);
161*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_XTAL_CONFIG2, ~0x0080);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (1) { /* FIXME */
164*4882a593Smuzhiyun 		b43_radio_2059_rcal(dev);
165*4882a593Smuzhiyun 		b43_radio_2057_rccal(dev);
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	b43_radio_mask(dev, R2059_RFPLL_MASTER, ~0x0008);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /**************************************************
172*4882a593Smuzhiyun  * RF
173*4882a593Smuzhiyun  **************************************************/
174*4882a593Smuzhiyun 
b43_phy_ht_force_rf_sequence(struct b43_wldev * dev,u16 rf_seq)175*4882a593Smuzhiyun static void b43_phy_ht_force_rf_sequence(struct b43_wldev *dev, u16 rf_seq)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	u8 i;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	u16 save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
180*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE, 0x3);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_RF_SEQ_TRIG, rf_seq);
183*4882a593Smuzhiyun 	for (i = 0; i < 200; i++) {
184*4882a593Smuzhiyun 		if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & rf_seq)) {
185*4882a593Smuzhiyun 			i = 0;
186*4882a593Smuzhiyun 			break;
187*4882a593Smuzhiyun 		}
188*4882a593Smuzhiyun 		msleep(1);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 	if (i)
191*4882a593Smuzhiyun 		b43err(dev->wl, "Forcing RF sequence timeout\n");
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
b43_phy_ht_pa_override(struct b43_wldev * dev,bool enable)196*4882a593Smuzhiyun static void b43_phy_ht_pa_override(struct b43_wldev *dev, bool enable)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct b43_phy_ht *htphy = dev->phy.ht;
199*4882a593Smuzhiyun 	static const u16 regs[3] = { B43_PHY_HT_RF_CTL_INT_C1,
200*4882a593Smuzhiyun 				     B43_PHY_HT_RF_CTL_INT_C2,
201*4882a593Smuzhiyun 				     B43_PHY_HT_RF_CTL_INT_C3 };
202*4882a593Smuzhiyun 	int i;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (enable) {
205*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
206*4882a593Smuzhiyun 			b43_phy_write(dev, regs[i], htphy->rf_ctl_int_save[i]);
207*4882a593Smuzhiyun 	} else {
208*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
209*4882a593Smuzhiyun 			htphy->rf_ctl_int_save[i] = b43_phy_read(dev, regs[i]);
210*4882a593Smuzhiyun 		/* TODO: Does 5GHz band use different value (not 0x0400)? */
211*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
212*4882a593Smuzhiyun 			b43_phy_write(dev, regs[i], 0x0400);
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /**************************************************
217*4882a593Smuzhiyun  * Various PHY ops
218*4882a593Smuzhiyun  **************************************************/
219*4882a593Smuzhiyun 
b43_phy_ht_classifier(struct b43_wldev * dev,u16 mask,u16 val)220*4882a593Smuzhiyun static u16 b43_phy_ht_classifier(struct b43_wldev *dev, u16 mask, u16 val)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	u16 tmp;
223*4882a593Smuzhiyun 	u16 allowed = B43_PHY_HT_CLASS_CTL_CCK_EN |
224*4882a593Smuzhiyun 		      B43_PHY_HT_CLASS_CTL_OFDM_EN |
225*4882a593Smuzhiyun 		      B43_PHY_HT_CLASS_CTL_WAITED_EN;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	tmp = b43_phy_read(dev, B43_PHY_HT_CLASS_CTL);
228*4882a593Smuzhiyun 	tmp &= allowed;
229*4882a593Smuzhiyun 	tmp &= ~mask;
230*4882a593Smuzhiyun 	tmp |= (val & mask);
231*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_CLASS_CTL, ~allowed, tmp);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return tmp;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
b43_phy_ht_reset_cca(struct b43_wldev * dev)236*4882a593Smuzhiyun static void b43_phy_ht_reset_cca(struct b43_wldev *dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	u16 bbcfg;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	b43_phy_force_clock(dev, true);
241*4882a593Smuzhiyun 	bbcfg = b43_phy_read(dev, B43_PHY_HT_BBCFG);
242*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BBCFG, bbcfg | B43_PHY_HT_BBCFG_RSTCCA);
243*4882a593Smuzhiyun 	udelay(1);
244*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BBCFG, bbcfg & ~B43_PHY_HT_BBCFG_RSTCCA);
245*4882a593Smuzhiyun 	b43_phy_force_clock(dev, false);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
b43_phy_ht_zero_extg(struct b43_wldev * dev)250*4882a593Smuzhiyun static void b43_phy_ht_zero_extg(struct b43_wldev *dev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	u8 i, j;
253*4882a593Smuzhiyun 	static const u16 base[] = { 0x40, 0x60, 0x80 };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(base); i++) {
256*4882a593Smuzhiyun 		for (j = 0; j < 4; j++)
257*4882a593Smuzhiyun 			b43_phy_write(dev, B43_PHY_EXTG(base[i] + j), 0);
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(base); i++)
261*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_EXTG(base[i] + 0xc), 0);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* Some unknown AFE (Analog Frondned) op */
b43_phy_ht_afe_unk1(struct b43_wldev * dev)265*4882a593Smuzhiyun static void b43_phy_ht_afe_unk1(struct b43_wldev *dev)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	u8 i;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	static const u16 ctl_regs[3][2] = {
270*4882a593Smuzhiyun 		{ B43_PHY_HT_AFE_C1_OVER, B43_PHY_HT_AFE_C1 },
271*4882a593Smuzhiyun 		{ B43_PHY_HT_AFE_C2_OVER, B43_PHY_HT_AFE_C2 },
272*4882a593Smuzhiyun 		{ B43_PHY_HT_AFE_C3_OVER, B43_PHY_HT_AFE_C3},
273*4882a593Smuzhiyun 	};
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
276*4882a593Smuzhiyun 		/* TODO: verify masks&sets */
277*4882a593Smuzhiyun 		b43_phy_set(dev, ctl_regs[i][1], 0x4);
278*4882a593Smuzhiyun 		b43_phy_set(dev, ctl_regs[i][0], 0x4);
279*4882a593Smuzhiyun 		b43_phy_mask(dev, ctl_regs[i][1], ~0x1);
280*4882a593Smuzhiyun 		b43_phy_set(dev, ctl_regs[i][0], 0x1);
281*4882a593Smuzhiyun 		b43_httab_write(dev, B43_HTTAB16(8, 5 + (i * 0x10)), 0);
282*4882a593Smuzhiyun 		b43_phy_mask(dev, ctl_regs[i][0], ~0x4);
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
b43_phy_ht_read_clip_detection(struct b43_wldev * dev,u16 * clip_st)286*4882a593Smuzhiyun static void b43_phy_ht_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	clip_st[0] = b43_phy_read(dev, B43_PHY_HT_C1_CLIP1THRES);
289*4882a593Smuzhiyun 	clip_st[1] = b43_phy_read(dev, B43_PHY_HT_C2_CLIP1THRES);
290*4882a593Smuzhiyun 	clip_st[2] = b43_phy_read(dev, B43_PHY_HT_C3_CLIP1THRES);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
b43_phy_ht_bphy_init(struct b43_wldev * dev)293*4882a593Smuzhiyun static void b43_phy_ht_bphy_init(struct b43_wldev *dev)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	unsigned int i;
296*4882a593Smuzhiyun 	u16 val;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	val = 0x1E1F;
299*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
300*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
301*4882a593Smuzhiyun 		val -= 0x202;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 	val = 0x3E3F;
304*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
305*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
306*4882a593Smuzhiyun 		val -= 0x202;
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
b43_phy_ht_bphy_reset(struct b43_wldev * dev,bool reset)311*4882a593Smuzhiyun static void b43_phy_ht_bphy_reset(struct b43_wldev *dev, bool reset)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	u16 tmp;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	tmp = b43_read16(dev, B43_MMIO_PSM_PHY_HDR);
316*4882a593Smuzhiyun 	b43_write16(dev, B43_MMIO_PSM_PHY_HDR,
317*4882a593Smuzhiyun 		    tmp | B43_PSM_HDR_MAC_PHY_FORCE_CLK);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* Put BPHY in or take it out of the reset */
320*4882a593Smuzhiyun 	if (reset)
321*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_B_BBCFG,
322*4882a593Smuzhiyun 			    B43_PHY_B_BBCFG_RSTCCA | B43_PHY_B_BBCFG_RSTRX);
323*4882a593Smuzhiyun 	else
324*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_B_BBCFG,
325*4882a593Smuzhiyun 			     (u16)~(B43_PHY_B_BBCFG_RSTCCA |
326*4882a593Smuzhiyun 				    B43_PHY_B_BBCFG_RSTRX));
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	b43_write16(dev, B43_MMIO_PSM_PHY_HDR, tmp);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /**************************************************
332*4882a593Smuzhiyun  * Samples
333*4882a593Smuzhiyun  **************************************************/
334*4882a593Smuzhiyun 
b43_phy_ht_stop_playback(struct b43_wldev * dev)335*4882a593Smuzhiyun static void b43_phy_ht_stop_playback(struct b43_wldev *dev)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = dev->phy.ht;
338*4882a593Smuzhiyun 	u16 tmp;
339*4882a593Smuzhiyun 	int i;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	tmp = b43_phy_read(dev, B43_PHY_HT_SAMP_STAT);
342*4882a593Smuzhiyun 	if (tmp & 0x1)
343*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_HT_SAMP_CMD, B43_PHY_HT_SAMP_CMD_STOP);
344*4882a593Smuzhiyun 	else if (tmp & 0x2)
345*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_HT_IQLOCAL_CMDGCTL, 0x7FFF);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0x0004);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
350*4882a593Smuzhiyun 		if (phy_ht->bb_mult_save[i] >= 0) {
351*4882a593Smuzhiyun 			b43_httab_write(dev, B43_HTTAB16(13, 0x63 + i * 4),
352*4882a593Smuzhiyun 					phy_ht->bb_mult_save[i]);
353*4882a593Smuzhiyun 			b43_httab_write(dev, B43_HTTAB16(13, 0x67 + i * 4),
354*4882a593Smuzhiyun 					phy_ht->bb_mult_save[i]);
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
b43_phy_ht_load_samples(struct b43_wldev * dev)359*4882a593Smuzhiyun static u16 b43_phy_ht_load_samples(struct b43_wldev *dev)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	int i;
362*4882a593Smuzhiyun 	u16 len = 20 << 3;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_TABLE_ADDR, 0x4400);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
367*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_TABLE_DATAHI, 0);
368*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_TABLE_DATALO, 0);
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return len;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
b43_phy_ht_run_samples(struct b43_wldev * dev,u16 samps,u16 loops,u16 wait)374*4882a593Smuzhiyun static void b43_phy_ht_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
375*4882a593Smuzhiyun 				   u16 wait)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = dev->phy.ht;
378*4882a593Smuzhiyun 	u16 save_seq_mode;
379*4882a593Smuzhiyun 	int i;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
382*4882a593Smuzhiyun 		if (phy_ht->bb_mult_save[i] < 0)
383*4882a593Smuzhiyun 			phy_ht->bb_mult_save[i] = b43_httab_read(dev, B43_HTTAB16(13, 0x63 + i * 4));
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_SAMP_DEP_CNT, samps - 1);
387*4882a593Smuzhiyun 	if (loops != 0xFFFF)
388*4882a593Smuzhiyun 		loops--;
389*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_SAMP_LOOP_CNT, loops);
390*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_SAMP_WAIT_CNT, wait);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
393*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE,
394*4882a593Smuzhiyun 		    B43_PHY_HT_RF_SEQ_MODE_CA_OVER);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* TODO: find out mask bits! Do we need more function arguments? */
397*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0);
398*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0);
399*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_HT_IQLOCAL_CMDGCTL, ~0);
400*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_SAMP_CMD, 0x1);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
403*4882a593Smuzhiyun 		if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & 1)) {
404*4882a593Smuzhiyun 			i = 0;
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 		udelay(10);
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 	if (i)
410*4882a593Smuzhiyun 		b43err(dev->wl, "run samples timeout\n");
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
b43_phy_ht_tx_tone(struct b43_wldev * dev)415*4882a593Smuzhiyun static void b43_phy_ht_tx_tone(struct b43_wldev *dev)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	u16 samp;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	samp = b43_phy_ht_load_samples(dev);
420*4882a593Smuzhiyun 	b43_phy_ht_run_samples(dev, samp, 0xFFFF, 0);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /**************************************************
424*4882a593Smuzhiyun  * RSSI
425*4882a593Smuzhiyun  **************************************************/
426*4882a593Smuzhiyun 
b43_phy_ht_rssi_select(struct b43_wldev * dev,u8 core_sel,enum ht_rssi_type rssi_type)427*4882a593Smuzhiyun static void b43_phy_ht_rssi_select(struct b43_wldev *dev, u8 core_sel,
428*4882a593Smuzhiyun 				   enum ht_rssi_type rssi_type)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	static const u16 ctl_regs[3][2] = {
431*4882a593Smuzhiyun 		{ B43_PHY_HT_AFE_C1, B43_PHY_HT_AFE_C1_OVER, },
432*4882a593Smuzhiyun 		{ B43_PHY_HT_AFE_C2, B43_PHY_HT_AFE_C2_OVER, },
433*4882a593Smuzhiyun 		{ B43_PHY_HT_AFE_C3, B43_PHY_HT_AFE_C3_OVER, },
434*4882a593Smuzhiyun 	};
435*4882a593Smuzhiyun 	static const u16 radio_r[] = { R2059_C1, R2059_C2, R2059_C3, };
436*4882a593Smuzhiyun 	int core;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (core_sel == 0) {
439*4882a593Smuzhiyun 		b43err(dev->wl, "RSSI selection for core off not implemented yet\n");
440*4882a593Smuzhiyun 	} else {
441*4882a593Smuzhiyun 		for (core = 0; core < 3; core++) {
442*4882a593Smuzhiyun 			/* Check if caller requested a one specific core */
443*4882a593Smuzhiyun 			if ((core_sel == 1 && core != 0) ||
444*4882a593Smuzhiyun 			    (core_sel == 2 && core != 1) ||
445*4882a593Smuzhiyun 			    (core_sel == 3 && core != 2))
446*4882a593Smuzhiyun 				continue;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 			switch (rssi_type) {
449*4882a593Smuzhiyun 			case HT_RSSI_TSSI_2G:
450*4882a593Smuzhiyun 				b43_phy_set(dev, ctl_regs[core][0], 0x3 << 8);
451*4882a593Smuzhiyun 				b43_phy_set(dev, ctl_regs[core][0], 0x3 << 10);
452*4882a593Smuzhiyun 				b43_phy_set(dev, ctl_regs[core][1], 0x1 << 9);
453*4882a593Smuzhiyun 				b43_phy_set(dev, ctl_regs[core][1], 0x1 << 10);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 				b43_radio_set(dev, R2059_C3 | 0xbf, 0x1);
456*4882a593Smuzhiyun 				b43_radio_write(dev, radio_r[core] | 0x159,
457*4882a593Smuzhiyun 						0x11);
458*4882a593Smuzhiyun 				break;
459*4882a593Smuzhiyun 			default:
460*4882a593Smuzhiyun 				b43err(dev->wl, "RSSI selection for type %d not implemented yet\n",
461*4882a593Smuzhiyun 				       rssi_type);
462*4882a593Smuzhiyun 			}
463*4882a593Smuzhiyun 		}
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
b43_phy_ht_poll_rssi(struct b43_wldev * dev,enum ht_rssi_type type,s32 * buf,u8 nsamp)467*4882a593Smuzhiyun static void b43_phy_ht_poll_rssi(struct b43_wldev *dev, enum ht_rssi_type type,
468*4882a593Smuzhiyun 				 s32 *buf, u8 nsamp)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	u16 phy_regs_values[12];
471*4882a593Smuzhiyun 	static const u16 phy_regs_to_save[] = {
472*4882a593Smuzhiyun 		B43_PHY_HT_AFE_C1, B43_PHY_HT_AFE_C1_OVER,
473*4882a593Smuzhiyun 		0x848, 0x841,
474*4882a593Smuzhiyun 		B43_PHY_HT_AFE_C2, B43_PHY_HT_AFE_C2_OVER,
475*4882a593Smuzhiyun 		0x868, 0x861,
476*4882a593Smuzhiyun 		B43_PHY_HT_AFE_C3, B43_PHY_HT_AFE_C3_OVER,
477*4882a593Smuzhiyun 		0x888, 0x881,
478*4882a593Smuzhiyun 	};
479*4882a593Smuzhiyun 	u16 tmp[3];
480*4882a593Smuzhiyun 	int i;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	for (i = 0; i < 12; i++)
483*4882a593Smuzhiyun 		phy_regs_values[i] = b43_phy_read(dev, phy_regs_to_save[i]);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	b43_phy_ht_rssi_select(dev, 5, type);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
488*4882a593Smuzhiyun 		buf[i] = 0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	for (i = 0; i < nsamp; i++) {
491*4882a593Smuzhiyun 		tmp[0] = b43_phy_read(dev, B43_PHY_HT_RSSI_C1);
492*4882a593Smuzhiyun 		tmp[1] = b43_phy_read(dev, B43_PHY_HT_RSSI_C2);
493*4882a593Smuzhiyun 		tmp[2] = b43_phy_read(dev, B43_PHY_HT_RSSI_C3);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		buf[0] += ((s8)((tmp[0] & 0x3F) << 2)) >> 2;
496*4882a593Smuzhiyun 		buf[1] += ((s8)(((tmp[0] >> 8) & 0x3F) << 2)) >> 2;
497*4882a593Smuzhiyun 		buf[2] += ((s8)((tmp[1] & 0x3F) << 2)) >> 2;
498*4882a593Smuzhiyun 		buf[3] += ((s8)(((tmp[1] >> 8) & 0x3F) << 2)) >> 2;
499*4882a593Smuzhiyun 		buf[4] += ((s8)((tmp[2] & 0x3F) << 2)) >> 2;
500*4882a593Smuzhiyun 		buf[5] += ((s8)(((tmp[2] >> 8) & 0x3F) << 2)) >> 2;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	for (i = 0; i < 12; i++)
504*4882a593Smuzhiyun 		b43_phy_write(dev, phy_regs_to_save[i], phy_regs_values[i]);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /**************************************************
508*4882a593Smuzhiyun  * Tx/Rx
509*4882a593Smuzhiyun  **************************************************/
510*4882a593Smuzhiyun 
b43_phy_ht_tx_power_fix(struct b43_wldev * dev)511*4882a593Smuzhiyun static void b43_phy_ht_tx_power_fix(struct b43_wldev *dev)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	int i;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
516*4882a593Smuzhiyun 		u16 mask;
517*4882a593Smuzhiyun 		u32 tmp = b43_httab_read(dev, B43_HTTAB32(26, 0xE8));
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		if (0) /* FIXME */
520*4882a593Smuzhiyun 			mask = 0x2 << (i * 4);
521*4882a593Smuzhiyun 		else
522*4882a593Smuzhiyun 			mask = 0;
523*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_EXTG(0x108), mask);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		b43_httab_write(dev, B43_HTTAB16(7, 0x110 + i), tmp >> 16);
526*4882a593Smuzhiyun 		b43_httab_write(dev, B43_HTTAB8(13, 0x63 + (i * 4)),
527*4882a593Smuzhiyun 				tmp & 0xFF);
528*4882a593Smuzhiyun 		b43_httab_write(dev, B43_HTTAB8(13, 0x73 + (i * 4)),
529*4882a593Smuzhiyun 				tmp & 0xFF);
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
b43_phy_ht_tx_power_ctl(struct b43_wldev * dev,bool enable)533*4882a593Smuzhiyun static void b43_phy_ht_tx_power_ctl(struct b43_wldev *dev, bool enable)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = dev->phy.ht;
536*4882a593Smuzhiyun 	u16 en_bits = B43_PHY_HT_TXPCTL_CMD_C1_COEFF |
537*4882a593Smuzhiyun 		      B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN |
538*4882a593Smuzhiyun 		      B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN;
539*4882a593Smuzhiyun 	static const u16 cmd_regs[3] = { B43_PHY_HT_TXPCTL_CMD_C1,
540*4882a593Smuzhiyun 					 B43_PHY_HT_TXPCTL_CMD_C2,
541*4882a593Smuzhiyun 					 B43_PHY_HT_TXPCTL_CMD_C3 };
542*4882a593Smuzhiyun 	static const u16 status_regs[3] = { B43_PHY_HT_TX_PCTL_STATUS_C1,
543*4882a593Smuzhiyun 					    B43_PHY_HT_TX_PCTL_STATUS_C2,
544*4882a593Smuzhiyun 					    B43_PHY_HT_TX_PCTL_STATUS_C3 };
545*4882a593Smuzhiyun 	int i;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (!enable) {
548*4882a593Smuzhiyun 		if (b43_phy_read(dev, B43_PHY_HT_TXPCTL_CMD_C1) & en_bits) {
549*4882a593Smuzhiyun 			/* We disable enabled TX pwr ctl, save it's state */
550*4882a593Smuzhiyun 			for (i = 0; i < 3; i++)
551*4882a593Smuzhiyun 				phy_ht->tx_pwr_idx[i] =
552*4882a593Smuzhiyun 					b43_phy_read(dev, status_regs[i]);
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_HT_TXPCTL_CMD_C1, ~en_bits);
555*4882a593Smuzhiyun 	} else {
556*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_HT_TXPCTL_CMD_C1, en_bits);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
559*4882a593Smuzhiyun 			for (i = 0; i < 3; i++)
560*4882a593Smuzhiyun 				b43_phy_write(dev, cmd_regs[i], 0x32);
561*4882a593Smuzhiyun 		}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
564*4882a593Smuzhiyun 			if (phy_ht->tx_pwr_idx[i] <=
565*4882a593Smuzhiyun 			    B43_PHY_HT_TXPCTL_CMD_C1_INIT)
566*4882a593Smuzhiyun 				b43_phy_write(dev, cmd_regs[i],
567*4882a593Smuzhiyun 					      phy_ht->tx_pwr_idx[i]);
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	phy_ht->tx_pwr_ctl = enable;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
b43_phy_ht_tx_power_ctl_idle_tssi(struct b43_wldev * dev)573*4882a593Smuzhiyun static void b43_phy_ht_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = dev->phy.ht;
576*4882a593Smuzhiyun 	static const u16 base[] = { 0x840, 0x860, 0x880 };
577*4882a593Smuzhiyun 	u16 save_regs[3][3];
578*4882a593Smuzhiyun 	s32 rssi_buf[6];
579*4882a593Smuzhiyun 	int core;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	for (core = 0; core < 3; core++) {
582*4882a593Smuzhiyun 		save_regs[core][1] = b43_phy_read(dev, base[core] + 6);
583*4882a593Smuzhiyun 		save_regs[core][2] = b43_phy_read(dev, base[core] + 7);
584*4882a593Smuzhiyun 		save_regs[core][0] = b43_phy_read(dev, base[core] + 0);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		b43_phy_write(dev, base[core] + 6, 0);
587*4882a593Smuzhiyun 		b43_phy_mask(dev, base[core] + 7, ~0xF); /* 0xF? Or just 0x6? */
588*4882a593Smuzhiyun 		b43_phy_set(dev, base[core] + 0, 0x0400);
589*4882a593Smuzhiyun 		b43_phy_set(dev, base[core] + 0, 0x1000);
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	b43_phy_ht_tx_tone(dev);
593*4882a593Smuzhiyun 	udelay(20);
594*4882a593Smuzhiyun 	b43_phy_ht_poll_rssi(dev, HT_RSSI_TSSI_2G, rssi_buf, 1);
595*4882a593Smuzhiyun 	b43_phy_ht_stop_playback(dev);
596*4882a593Smuzhiyun 	b43_phy_ht_reset_cca(dev);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	phy_ht->idle_tssi[0] = rssi_buf[0] & 0xff;
599*4882a593Smuzhiyun 	phy_ht->idle_tssi[1] = rssi_buf[2] & 0xff;
600*4882a593Smuzhiyun 	phy_ht->idle_tssi[2] = rssi_buf[4] & 0xff;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	for (core = 0; core < 3; core++) {
603*4882a593Smuzhiyun 		b43_phy_write(dev, base[core] + 0, save_regs[core][0]);
604*4882a593Smuzhiyun 		b43_phy_write(dev, base[core] + 6, save_regs[core][1]);
605*4882a593Smuzhiyun 		b43_phy_write(dev, base[core] + 7, save_regs[core][2]);
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
b43_phy_ht_tssi_setup(struct b43_wldev * dev)609*4882a593Smuzhiyun static void b43_phy_ht_tssi_setup(struct b43_wldev *dev)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3, };
612*4882a593Smuzhiyun 	int core;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* 0x159 is probably TX_SSI_MUX or TSSIG (by comparing to N-PHY) */
615*4882a593Smuzhiyun 	for (core = 0; core < 3; core++) {
616*4882a593Smuzhiyun 		b43_radio_set(dev, 0x8bf, 0x1);
617*4882a593Smuzhiyun 		b43_radio_write(dev, routing[core] | 0x0159, 0x0011);
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
b43_phy_ht_tx_power_ctl_setup(struct b43_wldev * dev)621*4882a593Smuzhiyun static void b43_phy_ht_tx_power_ctl_setup(struct b43_wldev *dev)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = dev->phy.ht;
624*4882a593Smuzhiyun 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	u8 *idle = phy_ht->idle_tssi;
627*4882a593Smuzhiyun 	u8 target[3];
628*4882a593Smuzhiyun 	s16 a1[3], b0[3], b1[3];
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	u16 freq = dev->phy.chandef->chan->center_freq;
631*4882a593Smuzhiyun 	int i, c;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
634*4882a593Smuzhiyun 		for (c = 0; c < 3; c++) {
635*4882a593Smuzhiyun 			target[c] = sprom->core_pwr_info[c].maxpwr_2g;
636*4882a593Smuzhiyun 			a1[c] = sprom->core_pwr_info[c].pa_2g[0];
637*4882a593Smuzhiyun 			b0[c] = sprom->core_pwr_info[c].pa_2g[1];
638*4882a593Smuzhiyun 			b1[c] = sprom->core_pwr_info[c].pa_2g[2];
639*4882a593Smuzhiyun 		}
640*4882a593Smuzhiyun 	} else if (freq >= 4900 && freq < 5100) {
641*4882a593Smuzhiyun 		for (c = 0; c < 3; c++) {
642*4882a593Smuzhiyun 			target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
643*4882a593Smuzhiyun 			a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
644*4882a593Smuzhiyun 			b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
645*4882a593Smuzhiyun 			b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
646*4882a593Smuzhiyun 		}
647*4882a593Smuzhiyun 	} else if (freq >= 5100 && freq < 5500) {
648*4882a593Smuzhiyun 		for (c = 0; c < 3; c++) {
649*4882a593Smuzhiyun 			target[c] = sprom->core_pwr_info[c].maxpwr_5g;
650*4882a593Smuzhiyun 			a1[c] = sprom->core_pwr_info[c].pa_5g[0];
651*4882a593Smuzhiyun 			b0[c] = sprom->core_pwr_info[c].pa_5g[1];
652*4882a593Smuzhiyun 			b1[c] = sprom->core_pwr_info[c].pa_5g[2];
653*4882a593Smuzhiyun 		}
654*4882a593Smuzhiyun 	} else if (freq >= 5500) {
655*4882a593Smuzhiyun 		for (c = 0; c < 3; c++) {
656*4882a593Smuzhiyun 			target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
657*4882a593Smuzhiyun 			a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
658*4882a593Smuzhiyun 			b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
659*4882a593Smuzhiyun 			b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
660*4882a593Smuzhiyun 		}
661*4882a593Smuzhiyun 	} else {
662*4882a593Smuzhiyun 		target[0] = target[1] = target[2] = 52;
663*4882a593Smuzhiyun 		a1[0] = a1[1] = a1[2] = -424;
664*4882a593Smuzhiyun 		b0[0] = b0[1] = b0[2] = 5612;
665*4882a593Smuzhiyun 		b1[0] = b1[1] = b1[2] = -1393;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_TSSIMODE, B43_PHY_HT_TSSIMODE_EN);
669*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_HT_TXPCTL_CMD_C1,
670*4882a593Smuzhiyun 		     ~B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN & 0xFFFF);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* TODO: Does it depend on sprom->fem.ghz2.tssipos? */
673*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI, 0x4000);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1,
676*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_CMD_C1_INIT, 0x19);
677*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C2,
678*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_CMD_C2_INIT, 0x19);
679*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C3,
680*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_CMD_C3_INIT, 0x19);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
683*4882a593Smuzhiyun 		    B43_PHY_HT_TXPCTL_IDLE_TSSI_BINF);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
686*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_IDLE_TSSI_C1,
687*4882a593Smuzhiyun 			idle[0] << B43_PHY_HT_TXPCTL_IDLE_TSSI_C1_SHIFT);
688*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
689*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_IDLE_TSSI_C2,
690*4882a593Smuzhiyun 			idle[1] << B43_PHY_HT_TXPCTL_IDLE_TSSI_C2_SHIFT);
691*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI2,
692*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3,
693*4882a593Smuzhiyun 			idle[2] << B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3_SHIFT);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_N, ~B43_PHY_HT_TXPCTL_N_TSSID,
696*4882a593Smuzhiyun 			0xf0);
697*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_N, ~B43_PHY_HT_TXPCTL_N_NPTIL2,
698*4882a593Smuzhiyun 			0x3 << B43_PHY_HT_TXPCTL_N_NPTIL2_SHIFT);
699*4882a593Smuzhiyun #if 0
700*4882a593Smuzhiyun 	/* TODO: what to mask/set? */
701*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1, 0x800, 0)
702*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1, 0x400, 0)
703*4882a593Smuzhiyun #endif
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR,
706*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_TARG_PWR_C1,
707*4882a593Smuzhiyun 			target[0] << B43_PHY_HT_TXPCTL_TARG_PWR_C1_SHIFT);
708*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR,
709*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_TARG_PWR_C2 & 0xFFFF,
710*4882a593Smuzhiyun 			target[1] << B43_PHY_HT_TXPCTL_TARG_PWR_C2_SHIFT);
711*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR2,
712*4882a593Smuzhiyun 			~B43_PHY_HT_TXPCTL_TARG_PWR2_C3,
713*4882a593Smuzhiyun 			target[2] << B43_PHY_HT_TXPCTL_TARG_PWR2_C3_SHIFT);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	for (c = 0; c < 3; c++) {
716*4882a593Smuzhiyun 		s32 num, den, pwr;
717*4882a593Smuzhiyun 		u32 regval[64];
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		for (i = 0; i < 64; i++) {
720*4882a593Smuzhiyun 			num = 8 * (16 * b0[c] + b1[c] * i);
721*4882a593Smuzhiyun 			den = 32768 + a1[c] * i;
722*4882a593Smuzhiyun 			pwr = max((4 * num + den / 2) / den, -8);
723*4882a593Smuzhiyun 			regval[i] = pwr;
724*4882a593Smuzhiyun 		}
725*4882a593Smuzhiyun 		b43_httab_write_bulk(dev, B43_HTTAB16(26 + c, 0), 64, regval);
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun /**************************************************
730*4882a593Smuzhiyun  * Channel switching ops.
731*4882a593Smuzhiyun  **************************************************/
732*4882a593Smuzhiyun 
b43_phy_ht_spur_avoid(struct b43_wldev * dev,struct ieee80211_channel * new_channel)733*4882a593Smuzhiyun static void b43_phy_ht_spur_avoid(struct b43_wldev *dev,
734*4882a593Smuzhiyun 				  struct ieee80211_channel *new_channel)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct bcma_device *core = dev->dev->bdev;
737*4882a593Smuzhiyun 	int spuravoid = 0;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* Check for 13 and 14 is just a guess, we don't have enough logs. */
740*4882a593Smuzhiyun 	if (new_channel->hw_value == 13 || new_channel->hw_value == 14)
741*4882a593Smuzhiyun 		spuravoid = 1;
742*4882a593Smuzhiyun 	bcma_core_pll_ctl(core, B43_BCMA_CLKCTLST_PHY_PLL_REQ, 0, false);
743*4882a593Smuzhiyun 	bcma_pmu_spuravoid_pllupdate(&core->bus->drv_cc, spuravoid);
744*4882a593Smuzhiyun 	bcma_core_pll_ctl(core,
745*4882a593Smuzhiyun 			  B43_BCMA_CLKCTLST_80211_PLL_REQ |
746*4882a593Smuzhiyun 			  B43_BCMA_CLKCTLST_PHY_PLL_REQ,
747*4882a593Smuzhiyun 			  B43_BCMA_CLKCTLST_80211_PLL_ST |
748*4882a593Smuzhiyun 			  B43_BCMA_CLKCTLST_PHY_PLL_ST, false);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	b43_mac_switch_freq(dev, spuravoid);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	b43_wireless_core_phy_pll_reset(dev);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	if (spuravoid)
755*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_HT_BBCFG, B43_PHY_HT_BBCFG_RSTRX);
756*4882a593Smuzhiyun 	else
757*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_HT_BBCFG,
758*4882a593Smuzhiyun 				~B43_PHY_HT_BBCFG_RSTRX & 0xFFFF);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	b43_phy_ht_reset_cca(dev);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
b43_phy_ht_channel_setup(struct b43_wldev * dev,const struct b43_phy_ht_channeltab_e_phy * e,struct ieee80211_channel * new_channel)763*4882a593Smuzhiyun static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
764*4882a593Smuzhiyun 				const struct b43_phy_ht_channeltab_e_phy *e,
765*4882a593Smuzhiyun 				struct ieee80211_channel *new_channel)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	if (new_channel->band == NL80211_BAND_5GHZ) {
768*4882a593Smuzhiyun 		/* Switch to 2 GHz for a moment to access B-PHY regs */
769*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_HT_BANDCTL, ~B43_PHY_HT_BANDCTL_5GHZ);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 		b43_phy_ht_bphy_reset(dev, true);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 		/* Switch to 5 GHz */
774*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_HT_BANDCTL, B43_PHY_HT_BANDCTL_5GHZ);
775*4882a593Smuzhiyun 	} else {
776*4882a593Smuzhiyun 		/* Switch to 2 GHz */
777*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_HT_BANDCTL, ~B43_PHY_HT_BANDCTL_5GHZ);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		b43_phy_ht_bphy_reset(dev, false);
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BW1, e->bw1);
783*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BW2, e->bw2);
784*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BW3, e->bw3);
785*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BW4, e->bw4);
786*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BW5, e->bw5);
787*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BW6, e->bw6);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	if (new_channel->hw_value == 14) {
790*4882a593Smuzhiyun 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN, 0);
791*4882a593Smuzhiyun 		b43_phy_set(dev, B43_PHY_HT_TEST, 0x0800);
792*4882a593Smuzhiyun 	} else {
793*4882a593Smuzhiyun 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN,
794*4882a593Smuzhiyun 				      B43_PHY_HT_CLASS_CTL_OFDM_EN);
795*4882a593Smuzhiyun 		if (new_channel->band == NL80211_BAND_2GHZ)
796*4882a593Smuzhiyun 			b43_phy_mask(dev, B43_PHY_HT_TEST, ~0x840);
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (1) /* TODO: On N it's for early devices only, what about HT? */
800*4882a593Smuzhiyun 		b43_phy_ht_tx_power_fix(dev);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	b43_phy_ht_spur_avoid(dev, new_channel);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	b43_phy_write(dev, 0x017e, 0x3830);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
b43_phy_ht_set_channel(struct b43_wldev * dev,struct ieee80211_channel * channel,enum nl80211_channel_type channel_type)807*4882a593Smuzhiyun static int b43_phy_ht_set_channel(struct b43_wldev *dev,
808*4882a593Smuzhiyun 				  struct ieee80211_channel *channel,
809*4882a593Smuzhiyun 				  enum nl80211_channel_type channel_type)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (phy->radio_ver == 0x2059) {
816*4882a593Smuzhiyun 		chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
817*4882a593Smuzhiyun 							channel->center_freq);
818*4882a593Smuzhiyun 		if (!chent_r2059)
819*4882a593Smuzhiyun 			return -ESRCH;
820*4882a593Smuzhiyun 	} else {
821*4882a593Smuzhiyun 		return -ESRCH;
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* TODO: In case of N-PHY some bandwidth switching goes here */
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (phy->radio_ver == 0x2059) {
827*4882a593Smuzhiyun 		b43_radio_2059_channel_setup(dev, chent_r2059);
828*4882a593Smuzhiyun 		b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
829*4882a593Smuzhiyun 					 channel);
830*4882a593Smuzhiyun 	} else {
831*4882a593Smuzhiyun 		return -ESRCH;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun /**************************************************
838*4882a593Smuzhiyun  * Basic PHY ops.
839*4882a593Smuzhiyun  **************************************************/
840*4882a593Smuzhiyun 
b43_phy_ht_op_allocate(struct b43_wldev * dev)841*4882a593Smuzhiyun static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
846*4882a593Smuzhiyun 	if (!phy_ht)
847*4882a593Smuzhiyun 		return -ENOMEM;
848*4882a593Smuzhiyun 	dev->phy.ht = phy_ht;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	return 0;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun 
b43_phy_ht_op_prepare_structs(struct b43_wldev * dev)853*4882a593Smuzhiyun static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
856*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = phy->ht;
857*4882a593Smuzhiyun 	int i;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	memset(phy_ht, 0, sizeof(*phy_ht));
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	phy_ht->tx_pwr_ctl = true;
862*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
863*4882a593Smuzhiyun 		phy_ht->tx_pwr_idx[i] = B43_PHY_HT_TXPCTL_CMD_C1_INIT + 1;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
866*4882a593Smuzhiyun 		phy_ht->bb_mult_save[i] = -1;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
b43_phy_ht_op_init(struct b43_wldev * dev)869*4882a593Smuzhiyun static int b43_phy_ht_op_init(struct b43_wldev *dev)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = dev->phy.ht;
872*4882a593Smuzhiyun 	u16 tmp;
873*4882a593Smuzhiyun 	u16 clip_state[3];
874*4882a593Smuzhiyun 	bool saved_tx_pwr_ctl;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	if (dev->dev->bus_type != B43_BUS_BCMA) {
877*4882a593Smuzhiyun 		b43err(dev->wl, "HT-PHY is supported only on BCMA bus!\n");
878*4882a593Smuzhiyun 		return -EOPNOTSUPP;
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	b43_phy_ht_tables_init(dev);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	b43_phy_mask(dev, 0x0be, ~0x2);
884*4882a593Smuzhiyun 	b43_phy_set(dev, 0x23f, 0x7ff);
885*4882a593Smuzhiyun 	b43_phy_set(dev, 0x240, 0x7ff);
886*4882a593Smuzhiyun 	b43_phy_set(dev, 0x241, 0x7ff);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	b43_phy_ht_zero_extg(dev);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	b43_phy_mask(dev, B43_PHY_EXTG(0), ~0x3);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0);
893*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0);
894*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_EXTG(0x103), 0x20);
897*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_EXTG(0x101), 0x20);
898*4882a593Smuzhiyun 	b43_phy_write(dev, 0x20d, 0xb8);
899*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_EXTG(0x14f), 0xc8);
900*4882a593Smuzhiyun 	b43_phy_write(dev, 0x70, 0x50);
901*4882a593Smuzhiyun 	b43_phy_write(dev, 0x1ff, 0x30);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
904*4882a593Smuzhiyun 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN, 0);
905*4882a593Smuzhiyun 	else
906*4882a593Smuzhiyun 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN,
907*4882a593Smuzhiyun 				      B43_PHY_HT_CLASS_CTL_CCK_EN);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	b43_phy_set(dev, 0xb1, 0x91);
910*4882a593Smuzhiyun 	b43_phy_write(dev, 0x32f, 0x0003);
911*4882a593Smuzhiyun 	b43_phy_write(dev, 0x077, 0x0010);
912*4882a593Smuzhiyun 	b43_phy_write(dev, 0x0b4, 0x0258);
913*4882a593Smuzhiyun 	b43_phy_mask(dev, 0x17e, ~0x4000);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	b43_phy_write(dev, 0x0b9, 0x0072);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x14e), 2, 0x010f, 0x010f);
918*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x15e), 2, 0x010f, 0x010f);
919*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x16e), 2, 0x010f, 0x010f);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	b43_phy_ht_afe_unk1(dev);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x130), 9, 0x777, 0x111, 0x111,
924*4882a593Smuzhiyun 			    0x777, 0x111, 0x111, 0x777, 0x111, 0x111);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(7, 0x120), 0x0777);
927*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(7, 0x124), 0x0777);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(8, 0x00), 0x02);
930*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(8, 0x10), 0x02);
931*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(8, 0x20), 0x02);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x08), 4,
934*4882a593Smuzhiyun 			    0x8e, 0x96, 0x96, 0x96);
935*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x18), 4,
936*4882a593Smuzhiyun 			    0x8f, 0x9f, 0x9f, 0x9f);
937*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x28), 4,
938*4882a593Smuzhiyun 			    0x8f, 0x9f, 0x9f, 0x9f);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x0c), 4, 0x2, 0x2, 0x2, 0x2);
941*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x1c), 4, 0x2, 0x2, 0x2, 0x2);
942*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x2c), 4, 0x2, 0x2, 0x2, 0x2);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	b43_phy_maskset(dev, 0x0280, 0xff00, 0x3e);
945*4882a593Smuzhiyun 	b43_phy_maskset(dev, 0x0283, 0xff00, 0x3e);
946*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_OFDM(0x0141), 0xff00, 0x46);
947*4882a593Smuzhiyun 	b43_phy_maskset(dev, 0x0283, 0xff00, 0x40);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(00, 0x8), 4,
950*4882a593Smuzhiyun 			    0x09, 0x0e, 0x13, 0x18);
951*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(01, 0x8), 4,
952*4882a593Smuzhiyun 			    0x09, 0x0e, 0x13, 0x18);
953*4882a593Smuzhiyun 	/* TODO: Did wl mean 2 instead of 40? */
954*4882a593Smuzhiyun 	b43_httab_write_few(dev, B43_HTTAB16(40, 0x8), 4,
955*4882a593Smuzhiyun 			    0x09, 0x0e, 0x13, 0x18);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_OFDM(0x24), 0x3f, 0xd);
958*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_OFDM(0x64), 0x3f, 0xd);
959*4882a593Smuzhiyun 	b43_phy_maskset(dev, B43_PHY_OFDM(0xa4), 0x3f, 0xd);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_EXTG(0x060), 0x1);
962*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_EXTG(0x064), 0x1);
963*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_EXTG(0x080), 0x1);
964*4882a593Smuzhiyun 	b43_phy_set(dev, B43_PHY_EXTG(0x084), 0x1);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* Copy some tables entries */
967*4882a593Smuzhiyun 	tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x144));
968*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(7, 0x14a), tmp);
969*4882a593Smuzhiyun 	tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x154));
970*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(7, 0x15a), tmp);
971*4882a593Smuzhiyun 	tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x164));
972*4882a593Smuzhiyun 	b43_httab_write(dev, B43_HTTAB16(7, 0x16a), tmp);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/* Reset CCA */
975*4882a593Smuzhiyun 	b43_phy_force_clock(dev, true);
976*4882a593Smuzhiyun 	tmp = b43_phy_read(dev, B43_PHY_HT_BBCFG);
977*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp | B43_PHY_HT_BBCFG_RSTCCA);
978*4882a593Smuzhiyun 	b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp & ~B43_PHY_HT_BBCFG_RSTCCA);
979*4882a593Smuzhiyun 	b43_phy_force_clock(dev, false);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	b43_mac_phy_clock_set(dev, true);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	b43_phy_ht_pa_override(dev, false);
984*4882a593Smuzhiyun 	b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RX2TX);
985*4882a593Smuzhiyun 	b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
986*4882a593Smuzhiyun 	b43_phy_ht_pa_override(dev, true);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	/* TODO: Should we restore it? Or store it in global PHY info? */
989*4882a593Smuzhiyun 	b43_phy_ht_classifier(dev, 0, 0);
990*4882a593Smuzhiyun 	b43_phy_ht_read_clip_detection(dev, clip_state);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
993*4882a593Smuzhiyun 		b43_phy_ht_bphy_init(dev);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	b43_httab_write_bulk(dev, B43_HTTAB32(0x1a, 0xc0),
996*4882a593Smuzhiyun 			B43_HTTAB_1A_C0_LATE_SIZE, b43_httab_0x1a_0xc0_late);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	saved_tx_pwr_ctl = phy_ht->tx_pwr_ctl;
999*4882a593Smuzhiyun 	b43_phy_ht_tx_power_fix(dev);
1000*4882a593Smuzhiyun 	b43_phy_ht_tx_power_ctl(dev, false);
1001*4882a593Smuzhiyun 	b43_phy_ht_tx_power_ctl_idle_tssi(dev);
1002*4882a593Smuzhiyun 	b43_phy_ht_tx_power_ctl_setup(dev);
1003*4882a593Smuzhiyun 	b43_phy_ht_tssi_setup(dev);
1004*4882a593Smuzhiyun 	b43_phy_ht_tx_power_ctl(dev, saved_tx_pwr_ctl);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
b43_phy_ht_op_free(struct b43_wldev * dev)1009*4882a593Smuzhiyun static void b43_phy_ht_op_free(struct b43_wldev *dev)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	struct b43_phy *phy = &dev->phy;
1012*4882a593Smuzhiyun 	struct b43_phy_ht *phy_ht = phy->ht;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	kfree(phy_ht);
1015*4882a593Smuzhiyun 	phy->ht = NULL;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun /* https://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
b43_phy_ht_op_software_rfkill(struct b43_wldev * dev,bool blocked)1019*4882a593Smuzhiyun static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
1020*4882a593Smuzhiyun 					bool blocked)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
1023*4882a593Smuzhiyun 		b43err(dev->wl, "MAC not suspended\n");
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (blocked) {
1026*4882a593Smuzhiyun 		b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD,
1027*4882a593Smuzhiyun 			     ~B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
1028*4882a593Smuzhiyun 	} else {
1029*4882a593Smuzhiyun 		if (dev->phy.radio_ver == 0x2059)
1030*4882a593Smuzhiyun 			b43_radio_2059_init(dev);
1031*4882a593Smuzhiyun 		else
1032*4882a593Smuzhiyun 			B43_WARN_ON(1);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 		b43_switch_channel(dev, dev->phy.channel);
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
b43_phy_ht_op_switch_analog(struct b43_wldev * dev,bool on)1038*4882a593Smuzhiyun static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	if (on) {
1041*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00cd);
1042*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x0000);
1043*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00cd);
1044*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x0000);
1045*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00cd);
1046*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x0000);
1047*4882a593Smuzhiyun 	} else {
1048*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x07ff);
1049*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00fd);
1050*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x07ff);
1051*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00fd);
1052*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x07ff);
1053*4882a593Smuzhiyun 		b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00fd);
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
b43_phy_ht_op_switch_channel(struct b43_wldev * dev,unsigned int new_channel)1057*4882a593Smuzhiyun static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
1058*4882a593Smuzhiyun 					unsigned int new_channel)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
1061*4882a593Smuzhiyun 	enum nl80211_channel_type channel_type =
1062*4882a593Smuzhiyun 		cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
1065*4882a593Smuzhiyun 		if ((new_channel < 1) || (new_channel > 14))
1066*4882a593Smuzhiyun 			return -EINVAL;
1067*4882a593Smuzhiyun 	} else {
1068*4882a593Smuzhiyun 		return -EINVAL;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	return b43_phy_ht_set_channel(dev, channel, channel_type);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
b43_phy_ht_op_get_default_chan(struct b43_wldev * dev)1074*4882a593Smuzhiyun static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
1077*4882a593Smuzhiyun 		return 11;
1078*4882a593Smuzhiyun 	return 36;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun /**************************************************
1082*4882a593Smuzhiyun  * R/W ops.
1083*4882a593Smuzhiyun  **************************************************/
1084*4882a593Smuzhiyun 
b43_phy_ht_op_maskset(struct b43_wldev * dev,u16 reg,u16 mask,u16 set)1085*4882a593Smuzhiyun static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
1086*4882a593Smuzhiyun 				 u16 set)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
1089*4882a593Smuzhiyun 	b43_write16(dev, B43_MMIO_PHY_DATA,
1090*4882a593Smuzhiyun 		    (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
b43_phy_ht_op_radio_read(struct b43_wldev * dev,u16 reg)1093*4882a593Smuzhiyun static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	/* HT-PHY needs 0x200 for read access */
1096*4882a593Smuzhiyun 	reg |= 0x200;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
1099*4882a593Smuzhiyun 	return b43_read16(dev, B43_MMIO_RADIO24_DATA);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun 
b43_phy_ht_op_radio_write(struct b43_wldev * dev,u16 reg,u16 value)1102*4882a593Smuzhiyun static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
1103*4882a593Smuzhiyun 				      u16 value)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun 	b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
1106*4882a593Smuzhiyun 	b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun static enum b43_txpwr_result
b43_phy_ht_op_recalc_txpower(struct b43_wldev * dev,bool ignore_tssi)1110*4882a593Smuzhiyun b43_phy_ht_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	return B43_TXPWR_RES_DONE;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
b43_phy_ht_op_adjust_txpower(struct b43_wldev * dev)1115*4882a593Smuzhiyun static void b43_phy_ht_op_adjust_txpower(struct b43_wldev *dev)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun /**************************************************
1120*4882a593Smuzhiyun  * PHY ops struct.
1121*4882a593Smuzhiyun  **************************************************/
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun const struct b43_phy_operations b43_phyops_ht = {
1124*4882a593Smuzhiyun 	.allocate		= b43_phy_ht_op_allocate,
1125*4882a593Smuzhiyun 	.free			= b43_phy_ht_op_free,
1126*4882a593Smuzhiyun 	.prepare_structs	= b43_phy_ht_op_prepare_structs,
1127*4882a593Smuzhiyun 	.init			= b43_phy_ht_op_init,
1128*4882a593Smuzhiyun 	.phy_maskset		= b43_phy_ht_op_maskset,
1129*4882a593Smuzhiyun 	.radio_read		= b43_phy_ht_op_radio_read,
1130*4882a593Smuzhiyun 	.radio_write		= b43_phy_ht_op_radio_write,
1131*4882a593Smuzhiyun 	.software_rfkill	= b43_phy_ht_op_software_rfkill,
1132*4882a593Smuzhiyun 	.switch_analog		= b43_phy_ht_op_switch_analog,
1133*4882a593Smuzhiyun 	.switch_channel		= b43_phy_ht_op_switch_channel,
1134*4882a593Smuzhiyun 	.get_default_chan	= b43_phy_ht_op_get_default_chan,
1135*4882a593Smuzhiyun 	.recalc_txpower		= b43_phy_ht_op_recalc_txpower,
1136*4882a593Smuzhiyun 	.adjust_txpower		= b43_phy_ht_op_adjust_txpower,
1137*4882a593Smuzhiyun };
1138