1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef B43_DMA_H_
3*4882a593Smuzhiyun #define B43_DMA_H_
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/err.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include "b43.h"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /* DMA-Interrupt reasons. */
11*4882a593Smuzhiyun #define B43_DMAIRQ_FATALMASK ((1 << 10) | (1 << 11) | (1 << 12) \
12*4882a593Smuzhiyun | (1 << 14) | (1 << 15))
13*4882a593Smuzhiyun #define B43_DMAIRQ_RDESC_UFLOW (1 << 13)
14*4882a593Smuzhiyun #define B43_DMAIRQ_RX_DONE (1 << 16)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /*** 32-bit DMA Engine. ***/
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* 32-bit DMA controller registers. */
19*4882a593Smuzhiyun #define B43_DMA32_TXCTL 0x00
20*4882a593Smuzhiyun #define B43_DMA32_TXENABLE 0x00000001
21*4882a593Smuzhiyun #define B43_DMA32_TXSUSPEND 0x00000002
22*4882a593Smuzhiyun #define B43_DMA32_TXLOOPBACK 0x00000004
23*4882a593Smuzhiyun #define B43_DMA32_TXFLUSH 0x00000010
24*4882a593Smuzhiyun #define B43_DMA32_TXPARITYDISABLE 0x00000800
25*4882a593Smuzhiyun #define B43_DMA32_TXADDREXT_MASK 0x00030000
26*4882a593Smuzhiyun #define B43_DMA32_TXADDREXT_SHIFT 16
27*4882a593Smuzhiyun #define B43_DMA32_TXRING 0x04
28*4882a593Smuzhiyun #define B43_DMA32_TXINDEX 0x08
29*4882a593Smuzhiyun #define B43_DMA32_TXSTATUS 0x0C
30*4882a593Smuzhiyun #define B43_DMA32_TXDPTR 0x00000FFF
31*4882a593Smuzhiyun #define B43_DMA32_TXSTATE 0x0000F000
32*4882a593Smuzhiyun #define B43_DMA32_TXSTAT_DISABLED 0x00000000
33*4882a593Smuzhiyun #define B43_DMA32_TXSTAT_ACTIVE 0x00001000
34*4882a593Smuzhiyun #define B43_DMA32_TXSTAT_IDLEWAIT 0x00002000
35*4882a593Smuzhiyun #define B43_DMA32_TXSTAT_STOPPED 0x00003000
36*4882a593Smuzhiyun #define B43_DMA32_TXSTAT_SUSP 0x00004000
37*4882a593Smuzhiyun #define B43_DMA32_TXERROR 0x000F0000
38*4882a593Smuzhiyun #define B43_DMA32_TXERR_NOERR 0x00000000
39*4882a593Smuzhiyun #define B43_DMA32_TXERR_PROT 0x00010000
40*4882a593Smuzhiyun #define B43_DMA32_TXERR_UNDERRUN 0x00020000
41*4882a593Smuzhiyun #define B43_DMA32_TXERR_BUFREAD 0x00030000
42*4882a593Smuzhiyun #define B43_DMA32_TXERR_DESCREAD 0x00040000
43*4882a593Smuzhiyun #define B43_DMA32_TXACTIVE 0xFFF00000
44*4882a593Smuzhiyun #define B43_DMA32_RXCTL 0x10
45*4882a593Smuzhiyun #define B43_DMA32_RXENABLE 0x00000001
46*4882a593Smuzhiyun #define B43_DMA32_RXFROFF_MASK 0x000000FE
47*4882a593Smuzhiyun #define B43_DMA32_RXFROFF_SHIFT 1
48*4882a593Smuzhiyun #define B43_DMA32_RXDIRECTFIFO 0x00000100
49*4882a593Smuzhiyun #define B43_DMA32_RXPARITYDISABLE 0x00000800
50*4882a593Smuzhiyun #define B43_DMA32_RXADDREXT_MASK 0x00030000
51*4882a593Smuzhiyun #define B43_DMA32_RXADDREXT_SHIFT 16
52*4882a593Smuzhiyun #define B43_DMA32_RXRING 0x14
53*4882a593Smuzhiyun #define B43_DMA32_RXINDEX 0x18
54*4882a593Smuzhiyun #define B43_DMA32_RXSTATUS 0x1C
55*4882a593Smuzhiyun #define B43_DMA32_RXDPTR 0x00000FFF
56*4882a593Smuzhiyun #define B43_DMA32_RXSTATE 0x0000F000
57*4882a593Smuzhiyun #define B43_DMA32_RXSTAT_DISABLED 0x00000000
58*4882a593Smuzhiyun #define B43_DMA32_RXSTAT_ACTIVE 0x00001000
59*4882a593Smuzhiyun #define B43_DMA32_RXSTAT_IDLEWAIT 0x00002000
60*4882a593Smuzhiyun #define B43_DMA32_RXSTAT_STOPPED 0x00003000
61*4882a593Smuzhiyun #define B43_DMA32_RXERROR 0x000F0000
62*4882a593Smuzhiyun #define B43_DMA32_RXERR_NOERR 0x00000000
63*4882a593Smuzhiyun #define B43_DMA32_RXERR_PROT 0x00010000
64*4882a593Smuzhiyun #define B43_DMA32_RXERR_OVERFLOW 0x00020000
65*4882a593Smuzhiyun #define B43_DMA32_RXERR_BUFWRITE 0x00030000
66*4882a593Smuzhiyun #define B43_DMA32_RXERR_DESCREAD 0x00040000
67*4882a593Smuzhiyun #define B43_DMA32_RXACTIVE 0xFFF00000
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* 32-bit DMA descriptor. */
70*4882a593Smuzhiyun struct b43_dmadesc32 {
71*4882a593Smuzhiyun __le32 control;
72*4882a593Smuzhiyun __le32 address;
73*4882a593Smuzhiyun } __packed;
74*4882a593Smuzhiyun #define B43_DMA32_DCTL_BYTECNT 0x00001FFF
75*4882a593Smuzhiyun #define B43_DMA32_DCTL_ADDREXT_MASK 0x00030000
76*4882a593Smuzhiyun #define B43_DMA32_DCTL_ADDREXT_SHIFT 16
77*4882a593Smuzhiyun #define B43_DMA32_DCTL_DTABLEEND 0x10000000
78*4882a593Smuzhiyun #define B43_DMA32_DCTL_IRQ 0x20000000
79*4882a593Smuzhiyun #define B43_DMA32_DCTL_FRAMEEND 0x40000000
80*4882a593Smuzhiyun #define B43_DMA32_DCTL_FRAMESTART 0x80000000
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*** 64-bit DMA Engine. ***/
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* 64-bit DMA controller registers. */
85*4882a593Smuzhiyun #define B43_DMA64_TXCTL 0x00
86*4882a593Smuzhiyun #define B43_DMA64_TXENABLE 0x00000001
87*4882a593Smuzhiyun #define B43_DMA64_TXSUSPEND 0x00000002
88*4882a593Smuzhiyun #define B43_DMA64_TXLOOPBACK 0x00000004
89*4882a593Smuzhiyun #define B43_DMA64_TXFLUSH 0x00000010
90*4882a593Smuzhiyun #define B43_DMA64_TXPARITYDISABLE 0x00000800
91*4882a593Smuzhiyun #define B43_DMA64_TXADDREXT_MASK 0x00030000
92*4882a593Smuzhiyun #define B43_DMA64_TXADDREXT_SHIFT 16
93*4882a593Smuzhiyun #define B43_DMA64_TXINDEX 0x04
94*4882a593Smuzhiyun #define B43_DMA64_TXRINGLO 0x08
95*4882a593Smuzhiyun #define B43_DMA64_TXRINGHI 0x0C
96*4882a593Smuzhiyun #define B43_DMA64_TXSTATUS 0x10
97*4882a593Smuzhiyun #define B43_DMA64_TXSTATDPTR 0x00001FFF
98*4882a593Smuzhiyun #define B43_DMA64_TXSTAT 0xF0000000
99*4882a593Smuzhiyun #define B43_DMA64_TXSTAT_DISABLED 0x00000000
100*4882a593Smuzhiyun #define B43_DMA64_TXSTAT_ACTIVE 0x10000000
101*4882a593Smuzhiyun #define B43_DMA64_TXSTAT_IDLEWAIT 0x20000000
102*4882a593Smuzhiyun #define B43_DMA64_TXSTAT_STOPPED 0x30000000
103*4882a593Smuzhiyun #define B43_DMA64_TXSTAT_SUSP 0x40000000
104*4882a593Smuzhiyun #define B43_DMA64_TXERROR 0x14
105*4882a593Smuzhiyun #define B43_DMA64_TXERRDPTR 0x0001FFFF
106*4882a593Smuzhiyun #define B43_DMA64_TXERR 0xF0000000
107*4882a593Smuzhiyun #define B43_DMA64_TXERR_NOERR 0x00000000
108*4882a593Smuzhiyun #define B43_DMA64_TXERR_PROT 0x10000000
109*4882a593Smuzhiyun #define B43_DMA64_TXERR_UNDERRUN 0x20000000
110*4882a593Smuzhiyun #define B43_DMA64_TXERR_TRANSFER 0x30000000
111*4882a593Smuzhiyun #define B43_DMA64_TXERR_DESCREAD 0x40000000
112*4882a593Smuzhiyun #define B43_DMA64_TXERR_CORE 0x50000000
113*4882a593Smuzhiyun #define B43_DMA64_RXCTL 0x20
114*4882a593Smuzhiyun #define B43_DMA64_RXENABLE 0x00000001
115*4882a593Smuzhiyun #define B43_DMA64_RXFROFF_MASK 0x000000FE
116*4882a593Smuzhiyun #define B43_DMA64_RXFROFF_SHIFT 1
117*4882a593Smuzhiyun #define B43_DMA64_RXDIRECTFIFO 0x00000100
118*4882a593Smuzhiyun #define B43_DMA64_RXPARITYDISABLE 0x00000800
119*4882a593Smuzhiyun #define B43_DMA64_RXADDREXT_MASK 0x00030000
120*4882a593Smuzhiyun #define B43_DMA64_RXADDREXT_SHIFT 16
121*4882a593Smuzhiyun #define B43_DMA64_RXINDEX 0x24
122*4882a593Smuzhiyun #define B43_DMA64_RXRINGLO 0x28
123*4882a593Smuzhiyun #define B43_DMA64_RXRINGHI 0x2C
124*4882a593Smuzhiyun #define B43_DMA64_RXSTATUS 0x30
125*4882a593Smuzhiyun #define B43_DMA64_RXSTATDPTR 0x00001FFF
126*4882a593Smuzhiyun #define B43_DMA64_RXSTAT 0xF0000000
127*4882a593Smuzhiyun #define B43_DMA64_RXSTAT_DISABLED 0x00000000
128*4882a593Smuzhiyun #define B43_DMA64_RXSTAT_ACTIVE 0x10000000
129*4882a593Smuzhiyun #define B43_DMA64_RXSTAT_IDLEWAIT 0x20000000
130*4882a593Smuzhiyun #define B43_DMA64_RXSTAT_STOPPED 0x30000000
131*4882a593Smuzhiyun #define B43_DMA64_RXSTAT_SUSP 0x40000000
132*4882a593Smuzhiyun #define B43_DMA64_RXERROR 0x34
133*4882a593Smuzhiyun #define B43_DMA64_RXERRDPTR 0x0001FFFF
134*4882a593Smuzhiyun #define B43_DMA64_RXERR 0xF0000000
135*4882a593Smuzhiyun #define B43_DMA64_RXERR_NOERR 0x00000000
136*4882a593Smuzhiyun #define B43_DMA64_RXERR_PROT 0x10000000
137*4882a593Smuzhiyun #define B43_DMA64_RXERR_UNDERRUN 0x20000000
138*4882a593Smuzhiyun #define B43_DMA64_RXERR_TRANSFER 0x30000000
139*4882a593Smuzhiyun #define B43_DMA64_RXERR_DESCREAD 0x40000000
140*4882a593Smuzhiyun #define B43_DMA64_RXERR_CORE 0x50000000
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* 64-bit DMA descriptor. */
143*4882a593Smuzhiyun struct b43_dmadesc64 {
144*4882a593Smuzhiyun __le32 control0;
145*4882a593Smuzhiyun __le32 control1;
146*4882a593Smuzhiyun __le32 address_low;
147*4882a593Smuzhiyun __le32 address_high;
148*4882a593Smuzhiyun } __packed;
149*4882a593Smuzhiyun #define B43_DMA64_DCTL0_DTABLEEND 0x10000000
150*4882a593Smuzhiyun #define B43_DMA64_DCTL0_IRQ 0x20000000
151*4882a593Smuzhiyun #define B43_DMA64_DCTL0_FRAMEEND 0x40000000
152*4882a593Smuzhiyun #define B43_DMA64_DCTL0_FRAMESTART 0x80000000
153*4882a593Smuzhiyun #define B43_DMA64_DCTL1_BYTECNT 0x00001FFF
154*4882a593Smuzhiyun #define B43_DMA64_DCTL1_ADDREXT_MASK 0x00030000
155*4882a593Smuzhiyun #define B43_DMA64_DCTL1_ADDREXT_SHIFT 16
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct b43_dmadesc_generic {
158*4882a593Smuzhiyun union {
159*4882a593Smuzhiyun struct b43_dmadesc32 dma32;
160*4882a593Smuzhiyun struct b43_dmadesc64 dma64;
161*4882a593Smuzhiyun } __packed;
162*4882a593Smuzhiyun } __packed;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Misc DMA constants */
165*4882a593Smuzhiyun #define B43_DMA32_RINGMEMSIZE 4096
166*4882a593Smuzhiyun #define B43_DMA64_RINGMEMSIZE 8192
167*4882a593Smuzhiyun /* Offset of frame with actual data */
168*4882a593Smuzhiyun #define B43_DMA0_RX_FW598_FO 38
169*4882a593Smuzhiyun #define B43_DMA0_RX_FW351_FO 30
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* DMA engine tuning knobs */
172*4882a593Smuzhiyun #define B43_TXRING_SLOTS 256
173*4882a593Smuzhiyun #define B43_RXRING_SLOTS 256
174*4882a593Smuzhiyun #define B43_DMA0_RX_FW598_BUFSIZE (B43_DMA0_RX_FW598_FO + IEEE80211_MAX_FRAME_LEN)
175*4882a593Smuzhiyun #define B43_DMA0_RX_FW351_BUFSIZE (B43_DMA0_RX_FW351_FO + IEEE80211_MAX_FRAME_LEN)
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Pointer poison */
178*4882a593Smuzhiyun #define B43_DMA_PTR_POISON ((void *)ERR_PTR(-ENOMEM))
179*4882a593Smuzhiyun #define b43_dma_ptr_is_poisoned(ptr) (unlikely((ptr) == B43_DMA_PTR_POISON))
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun struct sk_buff;
183*4882a593Smuzhiyun struct b43_private;
184*4882a593Smuzhiyun struct b43_txstatus;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun struct b43_dmadesc_meta {
187*4882a593Smuzhiyun /* The kernel DMA-able buffer. */
188*4882a593Smuzhiyun struct sk_buff *skb;
189*4882a593Smuzhiyun /* DMA base bus-address of the descriptor buffer. */
190*4882a593Smuzhiyun dma_addr_t dmaaddr;
191*4882a593Smuzhiyun /* ieee80211 TX status. Only used once per 802.11 frag. */
192*4882a593Smuzhiyun bool is_last_fragment;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun struct b43_dmaring;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Lowlevel DMA operations that differ between 32bit and 64bit DMA. */
198*4882a593Smuzhiyun struct b43_dma_ops {
199*4882a593Smuzhiyun struct b43_dmadesc_generic *(*idx2desc) (struct b43_dmaring * ring,
200*4882a593Smuzhiyun int slot,
201*4882a593Smuzhiyun struct b43_dmadesc_meta **
202*4882a593Smuzhiyun meta);
203*4882a593Smuzhiyun void (*fill_descriptor) (struct b43_dmaring * ring,
204*4882a593Smuzhiyun struct b43_dmadesc_generic * desc,
205*4882a593Smuzhiyun dma_addr_t dmaaddr, u16 bufsize, int start,
206*4882a593Smuzhiyun int end, int irq);
207*4882a593Smuzhiyun void (*poke_tx) (struct b43_dmaring * ring, int slot);
208*4882a593Smuzhiyun void (*tx_suspend) (struct b43_dmaring * ring);
209*4882a593Smuzhiyun void (*tx_resume) (struct b43_dmaring * ring);
210*4882a593Smuzhiyun int (*get_current_rxslot) (struct b43_dmaring * ring);
211*4882a593Smuzhiyun void (*set_current_rxslot) (struct b43_dmaring * ring, int slot);
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun enum b43_dmatype {
215*4882a593Smuzhiyun B43_DMA_30BIT = 30,
216*4882a593Smuzhiyun B43_DMA_32BIT = 32,
217*4882a593Smuzhiyun B43_DMA_64BIT = 64,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun enum b43_addrtype {
221*4882a593Smuzhiyun B43_DMA_ADDR_LOW,
222*4882a593Smuzhiyun B43_DMA_ADDR_HIGH,
223*4882a593Smuzhiyun B43_DMA_ADDR_EXT,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun struct b43_dmaring {
227*4882a593Smuzhiyun /* Lowlevel DMA ops. */
228*4882a593Smuzhiyun const struct b43_dma_ops *ops;
229*4882a593Smuzhiyun /* Kernel virtual base address of the ring memory. */
230*4882a593Smuzhiyun void *descbase;
231*4882a593Smuzhiyun /* Meta data about all descriptors. */
232*4882a593Smuzhiyun struct b43_dmadesc_meta *meta;
233*4882a593Smuzhiyun /* Cache of TX headers for each TX frame.
234*4882a593Smuzhiyun * This is to avoid an allocation on each TX.
235*4882a593Smuzhiyun * This is NULL for an RX ring.
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun u8 *txhdr_cache;
238*4882a593Smuzhiyun /* (Unadjusted) DMA base bus-address of the ring memory. */
239*4882a593Smuzhiyun dma_addr_t dmabase;
240*4882a593Smuzhiyun /* Number of descriptor slots in the ring. */
241*4882a593Smuzhiyun int nr_slots;
242*4882a593Smuzhiyun /* Number of used descriptor slots. */
243*4882a593Smuzhiyun int used_slots;
244*4882a593Smuzhiyun /* Currently used slot in the ring. */
245*4882a593Smuzhiyun int current_slot;
246*4882a593Smuzhiyun /* Frameoffset in octets. */
247*4882a593Smuzhiyun u32 frameoffset;
248*4882a593Smuzhiyun /* Descriptor buffer size. */
249*4882a593Smuzhiyun u16 rx_buffersize;
250*4882a593Smuzhiyun /* The MMIO base register of the DMA controller. */
251*4882a593Smuzhiyun u16 mmio_base;
252*4882a593Smuzhiyun /* DMA controller index number (0-5). */
253*4882a593Smuzhiyun int index;
254*4882a593Smuzhiyun /* Boolean. Is this a TX ring? */
255*4882a593Smuzhiyun bool tx;
256*4882a593Smuzhiyun /* The type of DMA engine used. */
257*4882a593Smuzhiyun enum b43_dmatype type;
258*4882a593Smuzhiyun /* Boolean. Is this ring stopped at ieee80211 level? */
259*4882a593Smuzhiyun bool stopped;
260*4882a593Smuzhiyun /* The QOS priority assigned to this ring. Only used for TX rings.
261*4882a593Smuzhiyun * This is the mac80211 "queue" value. */
262*4882a593Smuzhiyun u8 queue_prio;
263*4882a593Smuzhiyun struct b43_wldev *dev;
264*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
265*4882a593Smuzhiyun /* Maximum number of used slots. */
266*4882a593Smuzhiyun int max_used_slots;
267*4882a593Smuzhiyun /* Last time we injected a ring overflow. */
268*4882a593Smuzhiyun unsigned long last_injected_overflow;
269*4882a593Smuzhiyun /* Statistics: Number of successfully transmitted packets */
270*4882a593Smuzhiyun u64 nr_succeed_tx_packets;
271*4882a593Smuzhiyun /* Statistics: Number of failed TX packets */
272*4882a593Smuzhiyun u64 nr_failed_tx_packets;
273*4882a593Smuzhiyun /* Statistics: Total number of TX plus all retries. */
274*4882a593Smuzhiyun u64 nr_total_packet_tries;
275*4882a593Smuzhiyun #endif /* CONFIG_B43_DEBUG */
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
b43_dma_read(struct b43_dmaring * ring,u16 offset)278*4882a593Smuzhiyun static inline u32 b43_dma_read(struct b43_dmaring *ring, u16 offset)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun return b43_read32(ring->dev, ring->mmio_base + offset);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
b43_dma_write(struct b43_dmaring * ring,u16 offset,u32 value)283*4882a593Smuzhiyun static inline void b43_dma_write(struct b43_dmaring *ring, u16 offset, u32 value)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun b43_write32(ring->dev, ring->mmio_base + offset, value);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun int b43_dma_init(struct b43_wldev *dev);
289*4882a593Smuzhiyun void b43_dma_free(struct b43_wldev *dev);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun void b43_dma_tx_suspend(struct b43_wldev *dev);
292*4882a593Smuzhiyun void b43_dma_tx_resume(struct b43_wldev *dev);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun int b43_dma_tx(struct b43_wldev *dev,
295*4882a593Smuzhiyun struct sk_buff *skb);
296*4882a593Smuzhiyun void b43_dma_handle_txstatus(struct b43_wldev *dev,
297*4882a593Smuzhiyun const struct b43_txstatus *status);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun void b43_dma_handle_rx_overflow(struct b43_dmaring *ring);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun void b43_dma_rx(struct b43_dmaring *ring);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
304*4882a593Smuzhiyun unsigned int engine_index, bool enable);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #endif /* B43_DMA_H_ */
307