1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun Broadcom B43 wireless driver
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun DMA ringbuffer and descriptor allocation/management
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun Some code in this file is derived from the b44.c driver
11*4882a593Smuzhiyun Copyright (C) 2002 David S. Miller
12*4882a593Smuzhiyun Copyright (C) Pekka Pietikainen
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "b43.h"
18*4882a593Smuzhiyun #include "dma.h"
19*4882a593Smuzhiyun #include "main.h"
20*4882a593Smuzhiyun #include "debugfs.h"
21*4882a593Smuzhiyun #include "xmit.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/dma-mapping.h>
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/skbuff.h>
27*4882a593Smuzhiyun #include <linux/etherdevice.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <asm/div64.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Required number of TX DMA slots per TX frame.
33*4882a593Smuzhiyun * This currently is 2, because we put the header and the ieee80211 frame
34*4882a593Smuzhiyun * into separate slots. */
35*4882a593Smuzhiyun #define TX_SLOTS_PER_FRAME 2
36*4882a593Smuzhiyun
b43_dma_address(struct b43_dma * dma,dma_addr_t dmaaddr,enum b43_addrtype addrtype)37*4882a593Smuzhiyun static u32 b43_dma_address(struct b43_dma *dma, dma_addr_t dmaaddr,
38*4882a593Smuzhiyun enum b43_addrtype addrtype)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun u32 addr;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun switch (addrtype) {
43*4882a593Smuzhiyun case B43_DMA_ADDR_LOW:
44*4882a593Smuzhiyun addr = lower_32_bits(dmaaddr);
45*4882a593Smuzhiyun if (dma->translation_in_low) {
46*4882a593Smuzhiyun addr &= ~SSB_DMA_TRANSLATION_MASK;
47*4882a593Smuzhiyun addr |= dma->translation;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun break;
50*4882a593Smuzhiyun case B43_DMA_ADDR_HIGH:
51*4882a593Smuzhiyun addr = upper_32_bits(dmaaddr);
52*4882a593Smuzhiyun if (!dma->translation_in_low) {
53*4882a593Smuzhiyun addr &= ~SSB_DMA_TRANSLATION_MASK;
54*4882a593Smuzhiyun addr |= dma->translation;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun break;
57*4882a593Smuzhiyun case B43_DMA_ADDR_EXT:
58*4882a593Smuzhiyun if (dma->translation_in_low)
59*4882a593Smuzhiyun addr = lower_32_bits(dmaaddr);
60*4882a593Smuzhiyun else
61*4882a593Smuzhiyun addr = upper_32_bits(dmaaddr);
62*4882a593Smuzhiyun addr &= SSB_DMA_TRANSLATION_MASK;
63*4882a593Smuzhiyun addr >>= SSB_DMA_TRANSLATION_SHIFT;
64*4882a593Smuzhiyun break;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return addr;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* 32bit DMA ops. */
71*4882a593Smuzhiyun static
op32_idx2desc(struct b43_dmaring * ring,int slot,struct b43_dmadesc_meta ** meta)72*4882a593Smuzhiyun struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
73*4882a593Smuzhiyun int slot,
74*4882a593Smuzhiyun struct b43_dmadesc_meta **meta)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct b43_dmadesc32 *desc;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun *meta = &(ring->meta[slot]);
79*4882a593Smuzhiyun desc = ring->descbase;
80*4882a593Smuzhiyun desc = &(desc[slot]);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return (struct b43_dmadesc_generic *)desc;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
op32_fill_descriptor(struct b43_dmaring * ring,struct b43_dmadesc_generic * desc,dma_addr_t dmaaddr,u16 bufsize,int start,int end,int irq)85*4882a593Smuzhiyun static void op32_fill_descriptor(struct b43_dmaring *ring,
86*4882a593Smuzhiyun struct b43_dmadesc_generic *desc,
87*4882a593Smuzhiyun dma_addr_t dmaaddr, u16 bufsize,
88*4882a593Smuzhiyun int start, int end, int irq)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct b43_dmadesc32 *descbase = ring->descbase;
91*4882a593Smuzhiyun int slot;
92*4882a593Smuzhiyun u32 ctl;
93*4882a593Smuzhiyun u32 addr;
94*4882a593Smuzhiyun u32 addrext;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun slot = (int)(&(desc->dma32) - descbase);
97*4882a593Smuzhiyun B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun addr = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
100*4882a593Smuzhiyun addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
103*4882a593Smuzhiyun if (slot == ring->nr_slots - 1)
104*4882a593Smuzhiyun ctl |= B43_DMA32_DCTL_DTABLEEND;
105*4882a593Smuzhiyun if (start)
106*4882a593Smuzhiyun ctl |= B43_DMA32_DCTL_FRAMESTART;
107*4882a593Smuzhiyun if (end)
108*4882a593Smuzhiyun ctl |= B43_DMA32_DCTL_FRAMEEND;
109*4882a593Smuzhiyun if (irq)
110*4882a593Smuzhiyun ctl |= B43_DMA32_DCTL_IRQ;
111*4882a593Smuzhiyun ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
112*4882a593Smuzhiyun & B43_DMA32_DCTL_ADDREXT_MASK;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun desc->dma32.control = cpu_to_le32(ctl);
115*4882a593Smuzhiyun desc->dma32.address = cpu_to_le32(addr);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
op32_poke_tx(struct b43_dmaring * ring,int slot)118*4882a593Smuzhiyun static void op32_poke_tx(struct b43_dmaring *ring, int slot)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_TXINDEX,
121*4882a593Smuzhiyun (u32) (slot * sizeof(struct b43_dmadesc32)));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
op32_tx_suspend(struct b43_dmaring * ring)124*4882a593Smuzhiyun static void op32_tx_suspend(struct b43_dmaring *ring)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
127*4882a593Smuzhiyun | B43_DMA32_TXSUSPEND);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
op32_tx_resume(struct b43_dmaring * ring)130*4882a593Smuzhiyun static void op32_tx_resume(struct b43_dmaring *ring)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
133*4882a593Smuzhiyun & ~B43_DMA32_TXSUSPEND);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
op32_get_current_rxslot(struct b43_dmaring * ring)136*4882a593Smuzhiyun static int op32_get_current_rxslot(struct b43_dmaring *ring)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u32 val;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
141*4882a593Smuzhiyun val &= B43_DMA32_RXDPTR;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return (val / sizeof(struct b43_dmadesc32));
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
op32_set_current_rxslot(struct b43_dmaring * ring,int slot)146*4882a593Smuzhiyun static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_RXINDEX,
149*4882a593Smuzhiyun (u32) (slot * sizeof(struct b43_dmadesc32)));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct b43_dma_ops dma32_ops = {
153*4882a593Smuzhiyun .idx2desc = op32_idx2desc,
154*4882a593Smuzhiyun .fill_descriptor = op32_fill_descriptor,
155*4882a593Smuzhiyun .poke_tx = op32_poke_tx,
156*4882a593Smuzhiyun .tx_suspend = op32_tx_suspend,
157*4882a593Smuzhiyun .tx_resume = op32_tx_resume,
158*4882a593Smuzhiyun .get_current_rxslot = op32_get_current_rxslot,
159*4882a593Smuzhiyun .set_current_rxslot = op32_set_current_rxslot,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* 64bit DMA ops. */
163*4882a593Smuzhiyun static
op64_idx2desc(struct b43_dmaring * ring,int slot,struct b43_dmadesc_meta ** meta)164*4882a593Smuzhiyun struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
165*4882a593Smuzhiyun int slot,
166*4882a593Smuzhiyun struct b43_dmadesc_meta **meta)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct b43_dmadesc64 *desc;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun *meta = &(ring->meta[slot]);
171*4882a593Smuzhiyun desc = ring->descbase;
172*4882a593Smuzhiyun desc = &(desc[slot]);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return (struct b43_dmadesc_generic *)desc;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
op64_fill_descriptor(struct b43_dmaring * ring,struct b43_dmadesc_generic * desc,dma_addr_t dmaaddr,u16 bufsize,int start,int end,int irq)177*4882a593Smuzhiyun static void op64_fill_descriptor(struct b43_dmaring *ring,
178*4882a593Smuzhiyun struct b43_dmadesc_generic *desc,
179*4882a593Smuzhiyun dma_addr_t dmaaddr, u16 bufsize,
180*4882a593Smuzhiyun int start, int end, int irq)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct b43_dmadesc64 *descbase = ring->descbase;
183*4882a593Smuzhiyun int slot;
184*4882a593Smuzhiyun u32 ctl0 = 0, ctl1 = 0;
185*4882a593Smuzhiyun u32 addrlo, addrhi;
186*4882a593Smuzhiyun u32 addrext;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun slot = (int)(&(desc->dma64) - descbase);
189*4882a593Smuzhiyun B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun addrlo = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
192*4882a593Smuzhiyun addrhi = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_HIGH);
193*4882a593Smuzhiyun addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (slot == ring->nr_slots - 1)
196*4882a593Smuzhiyun ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
197*4882a593Smuzhiyun if (start)
198*4882a593Smuzhiyun ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
199*4882a593Smuzhiyun if (end)
200*4882a593Smuzhiyun ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
201*4882a593Smuzhiyun if (irq)
202*4882a593Smuzhiyun ctl0 |= B43_DMA64_DCTL0_IRQ;
203*4882a593Smuzhiyun ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
204*4882a593Smuzhiyun ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
205*4882a593Smuzhiyun & B43_DMA64_DCTL1_ADDREXT_MASK;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun desc->dma64.control0 = cpu_to_le32(ctl0);
208*4882a593Smuzhiyun desc->dma64.control1 = cpu_to_le32(ctl1);
209*4882a593Smuzhiyun desc->dma64.address_low = cpu_to_le32(addrlo);
210*4882a593Smuzhiyun desc->dma64.address_high = cpu_to_le32(addrhi);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
op64_poke_tx(struct b43_dmaring * ring,int slot)213*4882a593Smuzhiyun static void op64_poke_tx(struct b43_dmaring *ring, int slot)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXINDEX,
216*4882a593Smuzhiyun (u32) (slot * sizeof(struct b43_dmadesc64)));
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
op64_tx_suspend(struct b43_dmaring * ring)219*4882a593Smuzhiyun static void op64_tx_suspend(struct b43_dmaring *ring)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
222*4882a593Smuzhiyun | B43_DMA64_TXSUSPEND);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
op64_tx_resume(struct b43_dmaring * ring)225*4882a593Smuzhiyun static void op64_tx_resume(struct b43_dmaring *ring)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
228*4882a593Smuzhiyun & ~B43_DMA64_TXSUSPEND);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
op64_get_current_rxslot(struct b43_dmaring * ring)231*4882a593Smuzhiyun static int op64_get_current_rxslot(struct b43_dmaring *ring)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun u32 val;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
236*4882a593Smuzhiyun val &= B43_DMA64_RXSTATDPTR;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return (val / sizeof(struct b43_dmadesc64));
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
op64_set_current_rxslot(struct b43_dmaring * ring,int slot)241*4882a593Smuzhiyun static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_RXINDEX,
244*4882a593Smuzhiyun (u32) (slot * sizeof(struct b43_dmadesc64)));
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct b43_dma_ops dma64_ops = {
248*4882a593Smuzhiyun .idx2desc = op64_idx2desc,
249*4882a593Smuzhiyun .fill_descriptor = op64_fill_descriptor,
250*4882a593Smuzhiyun .poke_tx = op64_poke_tx,
251*4882a593Smuzhiyun .tx_suspend = op64_tx_suspend,
252*4882a593Smuzhiyun .tx_resume = op64_tx_resume,
253*4882a593Smuzhiyun .get_current_rxslot = op64_get_current_rxslot,
254*4882a593Smuzhiyun .set_current_rxslot = op64_set_current_rxslot,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
free_slots(struct b43_dmaring * ring)257*4882a593Smuzhiyun static inline int free_slots(struct b43_dmaring *ring)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun return (ring->nr_slots - ring->used_slots);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
next_slot(struct b43_dmaring * ring,int slot)262*4882a593Smuzhiyun static inline int next_slot(struct b43_dmaring *ring, int slot)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
265*4882a593Smuzhiyun if (slot == ring->nr_slots - 1)
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun return slot + 1;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
prev_slot(struct b43_dmaring * ring,int slot)270*4882a593Smuzhiyun static inline int prev_slot(struct b43_dmaring *ring, int slot)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
273*4882a593Smuzhiyun if (slot == 0)
274*4882a593Smuzhiyun return ring->nr_slots - 1;
275*4882a593Smuzhiyun return slot - 1;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
update_max_used_slots(struct b43_dmaring * ring,int current_used_slots)279*4882a593Smuzhiyun static void update_max_used_slots(struct b43_dmaring *ring,
280*4882a593Smuzhiyun int current_used_slots)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (current_used_slots <= ring->max_used_slots)
283*4882a593Smuzhiyun return;
284*4882a593Smuzhiyun ring->max_used_slots = current_used_slots;
285*4882a593Smuzhiyun if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
286*4882a593Smuzhiyun b43dbg(ring->dev->wl,
287*4882a593Smuzhiyun "max_used_slots increased to %d on %s ring %d\n",
288*4882a593Smuzhiyun ring->max_used_slots,
289*4882a593Smuzhiyun ring->tx ? "TX" : "RX", ring->index);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #else
293*4882a593Smuzhiyun static inline
update_max_used_slots(struct b43_dmaring * ring,int current_used_slots)294*4882a593Smuzhiyun void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun #endif /* DEBUG */
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Request a slot for usage. */
request_slot(struct b43_dmaring * ring)300*4882a593Smuzhiyun static inline int request_slot(struct b43_dmaring *ring)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun int slot;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun B43_WARN_ON(!ring->tx);
305*4882a593Smuzhiyun B43_WARN_ON(ring->stopped);
306*4882a593Smuzhiyun B43_WARN_ON(free_slots(ring) == 0);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun slot = next_slot(ring, ring->current_slot);
309*4882a593Smuzhiyun ring->current_slot = slot;
310*4882a593Smuzhiyun ring->used_slots++;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun update_max_used_slots(ring, ring->used_slots);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return slot;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
b43_dmacontroller_base(enum b43_dmatype type,int controller_idx)317*4882a593Smuzhiyun static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun static const u16 map64[] = {
320*4882a593Smuzhiyun B43_MMIO_DMA64_BASE0,
321*4882a593Smuzhiyun B43_MMIO_DMA64_BASE1,
322*4882a593Smuzhiyun B43_MMIO_DMA64_BASE2,
323*4882a593Smuzhiyun B43_MMIO_DMA64_BASE3,
324*4882a593Smuzhiyun B43_MMIO_DMA64_BASE4,
325*4882a593Smuzhiyun B43_MMIO_DMA64_BASE5,
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun static const u16 map32[] = {
328*4882a593Smuzhiyun B43_MMIO_DMA32_BASE0,
329*4882a593Smuzhiyun B43_MMIO_DMA32_BASE1,
330*4882a593Smuzhiyun B43_MMIO_DMA32_BASE2,
331*4882a593Smuzhiyun B43_MMIO_DMA32_BASE3,
332*4882a593Smuzhiyun B43_MMIO_DMA32_BASE4,
333*4882a593Smuzhiyun B43_MMIO_DMA32_BASE5,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (type == B43_DMA_64BIT) {
337*4882a593Smuzhiyun B43_WARN_ON(!(controller_idx >= 0 &&
338*4882a593Smuzhiyun controller_idx < ARRAY_SIZE(map64)));
339*4882a593Smuzhiyun return map64[controller_idx];
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun B43_WARN_ON(!(controller_idx >= 0 &&
342*4882a593Smuzhiyun controller_idx < ARRAY_SIZE(map32)));
343*4882a593Smuzhiyun return map32[controller_idx];
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static inline
map_descbuffer(struct b43_dmaring * ring,unsigned char * buf,size_t len,int tx)347*4882a593Smuzhiyun dma_addr_t map_descbuffer(struct b43_dmaring *ring,
348*4882a593Smuzhiyun unsigned char *buf, size_t len, int tx)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun dma_addr_t dmaaddr;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (tx) {
353*4882a593Smuzhiyun dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
354*4882a593Smuzhiyun buf, len, DMA_TO_DEVICE);
355*4882a593Smuzhiyun } else {
356*4882a593Smuzhiyun dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
357*4882a593Smuzhiyun buf, len, DMA_FROM_DEVICE);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return dmaaddr;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static inline
unmap_descbuffer(struct b43_dmaring * ring,dma_addr_t addr,size_t len,int tx)364*4882a593Smuzhiyun void unmap_descbuffer(struct b43_dmaring *ring,
365*4882a593Smuzhiyun dma_addr_t addr, size_t len, int tx)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun if (tx) {
368*4882a593Smuzhiyun dma_unmap_single(ring->dev->dev->dma_dev,
369*4882a593Smuzhiyun addr, len, DMA_TO_DEVICE);
370*4882a593Smuzhiyun } else {
371*4882a593Smuzhiyun dma_unmap_single(ring->dev->dev->dma_dev,
372*4882a593Smuzhiyun addr, len, DMA_FROM_DEVICE);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static inline
sync_descbuffer_for_cpu(struct b43_dmaring * ring,dma_addr_t addr,size_t len)377*4882a593Smuzhiyun void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
378*4882a593Smuzhiyun dma_addr_t addr, size_t len)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun B43_WARN_ON(ring->tx);
381*4882a593Smuzhiyun dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
382*4882a593Smuzhiyun addr, len, DMA_FROM_DEVICE);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static inline
sync_descbuffer_for_device(struct b43_dmaring * ring,dma_addr_t addr,size_t len)386*4882a593Smuzhiyun void sync_descbuffer_for_device(struct b43_dmaring *ring,
387*4882a593Smuzhiyun dma_addr_t addr, size_t len)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun B43_WARN_ON(ring->tx);
390*4882a593Smuzhiyun dma_sync_single_for_device(ring->dev->dev->dma_dev,
391*4882a593Smuzhiyun addr, len, DMA_FROM_DEVICE);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static inline
free_descriptor_buffer(struct b43_dmaring * ring,struct b43_dmadesc_meta * meta)395*4882a593Smuzhiyun void free_descriptor_buffer(struct b43_dmaring *ring,
396*4882a593Smuzhiyun struct b43_dmadesc_meta *meta)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun if (meta->skb) {
399*4882a593Smuzhiyun if (ring->tx)
400*4882a593Smuzhiyun ieee80211_free_txskb(ring->dev->wl->hw, meta->skb);
401*4882a593Smuzhiyun else
402*4882a593Smuzhiyun dev_kfree_skb_any(meta->skb);
403*4882a593Smuzhiyun meta->skb = NULL;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
alloc_ringmemory(struct b43_dmaring * ring)407*4882a593Smuzhiyun static int alloc_ringmemory(struct b43_dmaring *ring)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
410*4882a593Smuzhiyun * alignment and 8K buffers for 64-bit DMA with 8K alignment.
411*4882a593Smuzhiyun * In practice we could use smaller buffers for the latter, but the
412*4882a593Smuzhiyun * alignment is really important because of the hardware bug. If bit
413*4882a593Smuzhiyun * 0x00001000 is used in DMA address, some hardware (like BCM4331)
414*4882a593Smuzhiyun * copies that bit into B43_DMA64_RXSTATUS and we get false values from
415*4882a593Smuzhiyun * B43_DMA64_RXSTATDPTR. Let's just use 8K buffers even if we don't use
416*4882a593Smuzhiyun * more than 256 slots for ring.
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ?
419*4882a593Smuzhiyun B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
422*4882a593Smuzhiyun ring_mem_size, &(ring->dmabase),
423*4882a593Smuzhiyun GFP_KERNEL);
424*4882a593Smuzhiyun if (!ring->descbase)
425*4882a593Smuzhiyun return -ENOMEM;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
free_ringmemory(struct b43_dmaring * ring)430*4882a593Smuzhiyun static void free_ringmemory(struct b43_dmaring *ring)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ?
433*4882a593Smuzhiyun B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE;
434*4882a593Smuzhiyun dma_free_coherent(ring->dev->dev->dma_dev, ring_mem_size,
435*4882a593Smuzhiyun ring->descbase, ring->dmabase);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Reset the RX DMA channel */
b43_dmacontroller_rx_reset(struct b43_wldev * dev,u16 mmio_base,enum b43_dmatype type)439*4882a593Smuzhiyun static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
440*4882a593Smuzhiyun enum b43_dmatype type)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun int i;
443*4882a593Smuzhiyun u32 value;
444*4882a593Smuzhiyun u16 offset;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun might_sleep();
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
449*4882a593Smuzhiyun b43_write32(dev, mmio_base + offset, 0);
450*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
451*4882a593Smuzhiyun offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
452*4882a593Smuzhiyun B43_DMA32_RXSTATUS;
453*4882a593Smuzhiyun value = b43_read32(dev, mmio_base + offset);
454*4882a593Smuzhiyun if (type == B43_DMA_64BIT) {
455*4882a593Smuzhiyun value &= B43_DMA64_RXSTAT;
456*4882a593Smuzhiyun if (value == B43_DMA64_RXSTAT_DISABLED) {
457*4882a593Smuzhiyun i = -1;
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun } else {
461*4882a593Smuzhiyun value &= B43_DMA32_RXSTATE;
462*4882a593Smuzhiyun if (value == B43_DMA32_RXSTAT_DISABLED) {
463*4882a593Smuzhiyun i = -1;
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun msleep(1);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun if (i != -1) {
470*4882a593Smuzhiyun b43err(dev->wl, "DMA RX reset timed out\n");
471*4882a593Smuzhiyun return -ENODEV;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* Reset the TX DMA channel */
b43_dmacontroller_tx_reset(struct b43_wldev * dev,u16 mmio_base,enum b43_dmatype type)478*4882a593Smuzhiyun static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
479*4882a593Smuzhiyun enum b43_dmatype type)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun int i;
482*4882a593Smuzhiyun u32 value;
483*4882a593Smuzhiyun u16 offset;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun might_sleep();
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
488*4882a593Smuzhiyun offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
489*4882a593Smuzhiyun B43_DMA32_TXSTATUS;
490*4882a593Smuzhiyun value = b43_read32(dev, mmio_base + offset);
491*4882a593Smuzhiyun if (type == B43_DMA_64BIT) {
492*4882a593Smuzhiyun value &= B43_DMA64_TXSTAT;
493*4882a593Smuzhiyun if (value == B43_DMA64_TXSTAT_DISABLED ||
494*4882a593Smuzhiyun value == B43_DMA64_TXSTAT_IDLEWAIT ||
495*4882a593Smuzhiyun value == B43_DMA64_TXSTAT_STOPPED)
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun } else {
498*4882a593Smuzhiyun value &= B43_DMA32_TXSTATE;
499*4882a593Smuzhiyun if (value == B43_DMA32_TXSTAT_DISABLED ||
500*4882a593Smuzhiyun value == B43_DMA32_TXSTAT_IDLEWAIT ||
501*4882a593Smuzhiyun value == B43_DMA32_TXSTAT_STOPPED)
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun msleep(1);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
507*4882a593Smuzhiyun b43_write32(dev, mmio_base + offset, 0);
508*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
509*4882a593Smuzhiyun offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
510*4882a593Smuzhiyun B43_DMA32_TXSTATUS;
511*4882a593Smuzhiyun value = b43_read32(dev, mmio_base + offset);
512*4882a593Smuzhiyun if (type == B43_DMA_64BIT) {
513*4882a593Smuzhiyun value &= B43_DMA64_TXSTAT;
514*4882a593Smuzhiyun if (value == B43_DMA64_TXSTAT_DISABLED) {
515*4882a593Smuzhiyun i = -1;
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun } else {
519*4882a593Smuzhiyun value &= B43_DMA32_TXSTATE;
520*4882a593Smuzhiyun if (value == B43_DMA32_TXSTAT_DISABLED) {
521*4882a593Smuzhiyun i = -1;
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun msleep(1);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun if (i != -1) {
528*4882a593Smuzhiyun b43err(dev->wl, "DMA TX reset timed out\n");
529*4882a593Smuzhiyun return -ENODEV;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun /* ensure the reset is completed. */
532*4882a593Smuzhiyun msleep(1);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* Check if a DMA mapping address is invalid. */
b43_dma_mapping_error(struct b43_dmaring * ring,dma_addr_t addr,size_t buffersize,bool dma_to_device)538*4882a593Smuzhiyun static bool b43_dma_mapping_error(struct b43_dmaring *ring,
539*4882a593Smuzhiyun dma_addr_t addr,
540*4882a593Smuzhiyun size_t buffersize, bool dma_to_device)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
543*4882a593Smuzhiyun return true;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun switch (ring->type) {
546*4882a593Smuzhiyun case B43_DMA_30BIT:
547*4882a593Smuzhiyun if ((u64)addr + buffersize > (1ULL << 30))
548*4882a593Smuzhiyun goto address_error;
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun case B43_DMA_32BIT:
551*4882a593Smuzhiyun if ((u64)addr + buffersize > (1ULL << 32))
552*4882a593Smuzhiyun goto address_error;
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun case B43_DMA_64BIT:
555*4882a593Smuzhiyun /* Currently we can't have addresses beyond
556*4882a593Smuzhiyun * 64bit in the kernel. */
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* The address is OK. */
561*4882a593Smuzhiyun return false;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun address_error:
564*4882a593Smuzhiyun /* We can't support this address. Unmap it again. */
565*4882a593Smuzhiyun unmap_descbuffer(ring, addr, buffersize, dma_to_device);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return true;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
b43_rx_buffer_is_poisoned(struct b43_dmaring * ring,struct sk_buff * skb)570*4882a593Smuzhiyun static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun unsigned char *f = skb->data + ring->frameoffset;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
b43_poison_rx_buffer(struct b43_dmaring * ring,struct sk_buff * skb)577*4882a593Smuzhiyun static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun struct b43_rxhdr_fw4 *rxhdr;
580*4882a593Smuzhiyun unsigned char *frame;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* This poisons the RX buffer to detect DMA failures. */
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
585*4882a593Smuzhiyun rxhdr->frame_len = 0;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
588*4882a593Smuzhiyun frame = skb->data + ring->frameoffset;
589*4882a593Smuzhiyun memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
setup_rx_descbuffer(struct b43_dmaring * ring,struct b43_dmadesc_generic * desc,struct b43_dmadesc_meta * meta,gfp_t gfp_flags)592*4882a593Smuzhiyun static int setup_rx_descbuffer(struct b43_dmaring *ring,
593*4882a593Smuzhiyun struct b43_dmadesc_generic *desc,
594*4882a593Smuzhiyun struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun dma_addr_t dmaaddr;
597*4882a593Smuzhiyun struct sk_buff *skb;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun B43_WARN_ON(ring->tx);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
602*4882a593Smuzhiyun if (unlikely(!skb))
603*4882a593Smuzhiyun return -ENOMEM;
604*4882a593Smuzhiyun b43_poison_rx_buffer(ring, skb);
605*4882a593Smuzhiyun dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
606*4882a593Smuzhiyun if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
607*4882a593Smuzhiyun /* ugh. try to realloc in zone_dma */
608*4882a593Smuzhiyun gfp_flags |= GFP_DMA;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun dev_kfree_skb_any(skb);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
613*4882a593Smuzhiyun if (unlikely(!skb))
614*4882a593Smuzhiyun return -ENOMEM;
615*4882a593Smuzhiyun b43_poison_rx_buffer(ring, skb);
616*4882a593Smuzhiyun dmaaddr = map_descbuffer(ring, skb->data,
617*4882a593Smuzhiyun ring->rx_buffersize, 0);
618*4882a593Smuzhiyun if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
619*4882a593Smuzhiyun b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
620*4882a593Smuzhiyun dev_kfree_skb_any(skb);
621*4882a593Smuzhiyun return -EIO;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun meta->skb = skb;
626*4882a593Smuzhiyun meta->dmaaddr = dmaaddr;
627*4882a593Smuzhiyun ring->ops->fill_descriptor(ring, desc, dmaaddr,
628*4882a593Smuzhiyun ring->rx_buffersize, 0, 0, 0);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Allocate the initial descbuffers.
634*4882a593Smuzhiyun * This is used for an RX ring only.
635*4882a593Smuzhiyun */
alloc_initial_descbuffers(struct b43_dmaring * ring)636*4882a593Smuzhiyun static int alloc_initial_descbuffers(struct b43_dmaring *ring)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun int i, err = -ENOMEM;
639*4882a593Smuzhiyun struct b43_dmadesc_generic *desc;
640*4882a593Smuzhiyun struct b43_dmadesc_meta *meta;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun for (i = 0; i < ring->nr_slots; i++) {
643*4882a593Smuzhiyun desc = ring->ops->idx2desc(ring, i, &meta);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
646*4882a593Smuzhiyun if (err) {
647*4882a593Smuzhiyun b43err(ring->dev->wl,
648*4882a593Smuzhiyun "Failed to allocate initial descbuffers\n");
649*4882a593Smuzhiyun goto err_unwind;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun mb();
653*4882a593Smuzhiyun ring->used_slots = ring->nr_slots;
654*4882a593Smuzhiyun err = 0;
655*4882a593Smuzhiyun out:
656*4882a593Smuzhiyun return err;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun err_unwind:
659*4882a593Smuzhiyun for (i--; i >= 0; i--) {
660*4882a593Smuzhiyun desc = ring->ops->idx2desc(ring, i, &meta);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
663*4882a593Smuzhiyun dev_kfree_skb(meta->skb);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun goto out;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* Do initial setup of the DMA controller.
669*4882a593Smuzhiyun * Reset the controller, write the ring busaddress
670*4882a593Smuzhiyun * and switch the "enable" bit on.
671*4882a593Smuzhiyun */
dmacontroller_setup(struct b43_dmaring * ring)672*4882a593Smuzhiyun static int dmacontroller_setup(struct b43_dmaring *ring)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun int err = 0;
675*4882a593Smuzhiyun u32 value;
676*4882a593Smuzhiyun u32 addrext;
677*4882a593Smuzhiyun bool parity = ring->dev->dma.parity;
678*4882a593Smuzhiyun u32 addrlo;
679*4882a593Smuzhiyun u32 addrhi;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (ring->tx) {
682*4882a593Smuzhiyun if (ring->type == B43_DMA_64BIT) {
683*4882a593Smuzhiyun u64 ringbase = (u64) (ring->dmabase);
684*4882a593Smuzhiyun addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
685*4882a593Smuzhiyun addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
686*4882a593Smuzhiyun addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun value = B43_DMA64_TXENABLE;
689*4882a593Smuzhiyun value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
690*4882a593Smuzhiyun & B43_DMA64_TXADDREXT_MASK;
691*4882a593Smuzhiyun if (!parity)
692*4882a593Smuzhiyun value |= B43_DMA64_TXPARITYDISABLE;
693*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXCTL, value);
694*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXRINGLO, addrlo);
695*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXRINGHI, addrhi);
696*4882a593Smuzhiyun } else {
697*4882a593Smuzhiyun u32 ringbase = (u32) (ring->dmabase);
698*4882a593Smuzhiyun addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
699*4882a593Smuzhiyun addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun value = B43_DMA32_TXENABLE;
702*4882a593Smuzhiyun value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
703*4882a593Smuzhiyun & B43_DMA32_TXADDREXT_MASK;
704*4882a593Smuzhiyun if (!parity)
705*4882a593Smuzhiyun value |= B43_DMA32_TXPARITYDISABLE;
706*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_TXCTL, value);
707*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_TXRING, addrlo);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun } else {
710*4882a593Smuzhiyun err = alloc_initial_descbuffers(ring);
711*4882a593Smuzhiyun if (err)
712*4882a593Smuzhiyun goto out;
713*4882a593Smuzhiyun if (ring->type == B43_DMA_64BIT) {
714*4882a593Smuzhiyun u64 ringbase = (u64) (ring->dmabase);
715*4882a593Smuzhiyun addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
716*4882a593Smuzhiyun addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
717*4882a593Smuzhiyun addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
720*4882a593Smuzhiyun value |= B43_DMA64_RXENABLE;
721*4882a593Smuzhiyun value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
722*4882a593Smuzhiyun & B43_DMA64_RXADDREXT_MASK;
723*4882a593Smuzhiyun if (!parity)
724*4882a593Smuzhiyun value |= B43_DMA64_RXPARITYDISABLE;
725*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_RXCTL, value);
726*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_RXRINGLO, addrlo);
727*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_RXRINGHI, addrhi);
728*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
729*4882a593Smuzhiyun sizeof(struct b43_dmadesc64));
730*4882a593Smuzhiyun } else {
731*4882a593Smuzhiyun u32 ringbase = (u32) (ring->dmabase);
732*4882a593Smuzhiyun addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
733*4882a593Smuzhiyun addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
736*4882a593Smuzhiyun value |= B43_DMA32_RXENABLE;
737*4882a593Smuzhiyun value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
738*4882a593Smuzhiyun & B43_DMA32_RXADDREXT_MASK;
739*4882a593Smuzhiyun if (!parity)
740*4882a593Smuzhiyun value |= B43_DMA32_RXPARITYDISABLE;
741*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_RXCTL, value);
742*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_RXRING, addrlo);
743*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
744*4882a593Smuzhiyun sizeof(struct b43_dmadesc32));
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun out:
749*4882a593Smuzhiyun return err;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* Shutdown the DMA controller. */
dmacontroller_cleanup(struct b43_dmaring * ring)753*4882a593Smuzhiyun static void dmacontroller_cleanup(struct b43_dmaring *ring)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun if (ring->tx) {
756*4882a593Smuzhiyun b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
757*4882a593Smuzhiyun ring->type);
758*4882a593Smuzhiyun if (ring->type == B43_DMA_64BIT) {
759*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
760*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
761*4882a593Smuzhiyun } else
762*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_TXRING, 0);
763*4882a593Smuzhiyun } else {
764*4882a593Smuzhiyun b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
765*4882a593Smuzhiyun ring->type);
766*4882a593Smuzhiyun if (ring->type == B43_DMA_64BIT) {
767*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
768*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
769*4882a593Smuzhiyun } else
770*4882a593Smuzhiyun b43_dma_write(ring, B43_DMA32_RXRING, 0);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
free_all_descbuffers(struct b43_dmaring * ring)774*4882a593Smuzhiyun static void free_all_descbuffers(struct b43_dmaring *ring)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct b43_dmadesc_meta *meta;
777*4882a593Smuzhiyun int i;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if (!ring->used_slots)
780*4882a593Smuzhiyun return;
781*4882a593Smuzhiyun for (i = 0; i < ring->nr_slots; i++) {
782*4882a593Smuzhiyun /* get meta - ignore returned value */
783*4882a593Smuzhiyun ring->ops->idx2desc(ring, i, &meta);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
786*4882a593Smuzhiyun B43_WARN_ON(!ring->tx);
787*4882a593Smuzhiyun continue;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun if (ring->tx) {
790*4882a593Smuzhiyun unmap_descbuffer(ring, meta->dmaaddr,
791*4882a593Smuzhiyun meta->skb->len, 1);
792*4882a593Smuzhiyun } else {
793*4882a593Smuzhiyun unmap_descbuffer(ring, meta->dmaaddr,
794*4882a593Smuzhiyun ring->rx_buffersize, 0);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun free_descriptor_buffer(ring, meta);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
b43_engine_type(struct b43_wldev * dev)800*4882a593Smuzhiyun static enum b43_dmatype b43_engine_type(struct b43_wldev *dev)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun u32 tmp;
803*4882a593Smuzhiyun u16 mmio_base;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun switch (dev->dev->bus_type) {
806*4882a593Smuzhiyun #ifdef CONFIG_B43_BCMA
807*4882a593Smuzhiyun case B43_BUS_BCMA:
808*4882a593Smuzhiyun tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
809*4882a593Smuzhiyun if (tmp & BCMA_IOST_DMA64)
810*4882a593Smuzhiyun return B43_DMA_64BIT;
811*4882a593Smuzhiyun break;
812*4882a593Smuzhiyun #endif
813*4882a593Smuzhiyun #ifdef CONFIG_B43_SSB
814*4882a593Smuzhiyun case B43_BUS_SSB:
815*4882a593Smuzhiyun tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
816*4882a593Smuzhiyun if (tmp & SSB_TMSHIGH_DMA64)
817*4882a593Smuzhiyun return B43_DMA_64BIT;
818*4882a593Smuzhiyun break;
819*4882a593Smuzhiyun #endif
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun mmio_base = b43_dmacontroller_base(0, 0);
823*4882a593Smuzhiyun b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
824*4882a593Smuzhiyun tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
825*4882a593Smuzhiyun if (tmp & B43_DMA32_TXADDREXT_MASK)
826*4882a593Smuzhiyun return B43_DMA_32BIT;
827*4882a593Smuzhiyun return B43_DMA_30BIT;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* Main initialization function. */
831*4882a593Smuzhiyun static
b43_setup_dmaring(struct b43_wldev * dev,int controller_index,int for_tx,enum b43_dmatype type)832*4882a593Smuzhiyun struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
833*4882a593Smuzhiyun int controller_index,
834*4882a593Smuzhiyun int for_tx,
835*4882a593Smuzhiyun enum b43_dmatype type)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun struct b43_dmaring *ring;
838*4882a593Smuzhiyun int i, err;
839*4882a593Smuzhiyun dma_addr_t dma_test;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun ring = kzalloc(sizeof(*ring), GFP_KERNEL);
842*4882a593Smuzhiyun if (!ring)
843*4882a593Smuzhiyun goto out;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun ring->nr_slots = B43_RXRING_SLOTS;
846*4882a593Smuzhiyun if (for_tx)
847*4882a593Smuzhiyun ring->nr_slots = B43_TXRING_SLOTS;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
850*4882a593Smuzhiyun GFP_KERNEL);
851*4882a593Smuzhiyun if (!ring->meta)
852*4882a593Smuzhiyun goto err_kfree_ring;
853*4882a593Smuzhiyun for (i = 0; i < ring->nr_slots; i++)
854*4882a593Smuzhiyun ring->meta->skb = B43_DMA_PTR_POISON;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun ring->type = type;
857*4882a593Smuzhiyun ring->dev = dev;
858*4882a593Smuzhiyun ring->mmio_base = b43_dmacontroller_base(type, controller_index);
859*4882a593Smuzhiyun ring->index = controller_index;
860*4882a593Smuzhiyun if (type == B43_DMA_64BIT)
861*4882a593Smuzhiyun ring->ops = &dma64_ops;
862*4882a593Smuzhiyun else
863*4882a593Smuzhiyun ring->ops = &dma32_ops;
864*4882a593Smuzhiyun if (for_tx) {
865*4882a593Smuzhiyun ring->tx = true;
866*4882a593Smuzhiyun ring->current_slot = -1;
867*4882a593Smuzhiyun } else {
868*4882a593Smuzhiyun if (ring->index == 0) {
869*4882a593Smuzhiyun switch (dev->fw.hdr_format) {
870*4882a593Smuzhiyun case B43_FW_HDR_598:
871*4882a593Smuzhiyun ring->rx_buffersize = B43_DMA0_RX_FW598_BUFSIZE;
872*4882a593Smuzhiyun ring->frameoffset = B43_DMA0_RX_FW598_FO;
873*4882a593Smuzhiyun break;
874*4882a593Smuzhiyun case B43_FW_HDR_410:
875*4882a593Smuzhiyun case B43_FW_HDR_351:
876*4882a593Smuzhiyun ring->rx_buffersize = B43_DMA0_RX_FW351_BUFSIZE;
877*4882a593Smuzhiyun ring->frameoffset = B43_DMA0_RX_FW351_FO;
878*4882a593Smuzhiyun break;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun } else
881*4882a593Smuzhiyun B43_WARN_ON(1);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
884*4882a593Smuzhiyun ring->last_injected_overflow = jiffies;
885*4882a593Smuzhiyun #endif
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (for_tx) {
888*4882a593Smuzhiyun /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
889*4882a593Smuzhiyun BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
892*4882a593Smuzhiyun b43_txhdr_size(dev),
893*4882a593Smuzhiyun GFP_KERNEL);
894*4882a593Smuzhiyun if (!ring->txhdr_cache)
895*4882a593Smuzhiyun goto err_kfree_meta;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* test for ability to dma to txhdr_cache */
898*4882a593Smuzhiyun dma_test = dma_map_single(dev->dev->dma_dev,
899*4882a593Smuzhiyun ring->txhdr_cache,
900*4882a593Smuzhiyun b43_txhdr_size(dev),
901*4882a593Smuzhiyun DMA_TO_DEVICE);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (b43_dma_mapping_error(ring, dma_test,
904*4882a593Smuzhiyun b43_txhdr_size(dev), 1)) {
905*4882a593Smuzhiyun /* ugh realloc */
906*4882a593Smuzhiyun kfree(ring->txhdr_cache);
907*4882a593Smuzhiyun ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
908*4882a593Smuzhiyun b43_txhdr_size(dev),
909*4882a593Smuzhiyun GFP_KERNEL | GFP_DMA);
910*4882a593Smuzhiyun if (!ring->txhdr_cache)
911*4882a593Smuzhiyun goto err_kfree_meta;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun dma_test = dma_map_single(dev->dev->dma_dev,
914*4882a593Smuzhiyun ring->txhdr_cache,
915*4882a593Smuzhiyun b43_txhdr_size(dev),
916*4882a593Smuzhiyun DMA_TO_DEVICE);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (b43_dma_mapping_error(ring, dma_test,
919*4882a593Smuzhiyun b43_txhdr_size(dev), 1)) {
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun b43err(dev->wl,
922*4882a593Smuzhiyun "TXHDR DMA allocation failed\n");
923*4882a593Smuzhiyun goto err_kfree_txhdr_cache;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun dma_unmap_single(dev->dev->dma_dev,
928*4882a593Smuzhiyun dma_test, b43_txhdr_size(dev),
929*4882a593Smuzhiyun DMA_TO_DEVICE);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun err = alloc_ringmemory(ring);
933*4882a593Smuzhiyun if (err)
934*4882a593Smuzhiyun goto err_kfree_txhdr_cache;
935*4882a593Smuzhiyun err = dmacontroller_setup(ring);
936*4882a593Smuzhiyun if (err)
937*4882a593Smuzhiyun goto err_free_ringmemory;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun out:
940*4882a593Smuzhiyun return ring;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun err_free_ringmemory:
943*4882a593Smuzhiyun free_ringmemory(ring);
944*4882a593Smuzhiyun err_kfree_txhdr_cache:
945*4882a593Smuzhiyun kfree(ring->txhdr_cache);
946*4882a593Smuzhiyun err_kfree_meta:
947*4882a593Smuzhiyun kfree(ring->meta);
948*4882a593Smuzhiyun err_kfree_ring:
949*4882a593Smuzhiyun kfree(ring);
950*4882a593Smuzhiyun ring = NULL;
951*4882a593Smuzhiyun goto out;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun #define divide(a, b) ({ \
955*4882a593Smuzhiyun typeof(a) __a = a; \
956*4882a593Smuzhiyun do_div(__a, b); \
957*4882a593Smuzhiyun __a; \
958*4882a593Smuzhiyun })
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun #define modulo(a, b) ({ \
961*4882a593Smuzhiyun typeof(a) __a = a; \
962*4882a593Smuzhiyun do_div(__a, b); \
963*4882a593Smuzhiyun })
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Main cleanup function. */
b43_destroy_dmaring(struct b43_dmaring * ring,const char * ringname)966*4882a593Smuzhiyun static void b43_destroy_dmaring(struct b43_dmaring *ring,
967*4882a593Smuzhiyun const char *ringname)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun if (!ring)
970*4882a593Smuzhiyun return;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun /* Print some statistics. */
975*4882a593Smuzhiyun u64 failed_packets = ring->nr_failed_tx_packets;
976*4882a593Smuzhiyun u64 succeed_packets = ring->nr_succeed_tx_packets;
977*4882a593Smuzhiyun u64 nr_packets = failed_packets + succeed_packets;
978*4882a593Smuzhiyun u64 permille_failed = 0, average_tries = 0;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (nr_packets)
981*4882a593Smuzhiyun permille_failed = divide(failed_packets * 1000, nr_packets);
982*4882a593Smuzhiyun if (nr_packets)
983*4882a593Smuzhiyun average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun b43dbg(ring->dev->wl, "DMA-%u %s: "
986*4882a593Smuzhiyun "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
987*4882a593Smuzhiyun "Average tries %llu.%02llu\n",
988*4882a593Smuzhiyun (unsigned int)(ring->type), ringname,
989*4882a593Smuzhiyun ring->max_used_slots,
990*4882a593Smuzhiyun ring->nr_slots,
991*4882a593Smuzhiyun (unsigned long long)failed_packets,
992*4882a593Smuzhiyun (unsigned long long)nr_packets,
993*4882a593Smuzhiyun (unsigned long long)divide(permille_failed, 10),
994*4882a593Smuzhiyun (unsigned long long)modulo(permille_failed, 10),
995*4882a593Smuzhiyun (unsigned long long)divide(average_tries, 100),
996*4882a593Smuzhiyun (unsigned long long)modulo(average_tries, 100));
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun #endif /* DEBUG */
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* Device IRQs are disabled prior entering this function,
1001*4882a593Smuzhiyun * so no need to take care of concurrency with rx handler stuff.
1002*4882a593Smuzhiyun */
1003*4882a593Smuzhiyun dmacontroller_cleanup(ring);
1004*4882a593Smuzhiyun free_all_descbuffers(ring);
1005*4882a593Smuzhiyun free_ringmemory(ring);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun kfree(ring->txhdr_cache);
1008*4882a593Smuzhiyun kfree(ring->meta);
1009*4882a593Smuzhiyun kfree(ring);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun #define destroy_ring(dma, ring) do { \
1013*4882a593Smuzhiyun b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
1014*4882a593Smuzhiyun (dma)->ring = NULL; \
1015*4882a593Smuzhiyun } while (0)
1016*4882a593Smuzhiyun
b43_dma_free(struct b43_wldev * dev)1017*4882a593Smuzhiyun void b43_dma_free(struct b43_wldev *dev)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct b43_dma *dma;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (b43_using_pio_transfers(dev))
1022*4882a593Smuzhiyun return;
1023*4882a593Smuzhiyun dma = &dev->dma;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun destroy_ring(dma, rx_ring);
1026*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_BK);
1027*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_BE);
1028*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_VI);
1029*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_VO);
1030*4882a593Smuzhiyun destroy_ring(dma, tx_ring_mcast);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* Some hardware with 64-bit DMA seems to be bugged and looks for translation
1034*4882a593Smuzhiyun * bit in low address word instead of high one.
1035*4882a593Smuzhiyun */
b43_dma_translation_in_low_word(struct b43_wldev * dev,enum b43_dmatype type)1036*4882a593Smuzhiyun static bool b43_dma_translation_in_low_word(struct b43_wldev *dev,
1037*4882a593Smuzhiyun enum b43_dmatype type)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun if (type != B43_DMA_64BIT)
1040*4882a593Smuzhiyun return true;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun #ifdef CONFIG_B43_SSB
1043*4882a593Smuzhiyun if (dev->dev->bus_type == B43_BUS_SSB &&
1044*4882a593Smuzhiyun dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
1045*4882a593Smuzhiyun !(pci_is_pcie(dev->dev->sdev->bus->host_pci) &&
1046*4882a593Smuzhiyun ssb_read32(dev->dev->sdev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64))
1047*4882a593Smuzhiyun return true;
1048*4882a593Smuzhiyun #endif
1049*4882a593Smuzhiyun return false;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
b43_dma_init(struct b43_wldev * dev)1052*4882a593Smuzhiyun int b43_dma_init(struct b43_wldev *dev)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun struct b43_dma *dma = &dev->dma;
1055*4882a593Smuzhiyun enum b43_dmatype type = b43_engine_type(dev);
1056*4882a593Smuzhiyun int err;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun err = dma_set_mask_and_coherent(dev->dev->dma_dev, DMA_BIT_MASK(type));
1059*4882a593Smuzhiyun if (err) {
1060*4882a593Smuzhiyun b43err(dev->wl, "The machine/kernel does not support "
1061*4882a593Smuzhiyun "the required %u-bit DMA mask\n", type);
1062*4882a593Smuzhiyun return err;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun switch (dev->dev->bus_type) {
1066*4882a593Smuzhiyun #ifdef CONFIG_B43_BCMA
1067*4882a593Smuzhiyun case B43_BUS_BCMA:
1068*4882a593Smuzhiyun dma->translation = bcma_core_dma_translation(dev->dev->bdev);
1069*4882a593Smuzhiyun break;
1070*4882a593Smuzhiyun #endif
1071*4882a593Smuzhiyun #ifdef CONFIG_B43_SSB
1072*4882a593Smuzhiyun case B43_BUS_SSB:
1073*4882a593Smuzhiyun dma->translation = ssb_dma_translation(dev->dev->sdev);
1074*4882a593Smuzhiyun break;
1075*4882a593Smuzhiyun #endif
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun dma->translation_in_low = b43_dma_translation_in_low_word(dev, type);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun dma->parity = true;
1080*4882a593Smuzhiyun #ifdef CONFIG_B43_BCMA
1081*4882a593Smuzhiyun /* TODO: find out which SSB devices need disabling parity */
1082*4882a593Smuzhiyun if (dev->dev->bus_type == B43_BUS_BCMA)
1083*4882a593Smuzhiyun dma->parity = false;
1084*4882a593Smuzhiyun #endif
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun err = -ENOMEM;
1087*4882a593Smuzhiyun /* setup TX DMA channels. */
1088*4882a593Smuzhiyun dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
1089*4882a593Smuzhiyun if (!dma->tx_ring_AC_BK)
1090*4882a593Smuzhiyun goto out;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
1093*4882a593Smuzhiyun if (!dma->tx_ring_AC_BE)
1094*4882a593Smuzhiyun goto err_destroy_bk;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
1097*4882a593Smuzhiyun if (!dma->tx_ring_AC_VI)
1098*4882a593Smuzhiyun goto err_destroy_be;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
1101*4882a593Smuzhiyun if (!dma->tx_ring_AC_VO)
1102*4882a593Smuzhiyun goto err_destroy_vi;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
1105*4882a593Smuzhiyun if (!dma->tx_ring_mcast)
1106*4882a593Smuzhiyun goto err_destroy_vo;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* setup RX DMA channel. */
1109*4882a593Smuzhiyun dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
1110*4882a593Smuzhiyun if (!dma->rx_ring)
1111*4882a593Smuzhiyun goto err_destroy_mcast;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* No support for the TX status DMA ring. */
1114*4882a593Smuzhiyun B43_WARN_ON(dev->dev->core_rev < 5);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun b43dbg(dev->wl, "%u-bit DMA initialized\n",
1117*4882a593Smuzhiyun (unsigned int)type);
1118*4882a593Smuzhiyun err = 0;
1119*4882a593Smuzhiyun out:
1120*4882a593Smuzhiyun return err;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun err_destroy_mcast:
1123*4882a593Smuzhiyun destroy_ring(dma, tx_ring_mcast);
1124*4882a593Smuzhiyun err_destroy_vo:
1125*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_VO);
1126*4882a593Smuzhiyun err_destroy_vi:
1127*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_VI);
1128*4882a593Smuzhiyun err_destroy_be:
1129*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_BE);
1130*4882a593Smuzhiyun err_destroy_bk:
1131*4882a593Smuzhiyun destroy_ring(dma, tx_ring_AC_BK);
1132*4882a593Smuzhiyun return err;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun /* Generate a cookie for the TX header. */
generate_cookie(struct b43_dmaring * ring,int slot)1136*4882a593Smuzhiyun static u16 generate_cookie(struct b43_dmaring *ring, int slot)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun u16 cookie;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /* Use the upper 4 bits of the cookie as
1141*4882a593Smuzhiyun * DMA controller ID and store the slot number
1142*4882a593Smuzhiyun * in the lower 12 bits.
1143*4882a593Smuzhiyun * Note that the cookie must never be 0, as this
1144*4882a593Smuzhiyun * is a special value used in RX path.
1145*4882a593Smuzhiyun * It can also not be 0xFFFF because that is special
1146*4882a593Smuzhiyun * for multicast frames.
1147*4882a593Smuzhiyun */
1148*4882a593Smuzhiyun cookie = (((u16)ring->index + 1) << 12);
1149*4882a593Smuzhiyun B43_WARN_ON(slot & ~0x0FFF);
1150*4882a593Smuzhiyun cookie |= (u16)slot;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun return cookie;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* Inspect a cookie and find out to which controller/slot it belongs. */
1156*4882a593Smuzhiyun static
parse_cookie(struct b43_wldev * dev,u16 cookie,int * slot)1157*4882a593Smuzhiyun struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct b43_dma *dma = &dev->dma;
1160*4882a593Smuzhiyun struct b43_dmaring *ring = NULL;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun switch (cookie & 0xF000) {
1163*4882a593Smuzhiyun case 0x1000:
1164*4882a593Smuzhiyun ring = dma->tx_ring_AC_BK;
1165*4882a593Smuzhiyun break;
1166*4882a593Smuzhiyun case 0x2000:
1167*4882a593Smuzhiyun ring = dma->tx_ring_AC_BE;
1168*4882a593Smuzhiyun break;
1169*4882a593Smuzhiyun case 0x3000:
1170*4882a593Smuzhiyun ring = dma->tx_ring_AC_VI;
1171*4882a593Smuzhiyun break;
1172*4882a593Smuzhiyun case 0x4000:
1173*4882a593Smuzhiyun ring = dma->tx_ring_AC_VO;
1174*4882a593Smuzhiyun break;
1175*4882a593Smuzhiyun case 0x5000:
1176*4882a593Smuzhiyun ring = dma->tx_ring_mcast;
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun *slot = (cookie & 0x0FFF);
1180*4882a593Smuzhiyun if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
1181*4882a593Smuzhiyun b43dbg(dev->wl, "TX-status contains "
1182*4882a593Smuzhiyun "invalid cookie: 0x%04X\n", cookie);
1183*4882a593Smuzhiyun return NULL;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun return ring;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
dma_tx_fragment(struct b43_dmaring * ring,struct sk_buff * skb)1189*4882a593Smuzhiyun static int dma_tx_fragment(struct b43_dmaring *ring,
1190*4882a593Smuzhiyun struct sk_buff *skb)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun const struct b43_dma_ops *ops = ring->ops;
1193*4882a593Smuzhiyun struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1194*4882a593Smuzhiyun struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
1195*4882a593Smuzhiyun u8 *header;
1196*4882a593Smuzhiyun int slot, old_top_slot, old_used_slots;
1197*4882a593Smuzhiyun int err;
1198*4882a593Smuzhiyun struct b43_dmadesc_generic *desc;
1199*4882a593Smuzhiyun struct b43_dmadesc_meta *meta;
1200*4882a593Smuzhiyun struct b43_dmadesc_meta *meta_hdr;
1201*4882a593Smuzhiyun u16 cookie;
1202*4882a593Smuzhiyun size_t hdrsize = b43_txhdr_size(ring->dev);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* Important note: If the number of used DMA slots per TX frame
1205*4882a593Smuzhiyun * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
1206*4882a593Smuzhiyun * the file has to be updated, too!
1207*4882a593Smuzhiyun */
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun old_top_slot = ring->current_slot;
1210*4882a593Smuzhiyun old_used_slots = ring->used_slots;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* Get a slot for the header. */
1213*4882a593Smuzhiyun slot = request_slot(ring);
1214*4882a593Smuzhiyun desc = ops->idx2desc(ring, slot, &meta_hdr);
1215*4882a593Smuzhiyun memset(meta_hdr, 0, sizeof(*meta_hdr));
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
1218*4882a593Smuzhiyun cookie = generate_cookie(ring, slot);
1219*4882a593Smuzhiyun err = b43_generate_txhdr(ring->dev, header,
1220*4882a593Smuzhiyun skb, info, cookie);
1221*4882a593Smuzhiyun if (unlikely(err)) {
1222*4882a593Smuzhiyun ring->current_slot = old_top_slot;
1223*4882a593Smuzhiyun ring->used_slots = old_used_slots;
1224*4882a593Smuzhiyun return err;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
1228*4882a593Smuzhiyun hdrsize, 1);
1229*4882a593Smuzhiyun if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
1230*4882a593Smuzhiyun ring->current_slot = old_top_slot;
1231*4882a593Smuzhiyun ring->used_slots = old_used_slots;
1232*4882a593Smuzhiyun return -EIO;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
1235*4882a593Smuzhiyun hdrsize, 1, 0, 0);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun /* Get a slot for the payload. */
1238*4882a593Smuzhiyun slot = request_slot(ring);
1239*4882a593Smuzhiyun desc = ops->idx2desc(ring, slot, &meta);
1240*4882a593Smuzhiyun memset(meta, 0, sizeof(*meta));
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun meta->skb = skb;
1243*4882a593Smuzhiyun meta->is_last_fragment = true;
1244*4882a593Smuzhiyun priv_info->bouncebuffer = NULL;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
1247*4882a593Smuzhiyun /* create a bounce buffer in zone_dma on mapping failure. */
1248*4882a593Smuzhiyun if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
1249*4882a593Smuzhiyun priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
1250*4882a593Smuzhiyun GFP_ATOMIC | GFP_DMA);
1251*4882a593Smuzhiyun if (!priv_info->bouncebuffer) {
1252*4882a593Smuzhiyun ring->current_slot = old_top_slot;
1253*4882a593Smuzhiyun ring->used_slots = old_used_slots;
1254*4882a593Smuzhiyun err = -ENOMEM;
1255*4882a593Smuzhiyun goto out_unmap_hdr;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
1259*4882a593Smuzhiyun if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
1260*4882a593Smuzhiyun kfree(priv_info->bouncebuffer);
1261*4882a593Smuzhiyun priv_info->bouncebuffer = NULL;
1262*4882a593Smuzhiyun ring->current_slot = old_top_slot;
1263*4882a593Smuzhiyun ring->used_slots = old_used_slots;
1264*4882a593Smuzhiyun err = -EIO;
1265*4882a593Smuzhiyun goto out_unmap_hdr;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1272*4882a593Smuzhiyun /* Tell the firmware about the cookie of the last
1273*4882a593Smuzhiyun * mcast frame, so it can clear the more-data bit in it. */
1274*4882a593Smuzhiyun b43_shm_write16(ring->dev, B43_SHM_SHARED,
1275*4882a593Smuzhiyun B43_SHM_SH_MCASTCOOKIE, cookie);
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun /* Now transfer the whole frame. */
1278*4882a593Smuzhiyun wmb();
1279*4882a593Smuzhiyun ops->poke_tx(ring, next_slot(ring, slot));
1280*4882a593Smuzhiyun return 0;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun out_unmap_hdr:
1283*4882a593Smuzhiyun unmap_descbuffer(ring, meta_hdr->dmaaddr,
1284*4882a593Smuzhiyun hdrsize, 1);
1285*4882a593Smuzhiyun return err;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
should_inject_overflow(struct b43_dmaring * ring)1288*4882a593Smuzhiyun static inline int should_inject_overflow(struct b43_dmaring *ring)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
1291*4882a593Smuzhiyun if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
1292*4882a593Smuzhiyun /* Check if we should inject another ringbuffer overflow
1293*4882a593Smuzhiyun * to test handling of this situation in the stack. */
1294*4882a593Smuzhiyun unsigned long next_overflow;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun next_overflow = ring->last_injected_overflow + HZ;
1297*4882a593Smuzhiyun if (time_after(jiffies, next_overflow)) {
1298*4882a593Smuzhiyun ring->last_injected_overflow = jiffies;
1299*4882a593Smuzhiyun b43dbg(ring->dev->wl,
1300*4882a593Smuzhiyun "Injecting TX ring overflow on "
1301*4882a593Smuzhiyun "DMA controller %d\n", ring->index);
1302*4882a593Smuzhiyun return 1;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun #endif /* CONFIG_B43_DEBUG */
1306*4882a593Smuzhiyun return 0;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
select_ring_by_priority(struct b43_wldev * dev,u8 queue_prio)1310*4882a593Smuzhiyun static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
1311*4882a593Smuzhiyun u8 queue_prio)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun struct b43_dmaring *ring;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun if (dev->qos_enabled) {
1316*4882a593Smuzhiyun /* 0 = highest priority */
1317*4882a593Smuzhiyun switch (queue_prio) {
1318*4882a593Smuzhiyun default:
1319*4882a593Smuzhiyun B43_WARN_ON(1);
1320*4882a593Smuzhiyun fallthrough;
1321*4882a593Smuzhiyun case 0:
1322*4882a593Smuzhiyun ring = dev->dma.tx_ring_AC_VO;
1323*4882a593Smuzhiyun break;
1324*4882a593Smuzhiyun case 1:
1325*4882a593Smuzhiyun ring = dev->dma.tx_ring_AC_VI;
1326*4882a593Smuzhiyun break;
1327*4882a593Smuzhiyun case 2:
1328*4882a593Smuzhiyun ring = dev->dma.tx_ring_AC_BE;
1329*4882a593Smuzhiyun break;
1330*4882a593Smuzhiyun case 3:
1331*4882a593Smuzhiyun ring = dev->dma.tx_ring_AC_BK;
1332*4882a593Smuzhiyun break;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun } else
1335*4882a593Smuzhiyun ring = dev->dma.tx_ring_AC_BE;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun return ring;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
b43_dma_tx(struct b43_wldev * dev,struct sk_buff * skb)1340*4882a593Smuzhiyun int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun struct b43_dmaring *ring;
1343*4882a593Smuzhiyun struct ieee80211_hdr *hdr;
1344*4882a593Smuzhiyun int err = 0;
1345*4882a593Smuzhiyun struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun hdr = (struct ieee80211_hdr *)skb->data;
1348*4882a593Smuzhiyun if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1349*4882a593Smuzhiyun /* The multicast ring will be sent after the DTIM */
1350*4882a593Smuzhiyun ring = dev->dma.tx_ring_mcast;
1351*4882a593Smuzhiyun /* Set the more-data bit. Ucode will clear it on
1352*4882a593Smuzhiyun * the last frame for us. */
1353*4882a593Smuzhiyun hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1354*4882a593Smuzhiyun } else {
1355*4882a593Smuzhiyun /* Decide by priority where to put this frame. */
1356*4882a593Smuzhiyun ring = select_ring_by_priority(
1357*4882a593Smuzhiyun dev, skb_get_queue_mapping(skb));
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun B43_WARN_ON(!ring->tx);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun if (unlikely(ring->stopped)) {
1363*4882a593Smuzhiyun /* We get here only because of a bug in mac80211.
1364*4882a593Smuzhiyun * Because of a race, one packet may be queued after
1365*4882a593Smuzhiyun * the queue is stopped, thus we got called when we shouldn't.
1366*4882a593Smuzhiyun * For now, just refuse the transmit. */
1367*4882a593Smuzhiyun if (b43_debug(dev, B43_DBG_DMAVERBOSE))
1368*4882a593Smuzhiyun b43err(dev->wl, "Packet after queue stopped\n");
1369*4882a593Smuzhiyun err = -ENOSPC;
1370*4882a593Smuzhiyun goto out;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun if (WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME)) {
1374*4882a593Smuzhiyun /* If we get here, we have a real error with the queue
1375*4882a593Smuzhiyun * full, but queues not stopped. */
1376*4882a593Smuzhiyun b43err(dev->wl, "DMA queue overflow\n");
1377*4882a593Smuzhiyun err = -ENOSPC;
1378*4882a593Smuzhiyun goto out;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* Assign the queue number to the ring (if not already done before)
1382*4882a593Smuzhiyun * so TX status handling can use it. The queue to ring mapping is
1383*4882a593Smuzhiyun * static, so we don't need to store it per frame. */
1384*4882a593Smuzhiyun ring->queue_prio = skb_get_queue_mapping(skb);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun err = dma_tx_fragment(ring, skb);
1387*4882a593Smuzhiyun if (unlikely(err == -ENOKEY)) {
1388*4882a593Smuzhiyun /* Drop this packet, as we don't have the encryption key
1389*4882a593Smuzhiyun * anymore and must not transmit it unencrypted. */
1390*4882a593Smuzhiyun ieee80211_free_txskb(dev->wl->hw, skb);
1391*4882a593Smuzhiyun err = 0;
1392*4882a593Smuzhiyun goto out;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun if (unlikely(err)) {
1395*4882a593Smuzhiyun b43err(dev->wl, "DMA tx mapping failure\n");
1396*4882a593Smuzhiyun goto out;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
1399*4882a593Smuzhiyun should_inject_overflow(ring)) {
1400*4882a593Smuzhiyun /* This TX ring is full. */
1401*4882a593Smuzhiyun unsigned int skb_mapping = skb_get_queue_mapping(skb);
1402*4882a593Smuzhiyun ieee80211_stop_queue(dev->wl->hw, skb_mapping);
1403*4882a593Smuzhiyun dev->wl->tx_queue_stopped[skb_mapping] = true;
1404*4882a593Smuzhiyun ring->stopped = true;
1405*4882a593Smuzhiyun if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
1406*4882a593Smuzhiyun b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun out:
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun return err;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
b43_dma_handle_txstatus(struct b43_wldev * dev,const struct b43_txstatus * status)1414*4882a593Smuzhiyun void b43_dma_handle_txstatus(struct b43_wldev *dev,
1415*4882a593Smuzhiyun const struct b43_txstatus *status)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun const struct b43_dma_ops *ops;
1418*4882a593Smuzhiyun struct b43_dmaring *ring;
1419*4882a593Smuzhiyun struct b43_dmadesc_meta *meta;
1420*4882a593Smuzhiyun static const struct b43_txstatus fake; /* filled with 0 */
1421*4882a593Smuzhiyun const struct b43_txstatus *txstat;
1422*4882a593Smuzhiyun int slot, firstused;
1423*4882a593Smuzhiyun bool frame_succeed;
1424*4882a593Smuzhiyun int skip;
1425*4882a593Smuzhiyun static u8 err_out1;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun ring = parse_cookie(dev, status->cookie, &slot);
1428*4882a593Smuzhiyun if (unlikely(!ring))
1429*4882a593Smuzhiyun return;
1430*4882a593Smuzhiyun B43_WARN_ON(!ring->tx);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /* Sanity check: TX packets are processed in-order on one ring.
1433*4882a593Smuzhiyun * Check if the slot deduced from the cookie really is the first
1434*4882a593Smuzhiyun * used slot. */
1435*4882a593Smuzhiyun firstused = ring->current_slot - ring->used_slots + 1;
1436*4882a593Smuzhiyun if (firstused < 0)
1437*4882a593Smuzhiyun firstused = ring->nr_slots + firstused;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun skip = 0;
1440*4882a593Smuzhiyun if (unlikely(slot != firstused)) {
1441*4882a593Smuzhiyun /* This possibly is a firmware bug and will result in
1442*4882a593Smuzhiyun * malfunction, memory leaks and/or stall of DMA functionality.
1443*4882a593Smuzhiyun */
1444*4882a593Smuzhiyun if (slot == next_slot(ring, next_slot(ring, firstused))) {
1445*4882a593Smuzhiyun /* If a single header/data pair was missed, skip over
1446*4882a593Smuzhiyun * the first two slots in an attempt to recover.
1447*4882a593Smuzhiyun */
1448*4882a593Smuzhiyun slot = firstused;
1449*4882a593Smuzhiyun skip = 2;
1450*4882a593Smuzhiyun if (!err_out1) {
1451*4882a593Smuzhiyun /* Report the error once. */
1452*4882a593Smuzhiyun b43dbg(dev->wl,
1453*4882a593Smuzhiyun "Skip on DMA ring %d slot %d.\n",
1454*4882a593Smuzhiyun ring->index, slot);
1455*4882a593Smuzhiyun err_out1 = 1;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun } else {
1458*4882a593Smuzhiyun /* More than a single header/data pair were missed.
1459*4882a593Smuzhiyun * Report this error. If running with open-source
1460*4882a593Smuzhiyun * firmware, then reset the controller to
1461*4882a593Smuzhiyun * revive operation.
1462*4882a593Smuzhiyun */
1463*4882a593Smuzhiyun b43dbg(dev->wl,
1464*4882a593Smuzhiyun "Out of order TX status report on DMA ring %d. Expected %d, but got %d\n",
1465*4882a593Smuzhiyun ring->index, firstused, slot);
1466*4882a593Smuzhiyun if (dev->fw.opensource)
1467*4882a593Smuzhiyun b43_controller_restart(dev, "Out of order TX");
1468*4882a593Smuzhiyun return;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun ops = ring->ops;
1473*4882a593Smuzhiyun while (1) {
1474*4882a593Smuzhiyun B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
1475*4882a593Smuzhiyun /* get meta - ignore returned value */
1476*4882a593Smuzhiyun ops->idx2desc(ring, slot, &meta);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun if (b43_dma_ptr_is_poisoned(meta->skb)) {
1479*4882a593Smuzhiyun b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
1480*4882a593Smuzhiyun "on ring %d\n",
1481*4882a593Smuzhiyun slot, firstused, ring->index);
1482*4882a593Smuzhiyun break;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun if (meta->skb) {
1486*4882a593Smuzhiyun struct b43_private_tx_info *priv_info =
1487*4882a593Smuzhiyun b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun unmap_descbuffer(ring, meta->dmaaddr,
1490*4882a593Smuzhiyun meta->skb->len, 1);
1491*4882a593Smuzhiyun kfree(priv_info->bouncebuffer);
1492*4882a593Smuzhiyun priv_info->bouncebuffer = NULL;
1493*4882a593Smuzhiyun } else {
1494*4882a593Smuzhiyun unmap_descbuffer(ring, meta->dmaaddr,
1495*4882a593Smuzhiyun b43_txhdr_size(dev), 1);
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun if (meta->is_last_fragment) {
1499*4882a593Smuzhiyun struct ieee80211_tx_info *info;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun if (unlikely(!meta->skb)) {
1502*4882a593Smuzhiyun /* This is a scatter-gather fragment of a frame,
1503*4882a593Smuzhiyun * so the skb pointer must not be NULL.
1504*4882a593Smuzhiyun */
1505*4882a593Smuzhiyun b43dbg(dev->wl, "TX status unexpected NULL skb "
1506*4882a593Smuzhiyun "at slot %d (first=%d) on ring %d\n",
1507*4882a593Smuzhiyun slot, firstused, ring->index);
1508*4882a593Smuzhiyun break;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun info = IEEE80211_SKB_CB(meta->skb);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun /*
1514*4882a593Smuzhiyun * Call back to inform the ieee80211 subsystem about
1515*4882a593Smuzhiyun * the status of the transmission. When skipping over
1516*4882a593Smuzhiyun * a missed TX status report, use a status structure
1517*4882a593Smuzhiyun * filled with zeros to indicate that the frame was not
1518*4882a593Smuzhiyun * sent (frame_count 0) and not acknowledged
1519*4882a593Smuzhiyun */
1520*4882a593Smuzhiyun if (unlikely(skip))
1521*4882a593Smuzhiyun txstat = &fake;
1522*4882a593Smuzhiyun else
1523*4882a593Smuzhiyun txstat = status;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun frame_succeed = b43_fill_txstatus_report(dev, info,
1526*4882a593Smuzhiyun txstat);
1527*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
1528*4882a593Smuzhiyun if (frame_succeed)
1529*4882a593Smuzhiyun ring->nr_succeed_tx_packets++;
1530*4882a593Smuzhiyun else
1531*4882a593Smuzhiyun ring->nr_failed_tx_packets++;
1532*4882a593Smuzhiyun ring->nr_total_packet_tries += status->frame_count;
1533*4882a593Smuzhiyun #endif /* DEBUG */
1534*4882a593Smuzhiyun ieee80211_tx_status(dev->wl->hw, meta->skb);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* skb will be freed by ieee80211_tx_status().
1537*4882a593Smuzhiyun * Poison our pointer. */
1538*4882a593Smuzhiyun meta->skb = B43_DMA_PTR_POISON;
1539*4882a593Smuzhiyun } else {
1540*4882a593Smuzhiyun /* No need to call free_descriptor_buffer here, as
1541*4882a593Smuzhiyun * this is only the txhdr, which is not allocated.
1542*4882a593Smuzhiyun */
1543*4882a593Smuzhiyun if (unlikely(meta->skb)) {
1544*4882a593Smuzhiyun b43dbg(dev->wl, "TX status unexpected non-NULL skb "
1545*4882a593Smuzhiyun "at slot %d (first=%d) on ring %d\n",
1546*4882a593Smuzhiyun slot, firstused, ring->index);
1547*4882a593Smuzhiyun break;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun /* Everything unmapped and free'd. So it's not used anymore. */
1552*4882a593Smuzhiyun ring->used_slots--;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun if (meta->is_last_fragment && !skip) {
1555*4882a593Smuzhiyun /* This is the last scatter-gather
1556*4882a593Smuzhiyun * fragment of the frame. We are done. */
1557*4882a593Smuzhiyun break;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun slot = next_slot(ring, slot);
1560*4882a593Smuzhiyun if (skip > 0)
1561*4882a593Smuzhiyun --skip;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun if (ring->stopped) {
1564*4882a593Smuzhiyun B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
1565*4882a593Smuzhiyun ring->stopped = false;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (dev->wl->tx_queue_stopped[ring->queue_prio]) {
1569*4882a593Smuzhiyun dev->wl->tx_queue_stopped[ring->queue_prio] = false;
1570*4882a593Smuzhiyun } else {
1571*4882a593Smuzhiyun /* If the driver queue is running wake the corresponding
1572*4882a593Smuzhiyun * mac80211 queue. */
1573*4882a593Smuzhiyun ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
1574*4882a593Smuzhiyun if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
1575*4882a593Smuzhiyun b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun /* Add work to the queue. */
1579*4882a593Smuzhiyun ieee80211_queue_work(dev->wl->hw, &dev->wl->tx_work);
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
dma_rx(struct b43_dmaring * ring,int * slot)1582*4882a593Smuzhiyun static void dma_rx(struct b43_dmaring *ring, int *slot)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun const struct b43_dma_ops *ops = ring->ops;
1585*4882a593Smuzhiyun struct b43_dmadesc_generic *desc;
1586*4882a593Smuzhiyun struct b43_dmadesc_meta *meta;
1587*4882a593Smuzhiyun struct b43_rxhdr_fw4 *rxhdr;
1588*4882a593Smuzhiyun struct sk_buff *skb;
1589*4882a593Smuzhiyun u16 len;
1590*4882a593Smuzhiyun int err;
1591*4882a593Smuzhiyun dma_addr_t dmaaddr;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun desc = ops->idx2desc(ring, *slot, &meta);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
1596*4882a593Smuzhiyun skb = meta->skb;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
1599*4882a593Smuzhiyun len = le16_to_cpu(rxhdr->frame_len);
1600*4882a593Smuzhiyun if (len == 0) {
1601*4882a593Smuzhiyun int i = 0;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun do {
1604*4882a593Smuzhiyun udelay(2);
1605*4882a593Smuzhiyun barrier();
1606*4882a593Smuzhiyun len = le16_to_cpu(rxhdr->frame_len);
1607*4882a593Smuzhiyun } while (len == 0 && i++ < 5);
1608*4882a593Smuzhiyun if (unlikely(len == 0)) {
1609*4882a593Smuzhiyun dmaaddr = meta->dmaaddr;
1610*4882a593Smuzhiyun goto drop_recycle_buffer;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
1614*4882a593Smuzhiyun /* Something went wrong with the DMA.
1615*4882a593Smuzhiyun * The device did not touch the buffer and did not overwrite the poison. */
1616*4882a593Smuzhiyun b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
1617*4882a593Smuzhiyun dmaaddr = meta->dmaaddr;
1618*4882a593Smuzhiyun goto drop_recycle_buffer;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) {
1621*4882a593Smuzhiyun /* The data did not fit into one descriptor buffer
1622*4882a593Smuzhiyun * and is split over multiple buffers.
1623*4882a593Smuzhiyun * This should never happen, as we try to allocate buffers
1624*4882a593Smuzhiyun * big enough. So simply ignore this packet.
1625*4882a593Smuzhiyun */
1626*4882a593Smuzhiyun int cnt = 0;
1627*4882a593Smuzhiyun s32 tmp = len;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun while (1) {
1630*4882a593Smuzhiyun desc = ops->idx2desc(ring, *slot, &meta);
1631*4882a593Smuzhiyun /* recycle the descriptor buffer. */
1632*4882a593Smuzhiyun b43_poison_rx_buffer(ring, meta->skb);
1633*4882a593Smuzhiyun sync_descbuffer_for_device(ring, meta->dmaaddr,
1634*4882a593Smuzhiyun ring->rx_buffersize);
1635*4882a593Smuzhiyun *slot = next_slot(ring, *slot);
1636*4882a593Smuzhiyun cnt++;
1637*4882a593Smuzhiyun tmp -= ring->rx_buffersize;
1638*4882a593Smuzhiyun if (tmp <= 0)
1639*4882a593Smuzhiyun break;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun b43err(ring->dev->wl, "DMA RX buffer too small "
1642*4882a593Smuzhiyun "(len: %u, buffer: %u, nr-dropped: %d)\n",
1643*4882a593Smuzhiyun len, ring->rx_buffersize, cnt);
1644*4882a593Smuzhiyun goto drop;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun dmaaddr = meta->dmaaddr;
1648*4882a593Smuzhiyun err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
1649*4882a593Smuzhiyun if (unlikely(err)) {
1650*4882a593Smuzhiyun b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
1651*4882a593Smuzhiyun goto drop_recycle_buffer;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
1655*4882a593Smuzhiyun skb_put(skb, len + ring->frameoffset);
1656*4882a593Smuzhiyun skb_pull(skb, ring->frameoffset);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun b43_rx(ring->dev, skb, rxhdr);
1659*4882a593Smuzhiyun drop:
1660*4882a593Smuzhiyun return;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun drop_recycle_buffer:
1663*4882a593Smuzhiyun /* Poison and recycle the RX buffer. */
1664*4882a593Smuzhiyun b43_poison_rx_buffer(ring, skb);
1665*4882a593Smuzhiyun sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun
b43_dma_handle_rx_overflow(struct b43_dmaring * ring)1668*4882a593Smuzhiyun void b43_dma_handle_rx_overflow(struct b43_dmaring *ring)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun int current_slot, previous_slot;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun B43_WARN_ON(ring->tx);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /* Device has filled all buffers, drop all packets and let TCP
1675*4882a593Smuzhiyun * decrease speed.
1676*4882a593Smuzhiyun * Decrement RX index by one will let the device to see all slots
1677*4882a593Smuzhiyun * as free again
1678*4882a593Smuzhiyun */
1679*4882a593Smuzhiyun /*
1680*4882a593Smuzhiyun *TODO: How to increase rx_drop in mac80211?
1681*4882a593Smuzhiyun */
1682*4882a593Smuzhiyun current_slot = ring->ops->get_current_rxslot(ring);
1683*4882a593Smuzhiyun previous_slot = prev_slot(ring, current_slot);
1684*4882a593Smuzhiyun ring->ops->set_current_rxslot(ring, previous_slot);
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
b43_dma_rx(struct b43_dmaring * ring)1687*4882a593Smuzhiyun void b43_dma_rx(struct b43_dmaring *ring)
1688*4882a593Smuzhiyun {
1689*4882a593Smuzhiyun const struct b43_dma_ops *ops = ring->ops;
1690*4882a593Smuzhiyun int slot, current_slot;
1691*4882a593Smuzhiyun int used_slots = 0;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun B43_WARN_ON(ring->tx);
1694*4882a593Smuzhiyun current_slot = ops->get_current_rxslot(ring);
1695*4882a593Smuzhiyun B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun slot = ring->current_slot;
1698*4882a593Smuzhiyun for (; slot != current_slot; slot = next_slot(ring, slot)) {
1699*4882a593Smuzhiyun dma_rx(ring, &slot);
1700*4882a593Smuzhiyun update_max_used_slots(ring, ++used_slots);
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun wmb();
1703*4882a593Smuzhiyun ops->set_current_rxslot(ring, slot);
1704*4882a593Smuzhiyun ring->current_slot = slot;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun
b43_dma_tx_suspend_ring(struct b43_dmaring * ring)1707*4882a593Smuzhiyun static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
1708*4882a593Smuzhiyun {
1709*4882a593Smuzhiyun B43_WARN_ON(!ring->tx);
1710*4882a593Smuzhiyun ring->ops->tx_suspend(ring);
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun
b43_dma_tx_resume_ring(struct b43_dmaring * ring)1713*4882a593Smuzhiyun static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun B43_WARN_ON(!ring->tx);
1716*4882a593Smuzhiyun ring->ops->tx_resume(ring);
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
b43_dma_tx_suspend(struct b43_wldev * dev)1719*4882a593Smuzhiyun void b43_dma_tx_suspend(struct b43_wldev *dev)
1720*4882a593Smuzhiyun {
1721*4882a593Smuzhiyun b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
1722*4882a593Smuzhiyun b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
1723*4882a593Smuzhiyun b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
1724*4882a593Smuzhiyun b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
1725*4882a593Smuzhiyun b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
1726*4882a593Smuzhiyun b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
b43_dma_tx_resume(struct b43_wldev * dev)1729*4882a593Smuzhiyun void b43_dma_tx_resume(struct b43_wldev *dev)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
1732*4882a593Smuzhiyun b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
1733*4882a593Smuzhiyun b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
1734*4882a593Smuzhiyun b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
1735*4882a593Smuzhiyun b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
1736*4882a593Smuzhiyun b43_power_saving_ctl_bits(dev, 0);
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
direct_fifo_rx(struct b43_wldev * dev,enum b43_dmatype type,u16 mmio_base,bool enable)1739*4882a593Smuzhiyun static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
1740*4882a593Smuzhiyun u16 mmio_base, bool enable)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun u32 ctl;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun if (type == B43_DMA_64BIT) {
1745*4882a593Smuzhiyun ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
1746*4882a593Smuzhiyun ctl &= ~B43_DMA64_RXDIRECTFIFO;
1747*4882a593Smuzhiyun if (enable)
1748*4882a593Smuzhiyun ctl |= B43_DMA64_RXDIRECTFIFO;
1749*4882a593Smuzhiyun b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
1750*4882a593Smuzhiyun } else {
1751*4882a593Smuzhiyun ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
1752*4882a593Smuzhiyun ctl &= ~B43_DMA32_RXDIRECTFIFO;
1753*4882a593Smuzhiyun if (enable)
1754*4882a593Smuzhiyun ctl |= B43_DMA32_RXDIRECTFIFO;
1755*4882a593Smuzhiyun b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
1760*4882a593Smuzhiyun * This is called from PIO code, so DMA structures are not available. */
b43_dma_direct_fifo_rx(struct b43_wldev * dev,unsigned int engine_index,bool enable)1761*4882a593Smuzhiyun void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
1762*4882a593Smuzhiyun unsigned int engine_index, bool enable)
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun enum b43_dmatype type;
1765*4882a593Smuzhiyun u16 mmio_base;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun type = b43_engine_type(dev);
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun mmio_base = b43_dmacontroller_base(type, engine_index);
1770*4882a593Smuzhiyun direct_fifo_rx(dev, type, mmio_base, enable);
1771*4882a593Smuzhiyun }
1772