xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/broadcom/b43/b43.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef B43_H_
3*4882a593Smuzhiyun #define B43_H_
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/spinlock.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/hw_random.h>
9*4882a593Smuzhiyun #include <linux/bcma/bcma.h>
10*4882a593Smuzhiyun #include <linux/ssb/ssb.h>
11*4882a593Smuzhiyun #include <linux/completion.h>
12*4882a593Smuzhiyun #include <net/mac80211.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "debugfs.h"
15*4882a593Smuzhiyun #include "leds.h"
16*4882a593Smuzhiyun #include "rfkill.h"
17*4882a593Smuzhiyun #include "bus.h"
18*4882a593Smuzhiyun #include "lo.h"
19*4882a593Smuzhiyun #include "phy_common.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
23*4882a593Smuzhiyun # define B43_DEBUG	1
24*4882a593Smuzhiyun #else
25*4882a593Smuzhiyun # define B43_DEBUG	0
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* MMIO offsets */
29*4882a593Smuzhiyun #define B43_MMIO_DMA0_REASON		0x20
30*4882a593Smuzhiyun #define B43_MMIO_DMA0_IRQ_MASK		0x24
31*4882a593Smuzhiyun #define B43_MMIO_DMA1_REASON		0x28
32*4882a593Smuzhiyun #define B43_MMIO_DMA1_IRQ_MASK		0x2C
33*4882a593Smuzhiyun #define B43_MMIO_DMA2_REASON		0x30
34*4882a593Smuzhiyun #define B43_MMIO_DMA2_IRQ_MASK		0x34
35*4882a593Smuzhiyun #define B43_MMIO_DMA3_REASON		0x38
36*4882a593Smuzhiyun #define B43_MMIO_DMA3_IRQ_MASK		0x3C
37*4882a593Smuzhiyun #define B43_MMIO_DMA4_REASON		0x40
38*4882a593Smuzhiyun #define B43_MMIO_DMA4_IRQ_MASK		0x44
39*4882a593Smuzhiyun #define B43_MMIO_DMA5_REASON		0x48
40*4882a593Smuzhiyun #define B43_MMIO_DMA5_IRQ_MASK		0x4C
41*4882a593Smuzhiyun #define B43_MMIO_MACCTL			0x120	/* MAC control */
42*4882a593Smuzhiyun #define B43_MMIO_MACCMD			0x124	/* MAC command */
43*4882a593Smuzhiyun #define B43_MMIO_GEN_IRQ_REASON		0x128
44*4882a593Smuzhiyun #define B43_MMIO_GEN_IRQ_MASK		0x12C
45*4882a593Smuzhiyun #define B43_MMIO_RAM_CONTROL		0x130
46*4882a593Smuzhiyun #define B43_MMIO_RAM_DATA		0x134
47*4882a593Smuzhiyun #define B43_MMIO_PS_STATUS		0x140
48*4882a593Smuzhiyun #define B43_MMIO_RADIO_HWENABLED_HI	0x158
49*4882a593Smuzhiyun #define B43_MMIO_MAC_HW_CAP		0x15C	/* MAC capabilities (corerev >= 13) */
50*4882a593Smuzhiyun #define B43_MMIO_SHM_CONTROL		0x160
51*4882a593Smuzhiyun #define B43_MMIO_SHM_DATA		0x164
52*4882a593Smuzhiyun #define B43_MMIO_SHM_DATA_UNALIGNED	0x166
53*4882a593Smuzhiyun #define B43_MMIO_XMITSTAT_0		0x170
54*4882a593Smuzhiyun #define B43_MMIO_XMITSTAT_1		0x174
55*4882a593Smuzhiyun #define B43_MMIO_REV3PLUS_TSF_LOW	0x180	/* core rev >= 3 only */
56*4882a593Smuzhiyun #define B43_MMIO_REV3PLUS_TSF_HIGH	0x184	/* core rev >= 3 only */
57*4882a593Smuzhiyun #define B43_MMIO_TSF_CFP_REP		0x188
58*4882a593Smuzhiyun #define B43_MMIO_TSF_CFP_START		0x18C
59*4882a593Smuzhiyun #define B43_MMIO_TSF_CFP_MAXDUR		0x190
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* 32-bit DMA */
62*4882a593Smuzhiyun #define B43_MMIO_DMA32_BASE0		0x200
63*4882a593Smuzhiyun #define B43_MMIO_DMA32_BASE1		0x220
64*4882a593Smuzhiyun #define B43_MMIO_DMA32_BASE2		0x240
65*4882a593Smuzhiyun #define B43_MMIO_DMA32_BASE3		0x260
66*4882a593Smuzhiyun #define B43_MMIO_DMA32_BASE4		0x280
67*4882a593Smuzhiyun #define B43_MMIO_DMA32_BASE5		0x2A0
68*4882a593Smuzhiyun /* 64-bit DMA */
69*4882a593Smuzhiyun #define B43_MMIO_DMA64_BASE0		0x200
70*4882a593Smuzhiyun #define B43_MMIO_DMA64_BASE1		0x240
71*4882a593Smuzhiyun #define B43_MMIO_DMA64_BASE2		0x280
72*4882a593Smuzhiyun #define B43_MMIO_DMA64_BASE3		0x2C0
73*4882a593Smuzhiyun #define B43_MMIO_DMA64_BASE4		0x300
74*4882a593Smuzhiyun #define B43_MMIO_DMA64_BASE5		0x340
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* PIO on core rev < 11 */
77*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE0		0x300
78*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE1		0x310
79*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE2		0x320
80*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE3		0x330
81*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE4		0x340
82*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE5		0x350
83*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE6		0x360
84*4882a593Smuzhiyun #define B43_MMIO_PIO_BASE7		0x370
85*4882a593Smuzhiyun /* PIO on core rev >= 11 */
86*4882a593Smuzhiyun #define B43_MMIO_PIO11_BASE0		0x200
87*4882a593Smuzhiyun #define B43_MMIO_PIO11_BASE1		0x240
88*4882a593Smuzhiyun #define B43_MMIO_PIO11_BASE2		0x280
89*4882a593Smuzhiyun #define B43_MMIO_PIO11_BASE3		0x2C0
90*4882a593Smuzhiyun #define B43_MMIO_PIO11_BASE4		0x300
91*4882a593Smuzhiyun #define B43_MMIO_PIO11_BASE5		0x340
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define B43_MMIO_RADIO24_CONTROL	0x3D8	/* core rev >= 24 only */
94*4882a593Smuzhiyun #define B43_MMIO_RADIO24_DATA		0x3DA	/* core rev >= 24 only */
95*4882a593Smuzhiyun #define B43_MMIO_PHY_VER		0x3E0
96*4882a593Smuzhiyun #define B43_MMIO_PHY_RADIO		0x3E2
97*4882a593Smuzhiyun #define B43_MMIO_PHY0			0x3E6
98*4882a593Smuzhiyun #define B43_MMIO_ANTENNA		0x3E8
99*4882a593Smuzhiyun #define B43_MMIO_CHANNEL		0x3F0
100*4882a593Smuzhiyun #define B43_MMIO_CHANNEL_EXT		0x3F4
101*4882a593Smuzhiyun #define B43_MMIO_RADIO_CONTROL		0x3F6
102*4882a593Smuzhiyun #define B43_MMIO_RADIO_DATA_HIGH	0x3F8
103*4882a593Smuzhiyun #define B43_MMIO_RADIO_DATA_LOW		0x3FA
104*4882a593Smuzhiyun #define B43_MMIO_PHY_CONTROL		0x3FC
105*4882a593Smuzhiyun #define B43_MMIO_PHY_DATA		0x3FE
106*4882a593Smuzhiyun #define B43_MMIO_MACFILTER_CONTROL	0x420
107*4882a593Smuzhiyun #define B43_MMIO_MACFILTER_DATA		0x422
108*4882a593Smuzhiyun #define B43_MMIO_RCMTA_COUNT		0x43C
109*4882a593Smuzhiyun #define B43_MMIO_PSM_PHY_HDR		0x492
110*4882a593Smuzhiyun #define B43_MMIO_RADIO_HWENABLED_LO	0x49A
111*4882a593Smuzhiyun #define B43_MMIO_GPIO_CONTROL		0x49C
112*4882a593Smuzhiyun #define B43_MMIO_GPIO_MASK		0x49E
113*4882a593Smuzhiyun #define B43_MMIO_TXE0_CTL		0x500
114*4882a593Smuzhiyun #define B43_MMIO_TXE0_AUX		0x502
115*4882a593Smuzhiyun #define B43_MMIO_TXE0_TS_LOC		0x504
116*4882a593Smuzhiyun #define B43_MMIO_TXE0_TIME_OUT		0x506
117*4882a593Smuzhiyun #define B43_MMIO_TXE0_WM_0		0x508
118*4882a593Smuzhiyun #define B43_MMIO_TXE0_WM_1		0x50A
119*4882a593Smuzhiyun #define B43_MMIO_TXE0_PHYCTL		0x50C
120*4882a593Smuzhiyun #define B43_MMIO_TXE0_STATUS		0x50E
121*4882a593Smuzhiyun #define B43_MMIO_TXE0_MMPLCP0		0x510
122*4882a593Smuzhiyun #define B43_MMIO_TXE0_MMPLCP1		0x512
123*4882a593Smuzhiyun #define B43_MMIO_TXE0_PHYCTL1		0x514
124*4882a593Smuzhiyun #define B43_MMIO_XMTFIFODEF		0x520
125*4882a593Smuzhiyun #define B43_MMIO_XMTFIFO_FRAME_CNT	0x522	/* core rev>= 16 only */
126*4882a593Smuzhiyun #define B43_MMIO_XMTFIFO_BYTE_CNT	0x524	/* core rev>= 16 only */
127*4882a593Smuzhiyun #define B43_MMIO_XMTFIFO_HEAD		0x526	/* core rev>= 16 only */
128*4882a593Smuzhiyun #define B43_MMIO_XMTFIFO_RD_PTR		0x528	/* core rev>= 16 only */
129*4882a593Smuzhiyun #define B43_MMIO_XMTFIFO_WR_PTR		0x52A	/* core rev>= 16 only */
130*4882a593Smuzhiyun #define B43_MMIO_XMTFIFODEF1		0x52C	/* core rev>= 16 only */
131*4882a593Smuzhiyun #define B43_MMIO_XMTFIFOCMD		0x540
132*4882a593Smuzhiyun #define B43_MMIO_XMTFIFOFLUSH		0x542
133*4882a593Smuzhiyun #define B43_MMIO_XMTFIFOTHRESH		0x544
134*4882a593Smuzhiyun #define B43_MMIO_XMTFIFORDY		0x546
135*4882a593Smuzhiyun #define B43_MMIO_XMTFIFOPRIRDY		0x548
136*4882a593Smuzhiyun #define B43_MMIO_XMTFIFORQPRI		0x54A
137*4882a593Smuzhiyun #define B43_MMIO_XMTTPLATETXPTR		0x54C
138*4882a593Smuzhiyun #define B43_MMIO_XMTTPLATEPTR		0x550
139*4882a593Smuzhiyun #define B43_MMIO_SMPL_CLCT_STRPTR	0x552	/* core rev>= 22 only */
140*4882a593Smuzhiyun #define B43_MMIO_SMPL_CLCT_STPPTR	0x554	/* core rev>= 22 only */
141*4882a593Smuzhiyun #define B43_MMIO_SMPL_CLCT_CURPTR	0x556	/* core rev>= 22 only */
142*4882a593Smuzhiyun #define B43_MMIO_XMTTPLATEDATALO	0x560
143*4882a593Smuzhiyun #define B43_MMIO_XMTTPLATEDATAHI	0x562
144*4882a593Smuzhiyun #define B43_MMIO_XMTSEL			0x568
145*4882a593Smuzhiyun #define B43_MMIO_XMTTXCNT		0x56A
146*4882a593Smuzhiyun #define B43_MMIO_XMTTXSHMADDR		0x56C
147*4882a593Smuzhiyun #define B43_MMIO_TSF_CFP_START_LOW	0x604
148*4882a593Smuzhiyun #define B43_MMIO_TSF_CFP_START_HIGH	0x606
149*4882a593Smuzhiyun #define B43_MMIO_TSF_CFP_PRETBTT	0x612
150*4882a593Smuzhiyun #define B43_MMIO_TSF_CLK_FRAC_LOW	0x62E
151*4882a593Smuzhiyun #define B43_MMIO_TSF_CLK_FRAC_HIGH	0x630
152*4882a593Smuzhiyun #define B43_MMIO_TSF_0			0x632	/* core rev < 3 only */
153*4882a593Smuzhiyun #define B43_MMIO_TSF_1			0x634	/* core rev < 3 only */
154*4882a593Smuzhiyun #define B43_MMIO_TSF_2			0x636	/* core rev < 3 only */
155*4882a593Smuzhiyun #define B43_MMIO_TSF_3			0x638	/* core rev < 3 only */
156*4882a593Smuzhiyun #define B43_MMIO_RNG			0x65A
157*4882a593Smuzhiyun #define B43_MMIO_IFSSLOT		0x684	/* Interframe slot time */
158*4882a593Smuzhiyun #define B43_MMIO_IFSCTL			0x688	/* Interframe space control */
159*4882a593Smuzhiyun #define B43_MMIO_IFSSTAT		0x690
160*4882a593Smuzhiyun #define B43_MMIO_IFSMEDBUSYCTL		0x692
161*4882a593Smuzhiyun #define B43_MMIO_IFTXDUR		0x694
162*4882a593Smuzhiyun #define  B43_MMIO_IFSCTL_USE_EDCF	0x0004
163*4882a593Smuzhiyun #define B43_MMIO_POWERUP_DELAY		0x6A8
164*4882a593Smuzhiyun #define B43_MMIO_BTCOEX_CTL		0x6B4 /* Bluetooth Coexistence Control */
165*4882a593Smuzhiyun #define B43_MMIO_BTCOEX_STAT		0x6B6 /* Bluetooth Coexistence Status */
166*4882a593Smuzhiyun #define B43_MMIO_BTCOEX_TXCTL		0x6B8 /* Bluetooth Coexistence Transmit Control */
167*4882a593Smuzhiyun #define B43_MMIO_WEPCTL			0x7C0
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* SPROM boardflags_lo values */
170*4882a593Smuzhiyun #define B43_BFL_BTCOEXIST		0x0001	/* implements Bluetooth coexistance */
171*4882a593Smuzhiyun #define B43_BFL_PACTRL			0x0002	/* GPIO 9 controlling the PA */
172*4882a593Smuzhiyun #define B43_BFL_AIRLINEMODE		0x0004	/* implements GPIO 13 radio disable indication */
173*4882a593Smuzhiyun #define B43_BFL_RSSI			0x0008	/* software calculates nrssi slope. */
174*4882a593Smuzhiyun #define B43_BFL_ENETSPI			0x0010	/* has ephy roboswitch spi */
175*4882a593Smuzhiyun #define B43_BFL_XTAL_NOSLOW		0x0020	/* no slow clock available */
176*4882a593Smuzhiyun #define B43_BFL_CCKHIPWR		0x0040	/* can do high power CCK transmission */
177*4882a593Smuzhiyun #define B43_BFL_ENETADM			0x0080	/* has ADMtek switch */
178*4882a593Smuzhiyun #define B43_BFL_ENETVLAN		0x0100	/* can do vlan */
179*4882a593Smuzhiyun #define B43_BFL_AFTERBURNER		0x0200	/* supports Afterburner mode */
180*4882a593Smuzhiyun #define B43_BFL_NOPCI			0x0400	/* leaves PCI floating */
181*4882a593Smuzhiyun #define B43_BFL_FEM			0x0800	/* supports the Front End Module */
182*4882a593Smuzhiyun #define B43_BFL_EXTLNA			0x1000	/* has an external LNA */
183*4882a593Smuzhiyun #define B43_BFL_HGPA			0x2000	/* had high gain PA */
184*4882a593Smuzhiyun #define B43_BFL_BTCMOD			0x4000	/* BFL_BTCOEXIST is given in alternate GPIOs */
185*4882a593Smuzhiyun #define B43_BFL_ALTIQ			0x8000	/* alternate I/Q settings */
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* SPROM boardflags_hi values */
188*4882a593Smuzhiyun #define B43_BFH_NOPA			0x0001	/* has no PA */
189*4882a593Smuzhiyun #define B43_BFH_RSSIINV			0x0002	/* RSSI uses positive slope (not TSSI) */
190*4882a593Smuzhiyun #define B43_BFH_PAREF			0x0004	/* uses the PARef LDO */
191*4882a593Smuzhiyun #define B43_BFH_3TSWITCH		0x0008	/* uses a triple throw switch shared
192*4882a593Smuzhiyun 						 * with bluetooth */
193*4882a593Smuzhiyun #define B43_BFH_PHASESHIFT		0x0010	/* can support phase shifter */
194*4882a593Smuzhiyun #define B43_BFH_BUCKBOOST		0x0020	/* has buck/booster */
195*4882a593Smuzhiyun #define B43_BFH_FEM_BT			0x0040	/* has FEM and switch to share antenna
196*4882a593Smuzhiyun 						 * with bluetooth */
197*4882a593Smuzhiyun #define B43_BFH_NOCBUCK			0x0080
198*4882a593Smuzhiyun #define B43_BFH_PALDO			0x0200
199*4882a593Smuzhiyun #define B43_BFH_EXTLNA_5GHZ		0x1000	/* has an external LNA (5GHz mode) */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* SPROM boardflags2_lo values */
202*4882a593Smuzhiyun #define B43_BFL2_RXBB_INT_REG_DIS	0x0001	/* external RX BB regulator present */
203*4882a593Smuzhiyun #define B43_BFL2_APLL_WAR		0x0002	/* alternative A-band PLL settings implemented */
204*4882a593Smuzhiyun #define B43_BFL2_TXPWRCTRL_EN 		0x0004	/* permits enabling TX Power Control */
205*4882a593Smuzhiyun #define B43_BFL2_2X4_DIV		0x0008	/* 2x4 diversity switch */
206*4882a593Smuzhiyun #define B43_BFL2_5G_PWRGAIN		0x0010	/* supports 5G band power gain */
207*4882a593Smuzhiyun #define B43_BFL2_PCIEWAR_OVR		0x0020	/* overrides ASPM and Clkreq settings */
208*4882a593Smuzhiyun #define B43_BFL2_CAESERS_BRD		0x0040	/* is Caesers board (unused) */
209*4882a593Smuzhiyun #define B43_BFL2_BTC3WIRE		0x0080	/* used 3-wire bluetooth coexist */
210*4882a593Smuzhiyun #define B43_BFL2_SKWRKFEM_BRD		0x0100	/* 4321mcm93 uses Skyworks FEM */
211*4882a593Smuzhiyun #define B43_BFL2_SPUR_WAR		0x0200	/* has a workaround for clock-harmonic spurs */
212*4882a593Smuzhiyun #define B43_BFL2_GPLL_WAR		0x0400	/* altenative G-band PLL settings implemented */
213*4882a593Smuzhiyun #define B43_BFL2_SINGLEANT_CCK		0x1000
214*4882a593Smuzhiyun #define B43_BFL2_2G_SPUR_WAR		0x2000
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* SPROM boardflags2_hi values */
217*4882a593Smuzhiyun #define B43_BFH2_GPLL_WAR2		0x0001
218*4882a593Smuzhiyun #define B43_BFH2_IPALVLSHIFT_3P3	0x0002
219*4882a593Smuzhiyun #define B43_BFH2_INTERNDET_TXIQCAL	0x0004
220*4882a593Smuzhiyun #define B43_BFH2_XTALBUFOUTEN		0x0008
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* GPIO register offset, in both ChipCommon and PCI core. */
223*4882a593Smuzhiyun #define B43_GPIO_CONTROL		0x6c
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* SHM Routing */
226*4882a593Smuzhiyun enum {
227*4882a593Smuzhiyun 	B43_SHM_UCODE,		/* Microcode memory */
228*4882a593Smuzhiyun 	B43_SHM_SHARED,		/* Shared memory */
229*4882a593Smuzhiyun 	B43_SHM_SCRATCH,	/* Scratch memory */
230*4882a593Smuzhiyun 	B43_SHM_HW,		/* Internal hardware register */
231*4882a593Smuzhiyun 	B43_SHM_RCMTA,		/* Receive match transmitter address (rev >= 5 only) */
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun /* SHM Routing modifiers */
234*4882a593Smuzhiyun #define B43_SHM_AUTOINC_R		0x0200	/* Auto-increment address on read */
235*4882a593Smuzhiyun #define B43_SHM_AUTOINC_W		0x0100	/* Auto-increment address on write */
236*4882a593Smuzhiyun #define B43_SHM_AUTOINC_RW		(B43_SHM_AUTOINC_R | \
237*4882a593Smuzhiyun 					 B43_SHM_AUTOINC_W)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* Misc SHM_SHARED offsets */
240*4882a593Smuzhiyun #define B43_SHM_SH_WLCOREREV		0x0016	/* 802.11 core revision */
241*4882a593Smuzhiyun #define B43_SHM_SH_PCTLWDPOS		0x0008
242*4882a593Smuzhiyun #define B43_SHM_SH_RXPADOFF		0x0034	/* RX Padding data offset (PIO only) */
243*4882a593Smuzhiyun #define B43_SHM_SH_FWCAPA		0x0042	/* Firmware capabilities (Opensource firmware only) */
244*4882a593Smuzhiyun #define B43_SHM_SH_PHYVER		0x0050	/* PHY version */
245*4882a593Smuzhiyun #define B43_SHM_SH_PHYTYPE		0x0052	/* PHY type */
246*4882a593Smuzhiyun #define B43_SHM_SH_ANTSWAP		0x005C	/* Antenna swap threshold */
247*4882a593Smuzhiyun #define B43_SHM_SH_HOSTF1		0x005E	/* Hostflags 1 for ucode options */
248*4882a593Smuzhiyun #define B43_SHM_SH_HOSTF2		0x0060	/* Hostflags 2 for ucode options */
249*4882a593Smuzhiyun #define B43_SHM_SH_HOSTF3		0x0062	/* Hostflags 3 for ucode options */
250*4882a593Smuzhiyun #define B43_SHM_SH_RFATT		0x0064	/* Current radio attenuation value */
251*4882a593Smuzhiyun #define B43_SHM_SH_RADAR		0x0066	/* Radar register */
252*4882a593Smuzhiyun #define B43_SHM_SH_PHYTXNOI		0x006E	/* PHY noise directly after TX (lower 8bit only) */
253*4882a593Smuzhiyun #define B43_SHM_SH_RFRXSP1		0x0072	/* RF RX SP Register 1 */
254*4882a593Smuzhiyun #define B43_SHM_SH_HOSTF4		0x0078	/* Hostflags 4 for ucode options */
255*4882a593Smuzhiyun #define B43_SHM_SH_CHAN			0x00A0	/* Current channel (low 8bit only) */
256*4882a593Smuzhiyun #define  B43_SHM_SH_CHAN_5GHZ		0x0100	/* Bit set, if 5 Ghz channel */
257*4882a593Smuzhiyun #define  B43_SHM_SH_CHAN_40MHZ		0x0200	/* Bit set, if 40 Mhz channel width */
258*4882a593Smuzhiyun #define B43_SHM_SH_MACHW_L		0x00C0	/* Location where the ucode expects the MAC capabilities */
259*4882a593Smuzhiyun #define B43_SHM_SH_MACHW_H		0x00C2	/* Location where the ucode expects the MAC capabilities */
260*4882a593Smuzhiyun #define B43_SHM_SH_HOSTF5		0x00D4	/* Hostflags 5 for ucode options */
261*4882a593Smuzhiyun #define B43_SHM_SH_BCMCFIFOID		0x0108	/* Last posted cookie to the bcast/mcast FIFO */
262*4882a593Smuzhiyun /* TSSI information */
263*4882a593Smuzhiyun #define B43_SHM_SH_TSSI_CCK		0x0058	/* TSSI for last 4 CCK frames (32bit) */
264*4882a593Smuzhiyun #define B43_SHM_SH_TSSI_OFDM_A		0x0068	/* TSSI for last 4 OFDM frames (32bit) */
265*4882a593Smuzhiyun #define B43_SHM_SH_TSSI_OFDM_G		0x0070	/* TSSI for last 4 OFDM frames (32bit) */
266*4882a593Smuzhiyun #define  B43_TSSI_MAX			0x7F	/* Max value for one TSSI value */
267*4882a593Smuzhiyun /* SHM_SHARED TX FIFO variables */
268*4882a593Smuzhiyun #define B43_SHM_SH_SIZE01		0x0098	/* TX FIFO size for FIFO 0 (low) and 1 (high) */
269*4882a593Smuzhiyun #define B43_SHM_SH_SIZE23		0x009A	/* TX FIFO size for FIFO 2 and 3 */
270*4882a593Smuzhiyun #define B43_SHM_SH_SIZE45		0x009C	/* TX FIFO size for FIFO 4 and 5 */
271*4882a593Smuzhiyun #define B43_SHM_SH_SIZE67		0x009E	/* TX FIFO size for FIFO 6 and 7 */
272*4882a593Smuzhiyun /* SHM_SHARED background noise */
273*4882a593Smuzhiyun #define B43_SHM_SH_JSSI0		0x0088	/* Measure JSSI 0 */
274*4882a593Smuzhiyun #define B43_SHM_SH_JSSI1		0x008A	/* Measure JSSI 1 */
275*4882a593Smuzhiyun #define B43_SHM_SH_JSSIAUX		0x008C	/* Measure JSSI AUX */
276*4882a593Smuzhiyun /* SHM_SHARED crypto engine */
277*4882a593Smuzhiyun #define B43_SHM_SH_DEFAULTIV		0x003C	/* Default IV location */
278*4882a593Smuzhiyun #define B43_SHM_SH_NRRXTRANS		0x003E	/* # of soft RX transmitter addresses (max 8) */
279*4882a593Smuzhiyun #define B43_SHM_SH_KTP			0x0056	/* Key table pointer */
280*4882a593Smuzhiyun #define B43_SHM_SH_TKIPTSCTTAK		0x0318
281*4882a593Smuzhiyun #define B43_SHM_SH_KEYIDXBLOCK		0x05D4	/* Key index/algorithm block (v4 firmware) */
282*4882a593Smuzhiyun #define B43_SHM_SH_PSM			0x05F4	/* PSM transmitter address match block (rev < 5) */
283*4882a593Smuzhiyun /* SHM_SHARED WME variables */
284*4882a593Smuzhiyun #define B43_SHM_SH_EDCFSTAT		0x000E	/* EDCF status */
285*4882a593Smuzhiyun #define B43_SHM_SH_TXFCUR		0x0030	/* TXF current index */
286*4882a593Smuzhiyun #define B43_SHM_SH_EDCFQ		0x0240	/* EDCF Q info */
287*4882a593Smuzhiyun /* SHM_SHARED powersave mode related */
288*4882a593Smuzhiyun #define B43_SHM_SH_SLOTT		0x0010	/* Slot time */
289*4882a593Smuzhiyun #define B43_SHM_SH_DTIMPER		0x0012	/* DTIM period */
290*4882a593Smuzhiyun #define B43_SHM_SH_NOSLPZNATDTIM	0x004C	/* NOSLPZNAT DTIM */
291*4882a593Smuzhiyun /* SHM_SHARED beacon/AP variables */
292*4882a593Smuzhiyun #define B43_SHM_SH_BT_BASE0		0x0068	/* Beacon template base 0 */
293*4882a593Smuzhiyun #define B43_SHM_SH_BTL0			0x0018	/* Beacon template length 0 */
294*4882a593Smuzhiyun #define B43_SHM_SH_BT_BASE1		0x0468	/* Beacon template base 1 */
295*4882a593Smuzhiyun #define B43_SHM_SH_BTL1			0x001A	/* Beacon template length 1 */
296*4882a593Smuzhiyun #define B43_SHM_SH_BTSFOFF		0x001C	/* Beacon TSF offset */
297*4882a593Smuzhiyun #define B43_SHM_SH_TIMBPOS		0x001E	/* TIM B position in beacon */
298*4882a593Smuzhiyun #define B43_SHM_SH_DTIMP		0x0012	/* DTIP period */
299*4882a593Smuzhiyun #define B43_SHM_SH_MCASTCOOKIE		0x00A8	/* Last bcast/mcast frame ID */
300*4882a593Smuzhiyun #define B43_SHM_SH_SFFBLIM		0x0044	/* Short frame fallback retry limit */
301*4882a593Smuzhiyun #define B43_SHM_SH_LFFBLIM		0x0046	/* Long frame fallback retry limit */
302*4882a593Smuzhiyun #define B43_SHM_SH_BEACPHYCTL		0x0054	/* Beacon PHY TX control word (see PHY TX control) */
303*4882a593Smuzhiyun #define B43_SHM_SH_EXTNPHYCTL		0x00B0	/* Extended bytes for beacon PHY control (N) */
304*4882a593Smuzhiyun #define B43_SHM_SH_BCN_LI		0x00B6	/* beacon listen interval */
305*4882a593Smuzhiyun /* SHM_SHARED ACK/CTS control */
306*4882a593Smuzhiyun #define B43_SHM_SH_ACKCTSPHYCTL		0x0022	/* ACK/CTS PHY control word (see PHY TX control) */
307*4882a593Smuzhiyun /* SHM_SHARED probe response variables */
308*4882a593Smuzhiyun #define B43_SHM_SH_PRSSID		0x0160	/* Probe Response SSID */
309*4882a593Smuzhiyun #define B43_SHM_SH_PRSSIDLEN		0x0048	/* Probe Response SSID length */
310*4882a593Smuzhiyun #define B43_SHM_SH_PRTLEN		0x004A	/* Probe Response template length */
311*4882a593Smuzhiyun #define B43_SHM_SH_PRMAXTIME		0x0074	/* Probe Response max time */
312*4882a593Smuzhiyun #define B43_SHM_SH_PRPHYCTL		0x0188	/* Probe Response PHY TX control word */
313*4882a593Smuzhiyun /* SHM_SHARED rate tables */
314*4882a593Smuzhiyun #define B43_SHM_SH_OFDMDIRECT		0x01C0	/* Pointer to OFDM direct map */
315*4882a593Smuzhiyun #define B43_SHM_SH_OFDMBASIC		0x01E0	/* Pointer to OFDM basic rate map */
316*4882a593Smuzhiyun #define B43_SHM_SH_CCKDIRECT		0x0200	/* Pointer to CCK direct map */
317*4882a593Smuzhiyun #define B43_SHM_SH_CCKBASIC		0x0220	/* Pointer to CCK basic rate map */
318*4882a593Smuzhiyun /* SHM_SHARED microcode soft registers */
319*4882a593Smuzhiyun #define B43_SHM_SH_UCODEREV		0x0000	/* Microcode revision */
320*4882a593Smuzhiyun #define B43_SHM_SH_UCODEPATCH		0x0002	/* Microcode patchlevel */
321*4882a593Smuzhiyun #define B43_SHM_SH_UCODEDATE		0x0004	/* Microcode date */
322*4882a593Smuzhiyun #define B43_SHM_SH_UCODETIME		0x0006	/* Microcode time */
323*4882a593Smuzhiyun #define B43_SHM_SH_UCODESTAT		0x0040	/* Microcode debug status code */
324*4882a593Smuzhiyun #define  B43_SHM_SH_UCODESTAT_INVALID	0
325*4882a593Smuzhiyun #define  B43_SHM_SH_UCODESTAT_INIT	1
326*4882a593Smuzhiyun #define  B43_SHM_SH_UCODESTAT_ACTIVE	2
327*4882a593Smuzhiyun #define  B43_SHM_SH_UCODESTAT_SUSP	3	/* suspended */
328*4882a593Smuzhiyun #define  B43_SHM_SH_UCODESTAT_SLEEP	4	/* asleep (PS) */
329*4882a593Smuzhiyun #define B43_SHM_SH_MAXBFRAMES		0x0080	/* Maximum number of frames in a burst */
330*4882a593Smuzhiyun #define B43_SHM_SH_SPUWKUP		0x0094	/* pre-wakeup for synth PU in us */
331*4882a593Smuzhiyun #define B43_SHM_SH_PRETBTT		0x0096	/* pre-TBTT in us */
332*4882a593Smuzhiyun /* SHM_SHARED tx iq workarounds */
333*4882a593Smuzhiyun #define B43_SHM_SH_NPHY_TXIQW0		0x0700
334*4882a593Smuzhiyun #define B43_SHM_SH_NPHY_TXIQW1		0x0702
335*4882a593Smuzhiyun #define B43_SHM_SH_NPHY_TXIQW2		0x0704
336*4882a593Smuzhiyun #define B43_SHM_SH_NPHY_TXIQW3		0x0706
337*4882a593Smuzhiyun /* SHM_SHARED tx pwr ctrl */
338*4882a593Smuzhiyun #define B43_SHM_SH_NPHY_TXPWR_INDX0	0x0708
339*4882a593Smuzhiyun #define B43_SHM_SH_NPHY_TXPWR_INDX1	0x070E
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* SHM_SCRATCH offsets */
342*4882a593Smuzhiyun #define B43_SHM_SC_MINCONT		0x0003	/* Minimum contention window */
343*4882a593Smuzhiyun #define B43_SHM_SC_MAXCONT		0x0004	/* Maximum contention window */
344*4882a593Smuzhiyun #define B43_SHM_SC_CURCONT		0x0005	/* Current contention window */
345*4882a593Smuzhiyun #define B43_SHM_SC_SRLIMIT		0x0006	/* Short retry count limit */
346*4882a593Smuzhiyun #define B43_SHM_SC_LRLIMIT		0x0007	/* Long retry count limit */
347*4882a593Smuzhiyun #define B43_SHM_SC_DTIMC		0x0008	/* Current DTIM count */
348*4882a593Smuzhiyun #define B43_SHM_SC_BTL0LEN		0x0015	/* Beacon 0 template length */
349*4882a593Smuzhiyun #define B43_SHM_SC_BTL1LEN		0x0016	/* Beacon 1 template length */
350*4882a593Smuzhiyun #define B43_SHM_SC_SCFB			0x0017	/* Short frame transmit count threshold for rate fallback */
351*4882a593Smuzhiyun #define B43_SHM_SC_LCFB			0x0018	/* Long frame transmit count threshold for rate fallback */
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* Hardware Radio Enable masks */
354*4882a593Smuzhiyun #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
355*4882a593Smuzhiyun #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /* HostFlags. See b43_hf_read/write() */
358*4882a593Smuzhiyun #define B43_HF_ANTDIVHELP	0x000000000001ULL /* ucode antenna div helper */
359*4882a593Smuzhiyun #define B43_HF_SYMW		0x000000000002ULL /* G-PHY SYM workaround */
360*4882a593Smuzhiyun #define B43_HF_RXPULLW		0x000000000004ULL /* RX pullup workaround */
361*4882a593Smuzhiyun #define B43_HF_CCKBOOST		0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
362*4882a593Smuzhiyun #define B43_HF_BTCOEX		0x000000000010ULL /* Bluetooth coexistance */
363*4882a593Smuzhiyun #define B43_HF_GDCW		0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
364*4882a593Smuzhiyun #define B43_HF_OFDMPABOOST	0x000000000040ULL /* Enable PA gain boost for OFDM */
365*4882a593Smuzhiyun #define B43_HF_ACPR		0x000000000080ULL /* Disable for Japan, channel 14 */
366*4882a593Smuzhiyun #define B43_HF_EDCF		0x000000000100ULL /* on if WME and MAC suspended */
367*4882a593Smuzhiyun #define B43_HF_TSSIRPSMW	0x000000000200ULL /* TSSI reset PSM ucode workaround */
368*4882a593Smuzhiyun #define B43_HF_20IN40IQW	0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
369*4882a593Smuzhiyun #define B43_HF_DSCRQ		0x000000000400ULL /* Disable slow clock request in ucode */
370*4882a593Smuzhiyun #define B43_HF_ACIW		0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
371*4882a593Smuzhiyun #define B43_HF_2060W		0x000000001000ULL /* 2060 radio workaround */
372*4882a593Smuzhiyun #define B43_HF_RADARW		0x000000002000ULL /* Radar workaround */
373*4882a593Smuzhiyun #define B43_HF_USEDEFKEYS	0x000000004000ULL /* Enable use of default keys */
374*4882a593Smuzhiyun #define B43_HF_AFTERBURNER	0x000000008000ULL /* Afterburner enabled */
375*4882a593Smuzhiyun #define B43_HF_BT4PRIOCOEX	0x000000010000ULL /* Bluetooth 4-priority coexistance */
376*4882a593Smuzhiyun #define B43_HF_FWKUP		0x000000020000ULL /* Fast wake-up ucode */
377*4882a593Smuzhiyun #define B43_HF_VCORECALC	0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
378*4882a593Smuzhiyun #define B43_HF_PCISCW		0x000000080000ULL /* PCI slow clock workaround */
379*4882a593Smuzhiyun #define B43_HF_4318TSSI		0x000000200000ULL /* 4318 TSSI */
380*4882a593Smuzhiyun #define B43_HF_FBCMCFIFO	0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
381*4882a593Smuzhiyun #define B43_HF_HWPCTL		0x000000800000ULL /* Enable hardwarre power control */
382*4882a593Smuzhiyun #define B43_HF_BTCOEXALT	0x000001000000ULL /* Bluetooth coexistance in alternate pins */
383*4882a593Smuzhiyun #define B43_HF_TXBTCHECK	0x000002000000ULL /* Bluetooth check during transmission */
384*4882a593Smuzhiyun #define B43_HF_SKCFPUP		0x000004000000ULL /* Skip CFP update */
385*4882a593Smuzhiyun #define B43_HF_N40W		0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
386*4882a593Smuzhiyun #define B43_HF_ANTSEL		0x000020000000ULL /* Antenna selection (for testing antenna div.) */
387*4882a593Smuzhiyun #define B43_HF_BT3COEXT		0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
388*4882a593Smuzhiyun #define B43_HF_BTCANT		0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
389*4882a593Smuzhiyun #define B43_HF_ANTSELEN		0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
390*4882a593Smuzhiyun #define B43_HF_ANTSELMODE	0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
391*4882a593Smuzhiyun #define B43_HF_MLADVW		0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
392*4882a593Smuzhiyun #define B43_HF_PR45960W		0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* Firmware capabilities field in SHM (Opensource firmware only) */
395*4882a593Smuzhiyun #define B43_FWCAPA_HWCRYPTO	0x0001
396*4882a593Smuzhiyun #define B43_FWCAPA_QOS		0x0002
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* MacFilter offsets. */
399*4882a593Smuzhiyun #define B43_MACFILTER_SELF		0x0000
400*4882a593Smuzhiyun #define B43_MACFILTER_BSSID		0x0003
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* PowerControl */
403*4882a593Smuzhiyun #define B43_PCTL_IN			0xB0
404*4882a593Smuzhiyun #define B43_PCTL_OUT			0xB4
405*4882a593Smuzhiyun #define B43_PCTL_OUTENABLE		0xB8
406*4882a593Smuzhiyun #define B43_PCTL_XTAL_POWERUP		0x40
407*4882a593Smuzhiyun #define B43_PCTL_PLL_POWERDOWN		0x80
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* PowerControl Clock Modes */
410*4882a593Smuzhiyun #define B43_PCTL_CLK_FAST		0x00
411*4882a593Smuzhiyun #define B43_PCTL_CLK_SLOW		0x01
412*4882a593Smuzhiyun #define B43_PCTL_CLK_DYNAMIC		0x02
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define B43_PCTL_FORCE_SLOW		0x0800
415*4882a593Smuzhiyun #define B43_PCTL_FORCE_PLL		0x1000
416*4882a593Smuzhiyun #define B43_PCTL_DYN_XTAL		0x2000
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* PHYVersioning */
419*4882a593Smuzhiyun #define B43_PHYTYPE_A			0x00
420*4882a593Smuzhiyun #define B43_PHYTYPE_B			0x01
421*4882a593Smuzhiyun #define B43_PHYTYPE_G			0x02
422*4882a593Smuzhiyun #define B43_PHYTYPE_N			0x04
423*4882a593Smuzhiyun #define B43_PHYTYPE_LP			0x05
424*4882a593Smuzhiyun #define B43_PHYTYPE_SSLPN		0x06
425*4882a593Smuzhiyun #define B43_PHYTYPE_HT			0x07
426*4882a593Smuzhiyun #define B43_PHYTYPE_LCN			0x08
427*4882a593Smuzhiyun #define B43_PHYTYPE_LCNXN		0x09
428*4882a593Smuzhiyun #define B43_PHYTYPE_LCN40		0x0a
429*4882a593Smuzhiyun #define B43_PHYTYPE_AC			0x0b
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /* PHYRegisters */
432*4882a593Smuzhiyun #define B43_PHY_ILT_A_CTRL		0x0072
433*4882a593Smuzhiyun #define B43_PHY_ILT_A_DATA1		0x0073
434*4882a593Smuzhiyun #define B43_PHY_ILT_A_DATA2		0x0074
435*4882a593Smuzhiyun #define B43_PHY_G_LO_CONTROL		0x0810
436*4882a593Smuzhiyun #define B43_PHY_ILT_G_CTRL		0x0472
437*4882a593Smuzhiyun #define B43_PHY_ILT_G_DATA1		0x0473
438*4882a593Smuzhiyun #define B43_PHY_ILT_G_DATA2		0x0474
439*4882a593Smuzhiyun #define B43_PHY_A_PCTL			0x007B
440*4882a593Smuzhiyun #define B43_PHY_G_PCTL			0x0029
441*4882a593Smuzhiyun #define B43_PHY_A_CRS			0x0029
442*4882a593Smuzhiyun #define B43_PHY_RADIO_BITFIELD		0x0401
443*4882a593Smuzhiyun #define B43_PHY_G_CRS			0x0429
444*4882a593Smuzhiyun #define B43_PHY_NRSSILT_CTRL		0x0803
445*4882a593Smuzhiyun #define B43_PHY_NRSSILT_DATA		0x0804
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* RadioRegisters */
448*4882a593Smuzhiyun #define B43_RADIOCTL_ID			0x01
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* MAC Control bitfield */
451*4882a593Smuzhiyun #define B43_MACCTL_ENABLED		0x00000001	/* MAC Enabled */
452*4882a593Smuzhiyun #define B43_MACCTL_PSM_RUN		0x00000002	/* Run Microcode */
453*4882a593Smuzhiyun #define B43_MACCTL_PSM_JMP0		0x00000004	/* Microcode jump to 0 */
454*4882a593Smuzhiyun #define B43_MACCTL_SHM_ENABLED		0x00000100	/* SHM Enabled */
455*4882a593Smuzhiyun #define B43_MACCTL_SHM_UPPER		0x00000200	/* SHM Upper */
456*4882a593Smuzhiyun #define B43_MACCTL_IHR_ENABLED		0x00000400	/* IHR Region Enabled */
457*4882a593Smuzhiyun #define B43_MACCTL_PSM_DBG		0x00002000	/* Microcode debugging enabled */
458*4882a593Smuzhiyun #define B43_MACCTL_GPOUTSMSK		0x0000C000	/* GPOUT Select Mask */
459*4882a593Smuzhiyun #define B43_MACCTL_BE			0x00010000	/* Big Endian mode */
460*4882a593Smuzhiyun #define B43_MACCTL_INFRA		0x00020000	/* Infrastructure mode */
461*4882a593Smuzhiyun #define B43_MACCTL_AP			0x00040000	/* AccessPoint mode */
462*4882a593Smuzhiyun #define B43_MACCTL_RADIOLOCK		0x00080000	/* Radio lock */
463*4882a593Smuzhiyun #define B43_MACCTL_BEACPROMISC		0x00100000	/* Beacon Promiscuous */
464*4882a593Smuzhiyun #define B43_MACCTL_KEEP_BADPLCP		0x00200000	/* Keep frames with bad PLCP */
465*4882a593Smuzhiyun #define B43_MACCTL_PHY_LOCK		0x00200000
466*4882a593Smuzhiyun #define B43_MACCTL_KEEP_CTL		0x00400000	/* Keep control frames */
467*4882a593Smuzhiyun #define B43_MACCTL_KEEP_BAD		0x00800000	/* Keep bad frames (FCS) */
468*4882a593Smuzhiyun #define B43_MACCTL_PROMISC		0x01000000	/* Promiscuous mode */
469*4882a593Smuzhiyun #define B43_MACCTL_HWPS			0x02000000	/* Hardware Power Saving */
470*4882a593Smuzhiyun #define B43_MACCTL_AWAKE		0x04000000	/* Device is awake */
471*4882a593Smuzhiyun #define B43_MACCTL_CLOSEDNET		0x08000000	/* Closed net (no SSID bcast) */
472*4882a593Smuzhiyun #define B43_MACCTL_TBTTHOLD		0x10000000	/* TBTT Hold */
473*4882a593Smuzhiyun #define B43_MACCTL_DISCTXSTAT		0x20000000	/* Discard TX status */
474*4882a593Smuzhiyun #define B43_MACCTL_DISCPMQ		0x40000000	/* Discard Power Management Queue */
475*4882a593Smuzhiyun #define B43_MACCTL_GMODE		0x80000000	/* G Mode */
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /* MAC Command bitfield */
478*4882a593Smuzhiyun #define B43_MACCMD_BEACON0_VALID	0x00000001	/* Beacon 0 in template RAM is busy/valid */
479*4882a593Smuzhiyun #define B43_MACCMD_BEACON1_VALID	0x00000002	/* Beacon 1 in template RAM is busy/valid */
480*4882a593Smuzhiyun #define B43_MACCMD_DFQ_VALID		0x00000004	/* Directed frame queue valid (IBSS PS mode, ATIM) */
481*4882a593Smuzhiyun #define B43_MACCMD_CCA			0x00000008	/* Clear channel assessment */
482*4882a593Smuzhiyun #define B43_MACCMD_BGNOISE		0x00000010	/* Background noise */
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* B43_MMIO_PSM_PHY_HDR bits */
485*4882a593Smuzhiyun #define B43_PSM_HDR_MAC_PHY_RESET	0x00000001
486*4882a593Smuzhiyun #define B43_PSM_HDR_MAC_PHY_CLOCK_EN	0x00000002
487*4882a593Smuzhiyun #define B43_PSM_HDR_MAC_PHY_FORCE_CLK	0x00000004
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /* See BCMA_CLKCTLST_EXTRESREQ and BCMA_CLKCTLST_EXTRESST */
490*4882a593Smuzhiyun #define B43_BCMA_CLKCTLST_80211_PLL_REQ	0x00000100
491*4882a593Smuzhiyun #define B43_BCMA_CLKCTLST_PHY_PLL_REQ	0x00000200
492*4882a593Smuzhiyun #define B43_BCMA_CLKCTLST_80211_PLL_ST	0x01000000
493*4882a593Smuzhiyun #define B43_BCMA_CLKCTLST_PHY_PLL_ST	0x02000000
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun /* BCMA 802.11 core specific IO Control (BCMA_IOCTL) flags */
496*4882a593Smuzhiyun #define B43_BCMA_IOCTL_PHY_CLKEN	0x00000004	/* PHY Clock Enable */
497*4882a593Smuzhiyun #define B43_BCMA_IOCTL_PHY_RESET	0x00000008	/* PHY Reset */
498*4882a593Smuzhiyun #define B43_BCMA_IOCTL_MACPHYCLKEN	0x00000010	/* MAC PHY Clock Control Enable */
499*4882a593Smuzhiyun #define B43_BCMA_IOCTL_PLLREFSEL	0x00000020	/* PLL Frequency Reference Select */
500*4882a593Smuzhiyun #define B43_BCMA_IOCTL_PHY_BW		0x000000C0	/* PHY band width and clock speed mask (N-PHY+ only?) */
501*4882a593Smuzhiyun #define  B43_BCMA_IOCTL_PHY_BW_10MHZ	0x00000000	/* 10 MHz bandwidth, 40 MHz PHY */
502*4882a593Smuzhiyun #define  B43_BCMA_IOCTL_PHY_BW_20MHZ	0x00000040	/* 20 MHz bandwidth, 80 MHz PHY */
503*4882a593Smuzhiyun #define  B43_BCMA_IOCTL_PHY_BW_40MHZ	0x00000080	/* 40 MHz bandwidth, 160 MHz PHY */
504*4882a593Smuzhiyun #define  B43_BCMA_IOCTL_PHY_BW_80MHZ	0x000000C0	/* 80 MHz bandwidth */
505*4882a593Smuzhiyun #define B43_BCMA_IOCTL_DAC		0x00000300	/* Highspeed DAC mode control field */
506*4882a593Smuzhiyun #define B43_BCMA_IOCTL_GMODE		0x00002000	/* G Mode Enable */
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* BCMA 802.11 core specific IO status (BCMA_IOST) flags */
509*4882a593Smuzhiyun #define B43_BCMA_IOST_2G_PHY		0x00000001	/* 2.4G capable phy */
510*4882a593Smuzhiyun #define B43_BCMA_IOST_5G_PHY		0x00000002	/* 5G capable phy */
511*4882a593Smuzhiyun #define B43_BCMA_IOST_FASTCLKA		0x00000004	/* Fast Clock Available */
512*4882a593Smuzhiyun #define B43_BCMA_IOST_DUALB_PHY		0x00000008	/* Dualband phy */
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
515*4882a593Smuzhiyun #define B43_TMSLOW_GMODE		0x20000000	/* G Mode Enable */
516*4882a593Smuzhiyun #define B43_TMSLOW_PHY_BANDWIDTH	0x00C00000	/* PHY band width and clock speed mask (N-PHY only) */
517*4882a593Smuzhiyun #define  B43_TMSLOW_PHY_BANDWIDTH_10MHZ	0x00000000	/* 10 MHz bandwidth, 40 MHz PHY */
518*4882a593Smuzhiyun #define  B43_TMSLOW_PHY_BANDWIDTH_20MHZ	0x00400000	/* 20 MHz bandwidth, 80 MHz PHY */
519*4882a593Smuzhiyun #define  B43_TMSLOW_PHY_BANDWIDTH_40MHZ	0x00800000	/* 40 MHz bandwidth, 160 MHz PHY */
520*4882a593Smuzhiyun #define B43_TMSLOW_PLLREFSEL		0x00200000	/* PLL Frequency Reference Select (rev >= 5) */
521*4882a593Smuzhiyun #define B43_TMSLOW_MACPHYCLKEN		0x00100000	/* MAC PHY Clock Control Enable (rev >= 5) */
522*4882a593Smuzhiyun #define B43_TMSLOW_PHYRESET		0x00080000	/* PHY Reset */
523*4882a593Smuzhiyun #define B43_TMSLOW_PHYCLKEN		0x00040000	/* PHY Clock Enable */
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
526*4882a593Smuzhiyun #define B43_TMSHIGH_DUALBAND_PHY	0x00080000	/* Dualband PHY available */
527*4882a593Smuzhiyun #define B43_TMSHIGH_FCLOCK		0x00040000	/* Fast Clock Available (rev >= 5) */
528*4882a593Smuzhiyun #define B43_TMSHIGH_HAVE_5GHZ_PHY	0x00020000	/* 5 GHz PHY available (rev >= 5) */
529*4882a593Smuzhiyun #define B43_TMSHIGH_HAVE_2GHZ_PHY	0x00010000	/* 2.4 GHz PHY available (rev >= 5) */
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /* Generic-Interrupt reasons. */
532*4882a593Smuzhiyun #define B43_IRQ_MAC_SUSPENDED		0x00000001
533*4882a593Smuzhiyun #define B43_IRQ_BEACON			0x00000002
534*4882a593Smuzhiyun #define B43_IRQ_TBTT_INDI		0x00000004
535*4882a593Smuzhiyun #define B43_IRQ_BEACON_TX_OK		0x00000008
536*4882a593Smuzhiyun #define B43_IRQ_BEACON_CANCEL		0x00000010
537*4882a593Smuzhiyun #define B43_IRQ_ATIM_END		0x00000020
538*4882a593Smuzhiyun #define B43_IRQ_PMQ			0x00000040
539*4882a593Smuzhiyun #define B43_IRQ_PIO_WORKAROUND		0x00000100
540*4882a593Smuzhiyun #define B43_IRQ_MAC_TXERR		0x00000200
541*4882a593Smuzhiyun #define B43_IRQ_PHY_TXERR		0x00000800
542*4882a593Smuzhiyun #define B43_IRQ_PMEVENT			0x00001000
543*4882a593Smuzhiyun #define B43_IRQ_TIMER0			0x00002000
544*4882a593Smuzhiyun #define B43_IRQ_TIMER1			0x00004000
545*4882a593Smuzhiyun #define B43_IRQ_DMA			0x00008000
546*4882a593Smuzhiyun #define B43_IRQ_TXFIFO_FLUSH_OK		0x00010000
547*4882a593Smuzhiyun #define B43_IRQ_CCA_MEASURE_OK		0x00020000
548*4882a593Smuzhiyun #define B43_IRQ_NOISESAMPLE_OK		0x00040000
549*4882a593Smuzhiyun #define B43_IRQ_UCODE_DEBUG		0x08000000
550*4882a593Smuzhiyun #define B43_IRQ_RFKILL			0x10000000
551*4882a593Smuzhiyun #define B43_IRQ_TX_OK			0x20000000
552*4882a593Smuzhiyun #define B43_IRQ_PHY_G_CHANGED		0x40000000
553*4882a593Smuzhiyun #define B43_IRQ_TIMEOUT			0x80000000
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun #define B43_IRQ_ALL			0xFFFFFFFF
556*4882a593Smuzhiyun #define B43_IRQ_MASKTEMPLATE		(B43_IRQ_TBTT_INDI | \
557*4882a593Smuzhiyun 					 B43_IRQ_ATIM_END | \
558*4882a593Smuzhiyun 					 B43_IRQ_PMQ | \
559*4882a593Smuzhiyun 					 B43_IRQ_MAC_TXERR | \
560*4882a593Smuzhiyun 					 B43_IRQ_PHY_TXERR | \
561*4882a593Smuzhiyun 					 B43_IRQ_DMA | \
562*4882a593Smuzhiyun 					 B43_IRQ_TXFIFO_FLUSH_OK | \
563*4882a593Smuzhiyun 					 B43_IRQ_NOISESAMPLE_OK | \
564*4882a593Smuzhiyun 					 B43_IRQ_UCODE_DEBUG | \
565*4882a593Smuzhiyun 					 B43_IRQ_RFKILL | \
566*4882a593Smuzhiyun 					 B43_IRQ_TX_OK)
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /* The firmware register to fetch the debug-IRQ reason from. */
569*4882a593Smuzhiyun #define B43_DEBUGIRQ_REASON_REG		63
570*4882a593Smuzhiyun /* Debug-IRQ reasons. */
571*4882a593Smuzhiyun #define B43_DEBUGIRQ_PANIC		0	/* The firmware panic'ed */
572*4882a593Smuzhiyun #define B43_DEBUGIRQ_DUMP_SHM		1	/* Dump shared SHM */
573*4882a593Smuzhiyun #define B43_DEBUGIRQ_DUMP_REGS		2	/* Dump the microcode registers */
574*4882a593Smuzhiyun #define B43_DEBUGIRQ_MARKER		3	/* A "marker" was thrown by the firmware. */
575*4882a593Smuzhiyun #define B43_DEBUGIRQ_ACK		0xFFFF	/* The host writes that to ACK the IRQ */
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /* The firmware register that contains the "marker" line. */
578*4882a593Smuzhiyun #define B43_MARKER_ID_REG		2
579*4882a593Smuzhiyun #define B43_MARKER_LINE_REG		3
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun /* The firmware register to fetch the panic reason from. */
582*4882a593Smuzhiyun #define B43_FWPANIC_REASON_REG		3
583*4882a593Smuzhiyun /* Firmware panic reason codes */
584*4882a593Smuzhiyun #define B43_FWPANIC_DIE			0 /* Firmware died. Don't auto-restart it. */
585*4882a593Smuzhiyun #define B43_FWPANIC_RESTART		1 /* Firmware died. Schedule a controller reset. */
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /* The firmware register that contains the watchdog counter. */
588*4882a593Smuzhiyun #define B43_WATCHDOG_REG		1
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /* Device specific rate values.
591*4882a593Smuzhiyun  * The actual values defined here are (rate_in_mbps * 2).
592*4882a593Smuzhiyun  * Some code depends on this. Don't change it. */
593*4882a593Smuzhiyun #define B43_CCK_RATE_1MB		0x02
594*4882a593Smuzhiyun #define B43_CCK_RATE_2MB		0x04
595*4882a593Smuzhiyun #define B43_CCK_RATE_5MB		0x0B
596*4882a593Smuzhiyun #define B43_CCK_RATE_11MB		0x16
597*4882a593Smuzhiyun #define B43_OFDM_RATE_6MB		0x0C
598*4882a593Smuzhiyun #define B43_OFDM_RATE_9MB		0x12
599*4882a593Smuzhiyun #define B43_OFDM_RATE_12MB		0x18
600*4882a593Smuzhiyun #define B43_OFDM_RATE_18MB		0x24
601*4882a593Smuzhiyun #define B43_OFDM_RATE_24MB		0x30
602*4882a593Smuzhiyun #define B43_OFDM_RATE_36MB		0x48
603*4882a593Smuzhiyun #define B43_OFDM_RATE_48MB		0x60
604*4882a593Smuzhiyun #define B43_OFDM_RATE_54MB		0x6C
605*4882a593Smuzhiyun /* Convert a b43 rate value to a rate in 100kbps */
606*4882a593Smuzhiyun #define B43_RATE_TO_BASE100KBPS(rate)	(((rate) * 10) / 2)
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun #define B43_DEFAULT_SHORT_RETRY_LIMIT	7
609*4882a593Smuzhiyun #define B43_DEFAULT_LONG_RETRY_LIMIT	4
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun #define B43_PHY_TX_BADNESS_LIMIT	1000
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun /* Max size of a security key */
614*4882a593Smuzhiyun #define B43_SEC_KEYSIZE			16
615*4882a593Smuzhiyun /* Max number of group keys */
616*4882a593Smuzhiyun #define B43_NR_GROUP_KEYS		4
617*4882a593Smuzhiyun /* Max number of pairwise keys */
618*4882a593Smuzhiyun #define B43_NR_PAIRWISE_KEYS		50
619*4882a593Smuzhiyun /* Security algorithms. */
620*4882a593Smuzhiyun enum {
621*4882a593Smuzhiyun 	B43_SEC_ALGO_NONE = 0,	/* unencrypted, as of TX header. */
622*4882a593Smuzhiyun 	B43_SEC_ALGO_WEP40,
623*4882a593Smuzhiyun 	B43_SEC_ALGO_TKIP,
624*4882a593Smuzhiyun 	B43_SEC_ALGO_AES,
625*4882a593Smuzhiyun 	B43_SEC_ALGO_WEP104,
626*4882a593Smuzhiyun 	B43_SEC_ALGO_AES_LEGACY,
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun struct b43_dmaring;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun /* The firmware file header */
632*4882a593Smuzhiyun #define B43_FW_TYPE_UCODE	'u'
633*4882a593Smuzhiyun #define B43_FW_TYPE_PCM		'p'
634*4882a593Smuzhiyun #define B43_FW_TYPE_IV		'i'
635*4882a593Smuzhiyun struct b43_fw_header {
636*4882a593Smuzhiyun 	/* File type */
637*4882a593Smuzhiyun 	u8 type;
638*4882a593Smuzhiyun 	/* File format version */
639*4882a593Smuzhiyun 	u8 ver;
640*4882a593Smuzhiyun 	u8 __padding[2];
641*4882a593Smuzhiyun 	/* Size of the data. For ucode and PCM this is in bytes.
642*4882a593Smuzhiyun 	 * For IV this is number-of-ivs. */
643*4882a593Smuzhiyun 	__be32 size;
644*4882a593Smuzhiyun } __packed;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun /* Initial Value file format */
647*4882a593Smuzhiyun #define B43_IV_OFFSET_MASK	0x7FFF
648*4882a593Smuzhiyun #define B43_IV_32BIT		0x8000
649*4882a593Smuzhiyun struct b43_iv {
650*4882a593Smuzhiyun 	__be16 offset_size;
651*4882a593Smuzhiyun 	union {
652*4882a593Smuzhiyun 		__be16 d16;
653*4882a593Smuzhiyun 		__be32 d32;
654*4882a593Smuzhiyun 	} data __packed;
655*4882a593Smuzhiyun } __packed;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun /* Data structures for DMA transmission, per 80211 core. */
659*4882a593Smuzhiyun struct b43_dma {
660*4882a593Smuzhiyun 	struct b43_dmaring *tx_ring_AC_BK; /* Background */
661*4882a593Smuzhiyun 	struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
662*4882a593Smuzhiyun 	struct b43_dmaring *tx_ring_AC_VI; /* Video */
663*4882a593Smuzhiyun 	struct b43_dmaring *tx_ring_AC_VO; /* Voice */
664*4882a593Smuzhiyun 	struct b43_dmaring *tx_ring_mcast; /* Multicast */
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	struct b43_dmaring *rx_ring;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	u32 translation; /* Routing bits */
669*4882a593Smuzhiyun 	bool translation_in_low; /* Should translation bit go into low addr? */
670*4882a593Smuzhiyun 	bool parity; /* Check for parity */
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun struct b43_pio_txqueue;
674*4882a593Smuzhiyun struct b43_pio_rxqueue;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun /* Data structures for PIO transmission, per 80211 core. */
677*4882a593Smuzhiyun struct b43_pio {
678*4882a593Smuzhiyun 	struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
679*4882a593Smuzhiyun 	struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
680*4882a593Smuzhiyun 	struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
681*4882a593Smuzhiyun 	struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
682*4882a593Smuzhiyun 	struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	struct b43_pio_rxqueue *rx_queue;
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun /* Context information for a noise calculation (Link Quality). */
688*4882a593Smuzhiyun struct b43_noise_calculation {
689*4882a593Smuzhiyun 	bool calculation_running;
690*4882a593Smuzhiyun 	u8 nr_samples;
691*4882a593Smuzhiyun 	s8 samples[8][4];
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun struct b43_stats {
695*4882a593Smuzhiyun 	u8 link_noise;
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun struct b43_key {
699*4882a593Smuzhiyun 	/* If keyconf is NULL, this key is disabled.
700*4882a593Smuzhiyun 	 * keyconf is a cookie. Don't derefenrence it outside of the set_key
701*4882a593Smuzhiyun 	 * path, because b43 doesn't own it. */
702*4882a593Smuzhiyun 	struct ieee80211_key_conf *keyconf;
703*4882a593Smuzhiyun 	u8 algorithm;
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun /* SHM offsets to the QOS data structures for the 4 different queues. */
707*4882a593Smuzhiyun #define B43_QOS_QUEUE_NUM	4
708*4882a593Smuzhiyun #define B43_QOS_PARAMS(queue)	(B43_SHM_SH_EDCFQ + \
709*4882a593Smuzhiyun 				 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
710*4882a593Smuzhiyun #define B43_QOS_BACKGROUND	B43_QOS_PARAMS(0)
711*4882a593Smuzhiyun #define B43_QOS_BESTEFFORT	B43_QOS_PARAMS(1)
712*4882a593Smuzhiyun #define B43_QOS_VIDEO		B43_QOS_PARAMS(2)
713*4882a593Smuzhiyun #define B43_QOS_VOICE		B43_QOS_PARAMS(3)
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun /* QOS parameter hardware data structure offsets. */
716*4882a593Smuzhiyun #define B43_NR_QOSPARAMS	16
717*4882a593Smuzhiyun enum {
718*4882a593Smuzhiyun 	B43_QOSPARAM_TXOP = 0,
719*4882a593Smuzhiyun 	B43_QOSPARAM_CWMIN,
720*4882a593Smuzhiyun 	B43_QOSPARAM_CWMAX,
721*4882a593Smuzhiyun 	B43_QOSPARAM_CWCUR,
722*4882a593Smuzhiyun 	B43_QOSPARAM_AIFS,
723*4882a593Smuzhiyun 	B43_QOSPARAM_BSLOTS,
724*4882a593Smuzhiyun 	B43_QOSPARAM_REGGAP,
725*4882a593Smuzhiyun 	B43_QOSPARAM_STATUS,
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /* QOS parameters for a queue. */
729*4882a593Smuzhiyun struct b43_qos_params {
730*4882a593Smuzhiyun 	/* The QOS parameters */
731*4882a593Smuzhiyun 	struct ieee80211_tx_queue_params p;
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun struct b43_wl;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun /* The type of the firmware file. */
737*4882a593Smuzhiyun enum b43_firmware_file_type {
738*4882a593Smuzhiyun 	B43_FWTYPE_PROPRIETARY,
739*4882a593Smuzhiyun 	B43_FWTYPE_OPENSOURCE,
740*4882a593Smuzhiyun 	B43_NR_FWTYPES,
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /* Context data for fetching firmware. */
744*4882a593Smuzhiyun struct b43_request_fw_context {
745*4882a593Smuzhiyun 	/* The device we are requesting the fw for. */
746*4882a593Smuzhiyun 	struct b43_wldev *dev;
747*4882a593Smuzhiyun 	/* a pointer to the firmware object */
748*4882a593Smuzhiyun 	const struct firmware *blob;
749*4882a593Smuzhiyun 	/* The type of firmware to request. */
750*4882a593Smuzhiyun 	enum b43_firmware_file_type req_type;
751*4882a593Smuzhiyun 	/* Error messages for each firmware type. */
752*4882a593Smuzhiyun 	char errors[B43_NR_FWTYPES][128];
753*4882a593Smuzhiyun 	/* Temporary buffer for storing the firmware name. */
754*4882a593Smuzhiyun 	char fwname[64];
755*4882a593Smuzhiyun 	/* A fatal error occurred while requesting. Firmware request
756*4882a593Smuzhiyun 	 * can not continue, as any other request will also fail. */
757*4882a593Smuzhiyun 	int fatal_failure;
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /* In-memory representation of a cached microcode file. */
761*4882a593Smuzhiyun struct b43_firmware_file {
762*4882a593Smuzhiyun 	const char *filename;
763*4882a593Smuzhiyun 	const struct firmware *data;
764*4882a593Smuzhiyun 	/* Type of the firmware file name. Note that this does only indicate
765*4882a593Smuzhiyun 	 * the type by the firmware name. NOT the file contents.
766*4882a593Smuzhiyun 	 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
767*4882a593Smuzhiyun 	 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
768*4882a593Smuzhiyun 	 * binary code, not just the filename.
769*4882a593Smuzhiyun 	 */
770*4882a593Smuzhiyun 	enum b43_firmware_file_type type;
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun enum b43_firmware_hdr_format {
774*4882a593Smuzhiyun 	B43_FW_HDR_598,
775*4882a593Smuzhiyun 	B43_FW_HDR_410,
776*4882a593Smuzhiyun 	B43_FW_HDR_351,
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun /* Pointers to the firmware data and meta information about it. */
780*4882a593Smuzhiyun struct b43_firmware {
781*4882a593Smuzhiyun 	/* Microcode */
782*4882a593Smuzhiyun 	struct b43_firmware_file ucode;
783*4882a593Smuzhiyun 	/* PCM code */
784*4882a593Smuzhiyun 	struct b43_firmware_file pcm;
785*4882a593Smuzhiyun 	/* Initial MMIO values for the firmware */
786*4882a593Smuzhiyun 	struct b43_firmware_file initvals;
787*4882a593Smuzhiyun 	/* Initial MMIO values for the firmware, band-specific */
788*4882a593Smuzhiyun 	struct b43_firmware_file initvals_band;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* Firmware revision */
791*4882a593Smuzhiyun 	u16 rev;
792*4882a593Smuzhiyun 	/* Firmware patchlevel */
793*4882a593Smuzhiyun 	u16 patch;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	/* Format of header used by firmware */
796*4882a593Smuzhiyun 	enum b43_firmware_hdr_format hdr_format;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* Set to true, if we are using an opensource firmware.
799*4882a593Smuzhiyun 	 * Use this to check for proprietary vs opensource. */
800*4882a593Smuzhiyun 	bool opensource;
801*4882a593Smuzhiyun 	/* Set to true, if the core needs a PCM firmware, but
802*4882a593Smuzhiyun 	 * we failed to load one. This is always false for
803*4882a593Smuzhiyun 	 * core rev > 10, as these don't need PCM firmware. */
804*4882a593Smuzhiyun 	bool pcm_request_failed;
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun enum b43_band {
808*4882a593Smuzhiyun 	B43_BAND_2G = 0,
809*4882a593Smuzhiyun 	B43_BAND_5G_LO = 1,
810*4882a593Smuzhiyun 	B43_BAND_5G_MI = 2,
811*4882a593Smuzhiyun 	B43_BAND_5G_HI = 3,
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun /* Device (802.11 core) initialization status. */
815*4882a593Smuzhiyun enum {
816*4882a593Smuzhiyun 	B43_STAT_UNINIT = 0,	/* Uninitialized. */
817*4882a593Smuzhiyun 	B43_STAT_INITIALIZED = 1,	/* Initialized, but not started, yet. */
818*4882a593Smuzhiyun 	B43_STAT_STARTED = 2,	/* Up and running. */
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun #define b43_status(wldev)		atomic_read(&(wldev)->__init_status)
821*4882a593Smuzhiyun #define b43_set_status(wldev, stat)	do {			\
822*4882a593Smuzhiyun 		atomic_set(&(wldev)->__init_status, (stat));	\
823*4882a593Smuzhiyun 		smp_wmb();					\
824*4882a593Smuzhiyun 					} while (0)
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /* Data structure for one wireless device (802.11 core) */
827*4882a593Smuzhiyun struct b43_wldev {
828*4882a593Smuzhiyun 	struct b43_bus_dev *dev;
829*4882a593Smuzhiyun 	struct b43_wl *wl;
830*4882a593Smuzhiyun 	/* a completion event structure needed if this call is asynchronous */
831*4882a593Smuzhiyun 	struct completion fw_load_complete;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* The device initialization status.
834*4882a593Smuzhiyun 	 * Use b43_status() to query. */
835*4882a593Smuzhiyun 	atomic_t __init_status;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	bool bad_frames_preempt;	/* Use "Bad Frames Preemption" (default off) */
838*4882a593Smuzhiyun 	bool dfq_valid;		/* Directed frame queue valid (IBSS PS mode, ATIM) */
839*4882a593Smuzhiyun 	bool radio_hw_enable;	/* saved state of radio hardware enabled state */
840*4882a593Smuzhiyun 	bool qos_enabled;		/* TRUE, if QoS is used. */
841*4882a593Smuzhiyun 	bool hwcrypto_enabled;		/* TRUE, if HW crypto acceleration is enabled. */
842*4882a593Smuzhiyun 	bool use_pio;			/* TRUE if next init should use PIO */
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/* PHY/Radio device. */
845*4882a593Smuzhiyun 	struct b43_phy phy;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	union {
848*4882a593Smuzhiyun 		/* DMA engines. */
849*4882a593Smuzhiyun 		struct b43_dma dma;
850*4882a593Smuzhiyun 		/* PIO engines. */
851*4882a593Smuzhiyun 		struct b43_pio pio;
852*4882a593Smuzhiyun 	};
853*4882a593Smuzhiyun 	/* Use b43_using_pio_transfers() to check whether we are using
854*4882a593Smuzhiyun 	 * DMA or PIO data transfers. */
855*4882a593Smuzhiyun 	bool __using_pio_transfers;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Various statistics about the physical device. */
858*4882a593Smuzhiyun 	struct b43_stats stats;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* Reason code of the last interrupt. */
861*4882a593Smuzhiyun 	u32 irq_reason;
862*4882a593Smuzhiyun 	u32 dma_reason[6];
863*4882a593Smuzhiyun 	/* The currently active generic-interrupt mask. */
864*4882a593Smuzhiyun 	u32 irq_mask;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* Link Quality calculation context. */
867*4882a593Smuzhiyun 	struct b43_noise_calculation noisecalc;
868*4882a593Smuzhiyun 	/* if > 0 MAC is suspended. if == 0 MAC is enabled. */
869*4882a593Smuzhiyun 	int mac_suspended;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* Periodic tasks */
872*4882a593Smuzhiyun 	struct delayed_work periodic_work;
873*4882a593Smuzhiyun 	unsigned int periodic_state;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	struct work_struct restart_work;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* encryption/decryption */
878*4882a593Smuzhiyun 	u16 ktp;		/* Key table pointer */
879*4882a593Smuzhiyun 	struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* Firmware data */
882*4882a593Smuzhiyun 	struct b43_firmware fw;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Devicelist in struct b43_wl (all 802.11 cores) */
885*4882a593Smuzhiyun 	struct list_head list;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* Debugging stuff follows. */
888*4882a593Smuzhiyun #ifdef CONFIG_B43_DEBUG
889*4882a593Smuzhiyun 	struct b43_dfsentry *dfsentry;
890*4882a593Smuzhiyun 	unsigned int irq_count;
891*4882a593Smuzhiyun 	unsigned int irq_bit_count[32];
892*4882a593Smuzhiyun 	unsigned int tx_count;
893*4882a593Smuzhiyun 	unsigned int rx_count;
894*4882a593Smuzhiyun #endif
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
898*4882a593Smuzhiyun struct b43_wl {
899*4882a593Smuzhiyun 	/* Pointer to the active wireless device on this chip */
900*4882a593Smuzhiyun 	struct b43_wldev *current_dev;
901*4882a593Smuzhiyun 	/* Pointer to the ieee80211 hardware data structure */
902*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* Global driver mutex. Every operation must run with this mutex locked. */
905*4882a593Smuzhiyun 	struct mutex mutex;
906*4882a593Smuzhiyun 	/* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
907*4882a593Smuzhiyun 	 * handler, only. This basically is just the IRQ mask register. */
908*4882a593Smuzhiyun 	spinlock_t hardirq_lock;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Set this if we call ieee80211_register_hw() and check if we call
911*4882a593Smuzhiyun 	 * ieee80211_unregister_hw(). */
912*4882a593Smuzhiyun 	bool hw_registered;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* We can only have one operating interface (802.11 core)
915*4882a593Smuzhiyun 	 * at a time. General information about this interface follows.
916*4882a593Smuzhiyun 	 */
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	struct ieee80211_vif *vif;
919*4882a593Smuzhiyun 	/* The MAC address of the operating interface. */
920*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
921*4882a593Smuzhiyun 	/* Current BSSID */
922*4882a593Smuzhiyun 	u8 bssid[ETH_ALEN];
923*4882a593Smuzhiyun 	/* Interface type. (NL80211_IFTYPE_XXX) */
924*4882a593Smuzhiyun 	int if_type;
925*4882a593Smuzhiyun 	/* Is the card operating in AP, STA or IBSS mode? */
926*4882a593Smuzhiyun 	bool operating;
927*4882a593Smuzhiyun 	/* filter flags */
928*4882a593Smuzhiyun 	unsigned int filter_flags;
929*4882a593Smuzhiyun 	/* Stats about the wireless interface */
930*4882a593Smuzhiyun 	struct ieee80211_low_level_stats ieee_stats;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun #ifdef CONFIG_B43_HWRNG
933*4882a593Smuzhiyun 	struct hwrng rng;
934*4882a593Smuzhiyun 	bool rng_initialized;
935*4882a593Smuzhiyun 	char rng_name[30 + 1];
936*4882a593Smuzhiyun #endif /* CONFIG_B43_HWRNG */
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	bool radiotap_enabled;
939*4882a593Smuzhiyun 	bool radio_enabled;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* The beacon we are currently using (AP or IBSS mode). */
942*4882a593Smuzhiyun 	struct sk_buff *current_beacon;
943*4882a593Smuzhiyun 	bool beacon0_uploaded;
944*4882a593Smuzhiyun 	bool beacon1_uploaded;
945*4882a593Smuzhiyun 	bool beacon_templates_virgin; /* Never wrote the templates? */
946*4882a593Smuzhiyun 	struct work_struct beacon_update_trigger;
947*4882a593Smuzhiyun 	spinlock_t beacon_lock;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	/* The current QOS parameters for the 4 queues. */
950*4882a593Smuzhiyun 	struct b43_qos_params qos_params[B43_QOS_QUEUE_NUM];
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* Work for adjustment of the transmission power.
953*4882a593Smuzhiyun 	 * This is scheduled when we determine that the actual TX output
954*4882a593Smuzhiyun 	 * power doesn't match what we want. */
955*4882a593Smuzhiyun 	struct work_struct txpower_adjust_work;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* Packet transmit work */
958*4882a593Smuzhiyun 	struct work_struct tx_work;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* Queue of packets to be transmitted. */
961*4882a593Smuzhiyun 	struct sk_buff_head tx_queue[B43_QOS_QUEUE_NUM];
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	/* Flag that implement the queues stopping. */
964*4882a593Smuzhiyun 	bool tx_queue_stopped[B43_QOS_QUEUE_NUM];
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* firmware loading work */
967*4882a593Smuzhiyun 	struct work_struct firmware_load;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/* The device LEDs. */
970*4882a593Smuzhiyun 	struct b43_leds leds;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
973*4882a593Smuzhiyun 	u8 pio_scratchspace[118] __attribute__((__aligned__(8)));
974*4882a593Smuzhiyun 	u8 pio_tailspace[4] __attribute__((__aligned__(8)));
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
hw_to_b43_wl(struct ieee80211_hw * hw)977*4882a593Smuzhiyun static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	return hw->priv;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
dev_to_b43_wldev(struct device * dev)982*4882a593Smuzhiyun static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
985*4882a593Smuzhiyun 	return ssb_get_drvdata(ssb_dev);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
b43_is_mode(struct b43_wl * wl,int type)989*4882a593Smuzhiyun static inline int b43_is_mode(struct b43_wl *wl, int type)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun 	return (wl->operating && wl->if_type == type);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun /**
995*4882a593Smuzhiyun  * b43_current_band - Returns the currently used band.
996*4882a593Smuzhiyun  * Returns one of NL80211_BAND_2GHZ and NL80211_BAND_5GHZ.
997*4882a593Smuzhiyun  */
b43_current_band(struct b43_wl * wl)998*4882a593Smuzhiyun static inline enum nl80211_band b43_current_band(struct b43_wl *wl)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	return wl->hw->conf.chandef.chan->band;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
b43_bus_may_powerdown(struct b43_wldev * wldev)1003*4882a593Smuzhiyun static inline int b43_bus_may_powerdown(struct b43_wldev *wldev)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	return wldev->dev->bus_may_powerdown(wldev->dev);
1006*4882a593Smuzhiyun }
b43_bus_powerup(struct b43_wldev * wldev,bool dynamic_pctl)1007*4882a593Smuzhiyun static inline int b43_bus_powerup(struct b43_wldev *wldev, bool dynamic_pctl)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	return wldev->dev->bus_powerup(wldev->dev, dynamic_pctl);
1010*4882a593Smuzhiyun }
b43_device_is_enabled(struct b43_wldev * wldev)1011*4882a593Smuzhiyun static inline int b43_device_is_enabled(struct b43_wldev *wldev)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	return wldev->dev->device_is_enabled(wldev->dev);
1014*4882a593Smuzhiyun }
b43_device_enable(struct b43_wldev * wldev,u32 core_specific_flags)1015*4882a593Smuzhiyun static inline void b43_device_enable(struct b43_wldev *wldev,
1016*4882a593Smuzhiyun 				     u32 core_specific_flags)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	wldev->dev->device_enable(wldev->dev, core_specific_flags);
1019*4882a593Smuzhiyun }
b43_device_disable(struct b43_wldev * wldev,u32 core_specific_flags)1020*4882a593Smuzhiyun static inline void b43_device_disable(struct b43_wldev *wldev,
1021*4882a593Smuzhiyun 				      u32 core_specific_flags)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	wldev->dev->device_disable(wldev->dev, core_specific_flags);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
b43_read16(struct b43_wldev * dev,u16 offset)1026*4882a593Smuzhiyun static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	return dev->dev->read16(dev->dev, offset);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
b43_write16(struct b43_wldev * dev,u16 offset,u16 value)1031*4882a593Smuzhiyun static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	dev->dev->write16(dev->dev, offset, value);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun /* To optimize this check for flush_writes on BCM47XX_BCMA only. */
b43_write16f(struct b43_wldev * dev,u16 offset,u16 value)1037*4882a593Smuzhiyun static inline void b43_write16f(struct b43_wldev *dev, u16 offset, u16 value)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	b43_write16(dev, offset, value);
1040*4882a593Smuzhiyun #if defined(CONFIG_BCM47XX_BCMA)
1041*4882a593Smuzhiyun 	if (dev->dev->flush_writes)
1042*4882a593Smuzhiyun 		b43_read16(dev, offset);
1043*4882a593Smuzhiyun #endif
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
b43_maskset16(struct b43_wldev * dev,u16 offset,u16 mask,u16 set)1046*4882a593Smuzhiyun static inline void b43_maskset16(struct b43_wldev *dev, u16 offset, u16 mask,
1047*4882a593Smuzhiyun 				 u16 set)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	b43_write16(dev, offset, (b43_read16(dev, offset) & mask) | set);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun 
b43_read32(struct b43_wldev * dev,u16 offset)1052*4882a593Smuzhiyun static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	return dev->dev->read32(dev->dev, offset);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
b43_write32(struct b43_wldev * dev,u16 offset,u32 value)1057*4882a593Smuzhiyun static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	dev->dev->write32(dev->dev, offset, value);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
b43_maskset32(struct b43_wldev * dev,u16 offset,u32 mask,u32 set)1062*4882a593Smuzhiyun static inline void b43_maskset32(struct b43_wldev *dev, u16 offset, u32 mask,
1063*4882a593Smuzhiyun 				 u32 set)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	b43_write32(dev, offset, (b43_read32(dev, offset) & mask) | set);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun 
b43_block_read(struct b43_wldev * dev,void * buffer,size_t count,u16 offset,u8 reg_width)1068*4882a593Smuzhiyun static inline void b43_block_read(struct b43_wldev *dev, void *buffer,
1069*4882a593Smuzhiyun 				 size_t count, u16 offset, u8 reg_width)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	dev->dev->block_read(dev->dev, buffer, count, offset, reg_width);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
b43_block_write(struct b43_wldev * dev,const void * buffer,size_t count,u16 offset,u8 reg_width)1074*4882a593Smuzhiyun static inline void b43_block_write(struct b43_wldev *dev, const void *buffer,
1075*4882a593Smuzhiyun 				   size_t count, u16 offset, u8 reg_width)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun 	dev->dev->block_write(dev->dev, buffer, count, offset, reg_width);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
b43_using_pio_transfers(struct b43_wldev * dev)1080*4882a593Smuzhiyun static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	return dev->__using_pio_transfers;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun /* Message printing */
1086*4882a593Smuzhiyun __printf(2, 3) void b43info(struct b43_wl *wl, const char *fmt, ...);
1087*4882a593Smuzhiyun __printf(2, 3) void b43err(struct b43_wl *wl, const char *fmt, ...);
1088*4882a593Smuzhiyun __printf(2, 3) void b43warn(struct b43_wl *wl, const char *fmt, ...);
1089*4882a593Smuzhiyun __printf(2, 3) void b43dbg(struct b43_wl *wl, const char *fmt, ...);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun /* A WARN_ON variant that vanishes when b43 debugging is disabled.
1093*4882a593Smuzhiyun  * This _also_ evaluates the arg with debugging disabled. */
1094*4882a593Smuzhiyun #if B43_DEBUG
1095*4882a593Smuzhiyun # define B43_WARN_ON(x)	WARN_ON(x)
1096*4882a593Smuzhiyun #else
__b43_warn_on_dummy(bool x)1097*4882a593Smuzhiyun static inline bool __b43_warn_on_dummy(bool x) { return x; }
1098*4882a593Smuzhiyun # define B43_WARN_ON(x)	__b43_warn_on_dummy(unlikely(!!(x)))
1099*4882a593Smuzhiyun #endif
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun /* Convert an integer to a Q5.2 value */
1102*4882a593Smuzhiyun #define INT_TO_Q52(i)	((i) << 2)
1103*4882a593Smuzhiyun /* Convert a Q5.2 value to an integer (precision loss!) */
1104*4882a593Smuzhiyun #define Q52_TO_INT(q52)	((q52) >> 2)
1105*4882a593Smuzhiyun /* Macros for printing a value in Q5.2 format */
1106*4882a593Smuzhiyun #define Q52_FMT		"%u.%u"
1107*4882a593Smuzhiyun #define Q52_ARG(q52)	Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun #endif /* B43_H_ */
1110