1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2017 Qualcomm Atheros, Inc.
4*4882a593Smuzhiyun * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef __WIL6210_H__
8*4882a593Smuzhiyun #define __WIL6210_H__
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/etherdevice.h>
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun #include <linux/wireless.h>
13*4882a593Smuzhiyun #include <net/cfg80211.h>
14*4882a593Smuzhiyun #include <linux/timex.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/irqreturn.h>
17*4882a593Smuzhiyun #include "wmi.h"
18*4882a593Smuzhiyun #include "wil_platform.h"
19*4882a593Smuzhiyun #include "fw.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun extern bool no_fw_recovery;
22*4882a593Smuzhiyun extern unsigned int mtu_max;
23*4882a593Smuzhiyun extern unsigned short rx_ring_overflow_thrsh;
24*4882a593Smuzhiyun extern int agg_wsize;
25*4882a593Smuzhiyun extern bool rx_align_2;
26*4882a593Smuzhiyun extern bool rx_large_buf;
27*4882a593Smuzhiyun extern bool debug_fw;
28*4882a593Smuzhiyun extern bool disable_ap_sme;
29*4882a593Smuzhiyun extern bool ftm_mode;
30*4882a593Smuzhiyun extern bool drop_if_ring_full;
31*4882a593Smuzhiyun extern uint max_assoc_sta;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct wil6210_priv;
34*4882a593Smuzhiyun struct wil6210_vif;
35*4882a593Smuzhiyun union wil_tx_desc;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define WIL_NAME "wil6210"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define WIL_FW_NAME_DEFAULT "wil6210.fw"
40*4882a593Smuzhiyun #define WIL_FW_NAME_FTM_DEFAULT "wil6210_ftm.fw"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define WIL_FW_NAME_SPARROW_PLUS "wil6210_sparrow_plus.fw"
43*4882a593Smuzhiyun #define WIL_FW_NAME_FTM_SPARROW_PLUS "wil6210_sparrow_plus_ftm.fw"
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define WIL_FW_NAME_TALYN "wil6436.fw"
46*4882a593Smuzhiyun #define WIL_FW_NAME_FTM_TALYN "wil6436_ftm.fw"
47*4882a593Smuzhiyun #define WIL_BRD_NAME_TALYN "wil6436.brd"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define WIL_BOARD_FILE_NAME "wil6210.brd" /* board & radio parameters */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define WIL_DEFAULT_BUS_REQUEST_KBPS 128000 /* ~1Gbps */
52*4882a593Smuzhiyun #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define WIL_NUM_LATENCY_BINS 200
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* maximum number of virtual interfaces the driver supports
57*4882a593Smuzhiyun * (including the main interface)
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define WIL_MAX_VIFS 4
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun * extract bits [@b0:@b1] (inclusive) from the value @x
63*4882a593Smuzhiyun * it should be @b0 <= @b1, or result is incorrect
64*4882a593Smuzhiyun */
WIL_GET_BITS(u32 x,int b0,int b1)65*4882a593Smuzhiyun static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define WIL6210_MIN_MEM_SIZE (2 * 1024 * 1024UL)
71*4882a593Smuzhiyun #define WIL6210_MAX_MEM_SIZE (4 * 1024 * 1024UL)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define WIL_TX_Q_LEN_DEFAULT (4000)
74*4882a593Smuzhiyun #define WIL_RX_RING_SIZE_ORDER_DEFAULT (10)
75*4882a593Smuzhiyun #define WIL_RX_RING_SIZE_ORDER_TALYN_DEFAULT (11)
76*4882a593Smuzhiyun #define WIL_TX_RING_SIZE_ORDER_DEFAULT (12)
77*4882a593Smuzhiyun #define WIL_BCAST_RING_SIZE_ORDER_DEFAULT (7)
78*4882a593Smuzhiyun #define WIL_BCAST_MCS0_LIMIT (1024) /* limit for MCS0 frame size */
79*4882a593Smuzhiyun /* limit ring size in range [32..32k] */
80*4882a593Smuzhiyun #define WIL_RING_SIZE_ORDER_MIN (5)
81*4882a593Smuzhiyun #define WIL_RING_SIZE_ORDER_MAX (15)
82*4882a593Smuzhiyun #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
83*4882a593Smuzhiyun #define WIL6210_MAX_CID (20) /* max number of stations */
84*4882a593Smuzhiyun #define WIL6210_RX_DESC_MAX_CID (8) /* HW limit */
85*4882a593Smuzhiyun #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
86*4882a593Smuzhiyun #define WIL_MAX_AMPDU_SIZE (64 * 1024) /* FW/HW limit */
87*4882a593Smuzhiyun #define WIL_MAX_AGG_WSIZE (32) /* FW/HW limit */
88*4882a593Smuzhiyun #define WIL_MAX_AMPDU_SIZE_128 (128 * 1024) /* FW/HW limit */
89*4882a593Smuzhiyun #define WIL_MAX_AGG_WSIZE_64 (64) /* FW/HW limit */
90*4882a593Smuzhiyun #define WIL6210_MAX_STATUS_RINGS (8)
91*4882a593Smuzhiyun #define WIL_WMI_CALL_GENERAL_TO_MS 100
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Hardware offload block adds the following:
94*4882a593Smuzhiyun * 26 bytes - 3-address QoS data header
95*4882a593Smuzhiyun * 8 bytes - IV + EIV (for GCMP)
96*4882a593Smuzhiyun * 8 bytes - SNAP
97*4882a593Smuzhiyun * 16 bytes - MIC (for GCMP)
98*4882a593Smuzhiyun * 4 bytes - CRC
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun #define WIL_MAX_MPDU_OVERHEAD (62)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct wil_suspend_count_stats {
103*4882a593Smuzhiyun unsigned long successful_suspends;
104*4882a593Smuzhiyun unsigned long successful_resumes;
105*4882a593Smuzhiyun unsigned long failed_suspends;
106*4882a593Smuzhiyun unsigned long failed_resumes;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct wil_suspend_stats {
110*4882a593Smuzhiyun struct wil_suspend_count_stats r_off;
111*4882a593Smuzhiyun struct wil_suspend_count_stats r_on;
112*4882a593Smuzhiyun unsigned long rejected_by_device; /* only radio on */
113*4882a593Smuzhiyun unsigned long rejected_by_host;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Calculate MAC buffer size for the firmware. It includes all overhead,
117*4882a593Smuzhiyun * as it will go over the air, and need to be 8 byte aligned
118*4882a593Smuzhiyun */
wil_mtu2macbuf(u32 mtu)119*4882a593Smuzhiyun static inline u32 wil_mtu2macbuf(u32 mtu)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun return ALIGN(mtu + WIL_MAX_MPDU_OVERHEAD, 8);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* MTU for Ethernet need to take into account 8-byte SNAP header
125*4882a593Smuzhiyun * to be added when encapsulating Ethernet frame into 802.11
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun #define WIL_MAX_ETH_MTU (IEEE80211_MAX_DATA_LEN_DMG - 8)
128*4882a593Smuzhiyun /* Max supported by wil6210 value for interrupt threshold is 5sec. */
129*4882a593Smuzhiyun #define WIL6210_ITR_TRSH_MAX (5000000)
130*4882a593Smuzhiyun #define WIL6210_ITR_TX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
131*4882a593Smuzhiyun #define WIL6210_ITR_RX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
132*4882a593Smuzhiyun #define WIL6210_ITR_TX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
133*4882a593Smuzhiyun #define WIL6210_ITR_RX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
134*4882a593Smuzhiyun #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
135*4882a593Smuzhiyun #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
136*4882a593Smuzhiyun #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
137*4882a593Smuzhiyun #define WIL6210_DISCONNECT_TO_MS (2000)
138*4882a593Smuzhiyun #define WIL6210_RX_HIGH_TRSH_INIT (0)
139*4882a593Smuzhiyun #define WIL6210_RX_HIGH_TRSH_DEFAULT \
140*4882a593Smuzhiyun (1 << (WIL_RX_RING_SIZE_ORDER_DEFAULT - 3))
141*4882a593Smuzhiyun #define WIL_MAX_DMG_AID 254 /* for DMG only 1-254 allowed (see
142*4882a593Smuzhiyun * 802.11REVmc/D5.0, section 9.4.1.8)
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun /* Hardware definitions begin */
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * Mapping
148*4882a593Smuzhiyun * RGF File | Host addr | FW addr
149*4882a593Smuzhiyun * | |
150*4882a593Smuzhiyun * user_rgf | 0x000000 | 0x880000
151*4882a593Smuzhiyun * dma_rgf | 0x001000 | 0x881000
152*4882a593Smuzhiyun * pcie_rgf | 0x002000 | 0x882000
153*4882a593Smuzhiyun * | |
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Where various structures placed in host address space */
157*4882a593Smuzhiyun #define WIL6210_FW_HOST_OFF (0x880000UL)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Interrupt control registers block
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * each interrupt controlled by the same bit in all registers
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun struct RGF_ICR {
167*4882a593Smuzhiyun u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
168*4882a593Smuzhiyun u32 ICR; /* Cause, W1C/COR depending on ICC */
169*4882a593Smuzhiyun u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
170*4882a593Smuzhiyun u32 ICS; /* Cause Set, WO */
171*4882a593Smuzhiyun u32 IMV; /* Mask, RW+S/C */
172*4882a593Smuzhiyun u32 IMS; /* Mask Set, write 1 to set */
173*4882a593Smuzhiyun u32 IMC; /* Mask Clear, write 1 to clear */
174*4882a593Smuzhiyun } __packed;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* registers - FW addresses */
177*4882a593Smuzhiyun #define RGF_USER_USAGE_1 (0x880004)
178*4882a593Smuzhiyun #define RGF_USER_USAGE_2 (0x880008)
179*4882a593Smuzhiyun #define RGF_USER_USAGE_6 (0x880018)
180*4882a593Smuzhiyun #define BIT_USER_OOB_MODE BIT(31)
181*4882a593Smuzhiyun #define BIT_USER_OOB_R2_MODE BIT(30)
182*4882a593Smuzhiyun #define RGF_USER_USAGE_8 (0x880020)
183*4882a593Smuzhiyun #define BIT_USER_PREVENT_DEEP_SLEEP BIT(0)
184*4882a593Smuzhiyun #define BIT_USER_SUPPORT_T_POWER_ON_0 BIT(1)
185*4882a593Smuzhiyun #define BIT_USER_EXT_CLK BIT(2)
186*4882a593Smuzhiyun #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
187*4882a593Smuzhiyun #define HW_MACHINE_BOOT_DONE (0x3fffffd)
188*4882a593Smuzhiyun #define RGF_USER_USER_CPU_0 (0x8801e0)
189*4882a593Smuzhiyun #define BIT_USER_USER_CPU_MAN_RST BIT(1) /* user_cpu_man_rst */
190*4882a593Smuzhiyun #define RGF_USER_CPU_PC (0x8801e8)
191*4882a593Smuzhiyun #define RGF_USER_MAC_CPU_0 (0x8801fc)
192*4882a593Smuzhiyun #define BIT_USER_MAC_CPU_MAN_RST BIT(1) /* mac_cpu_man_rst */
193*4882a593Smuzhiyun #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
194*4882a593Smuzhiyun #define RGF_USER_BL (0x880A3C) /* Boot Loader */
195*4882a593Smuzhiyun #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
196*4882a593Smuzhiyun #define RGF_USER_FW_CALIB_RESULT (0x880a90) /* b0-7:result
197*4882a593Smuzhiyun * b8-15:signature
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun #define CALIB_RESULT_SIGNATURE (0x11)
200*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_0 (0x880abc)
201*4882a593Smuzhiyun #define BIT_USER_CLKS_CAR_AHB_SW_SEL BIT(1) /* ref clk/PLL */
202*4882a593Smuzhiyun #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
203*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
204*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
205*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
206*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
207*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
208*4882a593Smuzhiyun #define BIT_HPAL_PERST_FROM_PAD BIT(6)
209*4882a593Smuzhiyun #define BIT_CAR_PERST_RST BIT(7)
210*4882a593Smuzhiyun #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
211*4882a593Smuzhiyun #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
212*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0 (0x880c18)
213*4882a593Smuzhiyun #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1 (0x880c2c)
214*4882a593Smuzhiyun #define RGF_USER_SPARROW_M_4 (0x880c50) /* Sparrow */
215*4882a593Smuzhiyun #define BIT_SPARROW_M_4_SEL_SLEEP_OR_REF BIT(2)
216*4882a593Smuzhiyun #define RGF_USER_OTP_HW_RD_MACHINE_1 (0x880ce0)
217*4882a593Smuzhiyun #define BIT_OTP_SIGNATURE_ERR_TALYN_MB BIT(0)
218*4882a593Smuzhiyun #define BIT_OTP_HW_SECTION_DONE_TALYN_MB BIT(2)
219*4882a593Smuzhiyun #define BIT_NO_FLASH_INDICATION BIT(8)
220*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME1 (0x880cec)
221*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME2 (0x880cf0)
222*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME3 (0x880cf4)
223*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME4 (0x880cf8)
224*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME5 (0x880cfc)
225*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME6 (0x880d00)
226*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME7 (0x880d04)
227*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME8 (0x880d08)
228*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME9 (0x880d0c)
229*4882a593Smuzhiyun #define RGF_USER_XPM_IFC_RD_TIME10 (0x880d10)
230*4882a593Smuzhiyun #define RGF_USER_XPM_RD_DOUT_SAMPLE_TIME (0x880d64)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
233*4882a593Smuzhiyun #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
234*4882a593Smuzhiyun #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
235*4882a593Smuzhiyun #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
236*4882a593Smuzhiyun #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
237*4882a593Smuzhiyun #define BIT_DMA_EP_RX_ICR_RX_HTRSH BIT(1)
238*4882a593Smuzhiyun #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
239*4882a593Smuzhiyun #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
240*4882a593Smuzhiyun #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
241*4882a593Smuzhiyun #define BIT_DMA_EP_MISC_ICR_HALP BIT(27)
242*4882a593Smuzhiyun #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Legacy interrupt moderation control (before Sparrow v2)*/
245*4882a593Smuzhiyun #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
246*4882a593Smuzhiyun #define RGF_DMA_ITR_CNT_DATA (0x881c60)
247*4882a593Smuzhiyun #define RGF_DMA_ITR_CNT_CRL (0x881c64)
248*4882a593Smuzhiyun #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
249*4882a593Smuzhiyun #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
250*4882a593Smuzhiyun #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
251*4882a593Smuzhiyun #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
252*4882a593Smuzhiyun #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Offload control (Sparrow B0+) */
255*4882a593Smuzhiyun #define RGF_DMA_OFUL_NID_0 (0x881cd4)
256*4882a593Smuzhiyun #define BIT_DMA_OFUL_NID_0_RX_EXT_TR_EN BIT(0)
257*4882a593Smuzhiyun #define BIT_DMA_OFUL_NID_0_TX_EXT_TR_EN BIT(1)
258*4882a593Smuzhiyun #define BIT_DMA_OFUL_NID_0_RX_EXT_A3_SRC BIT(2)
259*4882a593Smuzhiyun #define BIT_DMA_OFUL_NID_0_TX_EXT_A3_SRC BIT(3)
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* New (sparrow v2+) interrupt moderation control */
262*4882a593Smuzhiyun #define RGF_DMA_ITR_TX_DESQ_NO_MOD (0x881d40)
263*4882a593Smuzhiyun #define RGF_DMA_ITR_TX_CNT_TRSH (0x881d34)
264*4882a593Smuzhiyun #define RGF_DMA_ITR_TX_CNT_DATA (0x881d38)
265*4882a593Smuzhiyun #define RGF_DMA_ITR_TX_CNT_CTL (0x881d3c)
266*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_CNT_CTL_EN BIT(0)
267*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL BIT(1)
268*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_CNT_CTL_FOREVER BIT(2)
269*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_CNT_CTL_CLR BIT(3)
270*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_CNT_CTL_REACHED_TRESH BIT(4)
271*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_CNT_CTL_CROSS_EN BIT(5)
272*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_CNT_CTL_FREE_RUNNIG BIT(6)
273*4882a593Smuzhiyun #define RGF_DMA_ITR_TX_IDL_CNT_TRSH (0x881d60)
274*4882a593Smuzhiyun #define RGF_DMA_ITR_TX_IDL_CNT_DATA (0x881d64)
275*4882a593Smuzhiyun #define RGF_DMA_ITR_TX_IDL_CNT_CTL (0x881d68)
276*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EN BIT(0)
277*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
278*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_IDL_CNT_CTL_FOREVER BIT(2)
279*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR BIT(3)
280*4882a593Smuzhiyun #define BIT_DMA_ITR_TX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
281*4882a593Smuzhiyun #define RGF_DMA_ITR_RX_DESQ_NO_MOD (0x881d50)
282*4882a593Smuzhiyun #define RGF_DMA_ITR_RX_CNT_TRSH (0x881d44)
283*4882a593Smuzhiyun #define RGF_DMA_ITR_RX_CNT_DATA (0x881d48)
284*4882a593Smuzhiyun #define RGF_DMA_ITR_RX_CNT_CTL (0x881d4c)
285*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_CNT_CTL_EN BIT(0)
286*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL BIT(1)
287*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_CNT_CTL_FOREVER BIT(2)
288*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_CNT_CTL_CLR BIT(3)
289*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_CNT_CTL_REACHED_TRESH BIT(4)
290*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_CNT_CTL_CROSS_EN BIT(5)
291*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_CNT_CTL_FREE_RUNNIG BIT(6)
292*4882a593Smuzhiyun #define RGF_DMA_ITR_RX_IDL_CNT_TRSH (0x881d54)
293*4882a593Smuzhiyun #define RGF_DMA_ITR_RX_IDL_CNT_DATA (0x881d58)
294*4882a593Smuzhiyun #define RGF_DMA_ITR_RX_IDL_CNT_CTL (0x881d5c)
295*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EN BIT(0)
296*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
297*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_IDL_CNT_CTL_FOREVER BIT(2)
298*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR BIT(3)
299*4882a593Smuzhiyun #define BIT_DMA_ITR_RX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
300*4882a593Smuzhiyun #define RGF_DMA_MISC_CTL (0x881d6c)
301*4882a593Smuzhiyun #define BIT_OFUL34_RDY_VALID_BUG_FIX_EN BIT(7)
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
304*4882a593Smuzhiyun #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
305*4882a593Smuzhiyun #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
306*4882a593Smuzhiyun #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
307*4882a593Smuzhiyun #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
308*4882a593Smuzhiyun #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun #define RGF_HP_CTRL (0x88265c)
311*4882a593Smuzhiyun #define RGF_PAL_UNIT_ICR (0x88266c) /* struct RGF_ICR */
312*4882a593Smuzhiyun #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* MAC timer, usec, for packet lifetime */
315*4882a593Smuzhiyun #define RGF_MAC_MTRL_COUNTER_0 (0x886aa8)
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #define RGF_CAF_ICR_TALYN_MB (0x8893d4) /* struct RGF_ICR */
318*4882a593Smuzhiyun #define RGF_CAF_ICR (0x88946c) /* struct RGF_ICR */
319*4882a593Smuzhiyun #define RGF_CAF_OSC_CONTROL (0x88afa4)
320*4882a593Smuzhiyun #define BIT_CAF_OSC_XTAL_EN BIT(0)
321*4882a593Smuzhiyun #define RGF_CAF_PLL_LOCK_STATUS (0x88afec)
322*4882a593Smuzhiyun #define BIT_CAF_OSC_DIG_XTAL_STABLE BIT(0)
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun #define RGF_OTP_QC_SECURED (0x8a0038)
325*4882a593Smuzhiyun #define BIT_BOOT_FROM_ROM BIT(31)
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* eDMA */
328*4882a593Smuzhiyun #define RGF_SCM_PTRS_SUBQ_RD_PTR (0x8b4000)
329*4882a593Smuzhiyun #define RGF_SCM_PTRS_COMPQ_RD_PTR (0x8b4100)
330*4882a593Smuzhiyun #define RGF_DMA_SCM_SUBQ_CONS (0x8b60ec)
331*4882a593Smuzhiyun #define RGF_DMA_SCM_COMPQ_PROD (0x8b616c)
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun #define RGF_INT_COUNT_ON_SPECIAL_EVT (0x8b62d8)
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #define RGF_INT_CTRL_INT_GEN_CFG_0 (0x8bc000)
336*4882a593Smuzhiyun #define RGF_INT_CTRL_INT_GEN_CFG_1 (0x8bc004)
337*4882a593Smuzhiyun #define RGF_INT_GEN_TIME_UNIT_LIMIT (0x8bc0c8)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define RGF_INT_GEN_CTRL (0x8bc0ec)
340*4882a593Smuzhiyun #define BIT_CONTROL_0 BIT(0)
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* eDMA status interrupts */
343*4882a593Smuzhiyun #define RGF_INT_GEN_RX_ICR (0x8bc0f4)
344*4882a593Smuzhiyun #define BIT_RX_STATUS_IRQ BIT(WIL_RX_STATUS_IRQ_IDX)
345*4882a593Smuzhiyun #define RGF_INT_GEN_TX_ICR (0x8bc110)
346*4882a593Smuzhiyun #define BIT_TX_STATUS_IRQ BIT(WIL_TX_STATUS_IRQ_IDX)
347*4882a593Smuzhiyun #define RGF_INT_CTRL_RX_INT_MASK (0x8bc12c)
348*4882a593Smuzhiyun #define RGF_INT_CTRL_TX_INT_MASK (0x8bc130)
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun #define RGF_INT_GEN_IDLE_TIME_LIMIT (0x8bc134)
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define USER_EXT_USER_PMU_3 (0x88d00c)
353*4882a593Smuzhiyun #define BIT_PMU_DEVICE_RDY BIT(0)
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #define RGF_USER_JTAG_DEV_ID (0x880b34) /* device ID */
356*4882a593Smuzhiyun #define JTAG_DEV_ID_SPARROW (0x2632072f)
357*4882a593Smuzhiyun #define JTAG_DEV_ID_TALYN (0x7e0e1)
358*4882a593Smuzhiyun #define JTAG_DEV_ID_TALYN_MB (0x1007e0e1)
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define RGF_USER_REVISION_ID (0x88afe4)
361*4882a593Smuzhiyun #define RGF_USER_REVISION_ID_MASK (3)
362*4882a593Smuzhiyun #define REVISION_ID_SPARROW_B0 (0x0)
363*4882a593Smuzhiyun #define REVISION_ID_SPARROW_D0 (0x3)
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #define RGF_OTP_MAC_TALYN_MB (0x8a0304)
366*4882a593Smuzhiyun #define RGF_OTP_OEM_MAC (0x8a0334)
367*4882a593Smuzhiyun #define RGF_OTP_MAC (0x8a0620)
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Talyn-MB */
370*4882a593Smuzhiyun #define RGF_USER_USER_CPU_0_TALYN_MB (0x8c0138)
371*4882a593Smuzhiyun #define RGF_USER_MAC_CPU_0_TALYN_MB (0x8c0154)
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* crash codes for FW/Ucode stored here */
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* ASSERT RGFs */
376*4882a593Smuzhiyun #define SPARROW_RGF_FW_ASSERT_CODE (0x91f020)
377*4882a593Smuzhiyun #define SPARROW_RGF_UCODE_ASSERT_CODE (0x91f028)
378*4882a593Smuzhiyun #define TALYN_RGF_FW_ASSERT_CODE (0xa37020)
379*4882a593Smuzhiyun #define TALYN_RGF_UCODE_ASSERT_CODE (0xa37028)
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun enum {
382*4882a593Smuzhiyun HW_VER_UNKNOWN,
383*4882a593Smuzhiyun HW_VER_SPARROW_B0, /* REVISION_ID_SPARROW_B0 */
384*4882a593Smuzhiyun HW_VER_SPARROW_D0, /* REVISION_ID_SPARROW_D0 */
385*4882a593Smuzhiyun HW_VER_TALYN, /* JTAG_DEV_ID_TALYN */
386*4882a593Smuzhiyun HW_VER_TALYN_MB /* JTAG_DEV_ID_TALYN_MB */
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* popular locations */
390*4882a593Smuzhiyun #define RGF_MBOX RGF_USER_USER_SCRATCH_PAD
391*4882a593Smuzhiyun #define HOST_MBOX HOSTADDR(RGF_MBOX)
392*4882a593Smuzhiyun #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* ISR register bits */
395*4882a593Smuzhiyun #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
396*4882a593Smuzhiyun #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
397*4882a593Smuzhiyun #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun #define WIL_DATA_COMPLETION_TO_MS 200
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Hardware definitions end */
402*4882a593Smuzhiyun #define SPARROW_FW_MAPPING_TABLE_SIZE 10
403*4882a593Smuzhiyun #define TALYN_FW_MAPPING_TABLE_SIZE 13
404*4882a593Smuzhiyun #define TALYN_MB_FW_MAPPING_TABLE_SIZE 19
405*4882a593Smuzhiyun #define MAX_FW_MAPPING_TABLE_SIZE 19
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Common representation of physical address in wil ring */
408*4882a593Smuzhiyun struct wil_ring_dma_addr {
409*4882a593Smuzhiyun __le32 addr_low;
410*4882a593Smuzhiyun __le16 addr_high;
411*4882a593Smuzhiyun } __packed;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun struct fw_map {
414*4882a593Smuzhiyun u32 from; /* linker address - from, inclusive */
415*4882a593Smuzhiyun u32 to; /* linker address - to, exclusive */
416*4882a593Smuzhiyun u32 host; /* PCI/Host address - BAR0 + 0x880000 */
417*4882a593Smuzhiyun const char *name; /* for debugfs */
418*4882a593Smuzhiyun bool fw; /* true if FW mapping, false if UCODE mapping */
419*4882a593Smuzhiyun bool crash_dump; /* true if should be dumped during crash dump */
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* array size should be in sync with actual definition in the wmi.c */
423*4882a593Smuzhiyun extern const struct fw_map sparrow_fw_mapping[SPARROW_FW_MAPPING_TABLE_SIZE];
424*4882a593Smuzhiyun extern const struct fw_map sparrow_d0_mac_rgf_ext;
425*4882a593Smuzhiyun extern const struct fw_map talyn_fw_mapping[TALYN_FW_MAPPING_TABLE_SIZE];
426*4882a593Smuzhiyun extern const struct fw_map talyn_mb_fw_mapping[TALYN_MB_FW_MAPPING_TABLE_SIZE];
427*4882a593Smuzhiyun extern struct fw_map fw_mapping[MAX_FW_MAPPING_TABLE_SIZE];
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /**
430*4882a593Smuzhiyun * mk_cidxtid - construct @cidxtid field
431*4882a593Smuzhiyun * @cid: CID value
432*4882a593Smuzhiyun * @tid: TID value
433*4882a593Smuzhiyun *
434*4882a593Smuzhiyun * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
435*4882a593Smuzhiyun */
mk_cidxtid(u8 cid,u8 tid)436*4882a593Smuzhiyun static inline u8 mk_cidxtid(u8 cid, u8 tid)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun return ((tid & 0xf) << 4) | (cid & 0xf);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /**
442*4882a593Smuzhiyun * parse_cidxtid - parse @cidxtid field
443*4882a593Smuzhiyun * @cid: store CID value here
444*4882a593Smuzhiyun * @tid: store TID value here
445*4882a593Smuzhiyun *
446*4882a593Smuzhiyun * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
447*4882a593Smuzhiyun */
parse_cidxtid(u8 cidxtid,u8 * cid,u8 * tid)448*4882a593Smuzhiyun static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun *cid = cidxtid & 0xf;
451*4882a593Smuzhiyun *tid = (cidxtid >> 4) & 0xf;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun struct wil6210_mbox_ring {
455*4882a593Smuzhiyun u32 base;
456*4882a593Smuzhiyun u16 entry_size; /* max. size of mbox entry, incl. all headers */
457*4882a593Smuzhiyun u16 size;
458*4882a593Smuzhiyun u32 tail;
459*4882a593Smuzhiyun u32 head;
460*4882a593Smuzhiyun } __packed;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun struct wil6210_mbox_ring_desc {
463*4882a593Smuzhiyun __le32 sync;
464*4882a593Smuzhiyun __le32 addr;
465*4882a593Smuzhiyun } __packed;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* at HOST_OFF_WIL6210_MBOX_CTL */
468*4882a593Smuzhiyun struct wil6210_mbox_ctl {
469*4882a593Smuzhiyun struct wil6210_mbox_ring tx;
470*4882a593Smuzhiyun struct wil6210_mbox_ring rx;
471*4882a593Smuzhiyun } __packed;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun struct wil6210_mbox_hdr {
474*4882a593Smuzhiyun __le16 seq;
475*4882a593Smuzhiyun __le16 len; /* payload, bytes after this header */
476*4882a593Smuzhiyun __le16 type;
477*4882a593Smuzhiyun u8 flags;
478*4882a593Smuzhiyun u8 reserved;
479*4882a593Smuzhiyun } __packed;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun #define WIL_MBOX_HDR_TYPE_WMI (0)
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* max. value for wil6210_mbox_hdr.len */
484*4882a593Smuzhiyun #define MAX_MBOXITEM_SIZE (240)
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun struct pending_wmi_event {
487*4882a593Smuzhiyun struct list_head list;
488*4882a593Smuzhiyun struct {
489*4882a593Smuzhiyun struct wil6210_mbox_hdr hdr;
490*4882a593Smuzhiyun struct wmi_cmd_hdr wmi;
491*4882a593Smuzhiyun u8 data[0];
492*4882a593Smuzhiyun } __packed event;
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun enum { /* for wil_ctx.mapped_as */
496*4882a593Smuzhiyun wil_mapped_as_none = 0,
497*4882a593Smuzhiyun wil_mapped_as_single = 1,
498*4882a593Smuzhiyun wil_mapped_as_page = 2,
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /**
502*4882a593Smuzhiyun * struct wil_ctx - software context for ring descriptor
503*4882a593Smuzhiyun */
504*4882a593Smuzhiyun struct wil_ctx {
505*4882a593Smuzhiyun struct sk_buff *skb;
506*4882a593Smuzhiyun u8 nr_frags;
507*4882a593Smuzhiyun u8 mapped_as;
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun struct wil_desc_ring_rx_swtail { /* relevant for enhanced DMA only */
511*4882a593Smuzhiyun u32 *va;
512*4882a593Smuzhiyun dma_addr_t pa;
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /**
516*4882a593Smuzhiyun * A general ring structure, used for RX and TX.
517*4882a593Smuzhiyun * In legacy DMA it represents the vring,
518*4882a593Smuzhiyun * In enahnced DMA it represents the descriptor ring (vrings are handled by FW)
519*4882a593Smuzhiyun */
520*4882a593Smuzhiyun struct wil_ring {
521*4882a593Smuzhiyun dma_addr_t pa;
522*4882a593Smuzhiyun volatile union wil_ring_desc *va;
523*4882a593Smuzhiyun u16 size; /* number of wil_ring_desc elements */
524*4882a593Smuzhiyun u32 swtail;
525*4882a593Smuzhiyun u32 swhead;
526*4882a593Smuzhiyun u32 hwtail; /* write here to inform hw */
527*4882a593Smuzhiyun struct wil_ctx *ctx; /* ctx[size] - software context */
528*4882a593Smuzhiyun struct wil_desc_ring_rx_swtail edma_rx_swtail;
529*4882a593Smuzhiyun bool is_rx;
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /**
533*4882a593Smuzhiyun * Additional data for Rx ring.
534*4882a593Smuzhiyun * Used for enhanced DMA RX chaining.
535*4882a593Smuzhiyun */
536*4882a593Smuzhiyun struct wil_ring_rx_data {
537*4882a593Smuzhiyun /* the skb being assembled */
538*4882a593Smuzhiyun struct sk_buff *skb;
539*4882a593Smuzhiyun /* true if we are skipping a bad fragmented packet */
540*4882a593Smuzhiyun bool skipping;
541*4882a593Smuzhiyun u16 buff_size;
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /**
545*4882a593Smuzhiyun * Status ring structure, used for enhanced DMA completions for RX and TX.
546*4882a593Smuzhiyun */
547*4882a593Smuzhiyun struct wil_status_ring {
548*4882a593Smuzhiyun dma_addr_t pa;
549*4882a593Smuzhiyun void *va; /* pointer to ring_[tr]x_status elements */
550*4882a593Smuzhiyun u16 size; /* number of status elements */
551*4882a593Smuzhiyun size_t elem_size; /* status element size in bytes */
552*4882a593Smuzhiyun u32 swhead;
553*4882a593Smuzhiyun u32 hwtail; /* write here to inform hw */
554*4882a593Smuzhiyun bool is_rx;
555*4882a593Smuzhiyun u8 desc_rdy_pol; /* Expected descriptor ready bit polarity */
556*4882a593Smuzhiyun struct wil_ring_rx_data rx_data;
557*4882a593Smuzhiyun u32 invalid_buff_id_cnt; /* relevant only for RX */
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun #define WIL_STA_TID_NUM (16)
561*4882a593Smuzhiyun #define WIL_MCS_MAX (15) /* Maximum MCS supported */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun struct wil_net_stats {
564*4882a593Smuzhiyun unsigned long rx_packets;
565*4882a593Smuzhiyun unsigned long tx_packets;
566*4882a593Smuzhiyun unsigned long rx_bytes;
567*4882a593Smuzhiyun unsigned long tx_bytes;
568*4882a593Smuzhiyun unsigned long tx_errors;
569*4882a593Smuzhiyun u32 tx_latency_min_us;
570*4882a593Smuzhiyun u32 tx_latency_max_us;
571*4882a593Smuzhiyun u64 tx_latency_total_us;
572*4882a593Smuzhiyun unsigned long rx_dropped;
573*4882a593Smuzhiyun unsigned long rx_non_data_frame;
574*4882a593Smuzhiyun unsigned long rx_short_frame;
575*4882a593Smuzhiyun unsigned long rx_large_frame;
576*4882a593Smuzhiyun unsigned long rx_replay;
577*4882a593Smuzhiyun unsigned long rx_mic_error;
578*4882a593Smuzhiyun unsigned long rx_key_error; /* eDMA specific */
579*4882a593Smuzhiyun unsigned long rx_amsdu_error; /* eDMA specific */
580*4882a593Smuzhiyun unsigned long rx_csum_err;
581*4882a593Smuzhiyun u16 last_mcs_rx;
582*4882a593Smuzhiyun u8 last_cb_mode_rx;
583*4882a593Smuzhiyun u64 rx_per_mcs[WIL_MCS_MAX + 1];
584*4882a593Smuzhiyun u32 ft_roams; /* relevant in STA mode */
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /**
588*4882a593Smuzhiyun * struct tx_rx_ops - different TX/RX ops for legacy and enhanced
589*4882a593Smuzhiyun * DMA flow
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun struct wil_txrx_ops {
592*4882a593Smuzhiyun void (*configure_interrupt_moderation)(struct wil6210_priv *wil);
593*4882a593Smuzhiyun /* TX ops */
594*4882a593Smuzhiyun int (*ring_init_tx)(struct wil6210_vif *vif, int ring_id,
595*4882a593Smuzhiyun int size, int cid, int tid);
596*4882a593Smuzhiyun void (*ring_fini_tx)(struct wil6210_priv *wil, struct wil_ring *ring);
597*4882a593Smuzhiyun int (*ring_init_bcast)(struct wil6210_vif *vif, int id, int size);
598*4882a593Smuzhiyun int (*tx_init)(struct wil6210_priv *wil);
599*4882a593Smuzhiyun void (*tx_fini)(struct wil6210_priv *wil);
600*4882a593Smuzhiyun int (*tx_desc_map)(union wil_tx_desc *desc, dma_addr_t pa,
601*4882a593Smuzhiyun u32 len, int ring_index);
602*4882a593Smuzhiyun void (*tx_desc_unmap)(struct device *dev,
603*4882a593Smuzhiyun union wil_tx_desc *desc,
604*4882a593Smuzhiyun struct wil_ctx *ctx);
605*4882a593Smuzhiyun int (*tx_ring_tso)(struct wil6210_priv *wil, struct wil6210_vif *vif,
606*4882a593Smuzhiyun struct wil_ring *ring, struct sk_buff *skb);
607*4882a593Smuzhiyun int (*tx_ring_modify)(struct wil6210_vif *vif, int ring_id,
608*4882a593Smuzhiyun int cid, int tid);
609*4882a593Smuzhiyun irqreturn_t (*irq_tx)(int irq, void *cookie);
610*4882a593Smuzhiyun /* RX ops */
611*4882a593Smuzhiyun int (*rx_init)(struct wil6210_priv *wil, uint ring_order);
612*4882a593Smuzhiyun void (*rx_fini)(struct wil6210_priv *wil);
613*4882a593Smuzhiyun int (*wmi_addba_rx_resp)(struct wil6210_priv *wil, u8 mid, u8 cid,
614*4882a593Smuzhiyun u8 tid, u8 token, u16 status, bool amsdu,
615*4882a593Smuzhiyun u16 agg_wsize, u16 timeout);
616*4882a593Smuzhiyun void (*get_reorder_params)(struct wil6210_priv *wil,
617*4882a593Smuzhiyun struct sk_buff *skb, int *tid, int *cid,
618*4882a593Smuzhiyun int *mid, u16 *seq, int *mcast, int *retry);
619*4882a593Smuzhiyun void (*get_netif_rx_params)(struct sk_buff *skb,
620*4882a593Smuzhiyun int *cid, int *security);
621*4882a593Smuzhiyun int (*rx_crypto_check)(struct wil6210_priv *wil, struct sk_buff *skb);
622*4882a593Smuzhiyun int (*rx_error_check)(struct wil6210_priv *wil, struct sk_buff *skb,
623*4882a593Smuzhiyun struct wil_net_stats *stats);
624*4882a593Smuzhiyun bool (*is_rx_idle)(struct wil6210_priv *wil);
625*4882a593Smuzhiyun irqreturn_t (*irq_rx)(int irq, void *cookie);
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /**
629*4882a593Smuzhiyun * Additional data for Tx ring
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun struct wil_ring_tx_data {
632*4882a593Smuzhiyun bool dot1x_open;
633*4882a593Smuzhiyun int enabled;
634*4882a593Smuzhiyun cycles_t idle, last_idle, begin;
635*4882a593Smuzhiyun u8 agg_wsize; /* agreed aggregation window, 0 - no agg */
636*4882a593Smuzhiyun u16 agg_timeout;
637*4882a593Smuzhiyun u8 agg_amsdu;
638*4882a593Smuzhiyun bool addba_in_progress; /* if set, agg_xxx is for request in progress */
639*4882a593Smuzhiyun u8 mid;
640*4882a593Smuzhiyun spinlock_t lock;
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun enum { /* for wil6210_priv.status */
644*4882a593Smuzhiyun wil_status_fwready = 0, /* FW operational */
645*4882a593Smuzhiyun wil_status_dontscan,
646*4882a593Smuzhiyun wil_status_mbox_ready, /* MBOX structures ready */
647*4882a593Smuzhiyun wil_status_irqen, /* interrupts enabled - for debug */
648*4882a593Smuzhiyun wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
649*4882a593Smuzhiyun wil_status_resetting, /* reset in progress */
650*4882a593Smuzhiyun wil_status_suspending, /* suspend in progress */
651*4882a593Smuzhiyun wil_status_suspended, /* suspend completed, device is suspended */
652*4882a593Smuzhiyun wil_status_resuming, /* resume in progress */
653*4882a593Smuzhiyun wil_status_last /* keep last */
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun struct pci_dev;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /**
659*4882a593Smuzhiyun * struct tid_ampdu_rx - TID aggregation information (Rx).
660*4882a593Smuzhiyun *
661*4882a593Smuzhiyun * @reorder_buf: buffer to reorder incoming aggregated MPDUs
662*4882a593Smuzhiyun * @last_rx: jiffies of last rx activity
663*4882a593Smuzhiyun * @head_seq_num: head sequence number in reordering buffer.
664*4882a593Smuzhiyun * @stored_mpdu_num: number of MPDUs in reordering buffer
665*4882a593Smuzhiyun * @ssn: Starting Sequence Number expected to be aggregated.
666*4882a593Smuzhiyun * @buf_size: buffer size for incoming A-MPDUs
667*4882a593Smuzhiyun * @ssn_last_drop: SSN of the last dropped frame
668*4882a593Smuzhiyun * @total: total number of processed incoming frames
669*4882a593Smuzhiyun * @drop_dup: duplicate frames dropped for this reorder buffer
670*4882a593Smuzhiyun * @drop_old: old frames dropped for this reorder buffer
671*4882a593Smuzhiyun * @first_time: true when this buffer used 1-st time
672*4882a593Smuzhiyun * @mcast_last_seq: sequence number (SN) of last received multicast packet
673*4882a593Smuzhiyun * @drop_dup_mcast: duplicate multicast frames dropped for this reorder buffer
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun struct wil_tid_ampdu_rx {
676*4882a593Smuzhiyun struct sk_buff **reorder_buf;
677*4882a593Smuzhiyun unsigned long last_rx;
678*4882a593Smuzhiyun u16 head_seq_num;
679*4882a593Smuzhiyun u16 stored_mpdu_num;
680*4882a593Smuzhiyun u16 ssn;
681*4882a593Smuzhiyun u16 buf_size;
682*4882a593Smuzhiyun u16 ssn_last_drop;
683*4882a593Smuzhiyun unsigned long long total; /* frames processed */
684*4882a593Smuzhiyun unsigned long long drop_dup;
685*4882a593Smuzhiyun unsigned long long drop_old;
686*4882a593Smuzhiyun bool first_time; /* is it 1-st time this buffer used? */
687*4882a593Smuzhiyun u16 mcast_last_seq; /* multicast dup detection */
688*4882a593Smuzhiyun unsigned long long drop_dup_mcast;
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /**
692*4882a593Smuzhiyun * struct wil_tid_crypto_rx_single - TID crypto information (Rx).
693*4882a593Smuzhiyun *
694*4882a593Smuzhiyun * @pn: GCMP PN for the session
695*4882a593Smuzhiyun * @key_set: valid key present
696*4882a593Smuzhiyun */
697*4882a593Smuzhiyun struct wil_tid_crypto_rx_single {
698*4882a593Smuzhiyun u8 pn[IEEE80211_GCMP_PN_LEN];
699*4882a593Smuzhiyun bool key_set;
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun struct wil_tid_crypto_rx {
703*4882a593Smuzhiyun struct wil_tid_crypto_rx_single key_id[4];
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun struct wil_p2p_info {
707*4882a593Smuzhiyun struct ieee80211_channel listen_chan;
708*4882a593Smuzhiyun u8 discovery_started;
709*4882a593Smuzhiyun u64 cookie;
710*4882a593Smuzhiyun struct wireless_dev *pending_listen_wdev;
711*4882a593Smuzhiyun unsigned int listen_duration;
712*4882a593Smuzhiyun struct timer_list discovery_timer; /* listen/search duration */
713*4882a593Smuzhiyun struct work_struct discovery_expired_work; /* listen/search expire */
714*4882a593Smuzhiyun struct work_struct delayed_listen_work; /* listen after scan done */
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun enum wil_sta_status {
718*4882a593Smuzhiyun wil_sta_unused = 0,
719*4882a593Smuzhiyun wil_sta_conn_pending = 1,
720*4882a593Smuzhiyun wil_sta_connected = 2,
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun enum wil_rekey_state {
724*4882a593Smuzhiyun WIL_REKEY_IDLE = 0,
725*4882a593Smuzhiyun WIL_REKEY_M3_RECEIVED = 1,
726*4882a593Smuzhiyun WIL_REKEY_WAIT_M4_SENT = 2,
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /**
730*4882a593Smuzhiyun * struct wil_sta_info - data for peer
731*4882a593Smuzhiyun *
732*4882a593Smuzhiyun * Peer identified by its CID (connection ID)
733*4882a593Smuzhiyun * NIC performs beam forming for each peer;
734*4882a593Smuzhiyun * if no beam forming done, frame exchange is not
735*4882a593Smuzhiyun * possible.
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun struct wil_sta_info {
738*4882a593Smuzhiyun u8 addr[ETH_ALEN];
739*4882a593Smuzhiyun u8 mid;
740*4882a593Smuzhiyun enum wil_sta_status status;
741*4882a593Smuzhiyun struct wil_net_stats stats;
742*4882a593Smuzhiyun /**
743*4882a593Smuzhiyun * 20 latency bins. 1st bin counts packets with latency
744*4882a593Smuzhiyun * of 0..tx_latency_res, last bin counts packets with latency
745*4882a593Smuzhiyun * of 19*tx_latency_res and above.
746*4882a593Smuzhiyun * tx_latency_res is configured from "tx_latency" debug-fs.
747*4882a593Smuzhiyun */
748*4882a593Smuzhiyun u64 *tx_latency_bins;
749*4882a593Smuzhiyun struct wmi_link_stats_basic fw_stats_basic;
750*4882a593Smuzhiyun /* Rx BACK */
751*4882a593Smuzhiyun struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
752*4882a593Smuzhiyun spinlock_t tid_rx_lock; /* guarding tid_rx array */
753*4882a593Smuzhiyun unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
754*4882a593Smuzhiyun unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
755*4882a593Smuzhiyun struct wil_tid_crypto_rx tid_crypto_rx[WIL_STA_TID_NUM];
756*4882a593Smuzhiyun struct wil_tid_crypto_rx group_crypto_rx;
757*4882a593Smuzhiyun u8 aid; /* 1-254; 0 if unknown/not reported */
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun enum {
761*4882a593Smuzhiyun fw_recovery_idle = 0,
762*4882a593Smuzhiyun fw_recovery_pending = 1,
763*4882a593Smuzhiyun fw_recovery_running = 2,
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun enum {
767*4882a593Smuzhiyun hw_capa_no_flash,
768*4882a593Smuzhiyun hw_capa_last
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun struct wil_probe_client_req {
772*4882a593Smuzhiyun struct list_head list;
773*4882a593Smuzhiyun u64 cookie;
774*4882a593Smuzhiyun u8 cid;
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun struct pmc_ctx {
778*4882a593Smuzhiyun /* alloc, free, and read operations must own the lock */
779*4882a593Smuzhiyun struct mutex lock;
780*4882a593Smuzhiyun struct vring_tx_desc *pring_va;
781*4882a593Smuzhiyun dma_addr_t pring_pa;
782*4882a593Smuzhiyun struct desc_alloc_info *descriptors;
783*4882a593Smuzhiyun int last_cmd_status;
784*4882a593Smuzhiyun int num_descriptors;
785*4882a593Smuzhiyun int descriptor_size;
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun struct wil_halp {
789*4882a593Smuzhiyun struct mutex lock; /* protect halp ref_cnt */
790*4882a593Smuzhiyun unsigned int ref_cnt;
791*4882a593Smuzhiyun struct completion comp;
792*4882a593Smuzhiyun u8 handle_icr;
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun struct wil_blob_wrapper {
796*4882a593Smuzhiyun struct wil6210_priv *wil;
797*4882a593Smuzhiyun struct debugfs_blob_wrapper blob;
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun #define WIL_LED_MAX_ID (2)
801*4882a593Smuzhiyun #define WIL_LED_INVALID_ID (0xF)
802*4882a593Smuzhiyun #define WIL_LED_BLINK_ON_SLOW_MS (300)
803*4882a593Smuzhiyun #define WIL_LED_BLINK_OFF_SLOW_MS (300)
804*4882a593Smuzhiyun #define WIL_LED_BLINK_ON_MED_MS (200)
805*4882a593Smuzhiyun #define WIL_LED_BLINK_OFF_MED_MS (200)
806*4882a593Smuzhiyun #define WIL_LED_BLINK_ON_FAST_MS (100)
807*4882a593Smuzhiyun #define WIL_LED_BLINK_OFF_FAST_MS (100)
808*4882a593Smuzhiyun enum {
809*4882a593Smuzhiyun WIL_LED_TIME_SLOW = 0,
810*4882a593Smuzhiyun WIL_LED_TIME_MED,
811*4882a593Smuzhiyun WIL_LED_TIME_FAST,
812*4882a593Smuzhiyun WIL_LED_TIME_LAST,
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun struct blink_on_off_time {
816*4882a593Smuzhiyun u32 on_ms;
817*4882a593Smuzhiyun u32 off_ms;
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun struct wil_debugfs_iomem_data {
821*4882a593Smuzhiyun void *offset;
822*4882a593Smuzhiyun struct wil6210_priv *wil;
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun struct wil_debugfs_data {
826*4882a593Smuzhiyun struct wil_debugfs_iomem_data *data_arr;
827*4882a593Smuzhiyun int iomem_data_count;
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun extern struct blink_on_off_time led_blink_time[WIL_LED_TIME_LAST];
831*4882a593Smuzhiyun extern u8 led_id;
832*4882a593Smuzhiyun extern u8 led_polarity;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun enum wil6210_vif_status {
835*4882a593Smuzhiyun wil_vif_fwconnecting,
836*4882a593Smuzhiyun wil_vif_fwconnected,
837*4882a593Smuzhiyun wil_vif_ft_roam,
838*4882a593Smuzhiyun wil_vif_status_last /* keep last */
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun struct wil6210_vif {
842*4882a593Smuzhiyun struct wireless_dev wdev;
843*4882a593Smuzhiyun struct net_device *ndev;
844*4882a593Smuzhiyun struct wil6210_priv *wil;
845*4882a593Smuzhiyun u8 mid;
846*4882a593Smuzhiyun DECLARE_BITMAP(status, wil_vif_status_last);
847*4882a593Smuzhiyun u32 privacy; /* secure connection? */
848*4882a593Smuzhiyun u16 channel; /* relevant in AP mode */
849*4882a593Smuzhiyun u8 wmi_edmg_channel; /* relevant in AP mode */
850*4882a593Smuzhiyun u8 hidden_ssid; /* relevant in AP mode */
851*4882a593Smuzhiyun u32 ap_isolate; /* no intra-BSS communication */
852*4882a593Smuzhiyun bool pbss;
853*4882a593Smuzhiyun int bi;
854*4882a593Smuzhiyun u8 *proberesp, *proberesp_ies, *assocresp_ies;
855*4882a593Smuzhiyun size_t proberesp_len, proberesp_ies_len, assocresp_ies_len;
856*4882a593Smuzhiyun u8 ssid[IEEE80211_MAX_SSID_LEN];
857*4882a593Smuzhiyun size_t ssid_len;
858*4882a593Smuzhiyun u8 gtk_index;
859*4882a593Smuzhiyun u8 gtk[WMI_MAX_KEY_LEN];
860*4882a593Smuzhiyun size_t gtk_len;
861*4882a593Smuzhiyun int bcast_ring;
862*4882a593Smuzhiyun struct cfg80211_bss *bss; /* connected bss, relevant in STA mode */
863*4882a593Smuzhiyun int locally_generated_disc; /* relevant in STA mode */
864*4882a593Smuzhiyun struct timer_list connect_timer;
865*4882a593Smuzhiyun struct work_struct disconnect_worker;
866*4882a593Smuzhiyun /* scan */
867*4882a593Smuzhiyun struct cfg80211_scan_request *scan_request;
868*4882a593Smuzhiyun struct timer_list scan_timer; /* detect scan timeout */
869*4882a593Smuzhiyun struct wil_p2p_info p2p;
870*4882a593Smuzhiyun /* keep alive */
871*4882a593Smuzhiyun struct list_head probe_client_pending;
872*4882a593Smuzhiyun struct mutex probe_client_mutex; /* protect @probe_client_pending */
873*4882a593Smuzhiyun struct work_struct probe_client_worker;
874*4882a593Smuzhiyun int net_queue_stopped; /* netif_tx_stop_all_queues invoked */
875*4882a593Smuzhiyun bool fw_stats_ready; /* per-cid statistics are ready inside sta_info */
876*4882a593Smuzhiyun u64 fw_stats_tsf; /* measurement timestamp */
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* PTK rekey race prevention, this is relevant to station mode only */
879*4882a593Smuzhiyun enum wil_rekey_state ptk_rekey_state;
880*4882a593Smuzhiyun struct work_struct enable_tx_key_worker;
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /**
884*4882a593Smuzhiyun * RX buffer allocated for enhanced DMA RX descriptors
885*4882a593Smuzhiyun */
886*4882a593Smuzhiyun struct wil_rx_buff {
887*4882a593Smuzhiyun struct sk_buff *skb;
888*4882a593Smuzhiyun struct list_head list;
889*4882a593Smuzhiyun int id;
890*4882a593Smuzhiyun };
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /**
893*4882a593Smuzhiyun * During Rx completion processing, the driver extracts a buffer ID which
894*4882a593Smuzhiyun * is used as an index to the rx_buff_mgmt.buff_arr array and then the SKB
895*4882a593Smuzhiyun * is given to the network stack and the buffer is moved from the 'active'
896*4882a593Smuzhiyun * list to the 'free' list.
897*4882a593Smuzhiyun * During Rx refill, SKBs are attached to free buffers and moved to the
898*4882a593Smuzhiyun * 'active' list.
899*4882a593Smuzhiyun */
900*4882a593Smuzhiyun struct wil_rx_buff_mgmt {
901*4882a593Smuzhiyun struct wil_rx_buff *buff_arr;
902*4882a593Smuzhiyun size_t size; /* number of items in buff_arr */
903*4882a593Smuzhiyun struct list_head active;
904*4882a593Smuzhiyun struct list_head free;
905*4882a593Smuzhiyun unsigned long free_list_empty_cnt; /* statistics */
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun struct wil_fw_stats_global {
909*4882a593Smuzhiyun bool ready;
910*4882a593Smuzhiyun u64 tsf; /* measurement timestamp */
911*4882a593Smuzhiyun struct wmi_link_stats_global stats;
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun struct wil_brd_info {
915*4882a593Smuzhiyun u32 file_addr;
916*4882a593Smuzhiyun u32 file_max_size;
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun struct wil6210_priv {
920*4882a593Smuzhiyun struct pci_dev *pdev;
921*4882a593Smuzhiyun u32 bar_size;
922*4882a593Smuzhiyun struct wiphy *wiphy;
923*4882a593Smuzhiyun struct net_device *main_ndev;
924*4882a593Smuzhiyun int n_msi;
925*4882a593Smuzhiyun void __iomem *csr;
926*4882a593Smuzhiyun DECLARE_BITMAP(status, wil_status_last);
927*4882a593Smuzhiyun u8 fw_version[ETHTOOL_FWVERS_LEN];
928*4882a593Smuzhiyun u32 hw_version;
929*4882a593Smuzhiyun u8 chip_revision;
930*4882a593Smuzhiyun const char *hw_name;
931*4882a593Smuzhiyun const char *wil_fw_name;
932*4882a593Smuzhiyun char *board_file;
933*4882a593Smuzhiyun u32 num_of_brd_entries;
934*4882a593Smuzhiyun struct wil_brd_info *brd_info;
935*4882a593Smuzhiyun DECLARE_BITMAP(hw_capa, hw_capa_last);
936*4882a593Smuzhiyun DECLARE_BITMAP(fw_capabilities, WMI_FW_CAPABILITY_MAX);
937*4882a593Smuzhiyun DECLARE_BITMAP(platform_capa, WIL_PLATFORM_CAPA_MAX);
938*4882a593Smuzhiyun u32 recovery_count; /* num of FW recovery attempts in a short time */
939*4882a593Smuzhiyun u32 recovery_state; /* FW recovery state machine */
940*4882a593Smuzhiyun unsigned long last_fw_recovery; /* jiffies of last fw recovery */
941*4882a593Smuzhiyun wait_queue_head_t wq; /* for all wait_event() use */
942*4882a593Smuzhiyun u8 max_vifs; /* maximum number of interfaces, including main */
943*4882a593Smuzhiyun struct wil6210_vif *vifs[WIL_MAX_VIFS];
944*4882a593Smuzhiyun struct mutex vif_mutex; /* protects access to VIF entries */
945*4882a593Smuzhiyun atomic_t connected_vifs;
946*4882a593Smuzhiyun u32 max_assoc_sta; /* max sta's supported by the driver and the FW */
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* profile */
949*4882a593Smuzhiyun struct cfg80211_chan_def monitor_chandef;
950*4882a593Smuzhiyun u32 monitor_flags;
951*4882a593Smuzhiyun int sinfo_gen;
952*4882a593Smuzhiyun /* interrupt moderation */
953*4882a593Smuzhiyun u32 tx_max_burst_duration;
954*4882a593Smuzhiyun u32 tx_interframe_timeout;
955*4882a593Smuzhiyun u32 rx_max_burst_duration;
956*4882a593Smuzhiyun u32 rx_interframe_timeout;
957*4882a593Smuzhiyun /* cached ISR registers */
958*4882a593Smuzhiyun u32 isr_misc;
959*4882a593Smuzhiyun /* mailbox related */
960*4882a593Smuzhiyun struct mutex wmi_mutex;
961*4882a593Smuzhiyun struct wil6210_mbox_ctl mbox_ctl;
962*4882a593Smuzhiyun struct completion wmi_ready;
963*4882a593Smuzhiyun struct completion wmi_call;
964*4882a593Smuzhiyun u16 wmi_seq;
965*4882a593Smuzhiyun u16 reply_id; /**< wait for this WMI event */
966*4882a593Smuzhiyun u8 reply_mid;
967*4882a593Smuzhiyun void *reply_buf;
968*4882a593Smuzhiyun u16 reply_size;
969*4882a593Smuzhiyun struct workqueue_struct *wmi_wq; /* for deferred calls */
970*4882a593Smuzhiyun struct work_struct wmi_event_worker;
971*4882a593Smuzhiyun struct workqueue_struct *wq_service;
972*4882a593Smuzhiyun struct work_struct fw_error_worker; /* for FW error recovery */
973*4882a593Smuzhiyun struct list_head pending_wmi_ev;
974*4882a593Smuzhiyun /*
975*4882a593Smuzhiyun * protect pending_wmi_ev
976*4882a593Smuzhiyun * - fill in IRQ from wil6210_irq_misc,
977*4882a593Smuzhiyun * - consumed in thread by wmi_event_worker
978*4882a593Smuzhiyun */
979*4882a593Smuzhiyun spinlock_t wmi_ev_lock;
980*4882a593Smuzhiyun spinlock_t net_queue_lock; /* guarding stop/wake netif queue */
981*4882a593Smuzhiyun spinlock_t eap_lock; /* guarding access to eap rekey fields */
982*4882a593Smuzhiyun struct napi_struct napi_rx;
983*4882a593Smuzhiyun struct napi_struct napi_tx;
984*4882a593Smuzhiyun struct net_device napi_ndev; /* dummy net_device serving all VIFs */
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* DMA related */
987*4882a593Smuzhiyun struct wil_ring ring_rx;
988*4882a593Smuzhiyun unsigned int rx_buf_len;
989*4882a593Smuzhiyun struct wil_ring ring_tx[WIL6210_MAX_TX_RINGS];
990*4882a593Smuzhiyun struct wil_ring_tx_data ring_tx_data[WIL6210_MAX_TX_RINGS];
991*4882a593Smuzhiyun struct wil_status_ring srings[WIL6210_MAX_STATUS_RINGS];
992*4882a593Smuzhiyun u8 num_rx_status_rings;
993*4882a593Smuzhiyun int tx_sring_idx;
994*4882a593Smuzhiyun u8 ring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
995*4882a593Smuzhiyun struct wil_sta_info sta[WIL6210_MAX_CID];
996*4882a593Smuzhiyun u32 ring_idle_trsh; /* HW fetches up to 16 descriptors at once */
997*4882a593Smuzhiyun u32 dma_addr_size; /* indicates dma addr size */
998*4882a593Smuzhiyun struct wil_rx_buff_mgmt rx_buff_mgmt;
999*4882a593Smuzhiyun bool use_enhanced_dma_hw;
1000*4882a593Smuzhiyun struct wil_txrx_ops txrx_ops;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
1003*4882a593Smuzhiyun /* for synchronizing device memory access while reset or suspend */
1004*4882a593Smuzhiyun struct rw_semaphore mem_lock;
1005*4882a593Smuzhiyun /* statistics */
1006*4882a593Smuzhiyun atomic_t isr_count_rx, isr_count_tx;
1007*4882a593Smuzhiyun /* debugfs */
1008*4882a593Smuzhiyun struct dentry *debug;
1009*4882a593Smuzhiyun struct wil_blob_wrapper blobs[MAX_FW_MAPPING_TABLE_SIZE];
1010*4882a593Smuzhiyun u8 discovery_mode;
1011*4882a593Smuzhiyun u8 abft_len;
1012*4882a593Smuzhiyun u8 wakeup_trigger;
1013*4882a593Smuzhiyun struct wil_suspend_stats suspend_stats;
1014*4882a593Smuzhiyun struct wil_debugfs_data dbg_data;
1015*4882a593Smuzhiyun bool tx_latency; /* collect TX latency measurements */
1016*4882a593Smuzhiyun size_t tx_latency_res; /* bin resolution in usec */
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun void *platform_handle;
1019*4882a593Smuzhiyun struct wil_platform_ops platform_ops;
1020*4882a593Smuzhiyun bool keep_radio_on_during_sleep;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun struct pmc_ctx pmc;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun u8 p2p_dev_started;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* P2P_DEVICE vif */
1027*4882a593Smuzhiyun struct wireless_dev *p2p_wdev;
1028*4882a593Smuzhiyun struct wireless_dev *radio_wdev;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* High Access Latency Policy voting */
1031*4882a593Smuzhiyun struct wil_halp halp;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun enum wmi_ps_profile_type ps_profile;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun int fw_calib_result;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun struct notifier_block pm_notify;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun bool suspend_resp_rcvd;
1040*4882a593Smuzhiyun bool suspend_resp_comp;
1041*4882a593Smuzhiyun u32 bus_request_kbps;
1042*4882a593Smuzhiyun u32 bus_request_kbps_pre_suspend;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun u32 rgf_fw_assert_code_addr;
1045*4882a593Smuzhiyun u32 rgf_ucode_assert_code_addr;
1046*4882a593Smuzhiyun u32 iccm_base;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* relevant only for eDMA */
1049*4882a593Smuzhiyun bool use_compressed_rx_status;
1050*4882a593Smuzhiyun u32 rx_status_ring_order;
1051*4882a593Smuzhiyun u32 tx_status_ring_order;
1052*4882a593Smuzhiyun u32 rx_buff_id_count;
1053*4882a593Smuzhiyun bool amsdu_en;
1054*4882a593Smuzhiyun bool use_rx_hw_reordering;
1055*4882a593Smuzhiyun bool secured_boot;
1056*4882a593Smuzhiyun u8 boot_config;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun struct wil_fw_stats_global fw_stats_global;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun u32 max_agg_wsize;
1061*4882a593Smuzhiyun u32 max_ampdu_size;
1062*4882a593Smuzhiyun u8 multicast_to_unicast;
1063*4882a593Smuzhiyun s32 cqm_rssi_thold;
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun #define wil_to_wiphy(i) (i->wiphy)
1067*4882a593Smuzhiyun #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
1068*4882a593Smuzhiyun #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
1069*4882a593Smuzhiyun #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
1070*4882a593Smuzhiyun #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
1071*4882a593Smuzhiyun #define ndev_to_vif(n) (struct wil6210_vif *)(netdev_priv(n))
1072*4882a593Smuzhiyun #define vif_to_wil(v) (v->wil)
1073*4882a593Smuzhiyun #define vif_to_ndev(v) (v->ndev)
1074*4882a593Smuzhiyun #define vif_to_wdev(v) (&v->wdev)
1075*4882a593Smuzhiyun #define GET_MAX_VIFS(wil) min_t(int, (wil)->max_vifs, WIL_MAX_VIFS)
1076*4882a593Smuzhiyun
wdev_to_vif(struct wil6210_priv * wil,struct wireless_dev * wdev)1077*4882a593Smuzhiyun static inline struct wil6210_vif *wdev_to_vif(struct wil6210_priv *wil,
1078*4882a593Smuzhiyun struct wireless_dev *wdev)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun /* main interface is shared with P2P device */
1081*4882a593Smuzhiyun if (wdev == wil->p2p_wdev)
1082*4882a593Smuzhiyun return ndev_to_vif(wil->main_ndev);
1083*4882a593Smuzhiyun else
1084*4882a593Smuzhiyun return container_of(wdev, struct wil6210_vif, wdev);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static inline struct wireless_dev *
vif_to_radio_wdev(struct wil6210_priv * wil,struct wil6210_vif * vif)1088*4882a593Smuzhiyun vif_to_radio_wdev(struct wil6210_priv *wil, struct wil6210_vif *vif)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun /* main interface is shared with P2P device */
1091*4882a593Smuzhiyun if (vif->mid)
1092*4882a593Smuzhiyun return vif_to_wdev(vif);
1093*4882a593Smuzhiyun else
1094*4882a593Smuzhiyun return wil->radio_wdev;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun __printf(2, 3)
1098*4882a593Smuzhiyun void wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
1099*4882a593Smuzhiyun __printf(2, 3)
1100*4882a593Smuzhiyun void __wil_err(struct wil6210_priv *wil, const char *fmt, ...);
1101*4882a593Smuzhiyun __printf(2, 3)
1102*4882a593Smuzhiyun void __wil_err_ratelimited(struct wil6210_priv *wil, const char *fmt, ...);
1103*4882a593Smuzhiyun __printf(2, 3)
1104*4882a593Smuzhiyun void __wil_info(struct wil6210_priv *wil, const char *fmt, ...);
1105*4882a593Smuzhiyun __printf(2, 3)
1106*4882a593Smuzhiyun void wil_dbg_ratelimited(const struct wil6210_priv *wil, const char *fmt, ...);
1107*4882a593Smuzhiyun #define wil_dbg(wil, fmt, arg...) do { \
1108*4882a593Smuzhiyun netdev_dbg(wil->main_ndev, fmt, ##arg); \
1109*4882a593Smuzhiyun wil_dbg_trace(wil, fmt, ##arg); \
1110*4882a593Smuzhiyun } while (0)
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
1113*4882a593Smuzhiyun #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
1114*4882a593Smuzhiyun #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
1115*4882a593Smuzhiyun #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
1116*4882a593Smuzhiyun #define wil_dbg_pm(wil, fmt, arg...) wil_dbg(wil, "DBG[ PM ]" fmt, ##arg)
1117*4882a593Smuzhiyun #define wil_err(wil, fmt, arg...) __wil_err(wil, "%s: " fmt, __func__, ##arg)
1118*4882a593Smuzhiyun #define wil_info(wil, fmt, arg...) __wil_info(wil, "%s: " fmt, __func__, ##arg)
1119*4882a593Smuzhiyun #define wil_err_ratelimited(wil, fmt, arg...) \
1120*4882a593Smuzhiyun __wil_err_ratelimited(wil, "%s: " fmt, __func__, ##arg)
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* target operations */
1123*4882a593Smuzhiyun /* register read */
wil_r(struct wil6210_priv * wil,u32 reg)1124*4882a593Smuzhiyun static inline u32 wil_r(struct wil6210_priv *wil, u32 reg)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun return readl(wil->csr + HOSTADDR(reg));
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* register write. wmb() to make sure it is completed */
wil_w(struct wil6210_priv * wil,u32 reg,u32 val)1130*4882a593Smuzhiyun static inline void wil_w(struct wil6210_priv *wil, u32 reg, u32 val)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun writel(val, wil->csr + HOSTADDR(reg));
1133*4882a593Smuzhiyun wmb(); /* wait for write to propagate to the HW */
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* register set = read, OR, write */
wil_s(struct wil6210_priv * wil,u32 reg,u32 val)1137*4882a593Smuzhiyun static inline void wil_s(struct wil6210_priv *wil, u32 reg, u32 val)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun wil_w(wil, reg, wil_r(wil, reg) | val);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* register clear = read, AND with inverted, write */
wil_c(struct wil6210_priv * wil,u32 reg,u32 val)1143*4882a593Smuzhiyun static inline void wil_c(struct wil6210_priv *wil, u32 reg, u32 val)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun wil_w(wil, reg, wil_r(wil, reg) & ~val);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /**
1149*4882a593Smuzhiyun * wil_cid_valid - check cid is valid
1150*4882a593Smuzhiyun */
wil_cid_valid(struct wil6210_priv * wil,int cid)1151*4882a593Smuzhiyun static inline bool wil_cid_valid(struct wil6210_priv *wil, int cid)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun return (cid >= 0 && cid < wil->max_assoc_sta && cid < WIL6210_MAX_CID);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun void wil_get_board_file(struct wil6210_priv *wil, char *buf, size_t len);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun #if defined(CONFIG_DYNAMIC_DEBUG)
1159*4882a593Smuzhiyun #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
1160*4882a593Smuzhiyun groupsize, buf, len, ascii) \
1161*4882a593Smuzhiyun print_hex_dump_debug("DBG[TXRX]" prefix_str,\
1162*4882a593Smuzhiyun prefix_type, rowsize, \
1163*4882a593Smuzhiyun groupsize, buf, len, ascii)
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
1166*4882a593Smuzhiyun groupsize, buf, len, ascii) \
1167*4882a593Smuzhiyun print_hex_dump_debug("DBG[ WMI]" prefix_str,\
1168*4882a593Smuzhiyun prefix_type, rowsize, \
1169*4882a593Smuzhiyun groupsize, buf, len, ascii)
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun #define wil_hex_dump_misc(prefix_str, prefix_type, rowsize, \
1172*4882a593Smuzhiyun groupsize, buf, len, ascii) \
1173*4882a593Smuzhiyun print_hex_dump_debug("DBG[MISC]" prefix_str,\
1174*4882a593Smuzhiyun prefix_type, rowsize, \
1175*4882a593Smuzhiyun groupsize, buf, len, ascii)
1176*4882a593Smuzhiyun #else /* defined(CONFIG_DYNAMIC_DEBUG) */
1177*4882a593Smuzhiyun static inline
wil_hex_dump_txrx(const char * prefix_str,int prefix_type,int rowsize,int groupsize,const void * buf,size_t len,bool ascii)1178*4882a593Smuzhiyun void wil_hex_dump_txrx(const char *prefix_str, int prefix_type, int rowsize,
1179*4882a593Smuzhiyun int groupsize, const void *buf, size_t len, bool ascii)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun static inline
wil_hex_dump_wmi(const char * prefix_str,int prefix_type,int rowsize,int groupsize,const void * buf,size_t len,bool ascii)1184*4882a593Smuzhiyun void wil_hex_dump_wmi(const char *prefix_str, int prefix_type, int rowsize,
1185*4882a593Smuzhiyun int groupsize, const void *buf, size_t len, bool ascii)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static inline
wil_hex_dump_misc(const char * prefix_str,int prefix_type,int rowsize,int groupsize,const void * buf,size_t len,bool ascii)1190*4882a593Smuzhiyun void wil_hex_dump_misc(const char *prefix_str, int prefix_type, int rowsize,
1191*4882a593Smuzhiyun int groupsize, const void *buf, size_t len, bool ascii)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
1197*4882a593Smuzhiyun size_t count);
1198*4882a593Smuzhiyun void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
1199*4882a593Smuzhiyun size_t count);
1200*4882a593Smuzhiyun int wil_mem_access_lock(struct wil6210_priv *wil);
1201*4882a593Smuzhiyun void wil_mem_access_unlock(struct wil6210_priv *wil);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun struct wil6210_vif *
1204*4882a593Smuzhiyun wil_vif_alloc(struct wil6210_priv *wil, const char *name,
1205*4882a593Smuzhiyun unsigned char name_assign_type, enum nl80211_iftype iftype);
1206*4882a593Smuzhiyun void wil_vif_free(struct wil6210_vif *vif);
1207*4882a593Smuzhiyun void *wil_if_alloc(struct device *dev);
1208*4882a593Smuzhiyun bool wil_has_other_active_ifaces(struct wil6210_priv *wil,
1209*4882a593Smuzhiyun struct net_device *ndev, bool up, bool ok);
1210*4882a593Smuzhiyun bool wil_has_active_ifaces(struct wil6210_priv *wil, bool up, bool ok);
1211*4882a593Smuzhiyun void wil_if_free(struct wil6210_priv *wil);
1212*4882a593Smuzhiyun int wil_vif_add(struct wil6210_priv *wil, struct wil6210_vif *vif);
1213*4882a593Smuzhiyun int wil_if_add(struct wil6210_priv *wil);
1214*4882a593Smuzhiyun void wil_vif_remove(struct wil6210_priv *wil, u8 mid);
1215*4882a593Smuzhiyun void wil_if_remove(struct wil6210_priv *wil);
1216*4882a593Smuzhiyun int wil_priv_init(struct wil6210_priv *wil);
1217*4882a593Smuzhiyun void wil_priv_deinit(struct wil6210_priv *wil);
1218*4882a593Smuzhiyun int wil_ps_update(struct wil6210_priv *wil,
1219*4882a593Smuzhiyun enum wmi_ps_profile_type ps_profile);
1220*4882a593Smuzhiyun int wil_reset(struct wil6210_priv *wil, bool no_fw);
1221*4882a593Smuzhiyun void wil_fw_error_recovery(struct wil6210_priv *wil);
1222*4882a593Smuzhiyun void wil_set_recovery_state(struct wil6210_priv *wil, int state);
1223*4882a593Smuzhiyun bool wil_is_recovery_blocked(struct wil6210_priv *wil);
1224*4882a593Smuzhiyun int wil_up(struct wil6210_priv *wil);
1225*4882a593Smuzhiyun int __wil_up(struct wil6210_priv *wil);
1226*4882a593Smuzhiyun int wil_down(struct wil6210_priv *wil);
1227*4882a593Smuzhiyun int __wil_down(struct wil6210_priv *wil);
1228*4882a593Smuzhiyun void wil_refresh_fw_capabilities(struct wil6210_priv *wil);
1229*4882a593Smuzhiyun void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
1230*4882a593Smuzhiyun int wil_find_cid(struct wil6210_priv *wil, u8 mid, const u8 *mac);
1231*4882a593Smuzhiyun int wil_find_cid_by_idx(struct wil6210_priv *wil, u8 mid, int idx);
1232*4882a593Smuzhiyun void wil_set_ethtoolops(struct net_device *ndev);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun struct fw_map *wil_find_fw_mapping(const char *section);
1235*4882a593Smuzhiyun void __iomem *wmi_buffer_block(struct wil6210_priv *wil, __le32 ptr, u32 size);
1236*4882a593Smuzhiyun void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
1237*4882a593Smuzhiyun void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
1238*4882a593Smuzhiyun int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
1239*4882a593Smuzhiyun struct wil6210_mbox_hdr *hdr);
1240*4882a593Smuzhiyun int wmi_send(struct wil6210_priv *wil, u16 cmdid, u8 mid, void *buf, u16 len);
1241*4882a593Smuzhiyun void wmi_recv_cmd(struct wil6210_priv *wil);
1242*4882a593Smuzhiyun int wmi_call(struct wil6210_priv *wil, u16 cmdid, u8 mid, void *buf, u16 len,
1243*4882a593Smuzhiyun u16 reply_id, void *reply, u16 reply_size, int to_msec);
1244*4882a593Smuzhiyun void wmi_event_worker(struct work_struct *work);
1245*4882a593Smuzhiyun void wmi_event_flush(struct wil6210_priv *wil);
1246*4882a593Smuzhiyun int wmi_set_ssid(struct wil6210_vif *vif, u8 ssid_len, const void *ssid);
1247*4882a593Smuzhiyun int wmi_get_ssid(struct wil6210_vif *vif, u8 *ssid_len, void *ssid);
1248*4882a593Smuzhiyun int wmi_set_channel(struct wil6210_priv *wil, int channel);
1249*4882a593Smuzhiyun int wmi_get_channel(struct wil6210_priv *wil, int *channel);
1250*4882a593Smuzhiyun int wmi_del_cipher_key(struct wil6210_vif *vif, u8 key_index,
1251*4882a593Smuzhiyun const void *mac_addr, int key_usage);
1252*4882a593Smuzhiyun int wmi_add_cipher_key(struct wil6210_vif *vif, u8 key_index,
1253*4882a593Smuzhiyun const void *mac_addr, int key_len, const void *key,
1254*4882a593Smuzhiyun int key_usage);
1255*4882a593Smuzhiyun int wmi_echo(struct wil6210_priv *wil);
1256*4882a593Smuzhiyun int wmi_set_ie(struct wil6210_vif *vif, u8 type, u16 ie_len, const void *ie);
1257*4882a593Smuzhiyun int wmi_rx_chain_add(struct wil6210_priv *wil, struct wil_ring *vring);
1258*4882a593Smuzhiyun int wmi_update_ft_ies(struct wil6210_vif *vif, u16 ie_len, const void *ie);
1259*4882a593Smuzhiyun int wmi_rxon(struct wil6210_priv *wil, bool on);
1260*4882a593Smuzhiyun int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
1261*4882a593Smuzhiyun int wmi_get_all_temperatures(struct wil6210_priv *wil,
1262*4882a593Smuzhiyun struct wmi_temp_sense_all_done_event
1263*4882a593Smuzhiyun *sense_all_evt);
1264*4882a593Smuzhiyun int wmi_disconnect_sta(struct wil6210_vif *vif, const u8 *mac, u16 reason,
1265*4882a593Smuzhiyun bool del_sta);
1266*4882a593Smuzhiyun int wmi_addba(struct wil6210_priv *wil, u8 mid,
1267*4882a593Smuzhiyun u8 ringid, u8 size, u16 timeout);
1268*4882a593Smuzhiyun int wmi_delba_tx(struct wil6210_priv *wil, u8 mid, u8 ringid, u16 reason);
1269*4882a593Smuzhiyun int wmi_delba_rx(struct wil6210_priv *wil, u8 mid, u8 cid, u8 tid, u16 reason);
1270*4882a593Smuzhiyun int wmi_addba_rx_resp(struct wil6210_priv *wil,
1271*4882a593Smuzhiyun u8 mid, u8 cid, u8 tid, u8 token,
1272*4882a593Smuzhiyun u16 status, bool amsdu, u16 agg_wsize, u16 timeout);
1273*4882a593Smuzhiyun int wmi_ps_dev_profile_cfg(struct wil6210_priv *wil,
1274*4882a593Smuzhiyun enum wmi_ps_profile_type ps_profile);
1275*4882a593Smuzhiyun int wmi_set_mgmt_retry(struct wil6210_priv *wil, u8 retry_short);
1276*4882a593Smuzhiyun int wmi_get_mgmt_retry(struct wil6210_priv *wil, u8 *retry_short);
1277*4882a593Smuzhiyun int wmi_new_sta(struct wil6210_vif *vif, const u8 *mac, u8 aid);
1278*4882a593Smuzhiyun int wmi_port_allocate(struct wil6210_priv *wil, u8 mid,
1279*4882a593Smuzhiyun const u8 *mac, enum nl80211_iftype iftype);
1280*4882a593Smuzhiyun int wmi_port_delete(struct wil6210_priv *wil, u8 mid);
1281*4882a593Smuzhiyun int wmi_link_stats_cfg(struct wil6210_vif *vif, u32 type, u8 cid, u32 interval);
1282*4882a593Smuzhiyun int wil_addba_rx_request(struct wil6210_priv *wil, u8 mid, u8 cid, u8 tid,
1283*4882a593Smuzhiyun u8 dialog_token, __le16 ba_param_set,
1284*4882a593Smuzhiyun __le16 ba_timeout, __le16 ba_seq_ctrl);
1285*4882a593Smuzhiyun int wil_addba_tx_request(struct wil6210_priv *wil, u8 ringid, u16 wsize);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun void wil6210_clear_irq(struct wil6210_priv *wil);
1288*4882a593Smuzhiyun int wil6210_init_irq(struct wil6210_priv *wil, int irq);
1289*4882a593Smuzhiyun void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
1290*4882a593Smuzhiyun void wil_mask_irq(struct wil6210_priv *wil);
1291*4882a593Smuzhiyun void wil_unmask_irq(struct wil6210_priv *wil);
1292*4882a593Smuzhiyun void wil_configure_interrupt_moderation(struct wil6210_priv *wil);
1293*4882a593Smuzhiyun void wil_disable_irq(struct wil6210_priv *wil);
1294*4882a593Smuzhiyun void wil_enable_irq(struct wil6210_priv *wil);
1295*4882a593Smuzhiyun void wil6210_mask_halp(struct wil6210_priv *wil);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* P2P */
1298*4882a593Smuzhiyun bool wil_p2p_is_social_scan(struct cfg80211_scan_request *request);
1299*4882a593Smuzhiyun int wil_p2p_search(struct wil6210_vif *vif,
1300*4882a593Smuzhiyun struct cfg80211_scan_request *request);
1301*4882a593Smuzhiyun int wil_p2p_listen(struct wil6210_priv *wil, struct wireless_dev *wdev,
1302*4882a593Smuzhiyun unsigned int duration, struct ieee80211_channel *chan,
1303*4882a593Smuzhiyun u64 *cookie);
1304*4882a593Smuzhiyun u8 wil_p2p_stop_discovery(struct wil6210_vif *vif);
1305*4882a593Smuzhiyun int wil_p2p_cancel_listen(struct wil6210_vif *vif, u64 cookie);
1306*4882a593Smuzhiyun void wil_p2p_listen_expired(struct work_struct *work);
1307*4882a593Smuzhiyun void wil_p2p_search_expired(struct work_struct *work);
1308*4882a593Smuzhiyun void wil_p2p_stop_radio_operations(struct wil6210_priv *wil);
1309*4882a593Smuzhiyun void wil_p2p_delayed_listen_work(struct work_struct *work);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun /* WMI for P2P */
1312*4882a593Smuzhiyun int wmi_p2p_cfg(struct wil6210_vif *vif, int channel, int bi);
1313*4882a593Smuzhiyun int wmi_start_listen(struct wil6210_vif *vif);
1314*4882a593Smuzhiyun int wmi_start_search(struct wil6210_vif *vif);
1315*4882a593Smuzhiyun int wmi_stop_discovery(struct wil6210_vif *vif);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun int wil_cfg80211_mgmt_tx(struct wiphy *wiphy, struct wireless_dev *wdev,
1318*4882a593Smuzhiyun struct cfg80211_mgmt_tx_params *params,
1319*4882a593Smuzhiyun u64 *cookie);
1320*4882a593Smuzhiyun void wil_cfg80211_ap_recovery(struct wil6210_priv *wil);
1321*4882a593Smuzhiyun int wil_cfg80211_iface_combinations_from_fw(
1322*4882a593Smuzhiyun struct wil6210_priv *wil,
1323*4882a593Smuzhiyun const struct wil_fw_record_concurrency *conc);
1324*4882a593Smuzhiyun int wil_vif_prepare_stop(struct wil6210_vif *vif);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun #if defined(CONFIG_WIL6210_DEBUGFS)
1327*4882a593Smuzhiyun int wil6210_debugfs_init(struct wil6210_priv *wil);
1328*4882a593Smuzhiyun void wil6210_debugfs_remove(struct wil6210_priv *wil);
1329*4882a593Smuzhiyun #else
wil6210_debugfs_init(struct wil6210_priv * wil)1330*4882a593Smuzhiyun static inline int wil6210_debugfs_init(struct wil6210_priv *wil) { return 0; }
wil6210_debugfs_remove(struct wil6210_priv * wil)1331*4882a593Smuzhiyun static inline void wil6210_debugfs_remove(struct wil6210_priv *wil) {}
1332*4882a593Smuzhiyun #endif
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun int wil_cid_fill_sinfo(struct wil6210_vif *vif, int cid,
1335*4882a593Smuzhiyun struct station_info *sinfo);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun struct wil6210_priv *wil_cfg80211_init(struct device *dev);
1338*4882a593Smuzhiyun void wil_cfg80211_deinit(struct wil6210_priv *wil);
1339*4882a593Smuzhiyun void wil_p2p_wdev_free(struct wil6210_priv *wil);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
1342*4882a593Smuzhiyun int wmi_pcp_start(struct wil6210_vif *vif, int bi, u8 wmi_nettype, u8 chan,
1343*4882a593Smuzhiyun u8 edmg_chan, u8 hidden_ssid, u8 is_go);
1344*4882a593Smuzhiyun int wmi_pcp_stop(struct wil6210_vif *vif);
1345*4882a593Smuzhiyun int wmi_led_cfg(struct wil6210_priv *wil, bool enable);
1346*4882a593Smuzhiyun int wmi_abort_scan(struct wil6210_vif *vif);
1347*4882a593Smuzhiyun void wil_abort_scan(struct wil6210_vif *vif, bool sync);
1348*4882a593Smuzhiyun void wil_abort_scan_all_vifs(struct wil6210_priv *wil, bool sync);
1349*4882a593Smuzhiyun void wil6210_bus_request(struct wil6210_priv *wil, u32 kbps);
1350*4882a593Smuzhiyun void wil6210_disconnect(struct wil6210_vif *vif, const u8 *bssid,
1351*4882a593Smuzhiyun u16 reason_code);
1352*4882a593Smuzhiyun void wil6210_disconnect_complete(struct wil6210_vif *vif, const u8 *bssid,
1353*4882a593Smuzhiyun u16 reason_code);
1354*4882a593Smuzhiyun void wil_probe_client_flush(struct wil6210_vif *vif);
1355*4882a593Smuzhiyun void wil_probe_client_worker(struct work_struct *work);
1356*4882a593Smuzhiyun void wil_disconnect_worker(struct work_struct *work);
1357*4882a593Smuzhiyun void wil_enable_tx_key_worker(struct work_struct *work);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun void wil_init_txrx_ops(struct wil6210_priv *wil);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* TX API */
1362*4882a593Smuzhiyun int wil_ring_init_tx(struct wil6210_vif *vif, int cid);
1363*4882a593Smuzhiyun int wil_vring_init_bcast(struct wil6210_vif *vif, int id, int size);
1364*4882a593Smuzhiyun int wil_bcast_init(struct wil6210_vif *vif);
1365*4882a593Smuzhiyun void wil_bcast_fini(struct wil6210_vif *vif);
1366*4882a593Smuzhiyun void wil_bcast_fini_all(struct wil6210_priv *wil);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun void wil_update_net_queues(struct wil6210_priv *wil, struct wil6210_vif *vif,
1369*4882a593Smuzhiyun struct wil_ring *ring, bool should_stop);
1370*4882a593Smuzhiyun void wil_update_net_queues_bh(struct wil6210_priv *wil, struct wil6210_vif *vif,
1371*4882a593Smuzhiyun struct wil_ring *ring, bool check_stop);
1372*4882a593Smuzhiyun netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
1373*4882a593Smuzhiyun int wil_tx_complete(struct wil6210_vif *vif, int ringid);
1374*4882a593Smuzhiyun void wil_tx_complete_handle_eapol(struct wil6210_vif *vif,
1375*4882a593Smuzhiyun struct sk_buff *skb);
1376*4882a593Smuzhiyun void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
1377*4882a593Smuzhiyun void wil6210_unmask_irq_tx_edma(struct wil6210_priv *wil);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun /* RX API */
1380*4882a593Smuzhiyun void wil_rx_handle(struct wil6210_priv *wil, int *quota);
1381*4882a593Smuzhiyun void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
1382*4882a593Smuzhiyun void wil6210_unmask_irq_rx_edma(struct wil6210_priv *wil);
1383*4882a593Smuzhiyun void wil_set_crypto_rx(u8 key_index, enum wmi_key_usage key_usage,
1384*4882a593Smuzhiyun struct wil_sta_info *cs,
1385*4882a593Smuzhiyun struct key_params *params);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun int wil_iftype_nl2wmi(enum nl80211_iftype type);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun int wil_request_firmware(struct wil6210_priv *wil, const char *name,
1390*4882a593Smuzhiyun bool load);
1391*4882a593Smuzhiyun int wil_request_board(struct wil6210_priv *wil, const char *name);
1392*4882a593Smuzhiyun bool wil_fw_verify_file_exists(struct wil6210_priv *wil, const char *name);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun void wil_pm_runtime_allow(struct wil6210_priv *wil);
1395*4882a593Smuzhiyun void wil_pm_runtime_forbid(struct wil6210_priv *wil);
1396*4882a593Smuzhiyun int wil_pm_runtime_get(struct wil6210_priv *wil);
1397*4882a593Smuzhiyun void wil_pm_runtime_put(struct wil6210_priv *wil);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun int wil_can_suspend(struct wil6210_priv *wil, bool is_runtime);
1400*4882a593Smuzhiyun int wil_suspend(struct wil6210_priv *wil, bool is_runtime, bool keep_radio_on);
1401*4882a593Smuzhiyun int wil_resume(struct wil6210_priv *wil, bool is_runtime, bool keep_radio_on);
1402*4882a593Smuzhiyun bool wil_is_wmi_idle(struct wil6210_priv *wil);
1403*4882a593Smuzhiyun int wmi_resume(struct wil6210_priv *wil);
1404*4882a593Smuzhiyun int wmi_suspend(struct wil6210_priv *wil);
1405*4882a593Smuzhiyun bool wil_is_tx_idle(struct wil6210_priv *wil);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun int wil_fw_copy_crash_dump(struct wil6210_priv *wil, void *dest, u32 size);
1408*4882a593Smuzhiyun void wil_fw_core_dump(struct wil6210_priv *wil);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun void wil_halp_vote(struct wil6210_priv *wil);
1411*4882a593Smuzhiyun void wil_halp_unvote(struct wil6210_priv *wil);
1412*4882a593Smuzhiyun void wil6210_set_halp(struct wil6210_priv *wil);
1413*4882a593Smuzhiyun void wil6210_clear_halp(struct wil6210_priv *wil);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun int wmi_start_sched_scan(struct wil6210_priv *wil,
1416*4882a593Smuzhiyun struct cfg80211_sched_scan_request *request);
1417*4882a593Smuzhiyun int wmi_stop_sched_scan(struct wil6210_priv *wil);
1418*4882a593Smuzhiyun int wmi_mgmt_tx(struct wil6210_vif *vif, const u8 *buf, size_t len);
1419*4882a593Smuzhiyun int wmi_mgmt_tx_ext(struct wil6210_vif *vif, const u8 *buf, size_t len,
1420*4882a593Smuzhiyun u8 channel, u16 duration_ms);
1421*4882a593Smuzhiyun int wmi_rbufcap_cfg(struct wil6210_priv *wil, bool enable, u16 threshold);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun int wil_wmi2spec_ch(u8 wmi_ch, u8 *spec_ch);
1424*4882a593Smuzhiyun int wil_spec2wmi_ch(u8 spec_ch, u8 *wmi_ch);
1425*4882a593Smuzhiyun void wil_update_supported_bands(struct wil6210_priv *wil);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun int reverse_memcmp(const void *cs, const void *ct, size_t count);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /* WMI for enhanced DMA */
1430*4882a593Smuzhiyun int wil_wmi_tx_sring_cfg(struct wil6210_priv *wil, int ring_id);
1431*4882a593Smuzhiyun int wil_wmi_cfg_def_rx_offload(struct wil6210_priv *wil,
1432*4882a593Smuzhiyun u16 max_rx_pl_per_desc);
1433*4882a593Smuzhiyun int wil_wmi_rx_sring_add(struct wil6210_priv *wil, u16 ring_id);
1434*4882a593Smuzhiyun int wil_wmi_rx_desc_ring_add(struct wil6210_priv *wil, int status_ring_id);
1435*4882a593Smuzhiyun int wil_wmi_tx_desc_ring_add(struct wil6210_vif *vif, int ring_id, int cid,
1436*4882a593Smuzhiyun int tid);
1437*4882a593Smuzhiyun int wil_wmi_bcast_desc_ring_add(struct wil6210_vif *vif, int ring_id);
1438*4882a593Smuzhiyun int wmi_addba_rx_resp_edma(struct wil6210_priv *wil, u8 mid, u8 cid,
1439*4882a593Smuzhiyun u8 tid, u8 token, u16 status, bool amsdu,
1440*4882a593Smuzhiyun u16 agg_wsize, u16 timeout);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun void update_supported_bands(struct wil6210_priv *wil);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun void wil_clear_fw_log_addr(struct wil6210_priv *wil);
1445*4882a593Smuzhiyun int wmi_set_cqm_rssi_config(struct wil6210_priv *wil,
1446*4882a593Smuzhiyun s32 rssi_thold, u32 rssi_hyst);
1447*4882a593Smuzhiyun #endif /* __WIL6210_H__ */
1448