1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2019 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/etherdevice.h>
7*4882a593Smuzhiyun #include <linux/moduleparam.h>
8*4882a593Smuzhiyun #include <linux/prefetch.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/list.h>
11*4882a593Smuzhiyun #include <linux/ip.h>
12*4882a593Smuzhiyun #include <linux/ipv6.h>
13*4882a593Smuzhiyun #include "wil6210.h"
14*4882a593Smuzhiyun #include "txrx_edma.h"
15*4882a593Smuzhiyun #include "txrx.h"
16*4882a593Smuzhiyun #include "trace.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Max number of entries (packets to complete) to update the hwtail of tx
19*4882a593Smuzhiyun * status ring. Should be power of 2
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun #define WIL_EDMA_TX_SRING_UPDATE_HW_TAIL 128
22*4882a593Smuzhiyun #define WIL_EDMA_MAX_DATA_OFFSET (2)
23*4882a593Smuzhiyun /* RX buffer size must be aligned to 4 bytes */
24*4882a593Smuzhiyun #define WIL_EDMA_RX_BUF_LEN_DEFAULT (2048)
25*4882a593Smuzhiyun #define MAX_INVALID_BUFF_ID_RETRY (3)
26*4882a593Smuzhiyun
wil_tx_desc_unmap_edma(struct device * dev,union wil_tx_desc * desc,struct wil_ctx * ctx)27*4882a593Smuzhiyun static void wil_tx_desc_unmap_edma(struct device *dev,
28*4882a593Smuzhiyun union wil_tx_desc *desc,
29*4882a593Smuzhiyun struct wil_ctx *ctx)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct wil_tx_enhanced_desc *d = (struct wil_tx_enhanced_desc *)desc;
32*4882a593Smuzhiyun dma_addr_t pa = wil_tx_desc_get_addr_edma(&d->dma);
33*4882a593Smuzhiyun u16 dmalen = le16_to_cpu(d->dma.length);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun switch (ctx->mapped_as) {
36*4882a593Smuzhiyun case wil_mapped_as_single:
37*4882a593Smuzhiyun dma_unmap_single(dev, pa, dmalen, DMA_TO_DEVICE);
38*4882a593Smuzhiyun break;
39*4882a593Smuzhiyun case wil_mapped_as_page:
40*4882a593Smuzhiyun dma_unmap_page(dev, pa, dmalen, DMA_TO_DEVICE);
41*4882a593Smuzhiyun break;
42*4882a593Smuzhiyun default:
43*4882a593Smuzhiyun break;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
wil_find_free_sring(struct wil6210_priv * wil)47*4882a593Smuzhiyun static int wil_find_free_sring(struct wil6210_priv *wil)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun int i;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun for (i = 0; i < WIL6210_MAX_STATUS_RINGS; i++) {
52*4882a593Smuzhiyun if (!wil->srings[i].va)
53*4882a593Smuzhiyun return i;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun return -EINVAL;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
wil_sring_free(struct wil6210_priv * wil,struct wil_status_ring * sring)59*4882a593Smuzhiyun static void wil_sring_free(struct wil6210_priv *wil,
60*4882a593Smuzhiyun struct wil_status_ring *sring)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
63*4882a593Smuzhiyun size_t sz;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (!sring || !sring->va)
66*4882a593Smuzhiyun return;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun sz = sring->elem_size * sring->size;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun wil_dbg_misc(wil, "status_ring_free, size(bytes)=%zu, 0x%p:%pad\n",
71*4882a593Smuzhiyun sz, sring->va, &sring->pa);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun dma_free_coherent(dev, sz, (void *)sring->va, sring->pa);
74*4882a593Smuzhiyun sring->pa = 0;
75*4882a593Smuzhiyun sring->va = NULL;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
wil_sring_alloc(struct wil6210_priv * wil,struct wil_status_ring * sring)78*4882a593Smuzhiyun static int wil_sring_alloc(struct wil6210_priv *wil,
79*4882a593Smuzhiyun struct wil_status_ring *sring)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
82*4882a593Smuzhiyun size_t sz = sring->elem_size * sring->size;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun wil_dbg_misc(wil, "status_ring_alloc: size=%zu\n", sz);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (sz == 0) {
87*4882a593Smuzhiyun wil_err(wil, "Cannot allocate a zero size status ring\n");
88*4882a593Smuzhiyun return -EINVAL;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun sring->swhead = 0;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Status messages are allocated and initialized to 0. This is necessary
94*4882a593Smuzhiyun * since DR bit should be initialized to 0.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun sring->va = dma_alloc_coherent(dev, sz, &sring->pa, GFP_KERNEL);
97*4882a593Smuzhiyun if (!sring->va)
98*4882a593Smuzhiyun return -ENOMEM;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun wil_dbg_misc(wil, "status_ring[%d] 0x%p:%pad\n", sring->size, sring->va,
101*4882a593Smuzhiyun &sring->pa);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
wil_tx_init_edma(struct wil6210_priv * wil)106*4882a593Smuzhiyun static int wil_tx_init_edma(struct wil6210_priv *wil)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun int ring_id = wil_find_free_sring(wil);
109*4882a593Smuzhiyun struct wil_status_ring *sring;
110*4882a593Smuzhiyun int rc;
111*4882a593Smuzhiyun u16 status_ring_size;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (wil->tx_status_ring_order < WIL_SRING_SIZE_ORDER_MIN ||
114*4882a593Smuzhiyun wil->tx_status_ring_order > WIL_SRING_SIZE_ORDER_MAX)
115*4882a593Smuzhiyun wil->tx_status_ring_order = WIL_TX_SRING_SIZE_ORDER_DEFAULT;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun status_ring_size = 1 << wil->tx_status_ring_order;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun wil_dbg_misc(wil, "init TX sring: size=%u, ring_id=%u\n",
120*4882a593Smuzhiyun status_ring_size, ring_id);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (ring_id < 0)
123*4882a593Smuzhiyun return ring_id;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Allocate Tx status ring. Tx descriptor rings will be
126*4882a593Smuzhiyun * allocated on WMI connect event
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun sring = &wil->srings[ring_id];
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun sring->is_rx = false;
131*4882a593Smuzhiyun sring->size = status_ring_size;
132*4882a593Smuzhiyun sring->elem_size = sizeof(struct wil_ring_tx_status);
133*4882a593Smuzhiyun rc = wil_sring_alloc(wil, sring);
134*4882a593Smuzhiyun if (rc)
135*4882a593Smuzhiyun return rc;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun rc = wil_wmi_tx_sring_cfg(wil, ring_id);
138*4882a593Smuzhiyun if (rc)
139*4882a593Smuzhiyun goto out_free;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun sring->desc_rdy_pol = 1;
142*4882a593Smuzhiyun wil->tx_sring_idx = ring_id;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun out_free:
146*4882a593Smuzhiyun wil_sring_free(wil, sring);
147*4882a593Smuzhiyun return rc;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Allocate one skb for Rx descriptor RING */
wil_ring_alloc_skb_edma(struct wil6210_priv * wil,struct wil_ring * ring,u32 i)151*4882a593Smuzhiyun static int wil_ring_alloc_skb_edma(struct wil6210_priv *wil,
152*4882a593Smuzhiyun struct wil_ring *ring, u32 i)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
155*4882a593Smuzhiyun unsigned int sz = wil->rx_buf_len;
156*4882a593Smuzhiyun dma_addr_t pa;
157*4882a593Smuzhiyun u16 buff_id;
158*4882a593Smuzhiyun struct list_head *active = &wil->rx_buff_mgmt.active;
159*4882a593Smuzhiyun struct list_head *free = &wil->rx_buff_mgmt.free;
160*4882a593Smuzhiyun struct wil_rx_buff *rx_buff;
161*4882a593Smuzhiyun struct wil_rx_buff *buff_arr = wil->rx_buff_mgmt.buff_arr;
162*4882a593Smuzhiyun struct sk_buff *skb;
163*4882a593Smuzhiyun struct wil_rx_enhanced_desc dd, *d = ⅆ
164*4882a593Smuzhiyun struct wil_rx_enhanced_desc *_d = (struct wil_rx_enhanced_desc *)
165*4882a593Smuzhiyun &ring->va[i].rx.enhanced;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (unlikely(list_empty(free))) {
168*4882a593Smuzhiyun wil->rx_buff_mgmt.free_list_empty_cnt++;
169*4882a593Smuzhiyun return -EAGAIN;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun skb = dev_alloc_skb(sz);
173*4882a593Smuzhiyun if (unlikely(!skb))
174*4882a593Smuzhiyun return -ENOMEM;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun skb_put(skb, sz);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /**
179*4882a593Smuzhiyun * Make sure that the network stack calculates checksum for packets
180*4882a593Smuzhiyun * which failed the HW checksum calculation
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_NONE;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun pa = dma_map_single(dev, skb->data, skb->len, DMA_FROM_DEVICE);
185*4882a593Smuzhiyun if (unlikely(dma_mapping_error(dev, pa))) {
186*4882a593Smuzhiyun kfree_skb(skb);
187*4882a593Smuzhiyun return -ENOMEM;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Get the buffer ID - the index of the rx buffer in the buff_arr */
191*4882a593Smuzhiyun rx_buff = list_first_entry(free, struct wil_rx_buff, list);
192*4882a593Smuzhiyun buff_id = rx_buff->id;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Move a buffer from the free list to the active list */
195*4882a593Smuzhiyun list_move(&rx_buff->list, active);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun buff_arr[buff_id].skb = skb;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun wil_desc_set_addr_edma(&d->dma.addr, &d->dma.addr_high_high, pa);
200*4882a593Smuzhiyun d->dma.length = cpu_to_le16(sz);
201*4882a593Smuzhiyun d->mac.buff_id = cpu_to_le16(buff_id);
202*4882a593Smuzhiyun *_d = *d;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Save the physical address in skb->cb for later use in dma_unmap */
205*4882a593Smuzhiyun memcpy(skb->cb, &pa, sizeof(pa));
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static inline
wil_get_next_rx_status_msg(struct wil_status_ring * sring,u8 * dr_bit,void * msg)211*4882a593Smuzhiyun void wil_get_next_rx_status_msg(struct wil_status_ring *sring, u8 *dr_bit,
212*4882a593Smuzhiyun void *msg)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct wil_rx_status_compressed *_msg;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun _msg = (struct wil_rx_status_compressed *)
217*4882a593Smuzhiyun (sring->va + (sring->elem_size * sring->swhead));
218*4882a593Smuzhiyun *dr_bit = WIL_GET_BITS(_msg->d0, 31, 31);
219*4882a593Smuzhiyun /* make sure dr_bit is read before the rest of status msg */
220*4882a593Smuzhiyun rmb();
221*4882a593Smuzhiyun memcpy(msg, (void *)_msg, sring->elem_size);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
wil_sring_advance_swhead(struct wil_status_ring * sring)224*4882a593Smuzhiyun static inline void wil_sring_advance_swhead(struct wil_status_ring *sring)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun sring->swhead = (sring->swhead + 1) % sring->size;
227*4882a593Smuzhiyun if (sring->swhead == 0)
228*4882a593Smuzhiyun sring->desc_rdy_pol = 1 - sring->desc_rdy_pol;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
wil_rx_refill_edma(struct wil6210_priv * wil)231*4882a593Smuzhiyun static int wil_rx_refill_edma(struct wil6210_priv *wil)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_rx;
234*4882a593Smuzhiyun u32 next_head;
235*4882a593Smuzhiyun int rc = 0;
236*4882a593Smuzhiyun ring->swtail = *ring->edma_rx_swtail.va;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun for (; next_head = wil_ring_next_head(ring),
239*4882a593Smuzhiyun (next_head != ring->swtail);
240*4882a593Smuzhiyun ring->swhead = next_head) {
241*4882a593Smuzhiyun rc = wil_ring_alloc_skb_edma(wil, ring, ring->swhead);
242*4882a593Smuzhiyun if (unlikely(rc)) {
243*4882a593Smuzhiyun if (rc == -EAGAIN)
244*4882a593Smuzhiyun wil_dbg_txrx(wil, "No free buffer ID found\n");
245*4882a593Smuzhiyun else
246*4882a593Smuzhiyun wil_err_ratelimited(wil,
247*4882a593Smuzhiyun "Error %d in refill desc[%d]\n",
248*4882a593Smuzhiyun rc, ring->swhead);
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* make sure all writes to descriptors (shared memory) are done before
254*4882a593Smuzhiyun * committing them to HW
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun wmb();
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun wil_w(wil, ring->hwtail, ring->swhead);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return rc;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
wil_move_all_rx_buff_to_free_list(struct wil6210_priv * wil,struct wil_ring * ring)263*4882a593Smuzhiyun static void wil_move_all_rx_buff_to_free_list(struct wil6210_priv *wil,
264*4882a593Smuzhiyun struct wil_ring *ring)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
267*4882a593Smuzhiyun struct list_head *active = &wil->rx_buff_mgmt.active;
268*4882a593Smuzhiyun dma_addr_t pa;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (!wil->rx_buff_mgmt.buff_arr)
271*4882a593Smuzhiyun return;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun while (!list_empty(active)) {
274*4882a593Smuzhiyun struct wil_rx_buff *rx_buff =
275*4882a593Smuzhiyun list_first_entry(active, struct wil_rx_buff, list);
276*4882a593Smuzhiyun struct sk_buff *skb = rx_buff->skb;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (unlikely(!skb)) {
279*4882a593Smuzhiyun wil_err(wil, "No Rx skb at buff_id %d\n", rx_buff->id);
280*4882a593Smuzhiyun } else {
281*4882a593Smuzhiyun rx_buff->skb = NULL;
282*4882a593Smuzhiyun memcpy(&pa, skb->cb, sizeof(pa));
283*4882a593Smuzhiyun dma_unmap_single(dev, pa, wil->rx_buf_len,
284*4882a593Smuzhiyun DMA_FROM_DEVICE);
285*4882a593Smuzhiyun kfree_skb(skb);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Move the buffer from the active to the free list */
289*4882a593Smuzhiyun list_move(&rx_buff->list, &wil->rx_buff_mgmt.free);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
wil_free_rx_buff_arr(struct wil6210_priv * wil)293*4882a593Smuzhiyun static void wil_free_rx_buff_arr(struct wil6210_priv *wil)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_rx;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (!wil->rx_buff_mgmt.buff_arr)
298*4882a593Smuzhiyun return;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Move all the buffers to the free list in case active list is
301*4882a593Smuzhiyun * not empty in order to release all SKBs before deleting the array
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun wil_move_all_rx_buff_to_free_list(wil, ring);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun kfree(wil->rx_buff_mgmt.buff_arr);
306*4882a593Smuzhiyun wil->rx_buff_mgmt.buff_arr = NULL;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
wil_init_rx_buff_arr(struct wil6210_priv * wil,size_t size)309*4882a593Smuzhiyun static int wil_init_rx_buff_arr(struct wil6210_priv *wil,
310*4882a593Smuzhiyun size_t size)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct wil_rx_buff *buff_arr;
313*4882a593Smuzhiyun struct list_head *active = &wil->rx_buff_mgmt.active;
314*4882a593Smuzhiyun struct list_head *free = &wil->rx_buff_mgmt.free;
315*4882a593Smuzhiyun int i;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun wil->rx_buff_mgmt.buff_arr = kcalloc(size + 1,
318*4882a593Smuzhiyun sizeof(struct wil_rx_buff),
319*4882a593Smuzhiyun GFP_KERNEL);
320*4882a593Smuzhiyun if (!wil->rx_buff_mgmt.buff_arr)
321*4882a593Smuzhiyun return -ENOMEM;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Set list heads */
324*4882a593Smuzhiyun INIT_LIST_HEAD(active);
325*4882a593Smuzhiyun INIT_LIST_HEAD(free);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Linkify the list.
328*4882a593Smuzhiyun * buffer id 0 should not be used (marks invalid id).
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun buff_arr = wil->rx_buff_mgmt.buff_arr;
331*4882a593Smuzhiyun for (i = 1; i <= size; i++) {
332*4882a593Smuzhiyun list_add(&buff_arr[i].list, free);
333*4882a593Smuzhiyun buff_arr[i].id = i;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun wil->rx_buff_mgmt.size = size + 1;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
wil_init_rx_sring(struct wil6210_priv * wil,u16 status_ring_size,size_t elem_size,u16 ring_id)341*4882a593Smuzhiyun static int wil_init_rx_sring(struct wil6210_priv *wil,
342*4882a593Smuzhiyun u16 status_ring_size,
343*4882a593Smuzhiyun size_t elem_size,
344*4882a593Smuzhiyun u16 ring_id)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct wil_status_ring *sring = &wil->srings[ring_id];
347*4882a593Smuzhiyun int rc;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun wil_dbg_misc(wil, "init RX sring: size=%u, ring_id=%u\n",
350*4882a593Smuzhiyun status_ring_size, ring_id);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun memset(&sring->rx_data, 0, sizeof(sring->rx_data));
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun sring->is_rx = true;
355*4882a593Smuzhiyun sring->size = status_ring_size;
356*4882a593Smuzhiyun sring->elem_size = elem_size;
357*4882a593Smuzhiyun rc = wil_sring_alloc(wil, sring);
358*4882a593Smuzhiyun if (rc)
359*4882a593Smuzhiyun return rc;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun rc = wil_wmi_rx_sring_add(wil, ring_id);
362*4882a593Smuzhiyun if (rc)
363*4882a593Smuzhiyun goto out_free;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun sring->desc_rdy_pol = 1;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun out_free:
369*4882a593Smuzhiyun wil_sring_free(wil, sring);
370*4882a593Smuzhiyun return rc;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
wil_ring_alloc_desc_ring(struct wil6210_priv * wil,struct wil_ring * ring)373*4882a593Smuzhiyun static int wil_ring_alloc_desc_ring(struct wil6210_priv *wil,
374*4882a593Smuzhiyun struct wil_ring *ring)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
377*4882a593Smuzhiyun size_t sz = ring->size * sizeof(ring->va[0]);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun wil_dbg_misc(wil, "alloc_desc_ring:\n");
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(ring->va[0]) != 32);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ring->swhead = 0;
384*4882a593Smuzhiyun ring->swtail = 0;
385*4882a593Smuzhiyun ring->ctx = kcalloc(ring->size, sizeof(ring->ctx[0]), GFP_KERNEL);
386*4882a593Smuzhiyun if (!ring->ctx)
387*4882a593Smuzhiyun goto err;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun ring->va = dma_alloc_coherent(dev, sz, &ring->pa, GFP_KERNEL);
390*4882a593Smuzhiyun if (!ring->va)
391*4882a593Smuzhiyun goto err_free_ctx;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (ring->is_rx) {
394*4882a593Smuzhiyun sz = sizeof(*ring->edma_rx_swtail.va);
395*4882a593Smuzhiyun ring->edma_rx_swtail.va =
396*4882a593Smuzhiyun dma_alloc_coherent(dev, sz, &ring->edma_rx_swtail.pa,
397*4882a593Smuzhiyun GFP_KERNEL);
398*4882a593Smuzhiyun if (!ring->edma_rx_swtail.va)
399*4882a593Smuzhiyun goto err_free_va;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun wil_dbg_misc(wil, "%s ring[%d] 0x%p:%pad 0x%p\n",
403*4882a593Smuzhiyun ring->is_rx ? "RX" : "TX",
404*4882a593Smuzhiyun ring->size, ring->va, &ring->pa, ring->ctx);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun err_free_va:
408*4882a593Smuzhiyun dma_free_coherent(dev, ring->size * sizeof(ring->va[0]),
409*4882a593Smuzhiyun (void *)ring->va, ring->pa);
410*4882a593Smuzhiyun ring->va = NULL;
411*4882a593Smuzhiyun err_free_ctx:
412*4882a593Smuzhiyun kfree(ring->ctx);
413*4882a593Smuzhiyun ring->ctx = NULL;
414*4882a593Smuzhiyun err:
415*4882a593Smuzhiyun return -ENOMEM;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
wil_ring_free_edma(struct wil6210_priv * wil,struct wil_ring * ring)418*4882a593Smuzhiyun static void wil_ring_free_edma(struct wil6210_priv *wil, struct wil_ring *ring)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
421*4882a593Smuzhiyun size_t sz;
422*4882a593Smuzhiyun int ring_index = 0;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (!ring->va)
425*4882a593Smuzhiyun return;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun sz = ring->size * sizeof(ring->va[0]);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun lockdep_assert_held(&wil->mutex);
430*4882a593Smuzhiyun if (ring->is_rx) {
431*4882a593Smuzhiyun wil_dbg_misc(wil, "free Rx ring [%d] 0x%p:%pad 0x%p\n",
432*4882a593Smuzhiyun ring->size, ring->va,
433*4882a593Smuzhiyun &ring->pa, ring->ctx);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun wil_move_all_rx_buff_to_free_list(wil, ring);
436*4882a593Smuzhiyun dma_free_coherent(dev, sizeof(*ring->edma_rx_swtail.va),
437*4882a593Smuzhiyun ring->edma_rx_swtail.va,
438*4882a593Smuzhiyun ring->edma_rx_swtail.pa);
439*4882a593Smuzhiyun goto out;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* TX ring */
443*4882a593Smuzhiyun ring_index = ring - wil->ring_tx;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun wil_dbg_misc(wil, "free Tx ring %d [%d] 0x%p:%pad 0x%p\n",
446*4882a593Smuzhiyun ring_index, ring->size, ring->va,
447*4882a593Smuzhiyun &ring->pa, ring->ctx);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun while (!wil_ring_is_empty(ring)) {
450*4882a593Smuzhiyun struct wil_ctx *ctx;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun struct wil_tx_enhanced_desc dd, *d = ⅆ
453*4882a593Smuzhiyun struct wil_tx_enhanced_desc *_d =
454*4882a593Smuzhiyun (struct wil_tx_enhanced_desc *)
455*4882a593Smuzhiyun &ring->va[ring->swtail].tx.enhanced;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun ctx = &ring->ctx[ring->swtail];
458*4882a593Smuzhiyun if (!ctx) {
459*4882a593Smuzhiyun wil_dbg_txrx(wil,
460*4882a593Smuzhiyun "ctx(%d) was already completed\n",
461*4882a593Smuzhiyun ring->swtail);
462*4882a593Smuzhiyun ring->swtail = wil_ring_next_tail(ring);
463*4882a593Smuzhiyun continue;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun *d = *_d;
466*4882a593Smuzhiyun wil_tx_desc_unmap_edma(dev, (union wil_tx_desc *)d, ctx);
467*4882a593Smuzhiyun if (ctx->skb)
468*4882a593Smuzhiyun dev_kfree_skb_any(ctx->skb);
469*4882a593Smuzhiyun ring->swtail = wil_ring_next_tail(ring);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun out:
473*4882a593Smuzhiyun dma_free_coherent(dev, sz, (void *)ring->va, ring->pa);
474*4882a593Smuzhiyun kfree(ring->ctx);
475*4882a593Smuzhiyun ring->pa = 0;
476*4882a593Smuzhiyun ring->va = NULL;
477*4882a593Smuzhiyun ring->ctx = NULL;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
wil_init_rx_desc_ring(struct wil6210_priv * wil,u16 desc_ring_size,int status_ring_id)480*4882a593Smuzhiyun static int wil_init_rx_desc_ring(struct wil6210_priv *wil, u16 desc_ring_size,
481*4882a593Smuzhiyun int status_ring_id)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_rx;
484*4882a593Smuzhiyun int rc;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun wil_dbg_misc(wil, "init RX desc ring\n");
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ring->size = desc_ring_size;
489*4882a593Smuzhiyun ring->is_rx = true;
490*4882a593Smuzhiyun rc = wil_ring_alloc_desc_ring(wil, ring);
491*4882a593Smuzhiyun if (rc)
492*4882a593Smuzhiyun return rc;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun rc = wil_wmi_rx_desc_ring_add(wil, status_ring_id);
495*4882a593Smuzhiyun if (rc)
496*4882a593Smuzhiyun goto out_free;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun out_free:
500*4882a593Smuzhiyun wil_ring_free_edma(wil, ring);
501*4882a593Smuzhiyun return rc;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
wil_get_reorder_params_edma(struct wil6210_priv * wil,struct sk_buff * skb,int * tid,int * cid,int * mid,u16 * seq,int * mcast,int * retry)504*4882a593Smuzhiyun static void wil_get_reorder_params_edma(struct wil6210_priv *wil,
505*4882a593Smuzhiyun struct sk_buff *skb, int *tid,
506*4882a593Smuzhiyun int *cid, int *mid, u16 *seq,
507*4882a593Smuzhiyun int *mcast, int *retry)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct wil_rx_status_extended *s = wil_skb_rxstatus(skb);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun *tid = wil_rx_status_get_tid(s);
512*4882a593Smuzhiyun *cid = wil_rx_status_get_cid(s);
513*4882a593Smuzhiyun *mid = wil_rx_status_get_mid(s);
514*4882a593Smuzhiyun *seq = le16_to_cpu(wil_rx_status_get_seq(wil, s));
515*4882a593Smuzhiyun *mcast = wil_rx_status_get_mcast(s);
516*4882a593Smuzhiyun *retry = wil_rx_status_get_retry(s);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
wil_get_netif_rx_params_edma(struct sk_buff * skb,int * cid,int * security)519*4882a593Smuzhiyun static void wil_get_netif_rx_params_edma(struct sk_buff *skb, int *cid,
520*4882a593Smuzhiyun int *security)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct wil_rx_status_extended *s = wil_skb_rxstatus(skb);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun *cid = wil_rx_status_get_cid(s);
525*4882a593Smuzhiyun *security = wil_rx_status_get_security(s);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
wil_rx_crypto_check_edma(struct wil6210_priv * wil,struct sk_buff * skb)528*4882a593Smuzhiyun static int wil_rx_crypto_check_edma(struct wil6210_priv *wil,
529*4882a593Smuzhiyun struct sk_buff *skb)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct wil_rx_status_extended *st;
532*4882a593Smuzhiyun int cid, tid, key_id, mc;
533*4882a593Smuzhiyun struct wil_sta_info *s;
534*4882a593Smuzhiyun struct wil_tid_crypto_rx *c;
535*4882a593Smuzhiyun struct wil_tid_crypto_rx_single *cc;
536*4882a593Smuzhiyun const u8 *pn;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* In HW reorder, HW is responsible for crypto check */
539*4882a593Smuzhiyun if (wil->use_rx_hw_reordering)
540*4882a593Smuzhiyun return 0;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun st = wil_skb_rxstatus(skb);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun cid = wil_rx_status_get_cid(st);
545*4882a593Smuzhiyun tid = wil_rx_status_get_tid(st);
546*4882a593Smuzhiyun key_id = wil_rx_status_get_key_id(st);
547*4882a593Smuzhiyun mc = wil_rx_status_get_mcast(st);
548*4882a593Smuzhiyun s = &wil->sta[cid];
549*4882a593Smuzhiyun c = mc ? &s->group_crypto_rx : &s->tid_crypto_rx[tid];
550*4882a593Smuzhiyun cc = &c->key_id[key_id];
551*4882a593Smuzhiyun pn = (u8 *)&st->ext.pn_15_0;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (!cc->key_set) {
554*4882a593Smuzhiyun wil_err_ratelimited(wil,
555*4882a593Smuzhiyun "Key missing. CID %d TID %d MCast %d KEY_ID %d\n",
556*4882a593Smuzhiyun cid, tid, mc, key_id);
557*4882a593Smuzhiyun return -EINVAL;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (reverse_memcmp(pn, cc->pn, IEEE80211_GCMP_PN_LEN) <= 0) {
561*4882a593Smuzhiyun wil_err_ratelimited(wil,
562*4882a593Smuzhiyun "Replay attack. CID %d TID %d MCast %d KEY_ID %d PN %6phN last %6phN\n",
563*4882a593Smuzhiyun cid, tid, mc, key_id, pn, cc->pn);
564*4882a593Smuzhiyun return -EINVAL;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun memcpy(cc->pn, pn, IEEE80211_GCMP_PN_LEN);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun return 0;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
wil_is_rx_idle_edma(struct wil6210_priv * wil)571*4882a593Smuzhiyun static bool wil_is_rx_idle_edma(struct wil6210_priv *wil)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct wil_status_ring *sring;
574*4882a593Smuzhiyun struct wil_rx_status_extended msg1;
575*4882a593Smuzhiyun void *msg = &msg1;
576*4882a593Smuzhiyun u8 dr_bit;
577*4882a593Smuzhiyun int i;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun for (i = 0; i < wil->num_rx_status_rings; i++) {
580*4882a593Smuzhiyun sring = &wil->srings[i];
581*4882a593Smuzhiyun if (!sring->va)
582*4882a593Smuzhiyun continue;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun wil_get_next_rx_status_msg(sring, &dr_bit, msg);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Check if there are unhandled RX status messages */
587*4882a593Smuzhiyun if (dr_bit == sring->desc_rdy_pol)
588*4882a593Smuzhiyun return false;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return true;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
wil_rx_buf_len_init_edma(struct wil6210_priv * wil)594*4882a593Smuzhiyun static void wil_rx_buf_len_init_edma(struct wil6210_priv *wil)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun /* RX buffer size must be aligned to 4 bytes */
597*4882a593Smuzhiyun wil->rx_buf_len = rx_large_buf ?
598*4882a593Smuzhiyun WIL_MAX_ETH_MTU : WIL_EDMA_RX_BUF_LEN_DEFAULT;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
wil_rx_init_edma(struct wil6210_priv * wil,uint desc_ring_order)601*4882a593Smuzhiyun static int wil_rx_init_edma(struct wil6210_priv *wil, uint desc_ring_order)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun u16 status_ring_size, desc_ring_size = 1 << desc_ring_order;
604*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_rx;
605*4882a593Smuzhiyun int rc;
606*4882a593Smuzhiyun size_t elem_size = wil->use_compressed_rx_status ?
607*4882a593Smuzhiyun sizeof(struct wil_rx_status_compressed) :
608*4882a593Smuzhiyun sizeof(struct wil_rx_status_extended);
609*4882a593Smuzhiyun int i;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* In SW reorder one must use extended status messages */
612*4882a593Smuzhiyun if (wil->use_compressed_rx_status && !wil->use_rx_hw_reordering) {
613*4882a593Smuzhiyun wil_err(wil,
614*4882a593Smuzhiyun "compressed RX status cannot be used with SW reorder\n");
615*4882a593Smuzhiyun return -EINVAL;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun if (wil->rx_status_ring_order <= desc_ring_order)
618*4882a593Smuzhiyun /* make sure sring is larger than desc ring */
619*4882a593Smuzhiyun wil->rx_status_ring_order = desc_ring_order + 1;
620*4882a593Smuzhiyun if (wil->rx_buff_id_count <= desc_ring_size)
621*4882a593Smuzhiyun /* make sure we will not run out of buff_ids */
622*4882a593Smuzhiyun wil->rx_buff_id_count = desc_ring_size + 512;
623*4882a593Smuzhiyun if (wil->rx_status_ring_order < WIL_SRING_SIZE_ORDER_MIN ||
624*4882a593Smuzhiyun wil->rx_status_ring_order > WIL_SRING_SIZE_ORDER_MAX)
625*4882a593Smuzhiyun wil->rx_status_ring_order = WIL_RX_SRING_SIZE_ORDER_DEFAULT;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun status_ring_size = 1 << wil->rx_status_ring_order;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun wil_dbg_misc(wil,
630*4882a593Smuzhiyun "rx_init, desc_ring_size=%u, status_ring_size=%u, elem_size=%zu\n",
631*4882a593Smuzhiyun desc_ring_size, status_ring_size, elem_size);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun wil_rx_buf_len_init_edma(wil);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* Use debugfs dbg_num_rx_srings if set, reserve one sring for TX */
636*4882a593Smuzhiyun if (wil->num_rx_status_rings > WIL6210_MAX_STATUS_RINGS - 1)
637*4882a593Smuzhiyun wil->num_rx_status_rings = WIL6210_MAX_STATUS_RINGS - 1;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun wil_dbg_misc(wil, "rx_init: allocate %d status rings\n",
640*4882a593Smuzhiyun wil->num_rx_status_rings);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun rc = wil_wmi_cfg_def_rx_offload(wil, wil->rx_buf_len);
643*4882a593Smuzhiyun if (rc)
644*4882a593Smuzhiyun return rc;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* Allocate status ring */
647*4882a593Smuzhiyun for (i = 0; i < wil->num_rx_status_rings; i++) {
648*4882a593Smuzhiyun int sring_id = wil_find_free_sring(wil);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (sring_id < 0) {
651*4882a593Smuzhiyun rc = -EFAULT;
652*4882a593Smuzhiyun goto err_free_status;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun rc = wil_init_rx_sring(wil, status_ring_size, elem_size,
655*4882a593Smuzhiyun sring_id);
656*4882a593Smuzhiyun if (rc)
657*4882a593Smuzhiyun goto err_free_status;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* Allocate descriptor ring */
661*4882a593Smuzhiyun rc = wil_init_rx_desc_ring(wil, desc_ring_size,
662*4882a593Smuzhiyun WIL_DEFAULT_RX_STATUS_RING_ID);
663*4882a593Smuzhiyun if (rc)
664*4882a593Smuzhiyun goto err_free_status;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (wil->rx_buff_id_count >= status_ring_size) {
667*4882a593Smuzhiyun wil_info(wil,
668*4882a593Smuzhiyun "rx_buff_id_count %d exceeds sring_size %d. set it to %d\n",
669*4882a593Smuzhiyun wil->rx_buff_id_count, status_ring_size,
670*4882a593Smuzhiyun status_ring_size - 1);
671*4882a593Smuzhiyun wil->rx_buff_id_count = status_ring_size - 1;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* Allocate Rx buffer array */
675*4882a593Smuzhiyun rc = wil_init_rx_buff_arr(wil, wil->rx_buff_id_count);
676*4882a593Smuzhiyun if (rc)
677*4882a593Smuzhiyun goto err_free_desc;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Fill descriptor ring with credits */
680*4882a593Smuzhiyun rc = wil_rx_refill_edma(wil);
681*4882a593Smuzhiyun if (rc)
682*4882a593Smuzhiyun goto err_free_rx_buff_arr;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return 0;
685*4882a593Smuzhiyun err_free_rx_buff_arr:
686*4882a593Smuzhiyun wil_free_rx_buff_arr(wil);
687*4882a593Smuzhiyun err_free_desc:
688*4882a593Smuzhiyun wil_ring_free_edma(wil, ring);
689*4882a593Smuzhiyun err_free_status:
690*4882a593Smuzhiyun for (i = 0; i < wil->num_rx_status_rings; i++)
691*4882a593Smuzhiyun wil_sring_free(wil, &wil->srings[i]);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun return rc;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
wil_ring_init_tx_edma(struct wil6210_vif * vif,int ring_id,int size,int cid,int tid)696*4882a593Smuzhiyun static int wil_ring_init_tx_edma(struct wil6210_vif *vif, int ring_id,
697*4882a593Smuzhiyun int size, int cid, int tid)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct wil6210_priv *wil = vif_to_wil(vif);
700*4882a593Smuzhiyun int rc;
701*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_tx[ring_id];
702*4882a593Smuzhiyun struct wil_ring_tx_data *txdata = &wil->ring_tx_data[ring_id];
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun lockdep_assert_held(&wil->mutex);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun wil_dbg_misc(wil,
707*4882a593Smuzhiyun "init TX ring: ring_id=%u, cid=%u, tid=%u, sring_id=%u\n",
708*4882a593Smuzhiyun ring_id, cid, tid, wil->tx_sring_idx);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun wil_tx_data_init(txdata);
711*4882a593Smuzhiyun ring->size = size;
712*4882a593Smuzhiyun rc = wil_ring_alloc_desc_ring(wil, ring);
713*4882a593Smuzhiyun if (rc)
714*4882a593Smuzhiyun goto out;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun wil->ring2cid_tid[ring_id][0] = cid;
717*4882a593Smuzhiyun wil->ring2cid_tid[ring_id][1] = tid;
718*4882a593Smuzhiyun if (!vif->privacy)
719*4882a593Smuzhiyun txdata->dot1x_open = true;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun rc = wil_wmi_tx_desc_ring_add(vif, ring_id, cid, tid);
722*4882a593Smuzhiyun if (rc) {
723*4882a593Smuzhiyun wil_err(wil, "WMI_TX_DESC_RING_ADD_CMD failed\n");
724*4882a593Smuzhiyun goto out_free;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (txdata->dot1x_open && agg_wsize >= 0)
728*4882a593Smuzhiyun wil_addba_tx_request(wil, ring_id, agg_wsize);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun return 0;
731*4882a593Smuzhiyun out_free:
732*4882a593Smuzhiyun spin_lock_bh(&txdata->lock);
733*4882a593Smuzhiyun txdata->dot1x_open = false;
734*4882a593Smuzhiyun txdata->enabled = 0;
735*4882a593Smuzhiyun spin_unlock_bh(&txdata->lock);
736*4882a593Smuzhiyun wil_ring_free_edma(wil, ring);
737*4882a593Smuzhiyun wil->ring2cid_tid[ring_id][0] = wil->max_assoc_sta;
738*4882a593Smuzhiyun wil->ring2cid_tid[ring_id][1] = 0;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun out:
741*4882a593Smuzhiyun return rc;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
wil_tx_ring_modify_edma(struct wil6210_vif * vif,int ring_id,int cid,int tid)744*4882a593Smuzhiyun static int wil_tx_ring_modify_edma(struct wil6210_vif *vif, int ring_id,
745*4882a593Smuzhiyun int cid, int tid)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct wil6210_priv *wil = vif_to_wil(vif);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun wil_err(wil, "ring modify is not supported for EDMA\n");
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return -EOPNOTSUPP;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* This function is used only for RX SW reorder */
wil_check_bar(struct wil6210_priv * wil,void * msg,int cid,struct sk_buff * skb,struct wil_net_stats * stats)755*4882a593Smuzhiyun static int wil_check_bar(struct wil6210_priv *wil, void *msg, int cid,
756*4882a593Smuzhiyun struct sk_buff *skb, struct wil_net_stats *stats)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun u8 ftype;
759*4882a593Smuzhiyun u8 fc1;
760*4882a593Smuzhiyun int mid;
761*4882a593Smuzhiyun int tid;
762*4882a593Smuzhiyun u16 seq;
763*4882a593Smuzhiyun struct wil6210_vif *vif;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun ftype = wil_rx_status_get_frame_type(wil, msg);
766*4882a593Smuzhiyun if (ftype == IEEE80211_FTYPE_DATA)
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun fc1 = wil_rx_status_get_fc1(wil, msg);
770*4882a593Smuzhiyun mid = wil_rx_status_get_mid(msg);
771*4882a593Smuzhiyun tid = wil_rx_status_get_tid(msg);
772*4882a593Smuzhiyun seq = le16_to_cpu(wil_rx_status_get_seq(wil, msg));
773*4882a593Smuzhiyun vif = wil->vifs[mid];
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (unlikely(!vif)) {
776*4882a593Smuzhiyun wil_dbg_txrx(wil, "RX descriptor with invalid mid %d", mid);
777*4882a593Smuzhiyun return -EAGAIN;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun wil_dbg_txrx(wil,
781*4882a593Smuzhiyun "Non-data frame FC[7:0] 0x%02x MID %d CID %d TID %d Seq 0x%03x\n",
782*4882a593Smuzhiyun fc1, mid, cid, tid, seq);
783*4882a593Smuzhiyun if (stats)
784*4882a593Smuzhiyun stats->rx_non_data_frame++;
785*4882a593Smuzhiyun if (wil_is_back_req(fc1)) {
786*4882a593Smuzhiyun wil_dbg_txrx(wil,
787*4882a593Smuzhiyun "BAR: MID %d CID %d TID %d Seq 0x%03x\n",
788*4882a593Smuzhiyun mid, cid, tid, seq);
789*4882a593Smuzhiyun wil_rx_bar(wil, vif, cid, tid, seq);
790*4882a593Smuzhiyun } else {
791*4882a593Smuzhiyun u32 sz = wil->use_compressed_rx_status ?
792*4882a593Smuzhiyun sizeof(struct wil_rx_status_compressed) :
793*4882a593Smuzhiyun sizeof(struct wil_rx_status_extended);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* print again all info. One can enable only this
796*4882a593Smuzhiyun * without overhead for printing every Rx frame
797*4882a593Smuzhiyun */
798*4882a593Smuzhiyun wil_dbg_txrx(wil,
799*4882a593Smuzhiyun "Unhandled non-data frame FC[7:0] 0x%02x MID %d CID %d TID %d Seq 0x%03x\n",
800*4882a593Smuzhiyun fc1, mid, cid, tid, seq);
801*4882a593Smuzhiyun wil_hex_dump_txrx("RxS ", DUMP_PREFIX_NONE, 32, 4,
802*4882a593Smuzhiyun (const void *)msg, sz, false);
803*4882a593Smuzhiyun wil_hex_dump_txrx("Rx ", DUMP_PREFIX_OFFSET, 16, 1,
804*4882a593Smuzhiyun skb->data, skb_headlen(skb), false);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun return -EAGAIN;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
wil_rx_error_check_edma(struct wil6210_priv * wil,struct sk_buff * skb,struct wil_net_stats * stats)810*4882a593Smuzhiyun static int wil_rx_error_check_edma(struct wil6210_priv *wil,
811*4882a593Smuzhiyun struct sk_buff *skb,
812*4882a593Smuzhiyun struct wil_net_stats *stats)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun int l2_rx_status;
815*4882a593Smuzhiyun void *msg = wil_skb_rxstatus(skb);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun l2_rx_status = wil_rx_status_get_l2_rx_status(msg);
818*4882a593Smuzhiyun if (l2_rx_status != 0) {
819*4882a593Smuzhiyun wil_dbg_txrx(wil, "L2 RX error, l2_rx_status=0x%x\n",
820*4882a593Smuzhiyun l2_rx_status);
821*4882a593Smuzhiyun /* Due to HW issue, KEY error will trigger a MIC error */
822*4882a593Smuzhiyun if (l2_rx_status == WIL_RX_EDMA_ERROR_MIC) {
823*4882a593Smuzhiyun wil_err_ratelimited(wil,
824*4882a593Smuzhiyun "L2 MIC/KEY error, dropping packet\n");
825*4882a593Smuzhiyun stats->rx_mic_error++;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun if (l2_rx_status == WIL_RX_EDMA_ERROR_KEY) {
828*4882a593Smuzhiyun wil_err_ratelimited(wil,
829*4882a593Smuzhiyun "L2 KEY error, dropping packet\n");
830*4882a593Smuzhiyun stats->rx_key_error++;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun if (l2_rx_status == WIL_RX_EDMA_ERROR_REPLAY) {
833*4882a593Smuzhiyun wil_err_ratelimited(wil,
834*4882a593Smuzhiyun "L2 REPLAY error, dropping packet\n");
835*4882a593Smuzhiyun stats->rx_replay++;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun if (l2_rx_status == WIL_RX_EDMA_ERROR_AMSDU) {
838*4882a593Smuzhiyun wil_err_ratelimited(wil,
839*4882a593Smuzhiyun "L2 AMSDU error, dropping packet\n");
840*4882a593Smuzhiyun stats->rx_amsdu_error++;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun return -EFAULT;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun skb->ip_summed = wil_rx_status_get_checksum(msg, stats);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun return 0;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
wil_sring_reap_rx_edma(struct wil6210_priv * wil,struct wil_status_ring * sring)850*4882a593Smuzhiyun static struct sk_buff *wil_sring_reap_rx_edma(struct wil6210_priv *wil,
851*4882a593Smuzhiyun struct wil_status_ring *sring)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
854*4882a593Smuzhiyun struct wil_rx_status_extended msg1;
855*4882a593Smuzhiyun void *msg = &msg1;
856*4882a593Smuzhiyun u16 buff_id;
857*4882a593Smuzhiyun struct sk_buff *skb;
858*4882a593Smuzhiyun dma_addr_t pa;
859*4882a593Smuzhiyun struct wil_ring_rx_data *rxdata = &sring->rx_data;
860*4882a593Smuzhiyun unsigned int sz = wil->rx_buf_len;
861*4882a593Smuzhiyun struct wil_net_stats *stats = NULL;
862*4882a593Smuzhiyun u16 dmalen;
863*4882a593Smuzhiyun int cid;
864*4882a593Smuzhiyun bool eop, headstolen;
865*4882a593Smuzhiyun int delta;
866*4882a593Smuzhiyun u8 dr_bit;
867*4882a593Smuzhiyun u8 data_offset;
868*4882a593Smuzhiyun struct wil_rx_status_extended *s;
869*4882a593Smuzhiyun u16 sring_idx = sring - wil->srings;
870*4882a593Smuzhiyun int invalid_buff_id_retry;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct wil_rx_status_extended) > sizeof(skb->cb));
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun again:
875*4882a593Smuzhiyun wil_get_next_rx_status_msg(sring, &dr_bit, msg);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Completed handling all the ready status messages */
878*4882a593Smuzhiyun if (dr_bit != sring->desc_rdy_pol)
879*4882a593Smuzhiyun return NULL;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* Extract the buffer ID from the status message */
882*4882a593Smuzhiyun buff_id = le16_to_cpu(wil_rx_status_get_buff_id(msg));
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun invalid_buff_id_retry = 0;
885*4882a593Smuzhiyun while (!buff_id) {
886*4882a593Smuzhiyun struct wil_rx_status_extended *s;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun wil_dbg_txrx(wil,
889*4882a593Smuzhiyun "buff_id is not updated yet by HW, (swhead 0x%x)\n",
890*4882a593Smuzhiyun sring->swhead);
891*4882a593Smuzhiyun if (++invalid_buff_id_retry > MAX_INVALID_BUFF_ID_RETRY)
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Read the status message again */
895*4882a593Smuzhiyun s = (struct wil_rx_status_extended *)
896*4882a593Smuzhiyun (sring->va + (sring->elem_size * sring->swhead));
897*4882a593Smuzhiyun *(struct wil_rx_status_extended *)msg = *s;
898*4882a593Smuzhiyun buff_id = le16_to_cpu(wil_rx_status_get_buff_id(msg));
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun if (unlikely(!wil_val_in_range(buff_id, 1, wil->rx_buff_mgmt.size))) {
902*4882a593Smuzhiyun wil_err(wil, "Corrupt buff_id=%d, sring->swhead=%d\n",
903*4882a593Smuzhiyun buff_id, sring->swhead);
904*4882a593Smuzhiyun print_hex_dump(KERN_ERR, "RxS ", DUMP_PREFIX_OFFSET, 16, 1,
905*4882a593Smuzhiyun msg, wil->use_compressed_rx_status ?
906*4882a593Smuzhiyun sizeof(struct wil_rx_status_compressed) :
907*4882a593Smuzhiyun sizeof(struct wil_rx_status_extended), false);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun wil_rx_status_reset_buff_id(sring);
910*4882a593Smuzhiyun wil_sring_advance_swhead(sring);
911*4882a593Smuzhiyun sring->invalid_buff_id_cnt++;
912*4882a593Smuzhiyun goto again;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Extract the SKB from the rx_buff management array */
916*4882a593Smuzhiyun skb = wil->rx_buff_mgmt.buff_arr[buff_id].skb;
917*4882a593Smuzhiyun wil->rx_buff_mgmt.buff_arr[buff_id].skb = NULL;
918*4882a593Smuzhiyun if (!skb) {
919*4882a593Smuzhiyun wil_err(wil, "No Rx skb at buff_id %d\n", buff_id);
920*4882a593Smuzhiyun wil_rx_status_reset_buff_id(sring);
921*4882a593Smuzhiyun /* Move the buffer from the active list to the free list */
922*4882a593Smuzhiyun list_move_tail(&wil->rx_buff_mgmt.buff_arr[buff_id].list,
923*4882a593Smuzhiyun &wil->rx_buff_mgmt.free);
924*4882a593Smuzhiyun wil_sring_advance_swhead(sring);
925*4882a593Smuzhiyun sring->invalid_buff_id_cnt++;
926*4882a593Smuzhiyun goto again;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun wil_rx_status_reset_buff_id(sring);
930*4882a593Smuzhiyun wil_sring_advance_swhead(sring);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun memcpy(&pa, skb->cb, sizeof(pa));
933*4882a593Smuzhiyun dma_unmap_single(dev, pa, sz, DMA_FROM_DEVICE);
934*4882a593Smuzhiyun dmalen = le16_to_cpu(wil_rx_status_get_length(msg));
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun trace_wil6210_rx_status(wil, wil->use_compressed_rx_status, buff_id,
937*4882a593Smuzhiyun msg);
938*4882a593Smuzhiyun wil_dbg_txrx(wil, "Rx, buff_id=%u, sring_idx=%u, dmalen=%u bytes\n",
939*4882a593Smuzhiyun buff_id, sring_idx, dmalen);
940*4882a593Smuzhiyun wil_hex_dump_txrx("RxS ", DUMP_PREFIX_NONE, 32, 4,
941*4882a593Smuzhiyun (const void *)msg, wil->use_compressed_rx_status ?
942*4882a593Smuzhiyun sizeof(struct wil_rx_status_compressed) :
943*4882a593Smuzhiyun sizeof(struct wil_rx_status_extended), false);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* Move the buffer from the active list to the free list */
946*4882a593Smuzhiyun list_move_tail(&wil->rx_buff_mgmt.buff_arr[buff_id].list,
947*4882a593Smuzhiyun &wil->rx_buff_mgmt.free);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun eop = wil_rx_status_get_eop(msg);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun cid = wil_rx_status_get_cid(msg);
952*4882a593Smuzhiyun if (unlikely(!wil_val_in_range(cid, 0, wil->max_assoc_sta))) {
953*4882a593Smuzhiyun wil_err(wil, "Corrupt cid=%d, sring->swhead=%d\n",
954*4882a593Smuzhiyun cid, sring->swhead);
955*4882a593Smuzhiyun rxdata->skipping = true;
956*4882a593Smuzhiyun goto skipping;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun stats = &wil->sta[cid].stats;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (unlikely(dmalen < ETH_HLEN)) {
961*4882a593Smuzhiyun wil_dbg_txrx(wil, "Short frame, len = %d\n", dmalen);
962*4882a593Smuzhiyun stats->rx_short_frame++;
963*4882a593Smuzhiyun rxdata->skipping = true;
964*4882a593Smuzhiyun goto skipping;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (unlikely(dmalen > sz)) {
968*4882a593Smuzhiyun wil_err(wil, "Rx size too large: %d bytes!\n", dmalen);
969*4882a593Smuzhiyun print_hex_dump(KERN_ERR, "RxS ", DUMP_PREFIX_OFFSET, 16, 1,
970*4882a593Smuzhiyun msg, wil->use_compressed_rx_status ?
971*4882a593Smuzhiyun sizeof(struct wil_rx_status_compressed) :
972*4882a593Smuzhiyun sizeof(struct wil_rx_status_extended), false);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun stats->rx_large_frame++;
975*4882a593Smuzhiyun rxdata->skipping = true;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun skipping:
979*4882a593Smuzhiyun /* skipping indicates if a certain SKB should be dropped.
980*4882a593Smuzhiyun * It is set in case there is an error on the current SKB or in case
981*4882a593Smuzhiyun * of RX chaining: as long as we manage to merge the SKBs it will
982*4882a593Smuzhiyun * be false. once we have a bad SKB or we don't manage to merge SKBs
983*4882a593Smuzhiyun * it will be set to the !EOP value of the current SKB.
984*4882a593Smuzhiyun * This guarantees that all the following SKBs until EOP will also
985*4882a593Smuzhiyun * get dropped.
986*4882a593Smuzhiyun */
987*4882a593Smuzhiyun if (unlikely(rxdata->skipping)) {
988*4882a593Smuzhiyun kfree_skb(skb);
989*4882a593Smuzhiyun if (rxdata->skb) {
990*4882a593Smuzhiyun kfree_skb(rxdata->skb);
991*4882a593Smuzhiyun rxdata->skb = NULL;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun rxdata->skipping = !eop;
994*4882a593Smuzhiyun goto again;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun skb_trim(skb, dmalen);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun prefetch(skb->data);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (!rxdata->skb) {
1002*4882a593Smuzhiyun rxdata->skb = skb;
1003*4882a593Smuzhiyun } else {
1004*4882a593Smuzhiyun if (likely(skb_try_coalesce(rxdata->skb, skb, &headstolen,
1005*4882a593Smuzhiyun &delta))) {
1006*4882a593Smuzhiyun kfree_skb_partial(skb, headstolen);
1007*4882a593Smuzhiyun } else {
1008*4882a593Smuzhiyun wil_err(wil, "failed to merge skbs!\n");
1009*4882a593Smuzhiyun kfree_skb(skb);
1010*4882a593Smuzhiyun kfree_skb(rxdata->skb);
1011*4882a593Smuzhiyun rxdata->skb = NULL;
1012*4882a593Smuzhiyun rxdata->skipping = !eop;
1013*4882a593Smuzhiyun goto again;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (!eop)
1018*4882a593Smuzhiyun goto again;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun /* reaching here rxdata->skb always contains a full packet */
1021*4882a593Smuzhiyun skb = rxdata->skb;
1022*4882a593Smuzhiyun rxdata->skb = NULL;
1023*4882a593Smuzhiyun rxdata->skipping = false;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (stats) {
1026*4882a593Smuzhiyun stats->last_mcs_rx = wil_rx_status_get_mcs(msg);
1027*4882a593Smuzhiyun if (stats->last_mcs_rx < ARRAY_SIZE(stats->rx_per_mcs))
1028*4882a593Smuzhiyun stats->rx_per_mcs[stats->last_mcs_rx]++;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun stats->last_cb_mode_rx = wil_rx_status_get_cb_mode(msg);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (!wil->use_rx_hw_reordering && !wil->use_compressed_rx_status &&
1034*4882a593Smuzhiyun wil_check_bar(wil, msg, cid, skb, stats) == -EAGAIN) {
1035*4882a593Smuzhiyun kfree_skb(skb);
1036*4882a593Smuzhiyun goto again;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* Compensate for the HW data alignment according to the status
1040*4882a593Smuzhiyun * message
1041*4882a593Smuzhiyun */
1042*4882a593Smuzhiyun data_offset = wil_rx_status_get_data_offset(msg);
1043*4882a593Smuzhiyun if (data_offset == 0xFF ||
1044*4882a593Smuzhiyun data_offset > WIL_EDMA_MAX_DATA_OFFSET) {
1045*4882a593Smuzhiyun wil_err(wil, "Unexpected data offset %d\n", data_offset);
1046*4882a593Smuzhiyun kfree_skb(skb);
1047*4882a593Smuzhiyun goto again;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun skb_pull(skb, data_offset);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun wil_hex_dump_txrx("Rx ", DUMP_PREFIX_OFFSET, 16, 1,
1053*4882a593Smuzhiyun skb->data, skb_headlen(skb), false);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Has to be done after dma_unmap_single as skb->cb is also
1056*4882a593Smuzhiyun * used for holding the pa
1057*4882a593Smuzhiyun */
1058*4882a593Smuzhiyun s = wil_skb_rxstatus(skb);
1059*4882a593Smuzhiyun memcpy(s, msg, sring->elem_size);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return skb;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
wil_rx_handle_edma(struct wil6210_priv * wil,int * quota)1064*4882a593Smuzhiyun void wil_rx_handle_edma(struct wil6210_priv *wil, int *quota)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun struct net_device *ndev;
1067*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_rx;
1068*4882a593Smuzhiyun struct wil_status_ring *sring;
1069*4882a593Smuzhiyun struct sk_buff *skb;
1070*4882a593Smuzhiyun int i;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (unlikely(!ring->va)) {
1073*4882a593Smuzhiyun wil_err(wil, "Rx IRQ while Rx not yet initialized\n");
1074*4882a593Smuzhiyun return;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun wil_dbg_txrx(wil, "rx_handle\n");
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun for (i = 0; i < wil->num_rx_status_rings; i++) {
1079*4882a593Smuzhiyun sring = &wil->srings[i];
1080*4882a593Smuzhiyun if (unlikely(!sring->va)) {
1081*4882a593Smuzhiyun wil_err(wil,
1082*4882a593Smuzhiyun "Rx IRQ while Rx status ring %d not yet initialized\n",
1083*4882a593Smuzhiyun i);
1084*4882a593Smuzhiyun continue;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun while ((*quota > 0) &&
1088*4882a593Smuzhiyun (NULL != (skb =
1089*4882a593Smuzhiyun wil_sring_reap_rx_edma(wil, sring)))) {
1090*4882a593Smuzhiyun (*quota)--;
1091*4882a593Smuzhiyun if (wil->use_rx_hw_reordering) {
1092*4882a593Smuzhiyun void *msg = wil_skb_rxstatus(skb);
1093*4882a593Smuzhiyun int mid = wil_rx_status_get_mid(msg);
1094*4882a593Smuzhiyun struct wil6210_vif *vif = wil->vifs[mid];
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (unlikely(!vif)) {
1097*4882a593Smuzhiyun wil_dbg_txrx(wil,
1098*4882a593Smuzhiyun "RX desc invalid mid %d",
1099*4882a593Smuzhiyun mid);
1100*4882a593Smuzhiyun kfree_skb(skb);
1101*4882a593Smuzhiyun continue;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun ndev = vif_to_ndev(vif);
1104*4882a593Smuzhiyun wil_netif_rx_any(skb, ndev);
1105*4882a593Smuzhiyun } else {
1106*4882a593Smuzhiyun wil_rx_reorder(wil, skb);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun wil_w(wil, sring->hwtail, (sring->swhead - 1) % sring->size);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun wil_rx_refill_edma(wil);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
wil_tx_desc_map_edma(union wil_tx_desc * desc,dma_addr_t pa,u32 len,int ring_index)1116*4882a593Smuzhiyun static int wil_tx_desc_map_edma(union wil_tx_desc *desc,
1117*4882a593Smuzhiyun dma_addr_t pa,
1118*4882a593Smuzhiyun u32 len,
1119*4882a593Smuzhiyun int ring_index)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct wil_tx_enhanced_desc *d =
1122*4882a593Smuzhiyun (struct wil_tx_enhanced_desc *)&desc->enhanced;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun memset(d, 0, sizeof(struct wil_tx_enhanced_desc));
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun wil_desc_set_addr_edma(&d->dma.addr, &d->dma.addr_high_high, pa);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /* 0..6: mac_length; 7:ip_version 0-IP6 1-IP4*/
1129*4882a593Smuzhiyun d->dma.length = cpu_to_le16((u16)len);
1130*4882a593Smuzhiyun d->mac.d[0] = (ring_index << WIL_EDMA_DESC_TX_MAC_CFG_0_QID_POS);
1131*4882a593Smuzhiyun /* translation type: 0 - bypass; 1 - 802.3; 2 - native wifi;
1132*4882a593Smuzhiyun * 3 - eth mode
1133*4882a593Smuzhiyun */
1134*4882a593Smuzhiyun d->mac.d[2] = BIT(MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_POS) |
1135*4882a593Smuzhiyun (0x3 << MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_POS);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun static inline void
wil_get_next_tx_status_msg(struct wil_status_ring * sring,u8 * dr_bit,struct wil_ring_tx_status * msg)1141*4882a593Smuzhiyun wil_get_next_tx_status_msg(struct wil_status_ring *sring, u8 *dr_bit,
1142*4882a593Smuzhiyun struct wil_ring_tx_status *msg)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun struct wil_ring_tx_status *_msg = (struct wil_ring_tx_status *)
1145*4882a593Smuzhiyun (sring->va + (sring->elem_size * sring->swhead));
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun *dr_bit = _msg->desc_ready >> TX_STATUS_DESC_READY_POS;
1148*4882a593Smuzhiyun /* make sure dr_bit is read before the rest of status msg */
1149*4882a593Smuzhiyun rmb();
1150*4882a593Smuzhiyun *msg = *_msg;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* Clean up transmitted skb's from the Tx descriptor RING.
1154*4882a593Smuzhiyun * Return number of descriptors cleared.
1155*4882a593Smuzhiyun */
wil_tx_sring_handler(struct wil6210_priv * wil,struct wil_status_ring * sring)1156*4882a593Smuzhiyun int wil_tx_sring_handler(struct wil6210_priv *wil,
1157*4882a593Smuzhiyun struct wil_status_ring *sring)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct net_device *ndev;
1160*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
1161*4882a593Smuzhiyun struct wil_ring *ring = NULL;
1162*4882a593Smuzhiyun struct wil_ring_tx_data *txdata;
1163*4882a593Smuzhiyun /* Total number of completed descriptors in all descriptor rings */
1164*4882a593Smuzhiyun int desc_cnt = 0;
1165*4882a593Smuzhiyun int cid;
1166*4882a593Smuzhiyun struct wil_net_stats *stats;
1167*4882a593Smuzhiyun struct wil_tx_enhanced_desc *_d;
1168*4882a593Smuzhiyun unsigned int ring_id;
1169*4882a593Smuzhiyun unsigned int num_descs, num_statuses = 0;
1170*4882a593Smuzhiyun int i;
1171*4882a593Smuzhiyun u8 dr_bit; /* Descriptor Ready bit */
1172*4882a593Smuzhiyun struct wil_ring_tx_status msg;
1173*4882a593Smuzhiyun struct wil6210_vif *vif;
1174*4882a593Smuzhiyun int used_before_complete;
1175*4882a593Smuzhiyun int used_new;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun wil_get_next_tx_status_msg(sring, &dr_bit, &msg);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Process completion messages while DR bit has the expected polarity */
1180*4882a593Smuzhiyun while (dr_bit == sring->desc_rdy_pol) {
1181*4882a593Smuzhiyun num_descs = msg.num_descriptors;
1182*4882a593Smuzhiyun if (!num_descs) {
1183*4882a593Smuzhiyun wil_err(wil, "invalid num_descs 0\n");
1184*4882a593Smuzhiyun goto again;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* Find the corresponding descriptor ring */
1188*4882a593Smuzhiyun ring_id = msg.ring_id;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun if (unlikely(ring_id >= WIL6210_MAX_TX_RINGS)) {
1191*4882a593Smuzhiyun wil_err(wil, "invalid ring id %d\n", ring_id);
1192*4882a593Smuzhiyun goto again;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun ring = &wil->ring_tx[ring_id];
1195*4882a593Smuzhiyun if (unlikely(!ring->va)) {
1196*4882a593Smuzhiyun wil_err(wil, "Tx irq[%d]: ring not initialized\n",
1197*4882a593Smuzhiyun ring_id);
1198*4882a593Smuzhiyun goto again;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun txdata = &wil->ring_tx_data[ring_id];
1201*4882a593Smuzhiyun if (unlikely(!txdata->enabled)) {
1202*4882a593Smuzhiyun wil_info(wil, "Tx irq[%d]: ring disabled\n", ring_id);
1203*4882a593Smuzhiyun goto again;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun vif = wil->vifs[txdata->mid];
1206*4882a593Smuzhiyun if (unlikely(!vif)) {
1207*4882a593Smuzhiyun wil_dbg_txrx(wil, "invalid MID %d for ring %d\n",
1208*4882a593Smuzhiyun txdata->mid, ring_id);
1209*4882a593Smuzhiyun goto again;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun ndev = vif_to_ndev(vif);
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun cid = wil->ring2cid_tid[ring_id][0];
1215*4882a593Smuzhiyun stats = (cid < wil->max_assoc_sta) ? &wil->sta[cid].stats :
1216*4882a593Smuzhiyun NULL;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun wil_dbg_txrx(wil,
1219*4882a593Smuzhiyun "tx_status: completed desc_ring (%d), num_descs (%d)\n",
1220*4882a593Smuzhiyun ring_id, num_descs);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun used_before_complete = wil_ring_used_tx(ring);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun for (i = 0 ; i < num_descs; ++i) {
1225*4882a593Smuzhiyun struct wil_ctx *ctx = &ring->ctx[ring->swtail];
1226*4882a593Smuzhiyun struct wil_tx_enhanced_desc dd, *d = ⅆ
1227*4882a593Smuzhiyun u16 dmalen;
1228*4882a593Smuzhiyun struct sk_buff *skb = ctx->skb;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun _d = (struct wil_tx_enhanced_desc *)
1231*4882a593Smuzhiyun &ring->va[ring->swtail].tx.enhanced;
1232*4882a593Smuzhiyun *d = *_d;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun dmalen = le16_to_cpu(d->dma.length);
1235*4882a593Smuzhiyun trace_wil6210_tx_status(&msg, ring->swtail, dmalen);
1236*4882a593Smuzhiyun wil_dbg_txrx(wil,
1237*4882a593Smuzhiyun "TxC[%2d][%3d] : %d bytes, status 0x%02x\n",
1238*4882a593Smuzhiyun ring_id, ring->swtail, dmalen,
1239*4882a593Smuzhiyun msg.status);
1240*4882a593Smuzhiyun wil_hex_dump_txrx("TxS ", DUMP_PREFIX_NONE, 32, 4,
1241*4882a593Smuzhiyun (const void *)&msg, sizeof(msg),
1242*4882a593Smuzhiyun false);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun wil_tx_desc_unmap_edma(dev,
1245*4882a593Smuzhiyun (union wil_tx_desc *)d,
1246*4882a593Smuzhiyun ctx);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if (skb) {
1249*4882a593Smuzhiyun if (likely(msg.status == 0)) {
1250*4882a593Smuzhiyun ndev->stats.tx_packets++;
1251*4882a593Smuzhiyun ndev->stats.tx_bytes += skb->len;
1252*4882a593Smuzhiyun if (stats) {
1253*4882a593Smuzhiyun stats->tx_packets++;
1254*4882a593Smuzhiyun stats->tx_bytes += skb->len;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun wil_tx_latency_calc(wil, skb,
1257*4882a593Smuzhiyun &wil->sta[cid]);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun } else {
1260*4882a593Smuzhiyun ndev->stats.tx_errors++;
1261*4882a593Smuzhiyun if (stats)
1262*4882a593Smuzhiyun stats->tx_errors++;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun if (skb->protocol == cpu_to_be16(ETH_P_PAE))
1266*4882a593Smuzhiyun wil_tx_complete_handle_eapol(vif, skb);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun wil_consume_skb(skb, msg.status == 0);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun memset(ctx, 0, sizeof(*ctx));
1271*4882a593Smuzhiyun /* Make sure the ctx is zeroed before updating the tail
1272*4882a593Smuzhiyun * to prevent a case where wil_tx_ring will see
1273*4882a593Smuzhiyun * this descriptor as used and handle it before ctx zero
1274*4882a593Smuzhiyun * is completed.
1275*4882a593Smuzhiyun */
1276*4882a593Smuzhiyun wmb();
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun ring->swtail = wil_ring_next_tail(ring);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun desc_cnt++;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* performance monitoring */
1284*4882a593Smuzhiyun used_new = wil_ring_used_tx(ring);
1285*4882a593Smuzhiyun if (wil_val_in_range(wil->ring_idle_trsh,
1286*4882a593Smuzhiyun used_new, used_before_complete)) {
1287*4882a593Smuzhiyun wil_dbg_txrx(wil, "Ring[%2d] idle %d -> %d\n",
1288*4882a593Smuzhiyun ring_id, used_before_complete, used_new);
1289*4882a593Smuzhiyun txdata->last_idle = get_cycles();
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun again:
1293*4882a593Smuzhiyun num_statuses++;
1294*4882a593Smuzhiyun if (num_statuses % WIL_EDMA_TX_SRING_UPDATE_HW_TAIL == 0)
1295*4882a593Smuzhiyun /* update HW tail to allow HW to push new statuses */
1296*4882a593Smuzhiyun wil_w(wil, sring->hwtail, sring->swhead);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun wil_sring_advance_swhead(sring);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun wil_get_next_tx_status_msg(sring, &dr_bit, &msg);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* shall we wake net queues? */
1304*4882a593Smuzhiyun if (desc_cnt)
1305*4882a593Smuzhiyun wil_update_net_queues(wil, vif, NULL, false);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if (num_statuses % WIL_EDMA_TX_SRING_UPDATE_HW_TAIL != 0)
1308*4882a593Smuzhiyun /* Update the HW tail ptr (RD ptr) */
1309*4882a593Smuzhiyun wil_w(wil, sring->hwtail, (sring->swhead - 1) % sring->size);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun return desc_cnt;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* Sets the descriptor @d up for csum and/or TSO offloading. The corresponding
1315*4882a593Smuzhiyun * @skb is used to obtain the protocol and headers length.
1316*4882a593Smuzhiyun * @tso_desc_type is a descriptor type for TSO: 0 - a header, 1 - first data,
1317*4882a593Smuzhiyun * 2 - middle, 3 - last descriptor.
1318*4882a593Smuzhiyun */
wil_tx_desc_offload_setup_tso_edma(struct wil_tx_enhanced_desc * d,int tso_desc_type,bool is_ipv4,int tcp_hdr_len,int skb_net_hdr_len,int mss)1319*4882a593Smuzhiyun static void wil_tx_desc_offload_setup_tso_edma(struct wil_tx_enhanced_desc *d,
1320*4882a593Smuzhiyun int tso_desc_type, bool is_ipv4,
1321*4882a593Smuzhiyun int tcp_hdr_len,
1322*4882a593Smuzhiyun int skb_net_hdr_len,
1323*4882a593Smuzhiyun int mss)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun /* Number of descriptors */
1326*4882a593Smuzhiyun d->mac.d[2] |= 1;
1327*4882a593Smuzhiyun /* Maximum Segment Size */
1328*4882a593Smuzhiyun d->mac.tso_mss |= cpu_to_le16(mss >> 2);
1329*4882a593Smuzhiyun /* L4 header len: TCP header length */
1330*4882a593Smuzhiyun d->dma.l4_hdr_len |= tcp_hdr_len & DMA_CFG_DESC_TX_0_L4_LENGTH_MSK;
1331*4882a593Smuzhiyun /* EOP, TSO desc type, Segmentation enable,
1332*4882a593Smuzhiyun * Insert IPv4 and TCP / UDP Checksum
1333*4882a593Smuzhiyun */
1334*4882a593Smuzhiyun d->dma.cmd |= BIT(WIL_EDMA_DESC_TX_CFG_EOP_POS) |
1335*4882a593Smuzhiyun tso_desc_type << WIL_EDMA_DESC_TX_CFG_TSO_DESC_TYPE_POS |
1336*4882a593Smuzhiyun BIT(WIL_EDMA_DESC_TX_CFG_SEG_EN_POS) |
1337*4882a593Smuzhiyun BIT(WIL_EDMA_DESC_TX_CFG_INSERT_IP_CHKSUM_POS) |
1338*4882a593Smuzhiyun BIT(WIL_EDMA_DESC_TX_CFG_INSERT_TCP_CHKSUM_POS);
1339*4882a593Smuzhiyun /* Calculate pseudo-header */
1340*4882a593Smuzhiyun d->dma.w1 |= BIT(WIL_EDMA_DESC_TX_CFG_PSEUDO_HEADER_CALC_EN_POS) |
1341*4882a593Smuzhiyun BIT(WIL_EDMA_DESC_TX_CFG_L4_TYPE_POS);
1342*4882a593Smuzhiyun /* IP Header Length */
1343*4882a593Smuzhiyun d->dma.ip_length |= skb_net_hdr_len;
1344*4882a593Smuzhiyun /* MAC header length and IP address family*/
1345*4882a593Smuzhiyun d->dma.b11 |= ETH_HLEN |
1346*4882a593Smuzhiyun is_ipv4 << DMA_CFG_DESC_TX_OFFLOAD_CFG_L3T_IPV4_POS;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
wil_tx_tso_gen_desc(struct wil6210_priv * wil,void * buff_addr,int len,uint i,int tso_desc_type,skb_frag_t * frag,struct wil_ring * ring,struct sk_buff * skb,bool is_ipv4,int tcp_hdr_len,int skb_net_hdr_len,int mss,int * descs_used)1349*4882a593Smuzhiyun static int wil_tx_tso_gen_desc(struct wil6210_priv *wil, void *buff_addr,
1350*4882a593Smuzhiyun int len, uint i, int tso_desc_type,
1351*4882a593Smuzhiyun skb_frag_t *frag, struct wil_ring *ring,
1352*4882a593Smuzhiyun struct sk_buff *skb, bool is_ipv4,
1353*4882a593Smuzhiyun int tcp_hdr_len, int skb_net_hdr_len,
1354*4882a593Smuzhiyun int mss, int *descs_used)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
1357*4882a593Smuzhiyun struct wil_tx_enhanced_desc *_desc = (struct wil_tx_enhanced_desc *)
1358*4882a593Smuzhiyun &ring->va[i].tx.enhanced;
1359*4882a593Smuzhiyun struct wil_tx_enhanced_desc desc_mem, *d = &desc_mem;
1360*4882a593Smuzhiyun int ring_index = ring - wil->ring_tx;
1361*4882a593Smuzhiyun dma_addr_t pa;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun if (len == 0)
1364*4882a593Smuzhiyun return 0;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (!frag) {
1367*4882a593Smuzhiyun pa = dma_map_single(dev, buff_addr, len, DMA_TO_DEVICE);
1368*4882a593Smuzhiyun ring->ctx[i].mapped_as = wil_mapped_as_single;
1369*4882a593Smuzhiyun } else {
1370*4882a593Smuzhiyun pa = skb_frag_dma_map(dev, frag, 0, len, DMA_TO_DEVICE);
1371*4882a593Smuzhiyun ring->ctx[i].mapped_as = wil_mapped_as_page;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun if (unlikely(dma_mapping_error(dev, pa))) {
1374*4882a593Smuzhiyun wil_err(wil, "TSO: Skb DMA map error\n");
1375*4882a593Smuzhiyun return -EINVAL;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun wil->txrx_ops.tx_desc_map((union wil_tx_desc *)d, pa,
1379*4882a593Smuzhiyun len, ring_index);
1380*4882a593Smuzhiyun wil_tx_desc_offload_setup_tso_edma(d, tso_desc_type, is_ipv4,
1381*4882a593Smuzhiyun tcp_hdr_len,
1382*4882a593Smuzhiyun skb_net_hdr_len, mss);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun /* hold reference to skb
1385*4882a593Smuzhiyun * to prevent skb release before accounting
1386*4882a593Smuzhiyun * in case of immediate "tx done"
1387*4882a593Smuzhiyun */
1388*4882a593Smuzhiyun if (tso_desc_type == wil_tso_type_lst)
1389*4882a593Smuzhiyun ring->ctx[i].skb = skb_get(skb);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun wil_hex_dump_txrx("TxD ", DUMP_PREFIX_NONE, 32, 4,
1392*4882a593Smuzhiyun (const void *)d, sizeof(*d), false);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun *_desc = *d;
1395*4882a593Smuzhiyun (*descs_used)++;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun return 0;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
__wil_tx_ring_tso_edma(struct wil6210_priv * wil,struct wil6210_vif * vif,struct wil_ring * ring,struct sk_buff * skb)1400*4882a593Smuzhiyun static int __wil_tx_ring_tso_edma(struct wil6210_priv *wil,
1401*4882a593Smuzhiyun struct wil6210_vif *vif,
1402*4882a593Smuzhiyun struct wil_ring *ring,
1403*4882a593Smuzhiyun struct sk_buff *skb)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun int ring_index = ring - wil->ring_tx;
1406*4882a593Smuzhiyun struct wil_ring_tx_data *txdata = &wil->ring_tx_data[ring_index];
1407*4882a593Smuzhiyun int nr_frags = skb_shinfo(skb)->nr_frags;
1408*4882a593Smuzhiyun int min_desc_required = nr_frags + 2; /* Headers, Head, Fragments */
1409*4882a593Smuzhiyun int used, avail = wil_ring_avail_tx(ring);
1410*4882a593Smuzhiyun int f, hdrlen, headlen;
1411*4882a593Smuzhiyun int gso_type;
1412*4882a593Smuzhiyun bool is_ipv4;
1413*4882a593Smuzhiyun u32 swhead = ring->swhead;
1414*4882a593Smuzhiyun int descs_used = 0; /* total number of used descriptors */
1415*4882a593Smuzhiyun int rc = -EINVAL;
1416*4882a593Smuzhiyun int tcp_hdr_len;
1417*4882a593Smuzhiyun int skb_net_hdr_len;
1418*4882a593Smuzhiyun int mss = skb_shinfo(skb)->gso_size;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun wil_dbg_txrx(wil, "tx_ring_tso: %d bytes to ring %d\n", skb->len,
1421*4882a593Smuzhiyun ring_index);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (unlikely(!txdata->enabled))
1424*4882a593Smuzhiyun return -EINVAL;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (unlikely(avail < min_desc_required)) {
1427*4882a593Smuzhiyun wil_err_ratelimited(wil,
1428*4882a593Smuzhiyun "TSO: Tx ring[%2d] full. No space for %d fragments\n",
1429*4882a593Smuzhiyun ring_index, min_desc_required);
1430*4882a593Smuzhiyun return -ENOMEM;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun gso_type = skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV6 | SKB_GSO_TCPV4);
1434*4882a593Smuzhiyun switch (gso_type) {
1435*4882a593Smuzhiyun case SKB_GSO_TCPV4:
1436*4882a593Smuzhiyun is_ipv4 = true;
1437*4882a593Smuzhiyun break;
1438*4882a593Smuzhiyun case SKB_GSO_TCPV6:
1439*4882a593Smuzhiyun is_ipv4 = false;
1440*4882a593Smuzhiyun break;
1441*4882a593Smuzhiyun default:
1442*4882a593Smuzhiyun return -EINVAL;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun if (skb->ip_summed != CHECKSUM_PARTIAL)
1446*4882a593Smuzhiyun return -EINVAL;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* tcp header length and skb network header length are fixed for all
1449*4882a593Smuzhiyun * packet's descriptors - read them once here
1450*4882a593Smuzhiyun */
1451*4882a593Smuzhiyun tcp_hdr_len = tcp_hdrlen(skb);
1452*4882a593Smuzhiyun skb_net_hdr_len = skb_network_header_len(skb);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* First descriptor must contain the header only
1455*4882a593Smuzhiyun * Header Length = MAC header len + IP header len + TCP header len
1456*4882a593Smuzhiyun */
1457*4882a593Smuzhiyun hdrlen = ETH_HLEN + tcp_hdr_len + skb_net_hdr_len;
1458*4882a593Smuzhiyun wil_dbg_txrx(wil, "TSO: process header descriptor, hdrlen %u\n",
1459*4882a593Smuzhiyun hdrlen);
1460*4882a593Smuzhiyun rc = wil_tx_tso_gen_desc(wil, skb->data, hdrlen, swhead,
1461*4882a593Smuzhiyun wil_tso_type_hdr, NULL, ring, skb,
1462*4882a593Smuzhiyun is_ipv4, tcp_hdr_len, skb_net_hdr_len,
1463*4882a593Smuzhiyun mss, &descs_used);
1464*4882a593Smuzhiyun if (rc)
1465*4882a593Smuzhiyun return -EINVAL;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /* Second descriptor contains the head */
1468*4882a593Smuzhiyun headlen = skb_headlen(skb) - hdrlen;
1469*4882a593Smuzhiyun wil_dbg_txrx(wil, "TSO: process skb head, headlen %u\n", headlen);
1470*4882a593Smuzhiyun rc = wil_tx_tso_gen_desc(wil, skb->data + hdrlen, headlen,
1471*4882a593Smuzhiyun (swhead + descs_used) % ring->size,
1472*4882a593Smuzhiyun (nr_frags != 0) ? wil_tso_type_first :
1473*4882a593Smuzhiyun wil_tso_type_lst, NULL, ring, skb,
1474*4882a593Smuzhiyun is_ipv4, tcp_hdr_len, skb_net_hdr_len,
1475*4882a593Smuzhiyun mss, &descs_used);
1476*4882a593Smuzhiyun if (rc)
1477*4882a593Smuzhiyun goto mem_error;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* Rest of the descriptors are from the SKB fragments */
1480*4882a593Smuzhiyun for (f = 0; f < nr_frags; f++) {
1481*4882a593Smuzhiyun skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1482*4882a593Smuzhiyun int len = skb_frag_size(frag);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun wil_dbg_txrx(wil, "TSO: frag[%d]: len %u, descs_used %d\n", f,
1485*4882a593Smuzhiyun len, descs_used);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun rc = wil_tx_tso_gen_desc(wil, NULL, len,
1488*4882a593Smuzhiyun (swhead + descs_used) % ring->size,
1489*4882a593Smuzhiyun (f != nr_frags - 1) ?
1490*4882a593Smuzhiyun wil_tso_type_mid : wil_tso_type_lst,
1491*4882a593Smuzhiyun frag, ring, skb, is_ipv4,
1492*4882a593Smuzhiyun tcp_hdr_len, skb_net_hdr_len,
1493*4882a593Smuzhiyun mss, &descs_used);
1494*4882a593Smuzhiyun if (rc)
1495*4882a593Smuzhiyun goto mem_error;
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /* performance monitoring */
1499*4882a593Smuzhiyun used = wil_ring_used_tx(ring);
1500*4882a593Smuzhiyun if (wil_val_in_range(wil->ring_idle_trsh,
1501*4882a593Smuzhiyun used, used + descs_used)) {
1502*4882a593Smuzhiyun txdata->idle += get_cycles() - txdata->last_idle;
1503*4882a593Smuzhiyun wil_dbg_txrx(wil, "Ring[%2d] not idle %d -> %d\n",
1504*4882a593Smuzhiyun ring_index, used, used + descs_used);
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* advance swhead */
1508*4882a593Smuzhiyun wil_ring_advance_head(ring, descs_used);
1509*4882a593Smuzhiyun wil_dbg_txrx(wil, "TSO: Tx swhead %d -> %d\n", swhead, ring->swhead);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* make sure all writes to descriptors (shared memory) are done before
1512*4882a593Smuzhiyun * committing them to HW
1513*4882a593Smuzhiyun */
1514*4882a593Smuzhiyun wmb();
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (wil->tx_latency)
1517*4882a593Smuzhiyun *(ktime_t *)&skb->cb = ktime_get();
1518*4882a593Smuzhiyun else
1519*4882a593Smuzhiyun memset(skb->cb, 0, sizeof(ktime_t));
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun wil_w(wil, ring->hwtail, ring->swhead);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun return 0;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun mem_error:
1526*4882a593Smuzhiyun while (descs_used > 0) {
1527*4882a593Smuzhiyun struct device *dev = wil_to_dev(wil);
1528*4882a593Smuzhiyun struct wil_ctx *ctx;
1529*4882a593Smuzhiyun int i = (swhead + descs_used - 1) % ring->size;
1530*4882a593Smuzhiyun struct wil_tx_enhanced_desc dd, *d = ⅆ
1531*4882a593Smuzhiyun struct wil_tx_enhanced_desc *_desc =
1532*4882a593Smuzhiyun (struct wil_tx_enhanced_desc *)
1533*4882a593Smuzhiyun &ring->va[i].tx.enhanced;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun *d = *_desc;
1536*4882a593Smuzhiyun ctx = &ring->ctx[i];
1537*4882a593Smuzhiyun wil_tx_desc_unmap_edma(dev, (union wil_tx_desc *)d, ctx);
1538*4882a593Smuzhiyun memset(ctx, 0, sizeof(*ctx));
1539*4882a593Smuzhiyun descs_used--;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun return rc;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
wil_ring_init_bcast_edma(struct wil6210_vif * vif,int ring_id,int size)1544*4882a593Smuzhiyun static int wil_ring_init_bcast_edma(struct wil6210_vif *vif, int ring_id,
1545*4882a593Smuzhiyun int size)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun struct wil6210_priv *wil = vif_to_wil(vif);
1548*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_tx[ring_id];
1549*4882a593Smuzhiyun int rc;
1550*4882a593Smuzhiyun struct wil_ring_tx_data *txdata = &wil->ring_tx_data[ring_id];
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun wil_dbg_misc(wil, "init bcast: ring_id=%d, sring_id=%d\n",
1553*4882a593Smuzhiyun ring_id, wil->tx_sring_idx);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun lockdep_assert_held(&wil->mutex);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun wil_tx_data_init(txdata);
1558*4882a593Smuzhiyun ring->size = size;
1559*4882a593Smuzhiyun ring->is_rx = false;
1560*4882a593Smuzhiyun rc = wil_ring_alloc_desc_ring(wil, ring);
1561*4882a593Smuzhiyun if (rc)
1562*4882a593Smuzhiyun goto out;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun wil->ring2cid_tid[ring_id][0] = WIL6210_MAX_CID; /* CID */
1565*4882a593Smuzhiyun wil->ring2cid_tid[ring_id][1] = 0; /* TID */
1566*4882a593Smuzhiyun if (!vif->privacy)
1567*4882a593Smuzhiyun txdata->dot1x_open = true;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun rc = wil_wmi_bcast_desc_ring_add(vif, ring_id);
1570*4882a593Smuzhiyun if (rc)
1571*4882a593Smuzhiyun goto out_free;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun return 0;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun out_free:
1576*4882a593Smuzhiyun spin_lock_bh(&txdata->lock);
1577*4882a593Smuzhiyun txdata->enabled = 0;
1578*4882a593Smuzhiyun txdata->dot1x_open = false;
1579*4882a593Smuzhiyun spin_unlock_bh(&txdata->lock);
1580*4882a593Smuzhiyun wil_ring_free_edma(wil, ring);
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun out:
1583*4882a593Smuzhiyun return rc;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
wil_tx_fini_edma(struct wil6210_priv * wil)1586*4882a593Smuzhiyun static void wil_tx_fini_edma(struct wil6210_priv *wil)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun struct wil_status_ring *sring = &wil->srings[wil->tx_sring_idx];
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun wil_dbg_misc(wil, "free TX sring\n");
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun wil_sring_free(wil, sring);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
wil_rx_data_free(struct wil_status_ring * sring)1595*4882a593Smuzhiyun static void wil_rx_data_free(struct wil_status_ring *sring)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun if (!sring)
1598*4882a593Smuzhiyun return;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun kfree_skb(sring->rx_data.skb);
1601*4882a593Smuzhiyun sring->rx_data.skb = NULL;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
wil_rx_fini_edma(struct wil6210_priv * wil)1604*4882a593Smuzhiyun static void wil_rx_fini_edma(struct wil6210_priv *wil)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun struct wil_ring *ring = &wil->ring_rx;
1607*4882a593Smuzhiyun int i;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun wil_dbg_misc(wil, "rx_fini_edma\n");
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun wil_ring_free_edma(wil, ring);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun for (i = 0; i < wil->num_rx_status_rings; i++) {
1614*4882a593Smuzhiyun wil_rx_data_free(&wil->srings[i]);
1615*4882a593Smuzhiyun wil_sring_free(wil, &wil->srings[i]);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun wil_free_rx_buff_arr(wil);
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
wil_init_txrx_ops_edma(struct wil6210_priv * wil)1621*4882a593Smuzhiyun void wil_init_txrx_ops_edma(struct wil6210_priv *wil)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun wil->txrx_ops.configure_interrupt_moderation =
1624*4882a593Smuzhiyun wil_configure_interrupt_moderation_edma;
1625*4882a593Smuzhiyun /* TX ops */
1626*4882a593Smuzhiyun wil->txrx_ops.ring_init_tx = wil_ring_init_tx_edma;
1627*4882a593Smuzhiyun wil->txrx_ops.ring_fini_tx = wil_ring_free_edma;
1628*4882a593Smuzhiyun wil->txrx_ops.ring_init_bcast = wil_ring_init_bcast_edma;
1629*4882a593Smuzhiyun wil->txrx_ops.tx_init = wil_tx_init_edma;
1630*4882a593Smuzhiyun wil->txrx_ops.tx_fini = wil_tx_fini_edma;
1631*4882a593Smuzhiyun wil->txrx_ops.tx_desc_map = wil_tx_desc_map_edma;
1632*4882a593Smuzhiyun wil->txrx_ops.tx_desc_unmap = wil_tx_desc_unmap_edma;
1633*4882a593Smuzhiyun wil->txrx_ops.tx_ring_tso = __wil_tx_ring_tso_edma;
1634*4882a593Smuzhiyun wil->txrx_ops.tx_ring_modify = wil_tx_ring_modify_edma;
1635*4882a593Smuzhiyun /* RX ops */
1636*4882a593Smuzhiyun wil->txrx_ops.rx_init = wil_rx_init_edma;
1637*4882a593Smuzhiyun wil->txrx_ops.wmi_addba_rx_resp = wmi_addba_rx_resp_edma;
1638*4882a593Smuzhiyun wil->txrx_ops.get_reorder_params = wil_get_reorder_params_edma;
1639*4882a593Smuzhiyun wil->txrx_ops.get_netif_rx_params = wil_get_netif_rx_params_edma;
1640*4882a593Smuzhiyun wil->txrx_ops.rx_crypto_check = wil_rx_crypto_check_edma;
1641*4882a593Smuzhiyun wil->txrx_ops.rx_error_check = wil_rx_error_check_edma;
1642*4882a593Smuzhiyun wil->txrx_ops.is_rx_idle = wil_is_rx_idle_edma;
1643*4882a593Smuzhiyun wil->txrx_ops.rx_fini = wil_rx_fini_edma;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
1646