xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/wil6210/txrx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2012-2016 Qualcomm Atheros, Inc.
4*4882a593Smuzhiyun  * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef WIL6210_TXRX_H
8*4882a593Smuzhiyun #define WIL6210_TXRX_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "wil6210.h"
11*4882a593Smuzhiyun #include "txrx_edma.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define BUF_SW_OWNED    (1)
14*4882a593Smuzhiyun #define BUF_HW_OWNED    (0)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* default size of MAC Tx/Rx buffers */
17*4882a593Smuzhiyun #define TXRX_BUF_LEN_DEFAULT (2048)
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* how many bytes to reserve for rtap header? */
20*4882a593Smuzhiyun #define WIL6210_RTAP_SIZE (128)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Tx/Rx path */
23*4882a593Smuzhiyun 
wil_desc_addr(struct wil_ring_dma_addr * addr)24*4882a593Smuzhiyun static inline dma_addr_t wil_desc_addr(struct wil_ring_dma_addr *addr)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	return le32_to_cpu(addr->addr_low) |
27*4882a593Smuzhiyun 			   ((u64)le16_to_cpu(addr->addr_high) << 32);
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun 
wil_desc_addr_set(struct wil_ring_dma_addr * addr,dma_addr_t pa)30*4882a593Smuzhiyun static inline void wil_desc_addr_set(struct wil_ring_dma_addr *addr,
31*4882a593Smuzhiyun 				     dma_addr_t pa)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	addr->addr_low = cpu_to_le32(lower_32_bits(pa));
34*4882a593Smuzhiyun 	addr->addr_high = cpu_to_le16((u16)upper_32_bits(pa));
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* Tx descriptor - MAC part
38*4882a593Smuzhiyun  * [dword 0]
39*4882a593Smuzhiyun  * bit  0.. 9 : lifetime_expiry_value:10
40*4882a593Smuzhiyun  * bit     10 : interrupt_en:1
41*4882a593Smuzhiyun  * bit     11 : status_en:1
42*4882a593Smuzhiyun  * bit 12..13 : txss_override:2
43*4882a593Smuzhiyun  * bit     14 : timestamp_insertion:1
44*4882a593Smuzhiyun  * bit     15 : duration_preserve:1
45*4882a593Smuzhiyun  * bit 16..21 : reserved0:6
46*4882a593Smuzhiyun  * bit 22..26 : mcs_index:5
47*4882a593Smuzhiyun  * bit     27 : mcs_en:1
48*4882a593Smuzhiyun  * bit 28..30 : reserved1:3
49*4882a593Smuzhiyun  * bit     31 : sn_preserved:1
50*4882a593Smuzhiyun  * [dword 1]
51*4882a593Smuzhiyun  * bit  0.. 3 : pkt_mode:4
52*4882a593Smuzhiyun  * bit      4 : pkt_mode_en:1
53*4882a593Smuzhiyun  * bit      5 : mac_id_en:1
54*4882a593Smuzhiyun  * bit   6..7 : mac_id:2
55*4882a593Smuzhiyun  * bit  8..14 : reserved0:7
56*4882a593Smuzhiyun  * bit     15 : ack_policy_en:1
57*4882a593Smuzhiyun  * bit 16..19 : dst_index:4
58*4882a593Smuzhiyun  * bit     20 : dst_index_en:1
59*4882a593Smuzhiyun  * bit 21..22 : ack_policy:2
60*4882a593Smuzhiyun  * bit     23 : lifetime_en:1
61*4882a593Smuzhiyun  * bit 24..30 : max_retry:7
62*4882a593Smuzhiyun  * bit     31 : max_retry_en:1
63*4882a593Smuzhiyun  * [dword 2]
64*4882a593Smuzhiyun  * bit  0.. 7 : num_of_descriptors:8
65*4882a593Smuzhiyun  * bit  8..17 : reserved:10
66*4882a593Smuzhiyun  * bit 18..19 : l2_translation_type:2 00 - bypass, 01 - 802.3, 10 - 802.11
67*4882a593Smuzhiyun  * bit     20 : snap_hdr_insertion_en:1
68*4882a593Smuzhiyun  * bit     21 : vlan_removal_en:1
69*4882a593Smuzhiyun  * bit 22..31 : reserved0:10
70*4882a593Smuzhiyun  * [dword 3]
71*4882a593Smuzhiyun  * bit  0.. 31: ucode_cmd:32
72*4882a593Smuzhiyun  */
73*4882a593Smuzhiyun struct vring_tx_mac {
74*4882a593Smuzhiyun 	u32 d[3];
75*4882a593Smuzhiyun 	u32 ucode_cmd;
76*4882a593Smuzhiyun } __packed;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* TX MAC Dword 0 */
79*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_POS 0
80*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_LEN 10
81*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_MSK 0x3FF
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_INTERRUP_EN_POS 10
84*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_INTERRUP_EN_LEN 1
85*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_INTERRUP_EN_MSK 0x400
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_STATUS_EN_POS 11
88*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_STATUS_EN_LEN 1
89*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_STATUS_EN_MSK 0x800
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_POS 12
92*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_LEN 2
93*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_MSK 0x3000
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_POS 14
96*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_LEN 1
97*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_MSK 0x4000
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_POS 15
100*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_LEN 1
101*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_MSK 0x8000
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_MCS_INDEX_POS 22
104*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_MCS_INDEX_LEN 5
105*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_MCS_INDEX_MSK 0x7C00000
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_MCS_EN_POS 27
108*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_MCS_EN_LEN 1
109*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_MCS_EN_MSK 0x8000000
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_SN_PRESERVED_POS 31
112*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_SN_PRESERVED_LEN 1
113*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_0_SN_PRESERVED_MSK 0x80000000
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* TX MAC Dword 1 */
116*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_PKT_MODE_POS 0
117*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_PKT_MODE_LEN 4
118*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_PKT_MODE_MSK 0xF
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_POS 4
121*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_LEN 1
122*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_MSK 0x10
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAC_ID_EN_POS 5
125*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAC_ID_EN_LEN 1
126*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAC_ID_EN_MSK 0x20
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAC_ID_POS 6
129*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAC_ID_LEN 2
130*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAC_ID_MSK 0xc0
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_POS 15
133*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_LEN 1
134*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_MSK 0x8000
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_DST_INDEX_POS 16
137*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_DST_INDEX_LEN 4
138*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_DST_INDEX_MSK 0xF0000
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_POS 20
141*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_LEN 1
142*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_MSK 0x100000
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_ACK_POLICY_POS 21
145*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_ACK_POLICY_LEN 2
146*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_ACK_POLICY_MSK 0x600000
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_LIFETIME_EN_POS 23
149*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_LIFETIME_EN_LEN 1
150*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_LIFETIME_EN_MSK 0x800000
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAX_RETRY_POS 24
153*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAX_RETRY_LEN 7
154*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAX_RETRY_MSK 0x7F000000
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_POS 31
157*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_LEN 1
158*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_MSK 0x80000000
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* TX MAC Dword 2 */
161*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_POS 0
162*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_LEN 8
163*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_MSK 0xFF
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_RESERVED_POS 8
166*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_RESERVED_LEN 10
167*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_RESERVED_MSK 0x3FF00
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_POS 18
170*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_LEN 2
171*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_MSK 0xC0000
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_POS 20
174*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_LEN 1
175*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_MSK 0x100000
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_POS 21
178*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_LEN 1
179*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_MSK 0x200000
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* TX MAC Dword 3 */
182*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_3_UCODE_CMD_POS 0
183*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_3_UCODE_CMD_LEN 32
184*4882a593Smuzhiyun #define MAC_CFG_DESC_TX_3_UCODE_CMD_MSK 0xFFFFFFFF
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* TX DMA Dword 0 */
187*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_L4_LENGTH_POS 0
188*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_L4_LENGTH_LEN 8
189*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_L4_LENGTH_MSK 0xFF
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_EOP_POS 8
192*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_EOP_LEN 1
193*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_EOP_MSK 0x100
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_MARK_WB_POS 9
196*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_MARK_WB_LEN 1
197*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_MARK_WB_MSK 0x200
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_POS 10
200*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_LEN 1
201*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_MSK 0x400
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_POS 11
204*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_LEN 2
205*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_MSK 0x1800
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_POS 13
208*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_LEN 1
209*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_MSK 0x2000
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_POS 14
212*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_LEN 1
213*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_MSK 0x4000
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_POS 15
216*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_LEN 1
217*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_MSK 0x8000
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_QID_POS 16
220*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_QID_LEN 5
221*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_QID_MSK 0x1F0000
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_POS 21
224*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_LEN 1
225*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_MSK 0x200000
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_L4_TYPE_POS 30
228*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_L4_TYPE_LEN 2
229*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_0_L4_TYPE_MSK 0xC0000000 /* L4 type: 0-UDP, 2-TCP */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_OFFLOAD_CFG_MAC_LEN_POS 0
232*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_OFFLOAD_CFG_MAC_LEN_LEN 7
233*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_OFFLOAD_CFG_MAC_LEN_MSK 0x7F /* MAC hdr len */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_OFFLOAD_CFG_L3T_IPV4_POS 7
236*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_OFFLOAD_CFG_L3T_IPV4_LEN 1
237*4882a593Smuzhiyun #define DMA_CFG_DESC_TX_OFFLOAD_CFG_L3T_IPV4_MSK 0x80 /* 1-IPv4, 0-IPv6 */
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define TX_DMA_STATUS_DU         BIT(0)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* Tx descriptor - DMA part
242*4882a593Smuzhiyun  * [dword 0]
243*4882a593Smuzhiyun  * bit  0.. 7 : l4_length:8 layer 4 length
244*4882a593Smuzhiyun  * bit      8 : cmd_eop:1 This descriptor is the last one in the packet
245*4882a593Smuzhiyun  * bit      9 : reserved
246*4882a593Smuzhiyun  * bit     10 : cmd_dma_it:1 immediate interrupt
247*4882a593Smuzhiyun  * bit 11..12 : SBD - Segment Buffer Details
248*4882a593Smuzhiyun  *		00 - Header Segment
249*4882a593Smuzhiyun  *		01 - First Data Segment
250*4882a593Smuzhiyun  *		10 - Medium Data Segment
251*4882a593Smuzhiyun  *		11 - Last Data Segment
252*4882a593Smuzhiyun  * bit     13 : TSE - TCP Segmentation Enable
253*4882a593Smuzhiyun  * bit     14 : IIC - Directs the HW to Insert IPv4 Checksum
254*4882a593Smuzhiyun  * bit     15 : ITC - Directs the HW to Insert TCP/UDP Checksum
255*4882a593Smuzhiyun  * bit 16..20 : QID - The target QID that the packet should be stored
256*4882a593Smuzhiyun  *		in the MAC.
257*4882a593Smuzhiyun  * bit     21 : PO - Pseudo header Offload:
258*4882a593Smuzhiyun  *		0 - Use the pseudo header value from the TCP checksum field
259*4882a593Smuzhiyun  *		1- Calculate Pseudo header Checksum
260*4882a593Smuzhiyun  * bit     22 : NC - No UDP Checksum
261*4882a593Smuzhiyun  * bit 23..29 : reserved
262*4882a593Smuzhiyun  * bit 30..31 : L4T - Layer 4 Type: 00 - UDP , 10 - TCP , 10, 11 - Reserved
263*4882a593Smuzhiyun  *		If L4Len equal 0, no L4 at all
264*4882a593Smuzhiyun  * [dword 1]
265*4882a593Smuzhiyun  * bit  0..31 : addr_low:32 The payload buffer low address
266*4882a593Smuzhiyun  * [dword 2]
267*4882a593Smuzhiyun  * bit  0..15 : addr_high:16 The payload buffer high address
268*4882a593Smuzhiyun  * bit 16..23 : ip_length:8 The IP header length for the TX IP checksum
269*4882a593Smuzhiyun  *		offload feature
270*4882a593Smuzhiyun  * bit 24..30 : mac_length:7
271*4882a593Smuzhiyun  * bit     31 : ip_version:1 1 - IPv4, 0 - IPv6
272*4882a593Smuzhiyun  * [dword 3]
273*4882a593Smuzhiyun  *  [byte 12] error
274*4882a593Smuzhiyun  * bit  0   2 : mac_status:3
275*4882a593Smuzhiyun  * bit  3   7 : reserved:5
276*4882a593Smuzhiyun  *  [byte 13] status
277*4882a593Smuzhiyun  * bit      0 : DU:1 Descriptor Used
278*4882a593Smuzhiyun  * bit  1   7 : reserved:7
279*4882a593Smuzhiyun  *  [word 7] length
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun struct vring_tx_dma {
282*4882a593Smuzhiyun 	u32 d0;
283*4882a593Smuzhiyun 	struct wil_ring_dma_addr addr;
284*4882a593Smuzhiyun 	u8  ip_length;
285*4882a593Smuzhiyun 	u8  b11;       /* 0..6: mac_length; 7:ip_version */
286*4882a593Smuzhiyun 	u8  error;     /* 0..2: err; 3..7: reserved; */
287*4882a593Smuzhiyun 	u8  status;    /* 0: used; 1..7; reserved */
288*4882a593Smuzhiyun 	__le16 length;
289*4882a593Smuzhiyun } __packed;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* TSO type used in dma descriptor d0 bits 11-12 */
292*4882a593Smuzhiyun enum {
293*4882a593Smuzhiyun 	wil_tso_type_hdr = 0,
294*4882a593Smuzhiyun 	wil_tso_type_first = 1,
295*4882a593Smuzhiyun 	wil_tso_type_mid  = 2,
296*4882a593Smuzhiyun 	wil_tso_type_lst  = 3,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* Rx descriptor - MAC part
300*4882a593Smuzhiyun  * [dword 0]
301*4882a593Smuzhiyun  * bit  0.. 3 : tid:4 The QoS (b3-0) TID Field
302*4882a593Smuzhiyun  * bit  4.. 6 : cid:3 The Source index that  was found during parsing the TA.
303*4882a593Smuzhiyun  *		This field is used to define the source of the packet
304*4882a593Smuzhiyun  * bit      7 : MAC_id_valid:1, 1 if MAC virtual number is valid.
305*4882a593Smuzhiyun  * bit  8.. 9 : mid:2 The MAC virtual number
306*4882a593Smuzhiyun  * bit 10..11 : frame_type:2 : The FC (b3-2) - MPDU Type
307*4882a593Smuzhiyun  *		(management, data, control and extension)
308*4882a593Smuzhiyun  * bit 12..15 : frame_subtype:4 : The FC (b7-4) - Frame Subtype
309*4882a593Smuzhiyun  * bit 16..27 : seq_number:12 The received Sequence number field
310*4882a593Smuzhiyun  * bit 28..31 : extended:4 extended subtype
311*4882a593Smuzhiyun  * [dword 1]
312*4882a593Smuzhiyun  * bit  0.. 3 : reserved
313*4882a593Smuzhiyun  * bit  4.. 5 : key_id:2
314*4882a593Smuzhiyun  * bit      6 : decrypt_bypass:1
315*4882a593Smuzhiyun  * bit      7 : security:1 FC (b14)
316*4882a593Smuzhiyun  * bit  8.. 9 : ds_bits:2 FC (b9-8)
317*4882a593Smuzhiyun  * bit     10 : a_msdu_present:1  QoS (b7)
318*4882a593Smuzhiyun  * bit     11 : a_msdu_type:1  QoS (b8)
319*4882a593Smuzhiyun  * bit     12 : a_mpdu:1  part of AMPDU aggregation
320*4882a593Smuzhiyun  * bit     13 : broadcast:1
321*4882a593Smuzhiyun  * bit     14 : mutlicast:1
322*4882a593Smuzhiyun  * bit     15 : reserved:1
323*4882a593Smuzhiyun  * bit 16..20 : rx_mac_qid:5 The Queue Identifier that the packet
324*4882a593Smuzhiyun  *		is received from
325*4882a593Smuzhiyun  * bit 21..24 : mcs:4
326*4882a593Smuzhiyun  * bit 25..28 : mic_icr:4 this signal tells the DMA to assert an interrupt
327*4882a593Smuzhiyun  *		after it writes the packet
328*4882a593Smuzhiyun  * bit 29..31 : reserved:3
329*4882a593Smuzhiyun  * [dword 2]
330*4882a593Smuzhiyun  * bit  0.. 2 : time_slot:3 The timeslot that the MPDU is received
331*4882a593Smuzhiyun  * bit  3.. 4 : fc_protocol_ver:1 The FC (b1-0) - Protocol Version
332*4882a593Smuzhiyun  * bit      5 : fc_order:1 The FC Control (b15) -Order
333*4882a593Smuzhiyun  * bit  6.. 7 : qos_ack_policy:2 The QoS (b6-5) ack policy Field
334*4882a593Smuzhiyun  * bit      8 : esop:1 The QoS (b4) ESOP field
335*4882a593Smuzhiyun  * bit      9 : qos_rdg_more_ppdu:1 The QoS (b9) RDG field
336*4882a593Smuzhiyun  * bit 10..14 : qos_reserved:5 The QoS (b14-10) Reserved field
337*4882a593Smuzhiyun  * bit     15 : qos_ac_constraint:1 QoS (b15)
338*4882a593Smuzhiyun  * bit 16..31 : pn_15_0:16 low 2 bytes of PN
339*4882a593Smuzhiyun  * [dword 3]
340*4882a593Smuzhiyun  * bit  0..31 : pn_47_16:32 high 4 bytes of PN
341*4882a593Smuzhiyun  */
342*4882a593Smuzhiyun struct vring_rx_mac {
343*4882a593Smuzhiyun 	u32 d0;
344*4882a593Smuzhiyun 	u32 d1;
345*4882a593Smuzhiyun 	u16 w4;
346*4882a593Smuzhiyun 	u16 pn_15_0;
347*4882a593Smuzhiyun 	u32 pn_47_16;
348*4882a593Smuzhiyun } __packed;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /* Rx descriptor - DMA part
351*4882a593Smuzhiyun  * [dword 0]
352*4882a593Smuzhiyun  * bit  0.. 7 : l4_length:8 layer 4 length. The field is only valid if
353*4882a593Smuzhiyun  *		L4I bit is set
354*4882a593Smuzhiyun  * bit      8 : cmd_eop:1 set to 1
355*4882a593Smuzhiyun  * bit      9 : cmd_rt:1 set to 1
356*4882a593Smuzhiyun  * bit     10 : cmd_dma_it:1 immediate interrupt
357*4882a593Smuzhiyun  * bit 11..15 : reserved:5
358*4882a593Smuzhiyun  * bit 16..29 : phy_info_length:14 It is valid when the PII is set.
359*4882a593Smuzhiyun  *		When the FFM bit is set bits 29-27 are used for for
360*4882a593Smuzhiyun  *		Flex Filter Match. Matching Index to one of the L2
361*4882a593Smuzhiyun  *		EtherType Flex Filter
362*4882a593Smuzhiyun  * bit 30..31 : l4_type:2 valid if the L4I bit is set in the status field
363*4882a593Smuzhiyun  *		00 - UDP, 01 - TCP, 10, 11 - reserved
364*4882a593Smuzhiyun  * [dword 1]
365*4882a593Smuzhiyun  * bit  0..31 : addr_low:32 The payload buffer low address
366*4882a593Smuzhiyun  * [dword 2]
367*4882a593Smuzhiyun  * bit  0..15 : addr_high:16 The payload buffer high address
368*4882a593Smuzhiyun  * bit 16..23 : ip_length:8 The filed is valid only if the L3I bit is set
369*4882a593Smuzhiyun  * bit 24..30 : mac_length:7
370*4882a593Smuzhiyun  * bit     31 : ip_version:1 1 - IPv4, 0 - IPv6
371*4882a593Smuzhiyun  * [dword 3]
372*4882a593Smuzhiyun  *  [byte 12] error
373*4882a593Smuzhiyun  * bit      0 : FCS:1
374*4882a593Smuzhiyun  * bit      1 : MIC:1
375*4882a593Smuzhiyun  * bit      2 : Key miss:1
376*4882a593Smuzhiyun  * bit      3 : Replay:1
377*4882a593Smuzhiyun  * bit      4 : L3:1 IPv4 checksum
378*4882a593Smuzhiyun  * bit      5 : L4:1 TCP/UDP checksum
379*4882a593Smuzhiyun  * bit  6   7 : reserved:2
380*4882a593Smuzhiyun  *  [byte 13] status
381*4882a593Smuzhiyun  * bit      0 : DU:1 Descriptor Used
382*4882a593Smuzhiyun  * bit      1 : EOP:1 The descriptor indicates the End of Packet
383*4882a593Smuzhiyun  * bit      2 : error:1
384*4882a593Smuzhiyun  * bit      3 : MI:1 MAC Interrupt is asserted (according to parser decision)
385*4882a593Smuzhiyun  * bit      4 : L3I:1 L3 identified and checksum calculated
386*4882a593Smuzhiyun  * bit      5 : L4I:1 L4 identified and checksum calculated
387*4882a593Smuzhiyun  * bit      6 : PII:1 PHY Info Included in the packet
388*4882a593Smuzhiyun  * bit      7 : FFM:1 EtherType Flex Filter Match
389*4882a593Smuzhiyun  *  [word 7] length
390*4882a593Smuzhiyun  */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define RX_DMA_D0_CMD_DMA_EOP	BIT(8)
393*4882a593Smuzhiyun #define RX_DMA_D0_CMD_DMA_RT	BIT(9)  /* always 1 */
394*4882a593Smuzhiyun #define RX_DMA_D0_CMD_DMA_IT	BIT(10) /* interrupt */
395*4882a593Smuzhiyun #define RX_MAC_D0_MAC_ID_VALID	BIT(7)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /* Error field */
398*4882a593Smuzhiyun #define RX_DMA_ERROR_FCS	BIT(0)
399*4882a593Smuzhiyun #define RX_DMA_ERROR_MIC	BIT(1)
400*4882a593Smuzhiyun #define RX_DMA_ERROR_KEY	BIT(2) /* Key missing */
401*4882a593Smuzhiyun #define RX_DMA_ERROR_REPLAY	BIT(3)
402*4882a593Smuzhiyun #define RX_DMA_ERROR_L3_ERR	BIT(4)
403*4882a593Smuzhiyun #define RX_DMA_ERROR_L4_ERR	BIT(5)
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* Status field */
406*4882a593Smuzhiyun #define RX_DMA_STATUS_DU	BIT(0)
407*4882a593Smuzhiyun #define RX_DMA_STATUS_EOP	BIT(1)
408*4882a593Smuzhiyun #define RX_DMA_STATUS_ERROR	BIT(2)
409*4882a593Smuzhiyun #define RX_DMA_STATUS_MI	BIT(3) /* MAC Interrupt is asserted */
410*4882a593Smuzhiyun #define RX_DMA_STATUS_L3I	BIT(4)
411*4882a593Smuzhiyun #define RX_DMA_STATUS_L4I	BIT(5)
412*4882a593Smuzhiyun #define RX_DMA_STATUS_PHY_INFO	BIT(6)
413*4882a593Smuzhiyun #define RX_DMA_STATUS_FFM	BIT(7) /* EtherType Flex Filter Match */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /* IEEE 802.11, 8.5.2 EAPOL-Key frames */
416*4882a593Smuzhiyun #define WIL_KEY_INFO_KEY_TYPE BIT(3) /* val of 1 = Pairwise, 0 = Group key */
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define WIL_KEY_INFO_MIC BIT(8)
419*4882a593Smuzhiyun #define WIL_KEY_INFO_ENCR_KEY_DATA BIT(12) /* for rsn only */
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun #define WIL_EAP_NONCE_LEN 32
422*4882a593Smuzhiyun #define WIL_EAP_KEY_RSC_LEN 8
423*4882a593Smuzhiyun #define WIL_EAP_REPLAY_COUNTER_LEN 8
424*4882a593Smuzhiyun #define WIL_EAP_KEY_IV_LEN 16
425*4882a593Smuzhiyun #define WIL_EAP_KEY_ID_LEN 8
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun enum {
428*4882a593Smuzhiyun 	WIL_1X_TYPE_EAP_PACKET = 0,
429*4882a593Smuzhiyun 	WIL_1X_TYPE_EAPOL_START = 1,
430*4882a593Smuzhiyun 	WIL_1X_TYPE_EAPOL_LOGOFF = 2,
431*4882a593Smuzhiyun 	WIL_1X_TYPE_EAPOL_KEY = 3,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun #define WIL_EAPOL_KEY_TYPE_RSN 2
435*4882a593Smuzhiyun #define WIL_EAPOL_KEY_TYPE_WPA 254
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun struct wil_1x_hdr {
438*4882a593Smuzhiyun 	u8 version;
439*4882a593Smuzhiyun 	u8 type;
440*4882a593Smuzhiyun 	__be16 length;
441*4882a593Smuzhiyun 	/* followed by data */
442*4882a593Smuzhiyun } __packed;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun struct wil_eapol_key {
445*4882a593Smuzhiyun 	u8 type;
446*4882a593Smuzhiyun 	__be16 key_info;
447*4882a593Smuzhiyun 	__be16 key_length;
448*4882a593Smuzhiyun 	u8 replay_counter[WIL_EAP_REPLAY_COUNTER_LEN];
449*4882a593Smuzhiyun 	u8 key_nonce[WIL_EAP_NONCE_LEN];
450*4882a593Smuzhiyun 	u8 key_iv[WIL_EAP_KEY_IV_LEN];
451*4882a593Smuzhiyun 	u8 key_rsc[WIL_EAP_KEY_RSC_LEN];
452*4882a593Smuzhiyun 	u8 key_id[WIL_EAP_KEY_ID_LEN];
453*4882a593Smuzhiyun } __packed;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun struct vring_rx_dma {
456*4882a593Smuzhiyun 	u32 d0;
457*4882a593Smuzhiyun 	struct wil_ring_dma_addr addr;
458*4882a593Smuzhiyun 	u8  ip_length;
459*4882a593Smuzhiyun 	u8  b11;
460*4882a593Smuzhiyun 	u8  error;
461*4882a593Smuzhiyun 	u8  status;
462*4882a593Smuzhiyun 	__le16 length;
463*4882a593Smuzhiyun } __packed;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun struct vring_tx_desc {
466*4882a593Smuzhiyun 	struct vring_tx_mac mac;
467*4882a593Smuzhiyun 	struct vring_tx_dma dma;
468*4882a593Smuzhiyun } __packed;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun union wil_tx_desc {
471*4882a593Smuzhiyun 	struct vring_tx_desc legacy;
472*4882a593Smuzhiyun 	struct wil_tx_enhanced_desc enhanced;
473*4882a593Smuzhiyun } __packed;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun struct vring_rx_desc {
476*4882a593Smuzhiyun 	struct vring_rx_mac mac;
477*4882a593Smuzhiyun 	struct vring_rx_dma dma;
478*4882a593Smuzhiyun } __packed;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun union wil_rx_desc {
481*4882a593Smuzhiyun 	struct vring_rx_desc legacy;
482*4882a593Smuzhiyun 	struct wil_rx_enhanced_desc enhanced;
483*4882a593Smuzhiyun } __packed;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun union wil_ring_desc {
486*4882a593Smuzhiyun 	union wil_tx_desc tx;
487*4882a593Smuzhiyun 	union wil_rx_desc rx;
488*4882a593Smuzhiyun } __packed;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun struct packet_rx_info {
491*4882a593Smuzhiyun 	u8 cid;
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /* this struct will be stored in the skb cb buffer
495*4882a593Smuzhiyun  * max length of the struct is limited to 48 bytes
496*4882a593Smuzhiyun  */
497*4882a593Smuzhiyun struct skb_rx_info {
498*4882a593Smuzhiyun 	struct vring_rx_desc rx_desc;
499*4882a593Smuzhiyun 	struct packet_rx_info rx_info;
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
wil_rxdesc_tid(struct vring_rx_desc * d)502*4882a593Smuzhiyun static inline int wil_rxdesc_tid(struct vring_rx_desc *d)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d0, 0, 3);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
wil_rxdesc_cid(struct vring_rx_desc * d)507*4882a593Smuzhiyun static inline int wil_rxdesc_cid(struct vring_rx_desc *d)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d0, 4, 6);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
wil_rxdesc_mid(struct vring_rx_desc * d)512*4882a593Smuzhiyun static inline int wil_rxdesc_mid(struct vring_rx_desc *d)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	return (d->mac.d0 & RX_MAC_D0_MAC_ID_VALID) ?
515*4882a593Smuzhiyun 		WIL_GET_BITS(d->mac.d0, 8, 9) : 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
wil_rxdesc_ftype(struct vring_rx_desc * d)518*4882a593Smuzhiyun static inline int wil_rxdesc_ftype(struct vring_rx_desc *d)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d0, 10, 11);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
wil_rxdesc_subtype(struct vring_rx_desc * d)523*4882a593Smuzhiyun static inline int wil_rxdesc_subtype(struct vring_rx_desc *d)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d0, 12, 15);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* 1-st byte (with frame type/subtype) of FC field */
wil_rxdesc_fc1(struct vring_rx_desc * d)529*4882a593Smuzhiyun static inline u8 wil_rxdesc_fc1(struct vring_rx_desc *d)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	return (u8)(WIL_GET_BITS(d->mac.d0, 10, 15) << 2);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
wil_rxdesc_seq(struct vring_rx_desc * d)534*4882a593Smuzhiyun static inline int wil_rxdesc_seq(struct vring_rx_desc *d)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d0, 16, 27);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
wil_rxdesc_ext_subtype(struct vring_rx_desc * d)539*4882a593Smuzhiyun static inline int wil_rxdesc_ext_subtype(struct vring_rx_desc *d)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d0, 28, 31);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
wil_rxdesc_retry(struct vring_rx_desc * d)544*4882a593Smuzhiyun static inline int wil_rxdesc_retry(struct vring_rx_desc *d)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d0, 31, 31);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
wil_rxdesc_key_id(struct vring_rx_desc * d)549*4882a593Smuzhiyun static inline int wil_rxdesc_key_id(struct vring_rx_desc *d)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d1, 4, 5);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
wil_rxdesc_security(struct vring_rx_desc * d)554*4882a593Smuzhiyun static inline int wil_rxdesc_security(struct vring_rx_desc *d)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d1, 7, 7);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
wil_rxdesc_ds_bits(struct vring_rx_desc * d)559*4882a593Smuzhiyun static inline int wil_rxdesc_ds_bits(struct vring_rx_desc *d)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d1, 8, 9);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
wil_rxdesc_mcs(struct vring_rx_desc * d)564*4882a593Smuzhiyun static inline int wil_rxdesc_mcs(struct vring_rx_desc *d)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d1, 21, 24);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
wil_rxdesc_mcast(struct vring_rx_desc * d)569*4882a593Smuzhiyun static inline int wil_rxdesc_mcast(struct vring_rx_desc *d)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	return WIL_GET_BITS(d->mac.d1, 13, 14);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
wil_skb_rxdesc(struct sk_buff * skb)574*4882a593Smuzhiyun static inline struct vring_rx_desc *wil_skb_rxdesc(struct sk_buff *skb)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	return (void *)skb->cb;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
wil_ring_is_empty(struct wil_ring * ring)579*4882a593Smuzhiyun static inline int wil_ring_is_empty(struct wil_ring *ring)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	return ring->swhead == ring->swtail;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
wil_ring_next_tail(struct wil_ring * ring)584*4882a593Smuzhiyun static inline u32 wil_ring_next_tail(struct wil_ring *ring)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	return (ring->swtail + 1) % ring->size;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
wil_ring_advance_head(struct wil_ring * ring,int n)589*4882a593Smuzhiyun static inline void wil_ring_advance_head(struct wil_ring *ring, int n)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	ring->swhead = (ring->swhead + n) % ring->size;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
wil_ring_is_full(struct wil_ring * ring)594*4882a593Smuzhiyun static inline int wil_ring_is_full(struct wil_ring *ring)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	return wil_ring_next_tail(ring) == ring->swhead;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
wil_skb_get_da(struct sk_buff * skb)599*4882a593Smuzhiyun static inline u8 *wil_skb_get_da(struct sk_buff *skb)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct ethhdr *eth = (void *)skb->data;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	return eth->h_dest;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
wil_skb_get_sa(struct sk_buff * skb)606*4882a593Smuzhiyun static inline u8 *wil_skb_get_sa(struct sk_buff *skb)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct ethhdr *eth = (void *)skb->data;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	return eth->h_source;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
wil_need_txstat(struct sk_buff * skb)613*4882a593Smuzhiyun static inline bool wil_need_txstat(struct sk_buff *skb)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	const u8 *da = wil_skb_get_da(skb);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return is_unicast_ether_addr(da) && skb->sk &&
618*4882a593Smuzhiyun 	       (skb_shinfo(skb)->tx_flags & SKBTX_WIFI_STATUS);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
wil_consume_skb(struct sk_buff * skb,bool acked)621*4882a593Smuzhiyun static inline void wil_consume_skb(struct sk_buff *skb, bool acked)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	if (unlikely(wil_need_txstat(skb)))
624*4882a593Smuzhiyun 		skb_complete_wifi_ack(skb, acked);
625*4882a593Smuzhiyun 	else
626*4882a593Smuzhiyun 		acked ? dev_consume_skb_any(skb) : dev_kfree_skb_any(skb);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* Used space in Tx ring */
wil_ring_used_tx(struct wil_ring * ring)630*4882a593Smuzhiyun static inline int wil_ring_used_tx(struct wil_ring *ring)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	u32 swhead = ring->swhead;
633*4882a593Smuzhiyun 	u32 swtail = ring->swtail;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	return (ring->size + swhead - swtail) % ring->size;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun /* Available space in Tx ring */
wil_ring_avail_tx(struct wil_ring * ring)639*4882a593Smuzhiyun static inline int wil_ring_avail_tx(struct wil_ring *ring)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	return ring->size - wil_ring_used_tx(ring) - 1;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
wil_get_min_tx_ring_id(struct wil6210_priv * wil)644*4882a593Smuzhiyun static inline int wil_get_min_tx_ring_id(struct wil6210_priv *wil)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	/* In Enhanced DMA ring 0 is reserved for RX */
647*4882a593Smuzhiyun 	return wil->use_enhanced_dma_hw ? 1 : 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* similar to ieee80211_ version, but FC contain only 1-st byte */
wil_is_back_req(u8 fc)651*4882a593Smuzhiyun static inline int wil_is_back_req(u8 fc)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	return (fc & (IEEE80211_FCTL_FTYPE | IEEE80211_FCTL_STYPE)) ==
654*4882a593Smuzhiyun 	       (IEEE80211_FTYPE_CTL | IEEE80211_STYPE_BACK_REQ);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /* wil_val_in_range - check if value in [min,max) */
wil_val_in_range(int val,int min,int max)658*4882a593Smuzhiyun static inline bool wil_val_in_range(int val, int min, int max)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	return val >= min && val < max;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
wil_skb_get_cid(struct sk_buff * skb)663*4882a593Smuzhiyun static inline u8 wil_skb_get_cid(struct sk_buff *skb)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	struct skb_rx_info *skb_rx_info = (void *)skb->cb;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	return skb_rx_info->rx_info.cid;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
wil_skb_set_cid(struct sk_buff * skb,u8 cid)670*4882a593Smuzhiyun static inline void wil_skb_set_cid(struct sk_buff *skb, u8 cid)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	struct skb_rx_info *skb_rx_info = (void *)skb->cb;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	skb_rx_info->rx_info.cid = cid;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun void wil_netif_rx_any(struct sk_buff *skb, struct net_device *ndev);
678*4882a593Smuzhiyun void wil_netif_rx(struct sk_buff *skb, struct net_device *ndev, int cid,
679*4882a593Smuzhiyun 		  struct wil_net_stats *stats, bool gro);
680*4882a593Smuzhiyun void wil_rx_reorder(struct wil6210_priv *wil, struct sk_buff *skb);
681*4882a593Smuzhiyun void wil_rx_bar(struct wil6210_priv *wil, struct wil6210_vif *vif,
682*4882a593Smuzhiyun 		u8 cid, u8 tid, u16 seq);
683*4882a593Smuzhiyun struct wil_tid_ampdu_rx *wil_tid_ampdu_rx_alloc(struct wil6210_priv *wil,
684*4882a593Smuzhiyun 						int size, u16 ssn);
685*4882a593Smuzhiyun void wil_tid_ampdu_rx_free(struct wil6210_priv *wil,
686*4882a593Smuzhiyun 			   struct wil_tid_ampdu_rx *r);
687*4882a593Smuzhiyun void wil_tx_data_init(struct wil_ring_tx_data *txdata);
688*4882a593Smuzhiyun void wil_init_txrx_ops_legacy_dma(struct wil6210_priv *wil);
689*4882a593Smuzhiyun void wil_tx_latency_calc(struct wil6210_priv *wil, struct sk_buff *skb,
690*4882a593Smuzhiyun 			 struct wil_sta_info *sta);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun #endif /* WIL6210_TXRX_H */
693