1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2017 Qualcomm Atheros, Inc.
4*4882a593Smuzhiyun * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/moduleparam.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/suspend.h>
12*4882a593Smuzhiyun #include "wil6210.h"
13*4882a593Smuzhiyun #include <linux/rtnetlink.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static int n_msi = 3;
17*4882a593Smuzhiyun module_param(n_msi, int, 0444);
18*4882a593Smuzhiyun MODULE_PARM_DESC(n_msi, " Use MSI interrupt: 0 - use INTx, 1 - single, or 3 - (default) ");
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun bool ftm_mode;
21*4882a593Smuzhiyun module_param(ftm_mode, bool, 0444);
22*4882a593Smuzhiyun MODULE_PARM_DESC(ftm_mode, " Set factory test mode, default - false");
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static int wil6210_pm_notify(struct notifier_block *notify_block,
25*4882a593Smuzhiyun unsigned long mode, void *unused);
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static
wil_set_capabilities(struct wil6210_priv * wil)28*4882a593Smuzhiyun int wil_set_capabilities(struct wil6210_priv *wil)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun const char *wil_fw_name;
31*4882a593Smuzhiyun u32 jtag_id = wil_r(wil, RGF_USER_JTAG_DEV_ID);
32*4882a593Smuzhiyun u8 chip_revision = (wil_r(wil, RGF_USER_REVISION_ID) &
33*4882a593Smuzhiyun RGF_USER_REVISION_ID_MASK);
34*4882a593Smuzhiyun int platform_capa;
35*4882a593Smuzhiyun struct fw_map *iccm_section, *sct;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun bitmap_zero(wil->hw_capa, hw_capa_last);
38*4882a593Smuzhiyun bitmap_zero(wil->fw_capabilities, WMI_FW_CAPABILITY_MAX);
39*4882a593Smuzhiyun bitmap_zero(wil->platform_capa, WIL_PLATFORM_CAPA_MAX);
40*4882a593Smuzhiyun wil->wil_fw_name = ftm_mode ? WIL_FW_NAME_FTM_DEFAULT :
41*4882a593Smuzhiyun WIL_FW_NAME_DEFAULT;
42*4882a593Smuzhiyun wil->chip_revision = chip_revision;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun switch (jtag_id) {
45*4882a593Smuzhiyun case JTAG_DEV_ID_SPARROW:
46*4882a593Smuzhiyun memcpy(fw_mapping, sparrow_fw_mapping,
47*4882a593Smuzhiyun sizeof(sparrow_fw_mapping));
48*4882a593Smuzhiyun switch (chip_revision) {
49*4882a593Smuzhiyun case REVISION_ID_SPARROW_D0:
50*4882a593Smuzhiyun wil->hw_name = "Sparrow D0";
51*4882a593Smuzhiyun wil->hw_version = HW_VER_SPARROW_D0;
52*4882a593Smuzhiyun wil_fw_name = ftm_mode ? WIL_FW_NAME_FTM_SPARROW_PLUS :
53*4882a593Smuzhiyun WIL_FW_NAME_SPARROW_PLUS;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (wil_fw_verify_file_exists(wil, wil_fw_name))
56*4882a593Smuzhiyun wil->wil_fw_name = wil_fw_name;
57*4882a593Smuzhiyun sct = wil_find_fw_mapping("mac_rgf_ext");
58*4882a593Smuzhiyun if (!sct) {
59*4882a593Smuzhiyun wil_err(wil, "mac_rgf_ext section not found in fw_mapping\n");
60*4882a593Smuzhiyun return -EINVAL;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun memcpy(sct, &sparrow_d0_mac_rgf_ext, sizeof(*sct));
63*4882a593Smuzhiyun break;
64*4882a593Smuzhiyun case REVISION_ID_SPARROW_B0:
65*4882a593Smuzhiyun wil->hw_name = "Sparrow B0";
66*4882a593Smuzhiyun wil->hw_version = HW_VER_SPARROW_B0;
67*4882a593Smuzhiyun break;
68*4882a593Smuzhiyun default:
69*4882a593Smuzhiyun wil->hw_name = "Unknown";
70*4882a593Smuzhiyun wil->hw_version = HW_VER_UNKNOWN;
71*4882a593Smuzhiyun break;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun wil->rgf_fw_assert_code_addr = SPARROW_RGF_FW_ASSERT_CODE;
74*4882a593Smuzhiyun wil->rgf_ucode_assert_code_addr = SPARROW_RGF_UCODE_ASSERT_CODE;
75*4882a593Smuzhiyun break;
76*4882a593Smuzhiyun case JTAG_DEV_ID_TALYN:
77*4882a593Smuzhiyun wil->hw_name = "Talyn-MA";
78*4882a593Smuzhiyun wil->hw_version = HW_VER_TALYN;
79*4882a593Smuzhiyun memcpy(fw_mapping, talyn_fw_mapping, sizeof(talyn_fw_mapping));
80*4882a593Smuzhiyun wil->rgf_fw_assert_code_addr = TALYN_RGF_FW_ASSERT_CODE;
81*4882a593Smuzhiyun wil->rgf_ucode_assert_code_addr = TALYN_RGF_UCODE_ASSERT_CODE;
82*4882a593Smuzhiyun if (wil_r(wil, RGF_USER_OTP_HW_RD_MACHINE_1) &
83*4882a593Smuzhiyun BIT_NO_FLASH_INDICATION)
84*4882a593Smuzhiyun set_bit(hw_capa_no_flash, wil->hw_capa);
85*4882a593Smuzhiyun wil_fw_name = ftm_mode ? WIL_FW_NAME_FTM_TALYN :
86*4882a593Smuzhiyun WIL_FW_NAME_TALYN;
87*4882a593Smuzhiyun if (wil_fw_verify_file_exists(wil, wil_fw_name))
88*4882a593Smuzhiyun wil->wil_fw_name = wil_fw_name;
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun case JTAG_DEV_ID_TALYN_MB:
91*4882a593Smuzhiyun wil->hw_name = "Talyn-MB";
92*4882a593Smuzhiyun wil->hw_version = HW_VER_TALYN_MB;
93*4882a593Smuzhiyun memcpy(fw_mapping, talyn_mb_fw_mapping,
94*4882a593Smuzhiyun sizeof(talyn_mb_fw_mapping));
95*4882a593Smuzhiyun wil->rgf_fw_assert_code_addr = TALYN_RGF_FW_ASSERT_CODE;
96*4882a593Smuzhiyun wil->rgf_ucode_assert_code_addr = TALYN_RGF_UCODE_ASSERT_CODE;
97*4882a593Smuzhiyun set_bit(hw_capa_no_flash, wil->hw_capa);
98*4882a593Smuzhiyun wil->use_enhanced_dma_hw = true;
99*4882a593Smuzhiyun wil->use_rx_hw_reordering = true;
100*4882a593Smuzhiyun wil->use_compressed_rx_status = true;
101*4882a593Smuzhiyun wil_fw_name = ftm_mode ? WIL_FW_NAME_FTM_TALYN :
102*4882a593Smuzhiyun WIL_FW_NAME_TALYN;
103*4882a593Smuzhiyun if (wil_fw_verify_file_exists(wil, wil_fw_name))
104*4882a593Smuzhiyun wil->wil_fw_name = wil_fw_name;
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun default:
107*4882a593Smuzhiyun wil_err(wil, "Unknown board hardware, chip_id 0x%08x, chip_revision 0x%08x\n",
108*4882a593Smuzhiyun jtag_id, chip_revision);
109*4882a593Smuzhiyun wil->hw_name = "Unknown";
110*4882a593Smuzhiyun wil->hw_version = HW_VER_UNKNOWN;
111*4882a593Smuzhiyun return -EINVAL;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun wil_init_txrx_ops(wil);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun iccm_section = wil_find_fw_mapping("fw_code");
117*4882a593Smuzhiyun if (!iccm_section) {
118*4882a593Smuzhiyun wil_err(wil, "fw_code section not found in fw_mapping\n");
119*4882a593Smuzhiyun return -EINVAL;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun wil->iccm_base = iccm_section->host;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun wil_info(wil, "Board hardware is %s, flash %sexist\n", wil->hw_name,
124*4882a593Smuzhiyun test_bit(hw_capa_no_flash, wil->hw_capa) ? "doesn't " : "");
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Get platform capabilities */
127*4882a593Smuzhiyun if (wil->platform_ops.get_capa) {
128*4882a593Smuzhiyun platform_capa =
129*4882a593Smuzhiyun wil->platform_ops.get_capa(wil->platform_handle);
130*4882a593Smuzhiyun memcpy(wil->platform_capa, &platform_capa,
131*4882a593Smuzhiyun min(sizeof(wil->platform_capa), sizeof(platform_capa)));
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun wil_info(wil, "platform_capa 0x%lx\n", *wil->platform_capa);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* extract FW capabilities from file without loading the FW */
137*4882a593Smuzhiyun wil_request_firmware(wil, wil->wil_fw_name, false);
138*4882a593Smuzhiyun wil_refresh_fw_capabilities(wil);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
wil_disable_irq(struct wil6210_priv * wil)143*4882a593Smuzhiyun void wil_disable_irq(struct wil6210_priv *wil)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun int irq = wil->pdev->irq;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun disable_irq(irq);
148*4882a593Smuzhiyun if (wil->n_msi == 3) {
149*4882a593Smuzhiyun disable_irq(irq + 1);
150*4882a593Smuzhiyun disable_irq(irq + 2);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
wil_enable_irq(struct wil6210_priv * wil)154*4882a593Smuzhiyun void wil_enable_irq(struct wil6210_priv *wil)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun int irq = wil->pdev->irq;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun enable_irq(irq);
159*4882a593Smuzhiyun if (wil->n_msi == 3) {
160*4882a593Smuzhiyun enable_irq(irq + 1);
161*4882a593Smuzhiyun enable_irq(irq + 2);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
wil_remove_all_additional_vifs(struct wil6210_priv * wil)165*4882a593Smuzhiyun static void wil_remove_all_additional_vifs(struct wil6210_priv *wil)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct wil6210_vif *vif;
168*4882a593Smuzhiyun int i;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun for (i = 1; i < GET_MAX_VIFS(wil); i++) {
171*4882a593Smuzhiyun vif = wil->vifs[i];
172*4882a593Smuzhiyun if (vif) {
173*4882a593Smuzhiyun wil_vif_prepare_stop(vif);
174*4882a593Smuzhiyun wil_vif_remove(wil, vif->mid);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Bus ops */
wil_if_pcie_enable(struct wil6210_priv * wil)180*4882a593Smuzhiyun static int wil_if_pcie_enable(struct wil6210_priv *wil)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct pci_dev *pdev = wil->pdev;
183*4882a593Smuzhiyun int rc;
184*4882a593Smuzhiyun /* on platforms with buggy ACPI, pdev->msi_enabled may be set to
185*4882a593Smuzhiyun * allow pci_enable_device to work. This indicates INTx was not routed
186*4882a593Smuzhiyun * and only MSI should be used
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun int msi_only = pdev->msi_enabled;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun wil_dbg_misc(wil, "if_pcie_enable\n");
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun pci_set_master(pdev);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* how many MSI interrupts to request? */
195*4882a593Smuzhiyun switch (n_msi) {
196*4882a593Smuzhiyun case 3:
197*4882a593Smuzhiyun case 1:
198*4882a593Smuzhiyun wil_dbg_misc(wil, "Setup %d MSI interrupts\n", n_msi);
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case 0:
201*4882a593Smuzhiyun wil_dbg_misc(wil, "MSI interrupts disabled, use INTx\n");
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun default:
204*4882a593Smuzhiyun wil_err(wil, "Invalid n_msi=%d, default to 1\n", n_msi);
205*4882a593Smuzhiyun n_msi = 1;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (n_msi == 3 &&
209*4882a593Smuzhiyun pci_alloc_irq_vectors(pdev, n_msi, n_msi, PCI_IRQ_MSI) < n_msi) {
210*4882a593Smuzhiyun wil_err(wil, "3 MSI mode failed, try 1 MSI\n");
211*4882a593Smuzhiyun n_msi = 1;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (n_msi == 1 && pci_enable_msi(pdev)) {
215*4882a593Smuzhiyun wil_err(wil, "pci_enable_msi failed, use INTx\n");
216*4882a593Smuzhiyun n_msi = 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun wil->n_msi = n_msi;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (wil->n_msi == 0 && msi_only) {
222*4882a593Smuzhiyun wil_err(wil, "Interrupt pin not routed, unable to use INTx\n");
223*4882a593Smuzhiyun rc = -ENODEV;
224*4882a593Smuzhiyun goto stop_master;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun rc = wil6210_init_irq(wil, pdev->irq);
228*4882a593Smuzhiyun if (rc)
229*4882a593Smuzhiyun goto release_vectors;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* need reset here to obtain MAC */
232*4882a593Smuzhiyun mutex_lock(&wil->mutex);
233*4882a593Smuzhiyun rc = wil_reset(wil, false);
234*4882a593Smuzhiyun mutex_unlock(&wil->mutex);
235*4882a593Smuzhiyun if (rc)
236*4882a593Smuzhiyun goto release_irq;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun release_irq:
241*4882a593Smuzhiyun wil6210_fini_irq(wil, pdev->irq);
242*4882a593Smuzhiyun release_vectors:
243*4882a593Smuzhiyun /* safe to call if no allocation */
244*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
245*4882a593Smuzhiyun stop_master:
246*4882a593Smuzhiyun pci_clear_master(pdev);
247*4882a593Smuzhiyun return rc;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
wil_if_pcie_disable(struct wil6210_priv * wil)250*4882a593Smuzhiyun static int wil_if_pcie_disable(struct wil6210_priv *wil)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct pci_dev *pdev = wil->pdev;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun wil_dbg_misc(wil, "if_pcie_disable\n");
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun pci_clear_master(pdev);
257*4882a593Smuzhiyun /* disable and release IRQ */
258*4882a593Smuzhiyun wil6210_fini_irq(wil, pdev->irq);
259*4882a593Smuzhiyun /* safe to call if no MSI */
260*4882a593Smuzhiyun pci_disable_msi(pdev);
261*4882a593Smuzhiyun /* TODO: disable HW */
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
wil_platform_rop_ramdump(void * wil_handle,void * buf,uint32_t size)266*4882a593Smuzhiyun static int wil_platform_rop_ramdump(void *wil_handle, void *buf, uint32_t size)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct wil6210_priv *wil = wil_handle;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (!wil)
271*4882a593Smuzhiyun return -EINVAL;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return wil_fw_copy_crash_dump(wil, buf, size);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
wil_platform_rop_fw_recovery(void * wil_handle)276*4882a593Smuzhiyun static int wil_platform_rop_fw_recovery(void *wil_handle)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct wil6210_priv *wil = wil_handle;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (!wil)
281*4882a593Smuzhiyun return -EINVAL;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun wil_fw_error_recovery(wil);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
wil_platform_ops_uninit(struct wil6210_priv * wil)288*4882a593Smuzhiyun static void wil_platform_ops_uninit(struct wil6210_priv *wil)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun if (wil->platform_ops.uninit)
291*4882a593Smuzhiyun wil->platform_ops.uninit(wil->platform_handle);
292*4882a593Smuzhiyun memset(&wil->platform_ops, 0, sizeof(wil->platform_ops));
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
wil_pcie_probe(struct pci_dev * pdev,const struct pci_device_id * id)295*4882a593Smuzhiyun static int wil_pcie_probe(struct pci_dev *pdev, const struct pci_device_id *id)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct wil6210_priv *wil;
298*4882a593Smuzhiyun struct device *dev = &pdev->dev;
299*4882a593Smuzhiyun int rc;
300*4882a593Smuzhiyun const struct wil_platform_rops rops = {
301*4882a593Smuzhiyun .ramdump = wil_platform_rop_ramdump,
302*4882a593Smuzhiyun .fw_recovery = wil_platform_rop_fw_recovery,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun u32 bar_size = pci_resource_len(pdev, 0);
305*4882a593Smuzhiyun int dma_addr_size[] = {64, 48, 40, 32}; /* keep descending order */
306*4882a593Smuzhiyun int i, start_idx;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* check HW */
309*4882a593Smuzhiyun dev_info(&pdev->dev, WIL_NAME
310*4882a593Smuzhiyun " device found [%04x:%04x] (rev %x) bar size 0x%x\n",
311*4882a593Smuzhiyun (int)pdev->vendor, (int)pdev->device, (int)pdev->revision,
312*4882a593Smuzhiyun bar_size);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if ((bar_size < WIL6210_MIN_MEM_SIZE) ||
315*4882a593Smuzhiyun (bar_size > WIL6210_MAX_MEM_SIZE)) {
316*4882a593Smuzhiyun dev_err(&pdev->dev, "Unexpected BAR0 size 0x%x\n",
317*4882a593Smuzhiyun bar_size);
318*4882a593Smuzhiyun return -ENODEV;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun wil = wil_if_alloc(dev);
322*4882a593Smuzhiyun if (IS_ERR(wil)) {
323*4882a593Smuzhiyun rc = (int)PTR_ERR(wil);
324*4882a593Smuzhiyun dev_err(dev, "wil_if_alloc failed: %d\n", rc);
325*4882a593Smuzhiyun return rc;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun wil->pdev = pdev;
329*4882a593Smuzhiyun pci_set_drvdata(pdev, wil);
330*4882a593Smuzhiyun wil->bar_size = bar_size;
331*4882a593Smuzhiyun /* rollback to if_free */
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun wil->platform_handle =
334*4882a593Smuzhiyun wil_platform_init(&pdev->dev, &wil->platform_ops, &rops, wil);
335*4882a593Smuzhiyun if (!wil->platform_handle) {
336*4882a593Smuzhiyun rc = -ENODEV;
337*4882a593Smuzhiyun wil_err(wil, "wil_platform_init failed\n");
338*4882a593Smuzhiyun goto if_free;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun /* rollback to err_plat */
341*4882a593Smuzhiyun rc = pci_enable_device(pdev);
342*4882a593Smuzhiyun if (rc && pdev->msi_enabled == 0) {
343*4882a593Smuzhiyun wil_err(wil,
344*4882a593Smuzhiyun "pci_enable_device failed, retry with MSI only\n");
345*4882a593Smuzhiyun /* Work around for platforms that can't allocate IRQ:
346*4882a593Smuzhiyun * retry with MSI only
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun pdev->msi_enabled = 1;
349*4882a593Smuzhiyun rc = pci_enable_device(pdev);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun if (rc) {
352*4882a593Smuzhiyun wil_err(wil,
353*4882a593Smuzhiyun "pci_enable_device failed, even with MSI only\n");
354*4882a593Smuzhiyun goto err_plat;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun /* rollback to err_disable_pdev */
357*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun rc = pci_request_region(pdev, 0, WIL_NAME);
360*4882a593Smuzhiyun if (rc) {
361*4882a593Smuzhiyun wil_err(wil, "pci_request_region failed\n");
362*4882a593Smuzhiyun goto err_disable_pdev;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun /* rollback to err_release_reg */
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun wil->csr = pci_ioremap_bar(pdev, 0);
367*4882a593Smuzhiyun if (!wil->csr) {
368*4882a593Smuzhiyun wil_err(wil, "pci_ioremap_bar failed\n");
369*4882a593Smuzhiyun rc = -ENODEV;
370*4882a593Smuzhiyun goto err_release_reg;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun /* rollback to err_iounmap */
373*4882a593Smuzhiyun wil_info(wil, "CSR at %pR -> 0x%p\n", &pdev->resource[0], wil->csr);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun rc = wil_set_capabilities(wil);
376*4882a593Smuzhiyun if (rc) {
377*4882a593Smuzhiyun wil_err(wil, "wil_set_capabilities failed, rc %d\n", rc);
378*4882a593Smuzhiyun goto err_iounmap;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* device supports >32bit addresses.
382*4882a593Smuzhiyun * for legacy DMA start from 48 bit.
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun start_idx = wil->use_enhanced_dma_hw ? 0 : 1;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun for (i = start_idx; i < ARRAY_SIZE(dma_addr_size); i++) {
387*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(dev,
388*4882a593Smuzhiyun DMA_BIT_MASK(dma_addr_size[i]));
389*4882a593Smuzhiyun if (rc) {
390*4882a593Smuzhiyun dev_err(dev, "dma_set_mask_and_coherent(%d) failed: %d\n",
391*4882a593Smuzhiyun dma_addr_size[i], rc);
392*4882a593Smuzhiyun continue;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun dev_info(dev, "using dma mask %d", dma_addr_size[i]);
395*4882a593Smuzhiyun wil->dma_addr_size = dma_addr_size[i];
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (wil->dma_addr_size == 0)
400*4882a593Smuzhiyun goto err_iounmap;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun wil6210_clear_irq(wil);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* FW should raise IRQ when ready */
405*4882a593Smuzhiyun rc = wil_if_pcie_enable(wil);
406*4882a593Smuzhiyun if (rc) {
407*4882a593Smuzhiyun wil_err(wil, "Enable device failed\n");
408*4882a593Smuzhiyun goto err_iounmap;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun /* rollback to bus_disable */
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun wil_clear_fw_log_addr(wil);
413*4882a593Smuzhiyun rc = wil_if_add(wil);
414*4882a593Smuzhiyun if (rc) {
415*4882a593Smuzhiyun wil_err(wil, "wil_if_add failed: %d\n", rc);
416*4882a593Smuzhiyun goto bus_disable;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* in case of WMI-only FW, perform full reset and FW loading */
420*4882a593Smuzhiyun if (test_bit(WMI_FW_CAPABILITY_WMI_ONLY, wil->fw_capabilities)) {
421*4882a593Smuzhiyun wil_dbg_misc(wil, "Loading WMI only FW\n");
422*4882a593Smuzhiyun mutex_lock(&wil->mutex);
423*4882a593Smuzhiyun rc = wil_reset(wil, true);
424*4882a593Smuzhiyun mutex_unlock(&wil->mutex);
425*4882a593Smuzhiyun if (rc) {
426*4882a593Smuzhiyun wil_err(wil, "failed to load WMI only FW\n");
427*4882a593Smuzhiyun /* ignore the error to allow debugging */
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PM))
432*4882a593Smuzhiyun wil->pm_notify.notifier_call = wil6210_pm_notify;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun rc = register_pm_notifier(&wil->pm_notify);
435*4882a593Smuzhiyun if (rc)
436*4882a593Smuzhiyun /* Do not fail the driver initialization, as suspend can
437*4882a593Smuzhiyun * be prevented in a later phase if needed
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun wil_err(wil, "register_pm_notifier failed: %d\n", rc);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun wil6210_debugfs_init(wil);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun wil_pm_runtime_allow(wil);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun bus_disable:
448*4882a593Smuzhiyun wil_if_pcie_disable(wil);
449*4882a593Smuzhiyun err_iounmap:
450*4882a593Smuzhiyun pci_iounmap(pdev, wil->csr);
451*4882a593Smuzhiyun err_release_reg:
452*4882a593Smuzhiyun pci_release_region(pdev, 0);
453*4882a593Smuzhiyun err_disable_pdev:
454*4882a593Smuzhiyun pci_disable_device(pdev);
455*4882a593Smuzhiyun err_plat:
456*4882a593Smuzhiyun wil_platform_ops_uninit(wil);
457*4882a593Smuzhiyun if_free:
458*4882a593Smuzhiyun wil_if_free(wil);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return rc;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
wil_pcie_remove(struct pci_dev * pdev)463*4882a593Smuzhiyun static void wil_pcie_remove(struct pci_dev *pdev)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct wil6210_priv *wil = pci_get_drvdata(pdev);
466*4882a593Smuzhiyun void __iomem *csr = wil->csr;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun wil_dbg_misc(wil, "pcie_remove\n");
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun unregister_pm_notifier(&wil->pm_notify);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun wil_pm_runtime_forbid(wil);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun wil6210_debugfs_remove(wil);
475*4882a593Smuzhiyun rtnl_lock();
476*4882a593Smuzhiyun wil_p2p_wdev_free(wil);
477*4882a593Smuzhiyun wil_remove_all_additional_vifs(wil);
478*4882a593Smuzhiyun rtnl_unlock();
479*4882a593Smuzhiyun wil_if_remove(wil);
480*4882a593Smuzhiyun wil_if_pcie_disable(wil);
481*4882a593Smuzhiyun pci_iounmap(pdev, csr);
482*4882a593Smuzhiyun pci_release_region(pdev, 0);
483*4882a593Smuzhiyun pci_disable_device(pdev);
484*4882a593Smuzhiyun wil_platform_ops_uninit(wil);
485*4882a593Smuzhiyun wil_if_free(wil);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static const struct pci_device_id wil6210_pcie_ids[] = {
489*4882a593Smuzhiyun { PCI_DEVICE(0x1ae9, 0x0310) },
490*4882a593Smuzhiyun { PCI_DEVICE(0x1ae9, 0x0302) }, /* same as above, firmware broken */
491*4882a593Smuzhiyun { PCI_DEVICE(0x17cb, 0x1201) }, /* Talyn */
492*4882a593Smuzhiyun { /* end: all zeroes */ },
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, wil6210_pcie_ids);
495*4882a593Smuzhiyun
wil6210_suspend(struct device * dev,bool is_runtime)496*4882a593Smuzhiyun static int wil6210_suspend(struct device *dev, bool is_runtime)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun int rc = 0;
499*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
500*4882a593Smuzhiyun struct wil6210_priv *wil = pci_get_drvdata(pdev);
501*4882a593Smuzhiyun bool keep_radio_on, active_ifaces;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun wil_dbg_pm(wil, "suspend: %s\n", is_runtime ? "runtime" : "system");
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun mutex_lock(&wil->vif_mutex);
506*4882a593Smuzhiyun active_ifaces = wil_has_active_ifaces(wil, true, false);
507*4882a593Smuzhiyun mutex_unlock(&wil->vif_mutex);
508*4882a593Smuzhiyun keep_radio_on = active_ifaces && wil->keep_radio_on_during_sleep;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun rc = wil_can_suspend(wil, is_runtime);
511*4882a593Smuzhiyun if (rc)
512*4882a593Smuzhiyun goto out;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun rc = wil_suspend(wil, is_runtime, keep_radio_on);
515*4882a593Smuzhiyun if (!rc) {
516*4882a593Smuzhiyun /* In case radio stays on, platform device will control
517*4882a593Smuzhiyun * PCIe master
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun if (!keep_radio_on) {
520*4882a593Smuzhiyun /* disable bus mastering */
521*4882a593Smuzhiyun pci_clear_master(pdev);
522*4882a593Smuzhiyun wil->suspend_stats.r_off.successful_suspends++;
523*4882a593Smuzhiyun } else {
524*4882a593Smuzhiyun wil->suspend_stats.r_on.successful_suspends++;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun out:
528*4882a593Smuzhiyun return rc;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
wil6210_resume(struct device * dev,bool is_runtime)531*4882a593Smuzhiyun static int wil6210_resume(struct device *dev, bool is_runtime)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun int rc = 0;
534*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
535*4882a593Smuzhiyun struct wil6210_priv *wil = pci_get_drvdata(pdev);
536*4882a593Smuzhiyun bool keep_radio_on, active_ifaces;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun wil_dbg_pm(wil, "resume: %s\n", is_runtime ? "runtime" : "system");
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun mutex_lock(&wil->vif_mutex);
541*4882a593Smuzhiyun active_ifaces = wil_has_active_ifaces(wil, true, false);
542*4882a593Smuzhiyun mutex_unlock(&wil->vif_mutex);
543*4882a593Smuzhiyun keep_radio_on = active_ifaces && wil->keep_radio_on_during_sleep;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* In case radio stays on, platform device will control
546*4882a593Smuzhiyun * PCIe master
547*4882a593Smuzhiyun */
548*4882a593Smuzhiyun if (!keep_radio_on)
549*4882a593Smuzhiyun /* allow master */
550*4882a593Smuzhiyun pci_set_master(pdev);
551*4882a593Smuzhiyun rc = wil_resume(wil, is_runtime, keep_radio_on);
552*4882a593Smuzhiyun if (rc) {
553*4882a593Smuzhiyun wil_err(wil, "device failed to resume (%d)\n", rc);
554*4882a593Smuzhiyun if (!keep_radio_on) {
555*4882a593Smuzhiyun pci_clear_master(pdev);
556*4882a593Smuzhiyun wil->suspend_stats.r_off.failed_resumes++;
557*4882a593Smuzhiyun } else {
558*4882a593Smuzhiyun wil->suspend_stats.r_on.failed_resumes++;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun } else {
561*4882a593Smuzhiyun if (keep_radio_on)
562*4882a593Smuzhiyun wil->suspend_stats.r_on.successful_resumes++;
563*4882a593Smuzhiyun else
564*4882a593Smuzhiyun wil->suspend_stats.r_off.successful_resumes++;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return rc;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
wil6210_pm_notify(struct notifier_block * notify_block,unsigned long mode,void * unused)570*4882a593Smuzhiyun static int wil6210_pm_notify(struct notifier_block *notify_block,
571*4882a593Smuzhiyun unsigned long mode, void *unused)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct wil6210_priv *wil = container_of(
574*4882a593Smuzhiyun notify_block, struct wil6210_priv, pm_notify);
575*4882a593Smuzhiyun int rc = 0;
576*4882a593Smuzhiyun enum wil_platform_event evt;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun wil_dbg_pm(wil, "pm_notify: mode (%ld)\n", mode);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun switch (mode) {
581*4882a593Smuzhiyun case PM_HIBERNATION_PREPARE:
582*4882a593Smuzhiyun case PM_SUSPEND_PREPARE:
583*4882a593Smuzhiyun case PM_RESTORE_PREPARE:
584*4882a593Smuzhiyun rc = wil_can_suspend(wil, false);
585*4882a593Smuzhiyun if (rc)
586*4882a593Smuzhiyun break;
587*4882a593Smuzhiyun evt = WIL_PLATFORM_EVT_PRE_SUSPEND;
588*4882a593Smuzhiyun if (wil->platform_ops.notify)
589*4882a593Smuzhiyun rc = wil->platform_ops.notify(wil->platform_handle,
590*4882a593Smuzhiyun evt);
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun case PM_POST_SUSPEND:
593*4882a593Smuzhiyun case PM_POST_HIBERNATION:
594*4882a593Smuzhiyun case PM_POST_RESTORE:
595*4882a593Smuzhiyun evt = WIL_PLATFORM_EVT_POST_SUSPEND;
596*4882a593Smuzhiyun if (wil->platform_ops.notify)
597*4882a593Smuzhiyun rc = wil->platform_ops.notify(wil->platform_handle,
598*4882a593Smuzhiyun evt);
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun default:
601*4882a593Smuzhiyun wil_dbg_pm(wil, "unhandled notify mode %ld\n", mode);
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun wil_dbg_pm(wil, "notification mode %ld: rc (%d)\n", mode, rc);
606*4882a593Smuzhiyun return rc;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
wil6210_pm_suspend(struct device * dev)609*4882a593Smuzhiyun static int __maybe_unused wil6210_pm_suspend(struct device *dev)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun return wil6210_suspend(dev, false);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
wil6210_pm_resume(struct device * dev)614*4882a593Smuzhiyun static int __maybe_unused wil6210_pm_resume(struct device *dev)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun return wil6210_resume(dev, false);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
wil6210_pm_runtime_idle(struct device * dev)619*4882a593Smuzhiyun static int __maybe_unused wil6210_pm_runtime_idle(struct device *dev)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct wil6210_priv *wil = dev_get_drvdata(dev);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun wil_dbg_pm(wil, "Runtime idle\n");
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return wil_can_suspend(wil, true);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
wil6210_pm_runtime_resume(struct device * dev)628*4882a593Smuzhiyun static int __maybe_unused wil6210_pm_runtime_resume(struct device *dev)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun return wil6210_resume(dev, true);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
wil6210_pm_runtime_suspend(struct device * dev)633*4882a593Smuzhiyun static int __maybe_unused wil6210_pm_runtime_suspend(struct device *dev)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct wil6210_priv *wil = dev_get_drvdata(dev);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (test_bit(wil_status_suspended, wil->status)) {
638*4882a593Smuzhiyun wil_dbg_pm(wil, "trying to suspend while suspended\n");
639*4882a593Smuzhiyun return 1;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return wil6210_suspend(dev, true);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun static const struct dev_pm_ops wil6210_pm_ops = {
646*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(wil6210_pm_suspend, wil6210_pm_resume)
647*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(wil6210_pm_runtime_suspend,
648*4882a593Smuzhiyun wil6210_pm_runtime_resume,
649*4882a593Smuzhiyun wil6210_pm_runtime_idle)
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static struct pci_driver wil6210_driver = {
653*4882a593Smuzhiyun .probe = wil_pcie_probe,
654*4882a593Smuzhiyun .remove = wil_pcie_remove,
655*4882a593Smuzhiyun .id_table = wil6210_pcie_ids,
656*4882a593Smuzhiyun .name = WIL_NAME,
657*4882a593Smuzhiyun .driver = {
658*4882a593Smuzhiyun .pm = &wil6210_pm_ops,
659*4882a593Smuzhiyun },
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun
wil6210_driver_init(void)662*4882a593Smuzhiyun static int __init wil6210_driver_init(void)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun int rc;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun rc = wil_platform_modinit();
667*4882a593Smuzhiyun if (rc)
668*4882a593Smuzhiyun return rc;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun rc = pci_register_driver(&wil6210_driver);
671*4882a593Smuzhiyun if (rc)
672*4882a593Smuzhiyun wil_platform_modexit();
673*4882a593Smuzhiyun return rc;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun module_init(wil6210_driver_init);
676*4882a593Smuzhiyun
wil6210_driver_exit(void)677*4882a593Smuzhiyun static void __exit wil6210_driver_exit(void)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun pci_unregister_driver(&wil6210_driver);
680*4882a593Smuzhiyun wil_platform_modexit();
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun module_exit(wil6210_driver_exit);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
685*4882a593Smuzhiyun MODULE_AUTHOR("Qualcomm Atheros <wil6210@qca.qualcomm.com>");
686*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for 60g WiFi WIL6210 card");
687