1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2013 Eugene Krasnikov <k.eugene.e@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11*4882a593Smuzhiyun * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13*4882a593Smuzhiyun * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14*4882a593Smuzhiyun * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* DXE - DMA transfer engine
18*4882a593Smuzhiyun * we have 2 channels(High prio and Low prio) for TX and 2 channels for RX.
19*4882a593Smuzhiyun * through low channels data packets are transfered
20*4882a593Smuzhiyun * through high channels managment packets are transfered
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/soc/qcom/smem_state.h>
27*4882a593Smuzhiyun #include "wcn36xx.h"
28*4882a593Smuzhiyun #include "txrx.h"
29*4882a593Smuzhiyun
wcn36xx_ccu_write_register(struct wcn36xx * wcn,int addr,int data)30*4882a593Smuzhiyun static void wcn36xx_ccu_write_register(struct wcn36xx *wcn, int addr, int data)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE,
33*4882a593Smuzhiyun "wcn36xx_ccu_write_register: addr=%x, data=%x\n",
34*4882a593Smuzhiyun addr, data);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun writel(data, wcn->ccu_base + addr);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
wcn36xx_dxe_write_register(struct wcn36xx * wcn,int addr,int data)39*4882a593Smuzhiyun static void wcn36xx_dxe_write_register(struct wcn36xx *wcn, int addr, int data)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE,
42*4882a593Smuzhiyun "wcn36xx_dxe_write_register: addr=%x, data=%x\n",
43*4882a593Smuzhiyun addr, data);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun writel(data, wcn->dxe_base + addr);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
wcn36xx_dxe_read_register(struct wcn36xx * wcn,int addr,int * data)48*4882a593Smuzhiyun static void wcn36xx_dxe_read_register(struct wcn36xx *wcn, int addr, int *data)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun *data = readl(wcn->dxe_base + addr);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE,
53*4882a593Smuzhiyun "wcn36xx_dxe_read_register: addr=%x, data=%x\n",
54*4882a593Smuzhiyun addr, *data);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
wcn36xx_dxe_free_ctl_block(struct wcn36xx_dxe_ch * ch)57*4882a593Smuzhiyun static void wcn36xx_dxe_free_ctl_block(struct wcn36xx_dxe_ch *ch)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *ctl = ch->head_blk_ctl, *next;
60*4882a593Smuzhiyun int i;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun for (i = 0; i < ch->desc_num && ctl; i++) {
63*4882a593Smuzhiyun next = ctl->next;
64*4882a593Smuzhiyun kfree(ctl);
65*4882a593Smuzhiyun ctl = next;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
wcn36xx_dxe_allocate_ctl_block(struct wcn36xx_dxe_ch * ch)69*4882a593Smuzhiyun static int wcn36xx_dxe_allocate_ctl_block(struct wcn36xx_dxe_ch *ch)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *prev_ctl = NULL;
72*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *cur_ctl = NULL;
73*4882a593Smuzhiyun int i;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun spin_lock_init(&ch->lock);
76*4882a593Smuzhiyun for (i = 0; i < ch->desc_num; i++) {
77*4882a593Smuzhiyun cur_ctl = kzalloc(sizeof(*cur_ctl), GFP_KERNEL);
78*4882a593Smuzhiyun if (!cur_ctl)
79*4882a593Smuzhiyun goto out_fail;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun cur_ctl->ctl_blk_order = i;
82*4882a593Smuzhiyun if (i == 0) {
83*4882a593Smuzhiyun ch->head_blk_ctl = cur_ctl;
84*4882a593Smuzhiyun ch->tail_blk_ctl = cur_ctl;
85*4882a593Smuzhiyun } else if (ch->desc_num - 1 == i) {
86*4882a593Smuzhiyun prev_ctl->next = cur_ctl;
87*4882a593Smuzhiyun cur_ctl->next = ch->head_blk_ctl;
88*4882a593Smuzhiyun } else {
89*4882a593Smuzhiyun prev_ctl->next = cur_ctl;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun prev_ctl = cur_ctl;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun out_fail:
97*4882a593Smuzhiyun wcn36xx_dxe_free_ctl_block(ch);
98*4882a593Smuzhiyun return -ENOMEM;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
wcn36xx_dxe_alloc_ctl_blks(struct wcn36xx * wcn)101*4882a593Smuzhiyun int wcn36xx_dxe_alloc_ctl_blks(struct wcn36xx *wcn)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int ret;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun wcn->dxe_tx_l_ch.ch_type = WCN36XX_DXE_CH_TX_L;
106*4882a593Smuzhiyun wcn->dxe_tx_h_ch.ch_type = WCN36XX_DXE_CH_TX_H;
107*4882a593Smuzhiyun wcn->dxe_rx_l_ch.ch_type = WCN36XX_DXE_CH_RX_L;
108*4882a593Smuzhiyun wcn->dxe_rx_h_ch.ch_type = WCN36XX_DXE_CH_RX_H;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun wcn->dxe_tx_l_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_TX_L;
111*4882a593Smuzhiyun wcn->dxe_tx_h_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_TX_H;
112*4882a593Smuzhiyun wcn->dxe_rx_l_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_RX_L;
113*4882a593Smuzhiyun wcn->dxe_rx_h_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_RX_H;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun wcn->dxe_tx_l_ch.dxe_wq = WCN36XX_DXE_WQ_TX_L;
116*4882a593Smuzhiyun wcn->dxe_tx_h_ch.dxe_wq = WCN36XX_DXE_WQ_TX_H;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun wcn->dxe_tx_l_ch.ctrl_bd = WCN36XX_DXE_CTRL_TX_L_BD;
119*4882a593Smuzhiyun wcn->dxe_tx_h_ch.ctrl_bd = WCN36XX_DXE_CTRL_TX_H_BD;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun wcn->dxe_tx_l_ch.ctrl_skb = WCN36XX_DXE_CTRL_TX_L_SKB;
122*4882a593Smuzhiyun wcn->dxe_tx_h_ch.ctrl_skb = WCN36XX_DXE_CTRL_TX_H_SKB;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun wcn->dxe_tx_l_ch.reg_ctrl = WCN36XX_DXE_REG_CTL_TX_L;
125*4882a593Smuzhiyun wcn->dxe_tx_h_ch.reg_ctrl = WCN36XX_DXE_REG_CTL_TX_H;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun wcn->dxe_tx_l_ch.def_ctrl = WCN36XX_DXE_CH_DEFAULT_CTL_TX_L;
128*4882a593Smuzhiyun wcn->dxe_tx_h_ch.def_ctrl = WCN36XX_DXE_CH_DEFAULT_CTL_TX_H;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* DXE control block allocation */
131*4882a593Smuzhiyun ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_tx_l_ch);
132*4882a593Smuzhiyun if (ret)
133*4882a593Smuzhiyun goto out_err;
134*4882a593Smuzhiyun ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_tx_h_ch);
135*4882a593Smuzhiyun if (ret)
136*4882a593Smuzhiyun goto out_err;
137*4882a593Smuzhiyun ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_rx_l_ch);
138*4882a593Smuzhiyun if (ret)
139*4882a593Smuzhiyun goto out_err;
140*4882a593Smuzhiyun ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_rx_h_ch);
141*4882a593Smuzhiyun if (ret)
142*4882a593Smuzhiyun goto out_err;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Initialize SMSM state Clear TX Enable RING EMPTY STATE */
145*4882a593Smuzhiyun ret = qcom_smem_state_update_bits(wcn->tx_enable_state,
146*4882a593Smuzhiyun WCN36XX_SMSM_WLAN_TX_ENABLE |
147*4882a593Smuzhiyun WCN36XX_SMSM_WLAN_TX_RINGS_EMPTY,
148*4882a593Smuzhiyun WCN36XX_SMSM_WLAN_TX_RINGS_EMPTY);
149*4882a593Smuzhiyun if (ret)
150*4882a593Smuzhiyun goto out_err;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun out_err:
155*4882a593Smuzhiyun wcn36xx_err("Failed to allocate DXE control blocks\n");
156*4882a593Smuzhiyun wcn36xx_dxe_free_ctl_blks(wcn);
157*4882a593Smuzhiyun return -ENOMEM;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
wcn36xx_dxe_free_ctl_blks(struct wcn36xx * wcn)160*4882a593Smuzhiyun void wcn36xx_dxe_free_ctl_blks(struct wcn36xx *wcn)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun wcn36xx_dxe_free_ctl_block(&wcn->dxe_tx_l_ch);
163*4882a593Smuzhiyun wcn36xx_dxe_free_ctl_block(&wcn->dxe_tx_h_ch);
164*4882a593Smuzhiyun wcn36xx_dxe_free_ctl_block(&wcn->dxe_rx_l_ch);
165*4882a593Smuzhiyun wcn36xx_dxe_free_ctl_block(&wcn->dxe_rx_h_ch);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
wcn36xx_dxe_init_descs(struct device * dev,struct wcn36xx_dxe_ch * wcn_ch)168*4882a593Smuzhiyun static int wcn36xx_dxe_init_descs(struct device *dev, struct wcn36xx_dxe_ch *wcn_ch)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct wcn36xx_dxe_desc *cur_dxe = NULL;
171*4882a593Smuzhiyun struct wcn36xx_dxe_desc *prev_dxe = NULL;
172*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *cur_ctl = NULL;
173*4882a593Smuzhiyun size_t size;
174*4882a593Smuzhiyun int i;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun size = wcn_ch->desc_num * sizeof(struct wcn36xx_dxe_desc);
177*4882a593Smuzhiyun wcn_ch->cpu_addr = dma_alloc_coherent(dev, size, &wcn_ch->dma_addr,
178*4882a593Smuzhiyun GFP_KERNEL);
179*4882a593Smuzhiyun if (!wcn_ch->cpu_addr)
180*4882a593Smuzhiyun return -ENOMEM;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun cur_dxe = (struct wcn36xx_dxe_desc *)wcn_ch->cpu_addr;
183*4882a593Smuzhiyun cur_ctl = wcn_ch->head_blk_ctl;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun for (i = 0; i < wcn_ch->desc_num; i++) {
186*4882a593Smuzhiyun cur_ctl->desc = cur_dxe;
187*4882a593Smuzhiyun cur_ctl->desc_phy_addr = wcn_ch->dma_addr +
188*4882a593Smuzhiyun i * sizeof(struct wcn36xx_dxe_desc);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun switch (wcn_ch->ch_type) {
191*4882a593Smuzhiyun case WCN36XX_DXE_CH_TX_L:
192*4882a593Smuzhiyun cur_dxe->ctrl = WCN36XX_DXE_CTRL_TX_L;
193*4882a593Smuzhiyun cur_dxe->dst_addr_l = WCN36XX_DXE_WQ_TX_L;
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun case WCN36XX_DXE_CH_TX_H:
196*4882a593Smuzhiyun cur_dxe->ctrl = WCN36XX_DXE_CTRL_TX_H;
197*4882a593Smuzhiyun cur_dxe->dst_addr_l = WCN36XX_DXE_WQ_TX_H;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case WCN36XX_DXE_CH_RX_L:
200*4882a593Smuzhiyun cur_dxe->ctrl = WCN36XX_DXE_CTRL_RX_L;
201*4882a593Smuzhiyun cur_dxe->src_addr_l = WCN36XX_DXE_WQ_RX_L;
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case WCN36XX_DXE_CH_RX_H:
204*4882a593Smuzhiyun cur_dxe->ctrl = WCN36XX_DXE_CTRL_RX_H;
205*4882a593Smuzhiyun cur_dxe->src_addr_l = WCN36XX_DXE_WQ_RX_H;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun if (0 == i) {
209*4882a593Smuzhiyun cur_dxe->phy_next_l = 0;
210*4882a593Smuzhiyun } else if ((0 < i) && (i < wcn_ch->desc_num - 1)) {
211*4882a593Smuzhiyun prev_dxe->phy_next_l =
212*4882a593Smuzhiyun cur_ctl->desc_phy_addr;
213*4882a593Smuzhiyun } else if (i == (wcn_ch->desc_num - 1)) {
214*4882a593Smuzhiyun prev_dxe->phy_next_l =
215*4882a593Smuzhiyun cur_ctl->desc_phy_addr;
216*4882a593Smuzhiyun cur_dxe->phy_next_l =
217*4882a593Smuzhiyun wcn_ch->head_blk_ctl->desc_phy_addr;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun cur_ctl = cur_ctl->next;
220*4882a593Smuzhiyun prev_dxe = cur_dxe;
221*4882a593Smuzhiyun cur_dxe++;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
wcn36xx_dxe_deinit_descs(struct device * dev,struct wcn36xx_dxe_ch * wcn_ch)227*4882a593Smuzhiyun static void wcn36xx_dxe_deinit_descs(struct device *dev, struct wcn36xx_dxe_ch *wcn_ch)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun size_t size;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun size = wcn_ch->desc_num * sizeof(struct wcn36xx_dxe_desc);
232*4882a593Smuzhiyun dma_free_coherent(dev, size,wcn_ch->cpu_addr, wcn_ch->dma_addr);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
wcn36xx_dxe_init_tx_bd(struct wcn36xx_dxe_ch * ch,struct wcn36xx_dxe_mem_pool * pool)235*4882a593Smuzhiyun static void wcn36xx_dxe_init_tx_bd(struct wcn36xx_dxe_ch *ch,
236*4882a593Smuzhiyun struct wcn36xx_dxe_mem_pool *pool)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun int i, chunk_size = pool->chunk_size;
239*4882a593Smuzhiyun dma_addr_t bd_phy_addr = pool->phy_addr;
240*4882a593Smuzhiyun void *bd_cpu_addr = pool->virt_addr;
241*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *cur = ch->head_blk_ctl;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun for (i = 0; i < ch->desc_num; i++) {
244*4882a593Smuzhiyun /* Only every second dxe needs a bd pointer,
245*4882a593Smuzhiyun the other will point to the skb data */
246*4882a593Smuzhiyun if (!(i & 1)) {
247*4882a593Smuzhiyun cur->bd_phy_addr = bd_phy_addr;
248*4882a593Smuzhiyun cur->bd_cpu_addr = bd_cpu_addr;
249*4882a593Smuzhiyun bd_phy_addr += chunk_size;
250*4882a593Smuzhiyun bd_cpu_addr += chunk_size;
251*4882a593Smuzhiyun } else {
252*4882a593Smuzhiyun cur->bd_phy_addr = 0;
253*4882a593Smuzhiyun cur->bd_cpu_addr = NULL;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun cur = cur->next;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
wcn36xx_dxe_enable_ch_int(struct wcn36xx * wcn,u16 wcn_ch)259*4882a593Smuzhiyun static int wcn36xx_dxe_enable_ch_int(struct wcn36xx *wcn, u16 wcn_ch)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int reg_data = 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn,
264*4882a593Smuzhiyun WCN36XX_DXE_INT_MASK_REG,
265*4882a593Smuzhiyun ®_data);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun reg_data |= wcn_ch;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
270*4882a593Smuzhiyun WCN36XX_DXE_INT_MASK_REG,
271*4882a593Smuzhiyun (int)reg_data);
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
wcn36xx_dxe_disable_ch_int(struct wcn36xx * wcn,u16 wcn_ch)275*4882a593Smuzhiyun static void wcn36xx_dxe_disable_ch_int(struct wcn36xx *wcn, u16 wcn_ch)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun int reg_data = 0;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn,
280*4882a593Smuzhiyun WCN36XX_DXE_INT_MASK_REG,
281*4882a593Smuzhiyun ®_data);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun reg_data &= ~wcn_ch;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
286*4882a593Smuzhiyun WCN36XX_DXE_INT_MASK_REG,
287*4882a593Smuzhiyun (int)reg_data);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
wcn36xx_dxe_fill_skb(struct device * dev,struct wcn36xx_dxe_ctl * ctl,gfp_t gfp)290*4882a593Smuzhiyun static int wcn36xx_dxe_fill_skb(struct device *dev,
291*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *ctl,
292*4882a593Smuzhiyun gfp_t gfp)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct wcn36xx_dxe_desc *dxe = ctl->desc;
295*4882a593Smuzhiyun struct sk_buff *skb;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun skb = alloc_skb(WCN36XX_PKT_SIZE, gfp);
298*4882a593Smuzhiyun if (skb == NULL)
299*4882a593Smuzhiyun return -ENOMEM;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun dxe->dst_addr_l = dma_map_single(dev,
302*4882a593Smuzhiyun skb_tail_pointer(skb),
303*4882a593Smuzhiyun WCN36XX_PKT_SIZE,
304*4882a593Smuzhiyun DMA_FROM_DEVICE);
305*4882a593Smuzhiyun if (dma_mapping_error(dev, dxe->dst_addr_l)) {
306*4882a593Smuzhiyun dev_err(dev, "unable to map skb\n");
307*4882a593Smuzhiyun kfree_skb(skb);
308*4882a593Smuzhiyun return -ENOMEM;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun ctl->skb = skb;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
wcn36xx_dxe_ch_alloc_skb(struct wcn36xx * wcn,struct wcn36xx_dxe_ch * wcn_ch)315*4882a593Smuzhiyun static int wcn36xx_dxe_ch_alloc_skb(struct wcn36xx *wcn,
316*4882a593Smuzhiyun struct wcn36xx_dxe_ch *wcn_ch)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun int i;
319*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *cur_ctl = NULL;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun cur_ctl = wcn_ch->head_blk_ctl;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun for (i = 0; i < wcn_ch->desc_num; i++) {
324*4882a593Smuzhiyun wcn36xx_dxe_fill_skb(wcn->dev, cur_ctl, GFP_KERNEL);
325*4882a593Smuzhiyun cur_ctl = cur_ctl->next;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
wcn36xx_dxe_ch_free_skbs(struct wcn36xx * wcn,struct wcn36xx_dxe_ch * wcn_ch)331*4882a593Smuzhiyun static void wcn36xx_dxe_ch_free_skbs(struct wcn36xx *wcn,
332*4882a593Smuzhiyun struct wcn36xx_dxe_ch *wcn_ch)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *cur = wcn_ch->head_blk_ctl;
335*4882a593Smuzhiyun int i;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun for (i = 0; i < wcn_ch->desc_num; i++) {
338*4882a593Smuzhiyun kfree_skb(cur->skb);
339*4882a593Smuzhiyun cur = cur->next;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
wcn36xx_dxe_tx_ack_ind(struct wcn36xx * wcn,u32 status)343*4882a593Smuzhiyun void wcn36xx_dxe_tx_ack_ind(struct wcn36xx *wcn, u32 status)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct ieee80211_tx_info *info;
346*4882a593Smuzhiyun struct sk_buff *skb;
347*4882a593Smuzhiyun unsigned long flags;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun spin_lock_irqsave(&wcn->dxe_lock, flags);
350*4882a593Smuzhiyun skb = wcn->tx_ack_skb;
351*4882a593Smuzhiyun wcn->tx_ack_skb = NULL;
352*4882a593Smuzhiyun del_timer(&wcn->tx_ack_timer);
353*4882a593Smuzhiyun spin_unlock_irqrestore(&wcn->dxe_lock, flags);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (!skb) {
356*4882a593Smuzhiyun wcn36xx_warn("Spurious TX complete indication\n");
357*4882a593Smuzhiyun return;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun info = IEEE80211_SKB_CB(skb);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (status == 1)
363*4882a593Smuzhiyun info->flags |= IEEE80211_TX_STAT_ACK;
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun info->flags &= ~IEEE80211_TX_STAT_ACK;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE, "dxe tx ack status: %d\n", status);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ieee80211_tx_status_irqsafe(wcn->hw, skb);
370*4882a593Smuzhiyun ieee80211_wake_queues(wcn->hw);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
wcn36xx_dxe_tx_timer(struct timer_list * t)373*4882a593Smuzhiyun static void wcn36xx_dxe_tx_timer(struct timer_list *t)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct wcn36xx *wcn = from_timer(wcn, t, tx_ack_timer);
376*4882a593Smuzhiyun struct ieee80211_tx_info *info;
377*4882a593Smuzhiyun unsigned long flags;
378*4882a593Smuzhiyun struct sk_buff *skb;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* TX Timeout */
381*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE, "TX timeout\n");
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun spin_lock_irqsave(&wcn->dxe_lock, flags);
384*4882a593Smuzhiyun skb = wcn->tx_ack_skb;
385*4882a593Smuzhiyun wcn->tx_ack_skb = NULL;
386*4882a593Smuzhiyun spin_unlock_irqrestore(&wcn->dxe_lock, flags);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (!skb)
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun info = IEEE80211_SKB_CB(skb);
392*4882a593Smuzhiyun info->flags &= ~IEEE80211_TX_STAT_ACK;
393*4882a593Smuzhiyun info->flags &= ~IEEE80211_TX_STAT_NOACK_TRANSMITTED;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ieee80211_tx_status_irqsafe(wcn->hw, skb);
396*4882a593Smuzhiyun ieee80211_wake_queues(wcn->hw);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
reap_tx_dxes(struct wcn36xx * wcn,struct wcn36xx_dxe_ch * ch)399*4882a593Smuzhiyun static void reap_tx_dxes(struct wcn36xx *wcn, struct wcn36xx_dxe_ch *ch)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *ctl;
402*4882a593Smuzhiyun struct ieee80211_tx_info *info;
403*4882a593Smuzhiyun unsigned long flags;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * Make at least one loop of do-while because in case ring is
407*4882a593Smuzhiyun * completely full head and tail are pointing to the same element
408*4882a593Smuzhiyun * and while-do will not make any cycles.
409*4882a593Smuzhiyun */
410*4882a593Smuzhiyun spin_lock_irqsave(&ch->lock, flags);
411*4882a593Smuzhiyun ctl = ch->tail_blk_ctl;
412*4882a593Smuzhiyun do {
413*4882a593Smuzhiyun if (READ_ONCE(ctl->desc->ctrl) & WCN36xx_DXE_CTRL_VLD)
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (ctl->skb &&
417*4882a593Smuzhiyun READ_ONCE(ctl->desc->ctrl) & WCN36xx_DXE_CTRL_EOP) {
418*4882a593Smuzhiyun dma_unmap_single(wcn->dev, ctl->desc->src_addr_l,
419*4882a593Smuzhiyun ctl->skb->len, DMA_TO_DEVICE);
420*4882a593Smuzhiyun info = IEEE80211_SKB_CB(ctl->skb);
421*4882a593Smuzhiyun if (info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS) {
422*4882a593Smuzhiyun if (info->flags & IEEE80211_TX_CTL_NO_ACK) {
423*4882a593Smuzhiyun info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED;
424*4882a593Smuzhiyun ieee80211_tx_status_irqsafe(wcn->hw, ctl->skb);
425*4882a593Smuzhiyun } else {
426*4882a593Smuzhiyun /* Wait for the TX ack indication or timeout... */
427*4882a593Smuzhiyun spin_lock(&wcn->dxe_lock);
428*4882a593Smuzhiyun if (WARN_ON(wcn->tx_ack_skb))
429*4882a593Smuzhiyun ieee80211_free_txskb(wcn->hw, wcn->tx_ack_skb);
430*4882a593Smuzhiyun wcn->tx_ack_skb = ctl->skb; /* Tracking ref */
431*4882a593Smuzhiyun mod_timer(&wcn->tx_ack_timer, jiffies + HZ / 10);
432*4882a593Smuzhiyun spin_unlock(&wcn->dxe_lock);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun /* do not free, ownership transferred to mac80211 status cb */
435*4882a593Smuzhiyun } else {
436*4882a593Smuzhiyun ieee80211_free_txskb(wcn->hw, ctl->skb);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (wcn->queues_stopped) {
440*4882a593Smuzhiyun wcn->queues_stopped = false;
441*4882a593Smuzhiyun ieee80211_wake_queues(wcn->hw);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ctl->skb = NULL;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun ctl = ctl->next;
447*4882a593Smuzhiyun } while (ctl != ch->head_blk_ctl);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ch->tail_blk_ctl = ctl;
450*4882a593Smuzhiyun spin_unlock_irqrestore(&ch->lock, flags);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
wcn36xx_irq_tx_complete(int irq,void * dev)453*4882a593Smuzhiyun static irqreturn_t wcn36xx_irq_tx_complete(int irq, void *dev)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct wcn36xx *wcn = (struct wcn36xx *)dev;
456*4882a593Smuzhiyun int int_src, int_reason;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_INT_SRC_RAW_REG, &int_src);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (int_src & WCN36XX_INT_MASK_CHAN_TX_H) {
461*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn,
462*4882a593Smuzhiyun WCN36XX_DXE_CH_STATUS_REG_ADDR_TX_H,
463*4882a593Smuzhiyun &int_reason);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
466*4882a593Smuzhiyun WCN36XX_DXE_0_INT_CLR,
467*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_H);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_ERR_MASK ) {
470*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
471*4882a593Smuzhiyun WCN36XX_DXE_0_INT_ERR_CLR,
472*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_H);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun wcn36xx_err("DXE IRQ reported error: 0x%x in high TX channel\n",
475*4882a593Smuzhiyun int_src);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_DONE_MASK) {
479*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
480*4882a593Smuzhiyun WCN36XX_DXE_0_INT_DONE_CLR,
481*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_H);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_ED_MASK) {
485*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
486*4882a593Smuzhiyun WCN36XX_DXE_0_INT_ED_CLR,
487*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_H);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE, "dxe tx ready high, reason %08x\n",
491*4882a593Smuzhiyun int_reason);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (int_reason & (WCN36XX_CH_STAT_INT_DONE_MASK |
494*4882a593Smuzhiyun WCN36XX_CH_STAT_INT_ED_MASK)) {
495*4882a593Smuzhiyun reap_tx_dxes(wcn, &wcn->dxe_tx_h_ch);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (int_src & WCN36XX_INT_MASK_CHAN_TX_L) {
500*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn,
501*4882a593Smuzhiyun WCN36XX_DXE_CH_STATUS_REG_ADDR_TX_L,
502*4882a593Smuzhiyun &int_reason);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
505*4882a593Smuzhiyun WCN36XX_DXE_0_INT_CLR,
506*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_L);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_ERR_MASK ) {
509*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
510*4882a593Smuzhiyun WCN36XX_DXE_0_INT_ERR_CLR,
511*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_L);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun wcn36xx_err("DXE IRQ reported error: 0x%x in low TX channel\n",
514*4882a593Smuzhiyun int_src);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_DONE_MASK) {
518*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
519*4882a593Smuzhiyun WCN36XX_DXE_0_INT_DONE_CLR,
520*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_L);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_ED_MASK) {
524*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
525*4882a593Smuzhiyun WCN36XX_DXE_0_INT_ED_CLR,
526*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_TX_L);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE, "dxe tx ready low, reason %08x\n",
530*4882a593Smuzhiyun int_reason);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (int_reason & (WCN36XX_CH_STAT_INT_DONE_MASK |
533*4882a593Smuzhiyun WCN36XX_CH_STAT_INT_ED_MASK)) {
534*4882a593Smuzhiyun reap_tx_dxes(wcn, &wcn->dxe_tx_l_ch);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun return IRQ_HANDLED;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
wcn36xx_irq_rx_ready(int irq,void * dev)541*4882a593Smuzhiyun static irqreturn_t wcn36xx_irq_rx_ready(int irq, void *dev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct wcn36xx *wcn = (struct wcn36xx *)dev;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun wcn36xx_dxe_rx_frame(wcn);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return IRQ_HANDLED;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
wcn36xx_dxe_request_irqs(struct wcn36xx * wcn)550*4882a593Smuzhiyun static int wcn36xx_dxe_request_irqs(struct wcn36xx *wcn)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun int ret;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun ret = request_irq(wcn->tx_irq, wcn36xx_irq_tx_complete,
555*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, "wcn36xx_tx", wcn);
556*4882a593Smuzhiyun if (ret) {
557*4882a593Smuzhiyun wcn36xx_err("failed to alloc tx irq\n");
558*4882a593Smuzhiyun goto out_err;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun ret = request_irq(wcn->rx_irq, wcn36xx_irq_rx_ready, IRQF_TRIGGER_HIGH,
562*4882a593Smuzhiyun "wcn36xx_rx", wcn);
563*4882a593Smuzhiyun if (ret) {
564*4882a593Smuzhiyun wcn36xx_err("failed to alloc rx irq\n");
565*4882a593Smuzhiyun goto out_txirq;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun enable_irq_wake(wcn->rx_irq);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun return 0;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun out_txirq:
573*4882a593Smuzhiyun free_irq(wcn->tx_irq, wcn);
574*4882a593Smuzhiyun out_err:
575*4882a593Smuzhiyun return ret;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
wcn36xx_rx_handle_packets(struct wcn36xx * wcn,struct wcn36xx_dxe_ch * ch,u32 ctrl,u32 en_mask,u32 int_mask,u32 status_reg)579*4882a593Smuzhiyun static int wcn36xx_rx_handle_packets(struct wcn36xx *wcn,
580*4882a593Smuzhiyun struct wcn36xx_dxe_ch *ch,
581*4882a593Smuzhiyun u32 ctrl,
582*4882a593Smuzhiyun u32 en_mask,
583*4882a593Smuzhiyun u32 int_mask,
584*4882a593Smuzhiyun u32 status_reg)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct wcn36xx_dxe_desc *dxe;
587*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *ctl;
588*4882a593Smuzhiyun dma_addr_t dma_addr;
589*4882a593Smuzhiyun struct sk_buff *skb;
590*4882a593Smuzhiyun u32 int_reason;
591*4882a593Smuzhiyun int ret;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn, status_reg, &int_reason);
594*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_0_INT_CLR, int_mask);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_ERR_MASK) {
597*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
598*4882a593Smuzhiyun WCN36XX_DXE_0_INT_ERR_CLR,
599*4882a593Smuzhiyun int_mask);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun wcn36xx_err("DXE IRQ reported error on RX channel\n");
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_DONE_MASK)
605*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
606*4882a593Smuzhiyun WCN36XX_DXE_0_INT_DONE_CLR,
607*4882a593Smuzhiyun int_mask);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (int_reason & WCN36XX_CH_STAT_INT_ED_MASK)
610*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
611*4882a593Smuzhiyun WCN36XX_DXE_0_INT_ED_CLR,
612*4882a593Smuzhiyun int_mask);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (!(int_reason & (WCN36XX_CH_STAT_INT_DONE_MASK |
615*4882a593Smuzhiyun WCN36XX_CH_STAT_INT_ED_MASK)))
616*4882a593Smuzhiyun return 0;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun spin_lock(&ch->lock);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun ctl = ch->head_blk_ctl;
621*4882a593Smuzhiyun dxe = ctl->desc;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun while (!(READ_ONCE(dxe->ctrl) & WCN36xx_DXE_CTRL_VLD)) {
624*4882a593Smuzhiyun /* do not read until we own DMA descriptor */
625*4882a593Smuzhiyun dma_rmb();
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* read/modify DMA descriptor */
628*4882a593Smuzhiyun skb = ctl->skb;
629*4882a593Smuzhiyun dma_addr = dxe->dst_addr_l;
630*4882a593Smuzhiyun ret = wcn36xx_dxe_fill_skb(wcn->dev, ctl, GFP_ATOMIC);
631*4882a593Smuzhiyun if (0 == ret) {
632*4882a593Smuzhiyun /* new skb allocation ok. Use the new one and queue
633*4882a593Smuzhiyun * the old one to network system.
634*4882a593Smuzhiyun */
635*4882a593Smuzhiyun dma_unmap_single(wcn->dev, dma_addr, WCN36XX_PKT_SIZE,
636*4882a593Smuzhiyun DMA_FROM_DEVICE);
637*4882a593Smuzhiyun wcn36xx_rx_skb(wcn, skb);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun /* else keep old skb not submitted and reuse it for rx DMA
640*4882a593Smuzhiyun * (dropping the packet that it contained)
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* flush descriptor changes before re-marking as valid */
644*4882a593Smuzhiyun dma_wmb();
645*4882a593Smuzhiyun dxe->ctrl = ctrl;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun ctl = ctl->next;
648*4882a593Smuzhiyun dxe = ctl->desc;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_ENCH_ADDR, en_mask);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun ch->head_blk_ctl = ctl;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun spin_unlock(&ch->lock);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
wcn36xx_dxe_rx_frame(struct wcn36xx * wcn)659*4882a593Smuzhiyun void wcn36xx_dxe_rx_frame(struct wcn36xx *wcn)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun int int_src;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_INT_SRC_RAW_REG, &int_src);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* RX_LOW_PRI */
666*4882a593Smuzhiyun if (int_src & WCN36XX_DXE_INT_CH1_MASK)
667*4882a593Smuzhiyun wcn36xx_rx_handle_packets(wcn, &wcn->dxe_rx_l_ch,
668*4882a593Smuzhiyun WCN36XX_DXE_CTRL_RX_L,
669*4882a593Smuzhiyun WCN36XX_DXE_INT_CH1_MASK,
670*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_RX_L,
671*4882a593Smuzhiyun WCN36XX_DXE_CH_STATUS_REG_ADDR_RX_L);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* RX_HIGH_PRI */
674*4882a593Smuzhiyun if (int_src & WCN36XX_DXE_INT_CH3_MASK)
675*4882a593Smuzhiyun wcn36xx_rx_handle_packets(wcn, &wcn->dxe_rx_h_ch,
676*4882a593Smuzhiyun WCN36XX_DXE_CTRL_RX_H,
677*4882a593Smuzhiyun WCN36XX_DXE_INT_CH3_MASK,
678*4882a593Smuzhiyun WCN36XX_INT_MASK_CHAN_RX_H,
679*4882a593Smuzhiyun WCN36XX_DXE_CH_STATUS_REG_ADDR_RX_H);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (!int_src)
682*4882a593Smuzhiyun wcn36xx_warn("No DXE interrupt pending\n");
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
wcn36xx_dxe_allocate_mem_pools(struct wcn36xx * wcn)685*4882a593Smuzhiyun int wcn36xx_dxe_allocate_mem_pools(struct wcn36xx *wcn)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun size_t s;
688*4882a593Smuzhiyun void *cpu_addr;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* Allocate BD headers for MGMT frames */
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Where this come from ask QC */
693*4882a593Smuzhiyun wcn->mgmt_mem_pool.chunk_size = WCN36XX_BD_CHUNK_SIZE +
694*4882a593Smuzhiyun 16 - (WCN36XX_BD_CHUNK_SIZE % 8);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun s = wcn->mgmt_mem_pool.chunk_size * WCN36XX_DXE_CH_DESC_NUMB_TX_H;
697*4882a593Smuzhiyun cpu_addr = dma_alloc_coherent(wcn->dev, s,
698*4882a593Smuzhiyun &wcn->mgmt_mem_pool.phy_addr,
699*4882a593Smuzhiyun GFP_KERNEL);
700*4882a593Smuzhiyun if (!cpu_addr)
701*4882a593Smuzhiyun goto out_err;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun wcn->mgmt_mem_pool.virt_addr = cpu_addr;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* Allocate BD headers for DATA frames */
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* Where this come from ask QC */
708*4882a593Smuzhiyun wcn->data_mem_pool.chunk_size = WCN36XX_BD_CHUNK_SIZE +
709*4882a593Smuzhiyun 16 - (WCN36XX_BD_CHUNK_SIZE % 8);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun s = wcn->data_mem_pool.chunk_size * WCN36XX_DXE_CH_DESC_NUMB_TX_L;
712*4882a593Smuzhiyun cpu_addr = dma_alloc_coherent(wcn->dev, s,
713*4882a593Smuzhiyun &wcn->data_mem_pool.phy_addr,
714*4882a593Smuzhiyun GFP_KERNEL);
715*4882a593Smuzhiyun if (!cpu_addr)
716*4882a593Smuzhiyun goto out_err;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun wcn->data_mem_pool.virt_addr = cpu_addr;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun out_err:
723*4882a593Smuzhiyun wcn36xx_dxe_free_mem_pools(wcn);
724*4882a593Smuzhiyun wcn36xx_err("Failed to allocate BD mempool\n");
725*4882a593Smuzhiyun return -ENOMEM;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
wcn36xx_dxe_free_mem_pools(struct wcn36xx * wcn)728*4882a593Smuzhiyun void wcn36xx_dxe_free_mem_pools(struct wcn36xx *wcn)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun if (wcn->mgmt_mem_pool.virt_addr)
731*4882a593Smuzhiyun dma_free_coherent(wcn->dev, wcn->mgmt_mem_pool.chunk_size *
732*4882a593Smuzhiyun WCN36XX_DXE_CH_DESC_NUMB_TX_H,
733*4882a593Smuzhiyun wcn->mgmt_mem_pool.virt_addr,
734*4882a593Smuzhiyun wcn->mgmt_mem_pool.phy_addr);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (wcn->data_mem_pool.virt_addr) {
737*4882a593Smuzhiyun dma_free_coherent(wcn->dev, wcn->data_mem_pool.chunk_size *
738*4882a593Smuzhiyun WCN36XX_DXE_CH_DESC_NUMB_TX_L,
739*4882a593Smuzhiyun wcn->data_mem_pool.virt_addr,
740*4882a593Smuzhiyun wcn->data_mem_pool.phy_addr);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
wcn36xx_dxe_tx_frame(struct wcn36xx * wcn,struct wcn36xx_vif * vif_priv,struct wcn36xx_tx_bd * bd,struct sk_buff * skb,bool is_low)744*4882a593Smuzhiyun int wcn36xx_dxe_tx_frame(struct wcn36xx *wcn,
745*4882a593Smuzhiyun struct wcn36xx_vif *vif_priv,
746*4882a593Smuzhiyun struct wcn36xx_tx_bd *bd,
747*4882a593Smuzhiyun struct sk_buff *skb,
748*4882a593Smuzhiyun bool is_low)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct wcn36xx_dxe_desc *desc_bd, *desc_skb;
751*4882a593Smuzhiyun struct wcn36xx_dxe_ctl *ctl_bd, *ctl_skb;
752*4882a593Smuzhiyun struct wcn36xx_dxe_ch *ch = NULL;
753*4882a593Smuzhiyun unsigned long flags;
754*4882a593Smuzhiyun int ret;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun ch = is_low ? &wcn->dxe_tx_l_ch : &wcn->dxe_tx_h_ch;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun spin_lock_irqsave(&ch->lock, flags);
759*4882a593Smuzhiyun ctl_bd = ch->head_blk_ctl;
760*4882a593Smuzhiyun ctl_skb = ctl_bd->next;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /*
763*4882a593Smuzhiyun * If skb is not null that means that we reached the tail of the ring
764*4882a593Smuzhiyun * hence ring is full. Stop queues to let mac80211 back off until ring
765*4882a593Smuzhiyun * has an empty slot again.
766*4882a593Smuzhiyun */
767*4882a593Smuzhiyun if (NULL != ctl_skb->skb) {
768*4882a593Smuzhiyun ieee80211_stop_queues(wcn->hw);
769*4882a593Smuzhiyun wcn->queues_stopped = true;
770*4882a593Smuzhiyun spin_unlock_irqrestore(&ch->lock, flags);
771*4882a593Smuzhiyun return -EBUSY;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (unlikely(ctl_skb->bd_cpu_addr)) {
775*4882a593Smuzhiyun wcn36xx_err("bd_cpu_addr cannot be NULL for skb DXE\n");
776*4882a593Smuzhiyun ret = -EINVAL;
777*4882a593Smuzhiyun goto unlock;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun desc_bd = ctl_bd->desc;
781*4882a593Smuzhiyun desc_skb = ctl_skb->desc;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun ctl_bd->skb = NULL;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* write buffer descriptor */
786*4882a593Smuzhiyun memcpy(ctl_bd->bd_cpu_addr, bd, sizeof(*bd));
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* Set source address of the BD we send */
789*4882a593Smuzhiyun desc_bd->src_addr_l = ctl_bd->bd_phy_addr;
790*4882a593Smuzhiyun desc_bd->dst_addr_l = ch->dxe_wq;
791*4882a593Smuzhiyun desc_bd->fr_len = sizeof(struct wcn36xx_tx_bd);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun wcn36xx_dbg(WCN36XX_DBG_DXE, "DXE TX\n");
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP, "DESC1 >>> ",
796*4882a593Smuzhiyun (char *)desc_bd, sizeof(*desc_bd));
797*4882a593Smuzhiyun wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP,
798*4882a593Smuzhiyun "BD >>> ", (char *)ctl_bd->bd_cpu_addr,
799*4882a593Smuzhiyun sizeof(struct wcn36xx_tx_bd));
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun desc_skb->src_addr_l = dma_map_single(wcn->dev,
802*4882a593Smuzhiyun skb->data,
803*4882a593Smuzhiyun skb->len,
804*4882a593Smuzhiyun DMA_TO_DEVICE);
805*4882a593Smuzhiyun if (dma_mapping_error(wcn->dev, desc_skb->src_addr_l)) {
806*4882a593Smuzhiyun dev_err(wcn->dev, "unable to DMA map src_addr_l\n");
807*4882a593Smuzhiyun ret = -ENOMEM;
808*4882a593Smuzhiyun goto unlock;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun ctl_skb->skb = skb;
812*4882a593Smuzhiyun desc_skb->dst_addr_l = ch->dxe_wq;
813*4882a593Smuzhiyun desc_skb->fr_len = ctl_skb->skb->len;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP, "DESC2 >>> ",
816*4882a593Smuzhiyun (char *)desc_skb, sizeof(*desc_skb));
817*4882a593Smuzhiyun wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP, "SKB >>> ",
818*4882a593Smuzhiyun (char *)ctl_skb->skb->data, ctl_skb->skb->len);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* Move the head of the ring to the next empty descriptor */
821*4882a593Smuzhiyun ch->head_blk_ctl = ctl_skb->next;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /* Commit all previous writes and set descriptors to VALID */
824*4882a593Smuzhiyun wmb();
825*4882a593Smuzhiyun desc_skb->ctrl = ch->ctrl_skb;
826*4882a593Smuzhiyun wmb();
827*4882a593Smuzhiyun desc_bd->ctrl = ch->ctrl_bd;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /*
830*4882a593Smuzhiyun * When connected and trying to send data frame chip can be in sleep
831*4882a593Smuzhiyun * mode and writing to the register will not wake up the chip. Instead
832*4882a593Smuzhiyun * notify chip about new frame through SMSM bus.
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun if (is_low && vif_priv->pw_state == WCN36XX_BMPS) {
835*4882a593Smuzhiyun qcom_smem_state_update_bits(wcn->tx_rings_empty_state,
836*4882a593Smuzhiyun WCN36XX_SMSM_WLAN_TX_ENABLE,
837*4882a593Smuzhiyun WCN36XX_SMSM_WLAN_TX_ENABLE);
838*4882a593Smuzhiyun } else {
839*4882a593Smuzhiyun /* indicate End Of Packet and generate interrupt on descriptor
840*4882a593Smuzhiyun * done.
841*4882a593Smuzhiyun */
842*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
843*4882a593Smuzhiyun ch->reg_ctrl, ch->def_ctrl);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun ret = 0;
847*4882a593Smuzhiyun unlock:
848*4882a593Smuzhiyun spin_unlock_irqrestore(&ch->lock, flags);
849*4882a593Smuzhiyun return ret;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
wcn36xx_dxe_init(struct wcn36xx * wcn)852*4882a593Smuzhiyun int wcn36xx_dxe_init(struct wcn36xx *wcn)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun int reg_data = 0, ret;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun reg_data = WCN36XX_DXE_REG_RESET;
857*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_REG_CSR_RESET, reg_data);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* Select channels for rx avail and xfer done interrupts... */
860*4882a593Smuzhiyun reg_data = (WCN36XX_DXE_INT_CH3_MASK | WCN36XX_DXE_INT_CH1_MASK) << 16 |
861*4882a593Smuzhiyun WCN36XX_DXE_INT_CH0_MASK | WCN36XX_DXE_INT_CH4_MASK;
862*4882a593Smuzhiyun if (wcn->is_pronto)
863*4882a593Smuzhiyun wcn36xx_ccu_write_register(wcn, WCN36XX_CCU_DXE_INT_SELECT_PRONTO, reg_data);
864*4882a593Smuzhiyun else
865*4882a593Smuzhiyun wcn36xx_ccu_write_register(wcn, WCN36XX_CCU_DXE_INT_SELECT_RIVA, reg_data);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /***************************************/
868*4882a593Smuzhiyun /* Init descriptors for TX LOW channel */
869*4882a593Smuzhiyun /***************************************/
870*4882a593Smuzhiyun ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_tx_l_ch);
871*4882a593Smuzhiyun if (ret) {
872*4882a593Smuzhiyun dev_err(wcn->dev, "Error allocating descriptor\n");
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun wcn36xx_dxe_init_tx_bd(&wcn->dxe_tx_l_ch, &wcn->data_mem_pool);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Write channel head to a NEXT register */
878*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_TX_L,
879*4882a593Smuzhiyun wcn->dxe_tx_l_ch.head_blk_ctl->desc_phy_addr);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* Program DMA destination addr for TX LOW */
882*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
883*4882a593Smuzhiyun WCN36XX_DXE_CH_DEST_ADDR_TX_L,
884*4882a593Smuzhiyun WCN36XX_DXE_WQ_TX_L);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_REG_CH_EN, ®_data);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /***************************************/
889*4882a593Smuzhiyun /* Init descriptors for TX HIGH channel */
890*4882a593Smuzhiyun /***************************************/
891*4882a593Smuzhiyun ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_tx_h_ch);
892*4882a593Smuzhiyun if (ret) {
893*4882a593Smuzhiyun dev_err(wcn->dev, "Error allocating descriptor\n");
894*4882a593Smuzhiyun goto out_err_txh_ch;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun wcn36xx_dxe_init_tx_bd(&wcn->dxe_tx_h_ch, &wcn->mgmt_mem_pool);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* Write channel head to a NEXT register */
900*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_TX_H,
901*4882a593Smuzhiyun wcn->dxe_tx_h_ch.head_blk_ctl->desc_phy_addr);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* Program DMA destination addr for TX HIGH */
904*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
905*4882a593Smuzhiyun WCN36XX_DXE_CH_DEST_ADDR_TX_H,
906*4882a593Smuzhiyun WCN36XX_DXE_WQ_TX_H);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_REG_CH_EN, ®_data);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /***************************************/
911*4882a593Smuzhiyun /* Init descriptors for RX LOW channel */
912*4882a593Smuzhiyun /***************************************/
913*4882a593Smuzhiyun ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_rx_l_ch);
914*4882a593Smuzhiyun if (ret) {
915*4882a593Smuzhiyun dev_err(wcn->dev, "Error allocating descriptor\n");
916*4882a593Smuzhiyun goto out_err_rxl_ch;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* For RX we need to preallocated buffers */
920*4882a593Smuzhiyun wcn36xx_dxe_ch_alloc_skb(wcn, &wcn->dxe_rx_l_ch);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* Write channel head to a NEXT register */
923*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_RX_L,
924*4882a593Smuzhiyun wcn->dxe_rx_l_ch.head_blk_ctl->desc_phy_addr);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Write DMA source address */
927*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
928*4882a593Smuzhiyun WCN36XX_DXE_CH_SRC_ADDR_RX_L,
929*4882a593Smuzhiyun WCN36XX_DXE_WQ_RX_L);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* Program preallocated destination address */
932*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
933*4882a593Smuzhiyun WCN36XX_DXE_CH_DEST_ADDR_RX_L,
934*4882a593Smuzhiyun wcn->dxe_rx_l_ch.head_blk_ctl->desc->phy_next_l);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* Enable default control registers */
937*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
938*4882a593Smuzhiyun WCN36XX_DXE_REG_CTL_RX_L,
939*4882a593Smuzhiyun WCN36XX_DXE_CH_DEFAULT_CTL_RX_L);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /***************************************/
942*4882a593Smuzhiyun /* Init descriptors for RX HIGH channel */
943*4882a593Smuzhiyun /***************************************/
944*4882a593Smuzhiyun ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_rx_h_ch);
945*4882a593Smuzhiyun if (ret) {
946*4882a593Smuzhiyun dev_err(wcn->dev, "Error allocating descriptor\n");
947*4882a593Smuzhiyun goto out_err_rxh_ch;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* For RX we need to prealocat buffers */
951*4882a593Smuzhiyun wcn36xx_dxe_ch_alloc_skb(wcn, &wcn->dxe_rx_h_ch);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Write chanel head to a NEXT register */
954*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_RX_H,
955*4882a593Smuzhiyun wcn->dxe_rx_h_ch.head_blk_ctl->desc_phy_addr);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* Write DMA source address */
958*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
959*4882a593Smuzhiyun WCN36XX_DXE_CH_SRC_ADDR_RX_H,
960*4882a593Smuzhiyun WCN36XX_DXE_WQ_RX_H);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* Program preallocated destination address */
963*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
964*4882a593Smuzhiyun WCN36XX_DXE_CH_DEST_ADDR_RX_H,
965*4882a593Smuzhiyun wcn->dxe_rx_h_ch.head_blk_ctl->desc->phy_next_l);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* Enable default control registers */
968*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn,
969*4882a593Smuzhiyun WCN36XX_DXE_REG_CTL_RX_H,
970*4882a593Smuzhiyun WCN36XX_DXE_CH_DEFAULT_CTL_RX_H);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun ret = wcn36xx_dxe_request_irqs(wcn);
973*4882a593Smuzhiyun if (ret < 0)
974*4882a593Smuzhiyun goto out_err_irq;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun timer_setup(&wcn->tx_ack_timer, wcn36xx_dxe_tx_timer, 0);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* Enable channel interrupts */
979*4882a593Smuzhiyun wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_TX_L);
980*4882a593Smuzhiyun wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_TX_H);
981*4882a593Smuzhiyun wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_RX_L);
982*4882a593Smuzhiyun wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_RX_H);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun return 0;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun out_err_irq:
987*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_rx_h_ch);
988*4882a593Smuzhiyun out_err_rxh_ch:
989*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_rx_l_ch);
990*4882a593Smuzhiyun out_err_rxl_ch:
991*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_tx_h_ch);
992*4882a593Smuzhiyun out_err_txh_ch:
993*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_tx_l_ch);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun return ret;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
wcn36xx_dxe_deinit(struct wcn36xx * wcn)998*4882a593Smuzhiyun void wcn36xx_dxe_deinit(struct wcn36xx *wcn)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun int reg_data = 0;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /* Disable channel interrupts */
1003*4882a593Smuzhiyun wcn36xx_dxe_disable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_RX_H);
1004*4882a593Smuzhiyun wcn36xx_dxe_disable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_RX_L);
1005*4882a593Smuzhiyun wcn36xx_dxe_disable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_TX_H);
1006*4882a593Smuzhiyun wcn36xx_dxe_disable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_TX_L);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun free_irq(wcn->tx_irq, wcn);
1009*4882a593Smuzhiyun free_irq(wcn->rx_irq, wcn);
1010*4882a593Smuzhiyun del_timer(&wcn->tx_ack_timer);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (wcn->tx_ack_skb) {
1013*4882a593Smuzhiyun ieee80211_tx_status_irqsafe(wcn->hw, wcn->tx_ack_skb);
1014*4882a593Smuzhiyun wcn->tx_ack_skb = NULL;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* Put the DXE block into reset before freeing memory */
1018*4882a593Smuzhiyun reg_data = WCN36XX_DXE_REG_RESET;
1019*4882a593Smuzhiyun wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_REG_CSR_RESET, reg_data);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun wcn36xx_dxe_ch_free_skbs(wcn, &wcn->dxe_rx_l_ch);
1022*4882a593Smuzhiyun wcn36xx_dxe_ch_free_skbs(wcn, &wcn->dxe_rx_h_ch);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_tx_l_ch);
1025*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_tx_h_ch);
1026*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_rx_l_ch);
1027*4882a593Smuzhiyun wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_rx_h_ch);
1028*4882a593Smuzhiyun }
1029