1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Shared Atheros AR9170 Header
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * RX/TX meta descriptor format
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2008, Johannes Berg <johannes@sipsolutions.net>
7*4882a593Smuzhiyun * Copyright 2009-2011 Christian Lamparter <chunkeey@googlemail.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
11*4882a593Smuzhiyun * the Free Software Foundation; either version 2 of the License.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16*4882a593Smuzhiyun * GNU General Public License for more details.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
19*4882a593Smuzhiyun * along with this program; see the file COPYING. If not, see
20*4882a593Smuzhiyun * http://www.gnu.org/licenses/.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and
23*4882a593Smuzhiyun * permission notice:
24*4882a593Smuzhiyun * Copyright (c) 2007-2008 Atheros Communications, Inc.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
27*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
28*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
31*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
32*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
33*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
34*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
35*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
36*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifndef __CARL9170_SHARED_WLAN_H
40*4882a593Smuzhiyun #define __CARL9170_SHARED_WLAN_H
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include "fwcmd.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define AR9170_RX_PHY_RATE_CCK_1M 0x0a
45*4882a593Smuzhiyun #define AR9170_RX_PHY_RATE_CCK_2M 0x14
46*4882a593Smuzhiyun #define AR9170_RX_PHY_RATE_CCK_5M 0x37
47*4882a593Smuzhiyun #define AR9170_RX_PHY_RATE_CCK_11M 0x6e
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define AR9170_ENC_ALG_NONE 0x0
50*4882a593Smuzhiyun #define AR9170_ENC_ALG_WEP64 0x1
51*4882a593Smuzhiyun #define AR9170_ENC_ALG_TKIP 0x2
52*4882a593Smuzhiyun #define AR9170_ENC_ALG_AESCCMP 0x4
53*4882a593Smuzhiyun #define AR9170_ENC_ALG_WEP128 0x5
54*4882a593Smuzhiyun #define AR9170_ENC_ALG_WEP256 0x6
55*4882a593Smuzhiyun #define AR9170_ENC_ALG_CENC 0x7
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define AR9170_RX_ENC_SOFTWARE 0x8
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define AR9170_RX_STATUS_MODULATION 0x03
60*4882a593Smuzhiyun #define AR9170_RX_STATUS_MODULATION_S 0
61*4882a593Smuzhiyun #define AR9170_RX_STATUS_MODULATION_CCK 0x00
62*4882a593Smuzhiyun #define AR9170_RX_STATUS_MODULATION_OFDM 0x01
63*4882a593Smuzhiyun #define AR9170_RX_STATUS_MODULATION_HT 0x02
64*4882a593Smuzhiyun #define AR9170_RX_STATUS_MODULATION_DUPOFDM 0x03
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* depends on modulation */
67*4882a593Smuzhiyun #define AR9170_RX_STATUS_SHORT_PREAMBLE 0x08
68*4882a593Smuzhiyun #define AR9170_RX_STATUS_GREENFIELD 0x08
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define AR9170_RX_STATUS_MPDU 0x30
71*4882a593Smuzhiyun #define AR9170_RX_STATUS_MPDU_S 4
72*4882a593Smuzhiyun #define AR9170_RX_STATUS_MPDU_SINGLE 0x00
73*4882a593Smuzhiyun #define AR9170_RX_STATUS_MPDU_FIRST 0x20
74*4882a593Smuzhiyun #define AR9170_RX_STATUS_MPDU_MIDDLE 0x30
75*4882a593Smuzhiyun #define AR9170_RX_STATUS_MPDU_LAST 0x10
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define AR9170_RX_STATUS_CONT_AGGR 0x40
78*4882a593Smuzhiyun #define AR9170_RX_STATUS_TOTAL_ERROR 0x80
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define AR9170_RX_ERROR_RXTO 0x01
81*4882a593Smuzhiyun #define AR9170_RX_ERROR_OVERRUN 0x02
82*4882a593Smuzhiyun #define AR9170_RX_ERROR_DECRYPT 0x04
83*4882a593Smuzhiyun #define AR9170_RX_ERROR_FCS 0x08
84*4882a593Smuzhiyun #define AR9170_RX_ERROR_WRONG_RA 0x10
85*4882a593Smuzhiyun #define AR9170_RX_ERROR_PLCP 0x20
86*4882a593Smuzhiyun #define AR9170_RX_ERROR_MMIC 0x40
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* these are either-or */
89*4882a593Smuzhiyun #define AR9170_TX_MAC_PROT_RTS 0x0001
90*4882a593Smuzhiyun #define AR9170_TX_MAC_PROT_CTS 0x0002
91*4882a593Smuzhiyun #define AR9170_TX_MAC_PROT 0x0003
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define AR9170_TX_MAC_NO_ACK 0x0004
94*4882a593Smuzhiyun /* if unset, MAC will only do SIFS space before frame */
95*4882a593Smuzhiyun #define AR9170_TX_MAC_BACKOFF 0x0008
96*4882a593Smuzhiyun #define AR9170_TX_MAC_BURST 0x0010
97*4882a593Smuzhiyun #define AR9170_TX_MAC_AGGR 0x0020
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* encryption is a two-bit field */
100*4882a593Smuzhiyun #define AR9170_TX_MAC_ENCR_NONE 0x0000
101*4882a593Smuzhiyun #define AR9170_TX_MAC_ENCR_RC4 0x0040
102*4882a593Smuzhiyun #define AR9170_TX_MAC_ENCR_CENC 0x0080
103*4882a593Smuzhiyun #define AR9170_TX_MAC_ENCR_AES 0x00c0
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define AR9170_TX_MAC_MMIC 0x0100
106*4882a593Smuzhiyun #define AR9170_TX_MAC_HW_DURATION 0x0200
107*4882a593Smuzhiyun #define AR9170_TX_MAC_QOS_S 10
108*4882a593Smuzhiyun #define AR9170_TX_MAC_QOS 0x0c00
109*4882a593Smuzhiyun #define AR9170_TX_MAC_DISABLE_TXOP 0x1000
110*4882a593Smuzhiyun #define AR9170_TX_MAC_TXOP_RIFS 0x2000
111*4882a593Smuzhiyun #define AR9170_TX_MAC_IMM_BA 0x4000
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* either-or */
114*4882a593Smuzhiyun #define AR9170_TX_PHY_MOD_CCK 0x00000000
115*4882a593Smuzhiyun #define AR9170_TX_PHY_MOD_OFDM 0x00000001
116*4882a593Smuzhiyun #define AR9170_TX_PHY_MOD_HT 0x00000002
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* depends on modulation */
119*4882a593Smuzhiyun #define AR9170_TX_PHY_SHORT_PREAMBLE 0x00000004
120*4882a593Smuzhiyun #define AR9170_TX_PHY_GREENFIELD 0x00000004
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define AR9170_TX_PHY_BW_S 3
123*4882a593Smuzhiyun #define AR9170_TX_PHY_BW (3 << AR9170_TX_PHY_BW_SHIFT)
124*4882a593Smuzhiyun #define AR9170_TX_PHY_BW_20MHZ 0
125*4882a593Smuzhiyun #define AR9170_TX_PHY_BW_40MHZ 2
126*4882a593Smuzhiyun #define AR9170_TX_PHY_BW_40MHZ_DUP 3
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define AR9170_TX_PHY_TX_HEAVY_CLIP_S 6
129*4882a593Smuzhiyun #define AR9170_TX_PHY_TX_HEAVY_CLIP (7 << \
130*4882a593Smuzhiyun AR9170_TX_PHY_TX_HEAVY_CLIP_S)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define AR9170_TX_PHY_TX_PWR_S 9
133*4882a593Smuzhiyun #define AR9170_TX_PHY_TX_PWR (0x3f << \
134*4882a593Smuzhiyun AR9170_TX_PHY_TX_PWR_S)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define AR9170_TX_PHY_TXCHAIN_S 15
137*4882a593Smuzhiyun #define AR9170_TX_PHY_TXCHAIN (7 << \
138*4882a593Smuzhiyun AR9170_TX_PHY_TXCHAIN_S)
139*4882a593Smuzhiyun #define AR9170_TX_PHY_TXCHAIN_1 1
140*4882a593Smuzhiyun /* use for cck, ofdm 6/9/12/18/24 and HT if capable */
141*4882a593Smuzhiyun #define AR9170_TX_PHY_TXCHAIN_2 5
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define AR9170_TX_PHY_MCS_S 18
144*4882a593Smuzhiyun #define AR9170_TX_PHY_MCS (0x7f << \
145*4882a593Smuzhiyun AR9170_TX_PHY_MCS_S)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define AR9170_TX_PHY_RATE_CCK_1M 0x0
148*4882a593Smuzhiyun #define AR9170_TX_PHY_RATE_CCK_2M 0x1
149*4882a593Smuzhiyun #define AR9170_TX_PHY_RATE_CCK_5M 0x2
150*4882a593Smuzhiyun #define AR9170_TX_PHY_RATE_CCK_11M 0x3
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* same as AR9170_RX_PHY_RATE */
153*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_6M 0xb
154*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_9M 0xf
155*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_12M 0xa
156*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_18M 0xe
157*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_24M 0x9
158*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_36M 0xd
159*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_48M 0x8
160*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_OFDM_54M 0xc
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS0 0x0
163*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS1 0x1
164*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS2 0x2
165*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS3 0x3
166*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS4 0x4
167*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS5 0x5
168*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS6 0x6
169*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS7 0x7
170*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS8 0x8
171*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS9 0x9
172*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS10 0xa
173*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS11 0xb
174*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS12 0xc
175*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS13 0xd
176*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS14 0xe
177*4882a593Smuzhiyun #define AR9170_TXRX_PHY_RATE_HT_MCS15 0xf
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define AR9170_TX_PHY_SHORT_GI 0x80000000
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #ifdef __CARL9170FW__
182*4882a593Smuzhiyun struct ar9170_tx_hw_mac_control {
183*4882a593Smuzhiyun union {
184*4882a593Smuzhiyun struct {
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun * Beware of compiler bugs in all gcc pre 4.4!
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun u8 erp_prot:2;
190*4882a593Smuzhiyun u8 no_ack:1;
191*4882a593Smuzhiyun u8 backoff:1;
192*4882a593Smuzhiyun u8 burst:1;
193*4882a593Smuzhiyun u8 ampdu:1;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun u8 enc_mode:2;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun u8 hw_mmic:1;
198*4882a593Smuzhiyun u8 hw_duration:1;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun u8 qos_queue:2;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun u8 disable_txop:1;
203*4882a593Smuzhiyun u8 txop_rifs:1;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun u8 ba_end:1;
206*4882a593Smuzhiyun u8 probe:1;
207*4882a593Smuzhiyun } __packed;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun __le16 set;
210*4882a593Smuzhiyun } __packed;
211*4882a593Smuzhiyun } __packed;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct ar9170_tx_hw_phy_control {
214*4882a593Smuzhiyun union {
215*4882a593Smuzhiyun struct {
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * Beware of compiler bugs in all gcc pre 4.4!
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun u8 modulation:2;
221*4882a593Smuzhiyun u8 preamble:1;
222*4882a593Smuzhiyun u8 bandwidth:2;
223*4882a593Smuzhiyun u8:1;
224*4882a593Smuzhiyun u8 heavy_clip:3;
225*4882a593Smuzhiyun u8 tx_power:6;
226*4882a593Smuzhiyun u8 chains:3;
227*4882a593Smuzhiyun u8 mcs:7;
228*4882a593Smuzhiyun u8:6;
229*4882a593Smuzhiyun u8 short_gi:1;
230*4882a593Smuzhiyun } __packed;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun __le32 set;
233*4882a593Smuzhiyun } __packed;
234*4882a593Smuzhiyun } __packed;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun struct ar9170_tx_rate_info {
237*4882a593Smuzhiyun u8 tries:3;
238*4882a593Smuzhiyun u8 erp_prot:2;
239*4882a593Smuzhiyun u8 ampdu:1;
240*4882a593Smuzhiyun u8 free:2; /* free for use (e.g.:RIFS/TXOP/AMPDU) */
241*4882a593Smuzhiyun } __packed;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun struct carl9170_tx_superdesc {
244*4882a593Smuzhiyun __le16 len;
245*4882a593Smuzhiyun u8 rix;
246*4882a593Smuzhiyun u8 cnt;
247*4882a593Smuzhiyun u8 cookie;
248*4882a593Smuzhiyun u8 ampdu_density:3;
249*4882a593Smuzhiyun u8 ampdu_factor:2;
250*4882a593Smuzhiyun u8 ampdu_commit_density:1;
251*4882a593Smuzhiyun u8 ampdu_commit_factor:1;
252*4882a593Smuzhiyun u8 ampdu_unused_bit:1;
253*4882a593Smuzhiyun u8 queue:2;
254*4882a593Smuzhiyun u8 assign_seq:1;
255*4882a593Smuzhiyun u8 vif_id:3;
256*4882a593Smuzhiyun u8 fill_in_tsf:1;
257*4882a593Smuzhiyun u8 cab:1;
258*4882a593Smuzhiyun u8 padding2;
259*4882a593Smuzhiyun struct ar9170_tx_rate_info ri[CARL9170_TX_MAX_RATES];
260*4882a593Smuzhiyun struct ar9170_tx_hw_phy_control rr[CARL9170_TX_MAX_RETRY_RATES];
261*4882a593Smuzhiyun } __packed;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun struct ar9170_tx_hwdesc {
264*4882a593Smuzhiyun __le16 length;
265*4882a593Smuzhiyun struct ar9170_tx_hw_mac_control mac;
266*4882a593Smuzhiyun struct ar9170_tx_hw_phy_control phy;
267*4882a593Smuzhiyun } __packed;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun struct ar9170_tx_frame {
270*4882a593Smuzhiyun struct ar9170_tx_hwdesc hdr;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun union {
273*4882a593Smuzhiyun struct ieee80211_hdr i3e;
274*4882a593Smuzhiyun u8 payload[0];
275*4882a593Smuzhiyun } data;
276*4882a593Smuzhiyun } __packed;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun struct carl9170_tx_superframe {
279*4882a593Smuzhiyun struct carl9170_tx_superdesc s;
280*4882a593Smuzhiyun struct ar9170_tx_frame f;
281*4882a593Smuzhiyun } __packed __aligned(4);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #endif /* __CARL9170FW__ */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun struct _ar9170_tx_hwdesc {
286*4882a593Smuzhiyun __le16 length;
287*4882a593Smuzhiyun __le16 mac_control;
288*4882a593Smuzhiyun __le32 phy_control;
289*4882a593Smuzhiyun } __packed;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_DENSITY_S 0
292*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_DENSITY 0x7
293*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_FACTOR 0x18
294*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_FACTOR_S 3
295*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_COMMIT_DENSITY 0x20
296*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_COMMIT_DENSITY_S 5
297*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_COMMIT_FACTOR 0x40
298*4882a593Smuzhiyun #define CARL9170_TX_SUPER_AMPDU_COMMIT_FACTOR_S 6
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define CARL9170_TX_SUPER_MISC_QUEUE 0x3
301*4882a593Smuzhiyun #define CARL9170_TX_SUPER_MISC_QUEUE_S 0
302*4882a593Smuzhiyun #define CARL9170_TX_SUPER_MISC_ASSIGN_SEQ 0x4
303*4882a593Smuzhiyun #define CARL9170_TX_SUPER_MISC_VIF_ID 0x38
304*4882a593Smuzhiyun #define CARL9170_TX_SUPER_MISC_VIF_ID_S 3
305*4882a593Smuzhiyun #define CARL9170_TX_SUPER_MISC_FILL_IN_TSF 0x40
306*4882a593Smuzhiyun #define CARL9170_TX_SUPER_MISC_CAB 0x80
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #define CARL9170_TX_SUPER_RI_TRIES 0x7
309*4882a593Smuzhiyun #define CARL9170_TX_SUPER_RI_TRIES_S 0
310*4882a593Smuzhiyun #define CARL9170_TX_SUPER_RI_ERP_PROT 0x18
311*4882a593Smuzhiyun #define CARL9170_TX_SUPER_RI_ERP_PROT_S 3
312*4882a593Smuzhiyun #define CARL9170_TX_SUPER_RI_AMPDU 0x20
313*4882a593Smuzhiyun #define CARL9170_TX_SUPER_RI_AMPDU_S 5
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun struct _carl9170_tx_superdesc {
316*4882a593Smuzhiyun __le16 len;
317*4882a593Smuzhiyun u8 rix;
318*4882a593Smuzhiyun u8 cnt;
319*4882a593Smuzhiyun u8 cookie;
320*4882a593Smuzhiyun u8 ampdu_settings;
321*4882a593Smuzhiyun u8 misc;
322*4882a593Smuzhiyun u8 padding;
323*4882a593Smuzhiyun u8 ri[CARL9170_TX_MAX_RATES];
324*4882a593Smuzhiyun __le32 rr[CARL9170_TX_MAX_RETRY_RATES];
325*4882a593Smuzhiyun } __packed;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun struct _carl9170_tx_superframe {
328*4882a593Smuzhiyun struct _carl9170_tx_superdesc s;
329*4882a593Smuzhiyun struct _ar9170_tx_hwdesc f;
330*4882a593Smuzhiyun u8 frame_data[0];
331*4882a593Smuzhiyun } __packed __aligned(4);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun #define CARL9170_TX_SUPERDESC_LEN 24
334*4882a593Smuzhiyun #define AR9170_TX_HWDESC_LEN 8
335*4882a593Smuzhiyun #define CARL9170_TX_SUPERFRAME_LEN (CARL9170_TX_SUPERDESC_LEN + \
336*4882a593Smuzhiyun AR9170_TX_HWDESC_LEN)
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun struct ar9170_rx_head {
339*4882a593Smuzhiyun u8 plcp[12];
340*4882a593Smuzhiyun } __packed;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define AR9170_RX_HEAD_LEN 12
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun struct ar9170_rx_phystatus {
345*4882a593Smuzhiyun union {
346*4882a593Smuzhiyun struct {
347*4882a593Smuzhiyun u8 rssi_ant0, rssi_ant1, rssi_ant2,
348*4882a593Smuzhiyun rssi_ant0x, rssi_ant1x, rssi_ant2x,
349*4882a593Smuzhiyun rssi_combined;
350*4882a593Smuzhiyun } __packed;
351*4882a593Smuzhiyun u8 rssi[7];
352*4882a593Smuzhiyun } __packed;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun u8 evm_stream0[6], evm_stream1[6];
355*4882a593Smuzhiyun u8 phy_err;
356*4882a593Smuzhiyun } __packed;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #define AR9170_RX_PHYSTATUS_LEN 20
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun struct ar9170_rx_macstatus {
361*4882a593Smuzhiyun u8 SAidx, DAidx;
362*4882a593Smuzhiyun u8 error;
363*4882a593Smuzhiyun u8 status;
364*4882a593Smuzhiyun } __packed;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #define AR9170_RX_MACSTATUS_LEN 4
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun struct ar9170_rx_frame_single {
369*4882a593Smuzhiyun struct ar9170_rx_head phy_head;
370*4882a593Smuzhiyun struct ieee80211_hdr i3e;
371*4882a593Smuzhiyun struct ar9170_rx_phystatus phy_tail;
372*4882a593Smuzhiyun struct ar9170_rx_macstatus macstatus;
373*4882a593Smuzhiyun } __packed;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun struct ar9170_rx_frame_head {
376*4882a593Smuzhiyun struct ar9170_rx_head phy_head;
377*4882a593Smuzhiyun struct ieee80211_hdr i3e;
378*4882a593Smuzhiyun struct ar9170_rx_macstatus macstatus;
379*4882a593Smuzhiyun } __packed;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun struct ar9170_rx_frame_middle {
382*4882a593Smuzhiyun struct ieee80211_hdr i3e;
383*4882a593Smuzhiyun struct ar9170_rx_macstatus macstatus;
384*4882a593Smuzhiyun } __packed;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun struct ar9170_rx_frame_tail {
387*4882a593Smuzhiyun struct ieee80211_hdr i3e;
388*4882a593Smuzhiyun struct ar9170_rx_phystatus phy_tail;
389*4882a593Smuzhiyun struct ar9170_rx_macstatus macstatus;
390*4882a593Smuzhiyun } __packed;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun struct ar9170_rx_frame {
393*4882a593Smuzhiyun union {
394*4882a593Smuzhiyun struct ar9170_rx_frame_single single;
395*4882a593Smuzhiyun struct ar9170_rx_frame_head head;
396*4882a593Smuzhiyun struct ar9170_rx_frame_middle middle;
397*4882a593Smuzhiyun struct ar9170_rx_frame_tail tail;
398*4882a593Smuzhiyun } __packed;
399*4882a593Smuzhiyun } __packed;
400*4882a593Smuzhiyun
ar9170_get_decrypt_type(struct ar9170_rx_macstatus * t)401*4882a593Smuzhiyun static inline u8 ar9170_get_decrypt_type(struct ar9170_rx_macstatus *t)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun return (t->SAidx & 0xc0) >> 4 |
404*4882a593Smuzhiyun (t->DAidx & 0xc0) >> 6;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /*
408*4882a593Smuzhiyun * This is an workaround for several undocumented bugs.
409*4882a593Smuzhiyun * Don't mess with the QoS/AC <-> HW Queue map, if you don't
410*4882a593Smuzhiyun * know what you are doing.
411*4882a593Smuzhiyun *
412*4882a593Smuzhiyun * Known problems [hardware]:
413*4882a593Smuzhiyun * * The MAC does not aggregate frames on anything other
414*4882a593Smuzhiyun * than the first HW queue.
415*4882a593Smuzhiyun * * when an AMPDU is placed [in the first hw queue] and
416*4882a593Smuzhiyun * additional frames are already queued on a different
417*4882a593Smuzhiyun * hw queue, the MAC will ALWAYS freeze.
418*4882a593Smuzhiyun *
419*4882a593Smuzhiyun * In a nutshell: The hardware can either do QoS or
420*4882a593Smuzhiyun * Aggregation but not both at the same time. As a
421*4882a593Smuzhiyun * result, this makes the device pretty much useless
422*4882a593Smuzhiyun * for any serious 802.11n setup.
423*4882a593Smuzhiyun */
424*4882a593Smuzhiyun enum ar9170_txq {
425*4882a593Smuzhiyun AR9170_TXQ_BK = 0, /* TXQ0 */
426*4882a593Smuzhiyun AR9170_TXQ_BE, /* TXQ1 */
427*4882a593Smuzhiyun AR9170_TXQ_VI, /* TXQ2 */
428*4882a593Smuzhiyun AR9170_TXQ_VO, /* TXQ3 */
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun __AR9170_NUM_TXQ,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define AR9170_TXQ_DEPTH 32
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun #endif /* __CARL9170_SHARED_WLAN_H */
436