1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Atheros CARL9170 driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * MAC programming
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2008, Johannes Berg <johannes@sipsolutions.net>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
9*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
10*4882a593Smuzhiyun * the Free Software Foundation; either version 2 of the License, or
11*4882a593Smuzhiyun * (at your option) any later version.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16*4882a593Smuzhiyun * GNU General Public License for more details.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
19*4882a593Smuzhiyun * along with this program; see the file COPYING. If not, see
20*4882a593Smuzhiyun * http://www.gnu.org/licenses/.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and
23*4882a593Smuzhiyun * permission notice:
24*4882a593Smuzhiyun * Copyright (c) 2007-2008 Atheros Communications, Inc.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
27*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
28*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
31*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
32*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
33*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
34*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
35*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
36*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <asm/unaligned.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "carl9170.h"
42*4882a593Smuzhiyun #include "cmd.h"
43*4882a593Smuzhiyun
carl9170_set_dyn_sifs_ack(struct ar9170 * ar)44*4882a593Smuzhiyun int carl9170_set_dyn_sifs_ack(struct ar9170 *ar)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun u32 val;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (conf_is_ht40(&ar->hw->conf))
49*4882a593Smuzhiyun val = 0x010a;
50*4882a593Smuzhiyun else {
51*4882a593Smuzhiyun if (ar->hw->conf.chandef.chan->band == NL80211_BAND_2GHZ)
52*4882a593Smuzhiyun val = 0x105;
53*4882a593Smuzhiyun else
54*4882a593Smuzhiyun val = 0x104;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun return carl9170_write_reg(ar, AR9170_MAC_REG_DYNAMIC_SIFS_ACK, val);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
carl9170_set_rts_cts_rate(struct ar9170 * ar)60*4882a593Smuzhiyun int carl9170_set_rts_cts_rate(struct ar9170 *ar)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun u32 rts_rate, cts_rate;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun if (conf_is_ht(&ar->hw->conf)) {
65*4882a593Smuzhiyun /* 12 mbit OFDM */
66*4882a593Smuzhiyun rts_rate = 0x1da;
67*4882a593Smuzhiyun cts_rate = 0x10a;
68*4882a593Smuzhiyun } else {
69*4882a593Smuzhiyun if (ar->hw->conf.chandef.chan->band == NL80211_BAND_2GHZ) {
70*4882a593Smuzhiyun /* 11 mbit CCK */
71*4882a593Smuzhiyun rts_rate = 033;
72*4882a593Smuzhiyun cts_rate = 003;
73*4882a593Smuzhiyun } else {
74*4882a593Smuzhiyun /* 6 mbit OFDM */
75*4882a593Smuzhiyun rts_rate = 0x1bb;
76*4882a593Smuzhiyun cts_rate = 0x10b;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return carl9170_write_reg(ar, AR9170_MAC_REG_RTS_CTS_RATE,
81*4882a593Smuzhiyun rts_rate | (cts_rate) << 16);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
carl9170_set_slot_time(struct ar9170 * ar)84*4882a593Smuzhiyun int carl9170_set_slot_time(struct ar9170 *ar)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct ieee80211_vif *vif;
87*4882a593Smuzhiyun u32 slottime = 20;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun rcu_read_lock();
90*4882a593Smuzhiyun vif = carl9170_get_main_vif(ar);
91*4882a593Smuzhiyun if (!vif) {
92*4882a593Smuzhiyun rcu_read_unlock();
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if ((ar->hw->conf.chandef.chan->band == NL80211_BAND_5GHZ) ||
97*4882a593Smuzhiyun vif->bss_conf.use_short_slot)
98*4882a593Smuzhiyun slottime = 9;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun rcu_read_unlock();
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return carl9170_write_reg(ar, AR9170_MAC_REG_SLOT_TIME,
103*4882a593Smuzhiyun slottime << 10);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
carl9170_set_mac_rates(struct ar9170 * ar)106*4882a593Smuzhiyun int carl9170_set_mac_rates(struct ar9170 *ar)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct ieee80211_vif *vif;
109*4882a593Smuzhiyun u32 basic, mandatory;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun rcu_read_lock();
112*4882a593Smuzhiyun vif = carl9170_get_main_vif(ar);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (!vif) {
115*4882a593Smuzhiyun rcu_read_unlock();
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun basic = (vif->bss_conf.basic_rates & 0xf);
120*4882a593Smuzhiyun basic |= (vif->bss_conf.basic_rates & 0xff0) << 4;
121*4882a593Smuzhiyun rcu_read_unlock();
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (ar->hw->conf.chandef.chan->band == NL80211_BAND_5GHZ)
124*4882a593Smuzhiyun mandatory = 0xff00; /* OFDM 6/9/12/18/24/36/48/54 */
125*4882a593Smuzhiyun else
126*4882a593Smuzhiyun mandatory = 0xff0f; /* OFDM (6/9../54) + CCK (1/2/5.5/11) */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
129*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_BASIC_RATE, basic);
130*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_MANDATORY_RATE, mandatory);
131*4882a593Smuzhiyun carl9170_regwrite_finish();
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return carl9170_regwrite_result();
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
carl9170_set_qos(struct ar9170 * ar)136*4882a593Smuzhiyun int carl9170_set_qos(struct ar9170 *ar)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC0_CW, ar->edcf[0].cw_min |
141*4882a593Smuzhiyun (ar->edcf[0].cw_max << 16));
142*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC1_CW, ar->edcf[1].cw_min |
143*4882a593Smuzhiyun (ar->edcf[1].cw_max << 16));
144*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC2_CW, ar->edcf[2].cw_min |
145*4882a593Smuzhiyun (ar->edcf[2].cw_max << 16));
146*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC3_CW, ar->edcf[3].cw_min |
147*4882a593Smuzhiyun (ar->edcf[3].cw_max << 16));
148*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC4_CW, ar->edcf[4].cw_min |
149*4882a593Smuzhiyun (ar->edcf[4].cw_max << 16));
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC2_AC1_AC0_AIFS,
152*4882a593Smuzhiyun ((ar->edcf[0].aifs * 9 + 10)) |
153*4882a593Smuzhiyun ((ar->edcf[1].aifs * 9 + 10) << 12) |
154*4882a593Smuzhiyun ((ar->edcf[2].aifs * 9 + 10) << 24));
155*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC4_AC3_AC2_AIFS,
156*4882a593Smuzhiyun ((ar->edcf[2].aifs * 9 + 10) >> 8) |
157*4882a593Smuzhiyun ((ar->edcf[3].aifs * 9 + 10) << 4) |
158*4882a593Smuzhiyun ((ar->edcf[4].aifs * 9 + 10) << 16));
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC1_AC0_TXOP,
161*4882a593Smuzhiyun ar->edcf[0].txop | ar->edcf[1].txop << 16);
162*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AC3_AC2_TXOP,
163*4882a593Smuzhiyun ar->edcf[2].txop | ar->edcf[3].txop << 16 |
164*4882a593Smuzhiyun ar->edcf[4].txop << 24);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun carl9170_regwrite_finish();
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return carl9170_regwrite_result();
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
carl9170_init_mac(struct ar9170 * ar)171*4882a593Smuzhiyun int carl9170_init_mac(struct ar9170 *ar)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* switch MAC to OTUS interface */
176*4882a593Smuzhiyun carl9170_regwrite(0x1c3600, 0x3);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_ACK_EXTENSION, 0x40);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RETRY_MAX, 0x0);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_FRAMETYPE_FILTER,
183*4882a593Smuzhiyun AR9170_MAC_FTF_MONITOR);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* enable MMIC */
186*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_SNIFFER,
187*4882a593Smuzhiyun AR9170_MAC_SNIFFER_DEFAULTS);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RX_THRESHOLD, 0xc1f80);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RX_PE_DELAY, 0x70);
192*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_EIFS_AND_SIFS, 0xa144000);
193*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_SLOT_TIME, 9 << 10);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* CF-END & CF-ACK rate => 24M OFDM */
196*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_TID_CFACK_CFEND_RATE, 0x59900000);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* NAV protects ACK only (in TXOP) */
199*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_TXOP_DURATION, 0x201);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Set Beacon PHY CTRL's TPC to 0x7, TA1=1 */
202*4882a593Smuzhiyun /* OTUS set AM to 0x1 */
203*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_BCN_HT1, 0x8000170);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_BACKOFF_PROTECT, 0x105);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Aggregation MAX number and timeout */
208*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AMPDU_FACTOR, 0x8000a);
209*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AMPDU_DENSITY, 0x140a07);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_FRAMETYPE_FILTER,
212*4882a593Smuzhiyun AR9170_MAC_FTF_DEFAULTS);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RX_CONTROL,
215*4882a593Smuzhiyun AR9170_MAC_RX_CTRL_DEAGG |
216*4882a593Smuzhiyun AR9170_MAC_RX_CTRL_SHORT_FILTER);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* rate sets */
219*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_BASIC_RATE, 0x150f);
220*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_MANDATORY_RATE, 0x150f);
221*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RTS_CTS_RATE, 0x0030033);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* MIMO response control */
224*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_ACK_TPC, 0x4003c1e);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_AMPDU_RX_THRESH, 0xffff);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* set PHY register read timeout (??) */
229*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_MISC_680, 0xf00008);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Disable Rx TimeOut, workaround for BB. */
232*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RX_TIMEOUT, 0x0);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Set WLAN DMA interrupt mode: generate int per packet */
235*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_TXRX_MPI, 0x110011);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_FCS_SELECT,
238*4882a593Smuzhiyun AR9170_MAC_FCS_FIFO_PROT);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Disables the CF_END frame, undocumented register */
241*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_TXOP_NOT_ENOUGH_IND,
242*4882a593Smuzhiyun 0x141e0f48);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* reset group hash table */
245*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_GROUP_HASH_TBL_L, 0xffffffff);
246*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_GROUP_HASH_TBL_H, 0xffffffff);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* disable PRETBTT interrupt */
249*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_PRETBTT, 0x0);
250*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_BCN_PERIOD, 0x0);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun carl9170_regwrite_finish();
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return carl9170_regwrite_result();
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
carl9170_set_mac_reg(struct ar9170 * ar,const u32 reg,const u8 * mac)257*4882a593Smuzhiyun static int carl9170_set_mac_reg(struct ar9170 *ar,
258*4882a593Smuzhiyun const u32 reg, const u8 *mac)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun static const u8 zero[ETH_ALEN] = { 0 };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (!mac)
263*4882a593Smuzhiyun mac = zero;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun carl9170_regwrite(reg, get_unaligned_le32(mac));
268*4882a593Smuzhiyun carl9170_regwrite(reg + 4, get_unaligned_le16(mac + 4));
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun carl9170_regwrite_finish();
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return carl9170_regwrite_result();
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
carl9170_mod_virtual_mac(struct ar9170 * ar,const unsigned int id,const u8 * mac)275*4882a593Smuzhiyun int carl9170_mod_virtual_mac(struct ar9170 *ar, const unsigned int id,
276*4882a593Smuzhiyun const u8 *mac)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun if (WARN_ON(id >= ar->fw.vif_num))
279*4882a593Smuzhiyun return -EINVAL;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return carl9170_set_mac_reg(ar,
282*4882a593Smuzhiyun AR9170_MAC_REG_ACK_TABLE + (id - 1) * 8, mac);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
carl9170_update_multicast(struct ar9170 * ar,const u64 mc_hash)285*4882a593Smuzhiyun int carl9170_update_multicast(struct ar9170 *ar, const u64 mc_hash)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun int err;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
290*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_GROUP_HASH_TBL_H, mc_hash >> 32);
291*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_GROUP_HASH_TBL_L, mc_hash);
292*4882a593Smuzhiyun carl9170_regwrite_finish();
293*4882a593Smuzhiyun err = carl9170_regwrite_result();
294*4882a593Smuzhiyun if (err)
295*4882a593Smuzhiyun return err;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ar->cur_mc_hash = mc_hash;
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
carl9170_set_operating_mode(struct ar9170 * ar)301*4882a593Smuzhiyun int carl9170_set_operating_mode(struct ar9170 *ar)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct ieee80211_vif *vif;
304*4882a593Smuzhiyun struct ath_common *common = &ar->common;
305*4882a593Smuzhiyun u8 *mac_addr, *bssid;
306*4882a593Smuzhiyun u32 cam_mode = AR9170_MAC_CAM_DEFAULTS;
307*4882a593Smuzhiyun u32 enc_mode = AR9170_MAC_ENCRYPTION_DEFAULTS |
308*4882a593Smuzhiyun AR9170_MAC_ENCRYPTION_MGMT_RX_SOFTWARE;
309*4882a593Smuzhiyun u32 rx_ctrl = AR9170_MAC_RX_CTRL_DEAGG |
310*4882a593Smuzhiyun AR9170_MAC_RX_CTRL_SHORT_FILTER;
311*4882a593Smuzhiyun u32 sniffer = AR9170_MAC_SNIFFER_DEFAULTS;
312*4882a593Smuzhiyun int err = 0;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun rcu_read_lock();
315*4882a593Smuzhiyun vif = carl9170_get_main_vif(ar);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (vif) {
318*4882a593Smuzhiyun mac_addr = common->macaddr;
319*4882a593Smuzhiyun bssid = common->curbssid;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun switch (vif->type) {
322*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
323*4882a593Smuzhiyun cam_mode |= AR9170_MAC_CAM_IBSS;
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun case NL80211_IFTYPE_MESH_POINT:
326*4882a593Smuzhiyun case NL80211_IFTYPE_AP:
327*4882a593Smuzhiyun cam_mode |= AR9170_MAC_CAM_AP;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* iwlagn 802.11n STA Workaround */
330*4882a593Smuzhiyun rx_ctrl |= AR9170_MAC_RX_CTRL_PASS_TO_HOST;
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun case NL80211_IFTYPE_WDS:
333*4882a593Smuzhiyun cam_mode |= AR9170_MAC_CAM_AP_WDS;
334*4882a593Smuzhiyun rx_ctrl |= AR9170_MAC_RX_CTRL_PASS_TO_HOST;
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
337*4882a593Smuzhiyun cam_mode |= AR9170_MAC_CAM_STA;
338*4882a593Smuzhiyun rx_ctrl |= AR9170_MAC_RX_CTRL_PASS_TO_HOST;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun default:
341*4882a593Smuzhiyun WARN(1, "Unsupported operation mode %x\n", vif->type);
342*4882a593Smuzhiyun err = -EOPNOTSUPP;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun } else {
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * Enable monitor mode
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun * rx_ctrl |= AR9170_MAC_RX_CTRL_ACK_IN_SNIFFER;
350*4882a593Smuzhiyun * sniffer |= AR9170_MAC_SNIFFER_ENABLE_PROMISC;
351*4882a593Smuzhiyun *
352*4882a593Smuzhiyun * When the hardware is in SNIFFER_PROMISC mode,
353*4882a593Smuzhiyun * it generates spurious ACKs for every incoming
354*4882a593Smuzhiyun * frame. This confuses every peer in the
355*4882a593Smuzhiyun * vicinity and the network throughput will suffer
356*4882a593Smuzhiyun * badly.
357*4882a593Smuzhiyun *
358*4882a593Smuzhiyun * Hence, the hardware will be put into station
359*4882a593Smuzhiyun * mode and just the rx filters are disabled.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun cam_mode |= AR9170_MAC_CAM_STA;
362*4882a593Smuzhiyun rx_ctrl |= AR9170_MAC_RX_CTRL_PASS_TO_HOST;
363*4882a593Smuzhiyun mac_addr = common->macaddr;
364*4882a593Smuzhiyun bssid = NULL;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun rcu_read_unlock();
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (err)
369*4882a593Smuzhiyun return err;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (ar->rx_software_decryption)
372*4882a593Smuzhiyun enc_mode |= AR9170_MAC_ENCRYPTION_RX_SOFTWARE;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (ar->sniffer_enabled) {
375*4882a593Smuzhiyun enc_mode |= AR9170_MAC_ENCRYPTION_RX_SOFTWARE;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun err = carl9170_set_mac_reg(ar, AR9170_MAC_REG_MAC_ADDR_L, mac_addr);
379*4882a593Smuzhiyun if (err)
380*4882a593Smuzhiyun return err;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun err = carl9170_set_mac_reg(ar, AR9170_MAC_REG_BSSID_L, bssid);
383*4882a593Smuzhiyun if (err)
384*4882a593Smuzhiyun return err;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
387*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_SNIFFER, sniffer);
388*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_CAM_MODE, cam_mode);
389*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_ENCRYPTION, enc_mode);
390*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RX_CONTROL, rx_ctrl);
391*4882a593Smuzhiyun carl9170_regwrite_finish();
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return carl9170_regwrite_result();
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
carl9170_set_hwretry_limit(struct ar9170 * ar,const unsigned int max_retry)396*4882a593Smuzhiyun int carl9170_set_hwretry_limit(struct ar9170 *ar, const unsigned int max_retry)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun u32 tmp = min_t(u32, 0x33333, max_retry * 0x11111);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return carl9170_write_reg(ar, AR9170_MAC_REG_RETRY_MAX, tmp);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
carl9170_set_beacon_timers(struct ar9170 * ar)403*4882a593Smuzhiyun int carl9170_set_beacon_timers(struct ar9170 *ar)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct ieee80211_vif *vif;
406*4882a593Smuzhiyun u32 v = 0;
407*4882a593Smuzhiyun u32 pretbtt = 0;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun rcu_read_lock();
410*4882a593Smuzhiyun vif = carl9170_get_main_vif(ar);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (vif) {
413*4882a593Smuzhiyun struct carl9170_vif_info *mvif;
414*4882a593Smuzhiyun mvif = (void *) vif->drv_priv;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (mvif->enable_beacon && !WARN_ON(!ar->beacon_enabled)) {
417*4882a593Smuzhiyun ar->global_beacon_int = vif->bss_conf.beacon_int /
418*4882a593Smuzhiyun ar->beacon_enabled;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun SET_VAL(AR9170_MAC_BCN_DTIM, v,
421*4882a593Smuzhiyun vif->bss_conf.dtim_period);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun switch (vif->type) {
424*4882a593Smuzhiyun case NL80211_IFTYPE_MESH_POINT:
425*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
426*4882a593Smuzhiyun v |= AR9170_MAC_BCN_IBSS_MODE;
427*4882a593Smuzhiyun break;
428*4882a593Smuzhiyun case NL80211_IFTYPE_AP:
429*4882a593Smuzhiyun v |= AR9170_MAC_BCN_AP_MODE;
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun default:
432*4882a593Smuzhiyun WARN_ON_ONCE(1);
433*4882a593Smuzhiyun break;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun } else if (vif->type == NL80211_IFTYPE_STATION) {
436*4882a593Smuzhiyun ar->global_beacon_int = vif->bss_conf.beacon_int;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun SET_VAL(AR9170_MAC_BCN_DTIM, v,
439*4882a593Smuzhiyun ar->hw->conf.ps_dtim_period);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun v |= AR9170_MAC_BCN_STA_PS |
442*4882a593Smuzhiyun AR9170_MAC_BCN_PWR_MGT;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (ar->global_beacon_int) {
446*4882a593Smuzhiyun if (ar->global_beacon_int < 15) {
447*4882a593Smuzhiyun rcu_read_unlock();
448*4882a593Smuzhiyun return -ERANGE;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun ar->global_pretbtt = ar->global_beacon_int -
452*4882a593Smuzhiyun CARL9170_PRETBTT_KUS;
453*4882a593Smuzhiyun } else {
454*4882a593Smuzhiyun ar->global_pretbtt = 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun } else {
457*4882a593Smuzhiyun ar->global_beacon_int = 0;
458*4882a593Smuzhiyun ar->global_pretbtt = 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun rcu_read_unlock();
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun SET_VAL(AR9170_MAC_BCN_PERIOD, v, ar->global_beacon_int);
464*4882a593Smuzhiyun SET_VAL(AR9170_MAC_PRETBTT, pretbtt, ar->global_pretbtt);
465*4882a593Smuzhiyun SET_VAL(AR9170_MAC_PRETBTT2, pretbtt, ar->global_pretbtt);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
468*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_PRETBTT, pretbtt);
469*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_BCN_PERIOD, v);
470*4882a593Smuzhiyun carl9170_regwrite_finish();
471*4882a593Smuzhiyun return carl9170_regwrite_result();
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
carl9170_upload_key(struct ar9170 * ar,const u8 id,const u8 * mac,const u8 ktype,const u8 keyidx,const u8 * keydata,const int keylen)474*4882a593Smuzhiyun int carl9170_upload_key(struct ar9170 *ar, const u8 id, const u8 *mac,
475*4882a593Smuzhiyun const u8 ktype, const u8 keyidx, const u8 *keydata,
476*4882a593Smuzhiyun const int keylen)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct carl9170_set_key_cmd key = { };
479*4882a593Smuzhiyun static const u8 bcast[ETH_ALEN] = {
480*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun mac = mac ? : bcast;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun key.user = cpu_to_le16(id);
485*4882a593Smuzhiyun key.keyId = cpu_to_le16(keyidx);
486*4882a593Smuzhiyun key.type = cpu_to_le16(ktype);
487*4882a593Smuzhiyun memcpy(&key.macAddr, mac, ETH_ALEN);
488*4882a593Smuzhiyun if (keydata)
489*4882a593Smuzhiyun memcpy(&key.key, keydata, keylen);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return carl9170_exec_cmd(ar, CARL9170_CMD_EKEY,
492*4882a593Smuzhiyun sizeof(key), (u8 *)&key, 0, NULL);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
carl9170_disable_key(struct ar9170 * ar,const u8 id)495*4882a593Smuzhiyun int carl9170_disable_key(struct ar9170 *ar, const u8 id)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct carl9170_disable_key_cmd key = { };
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun key.user = cpu_to_le16(id);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return carl9170_exec_cmd(ar, CARL9170_CMD_DKEY,
502*4882a593Smuzhiyun sizeof(key), (u8 *)&key, 0, NULL);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
carl9170_set_mac_tpc(struct ar9170 * ar,struct ieee80211_channel * channel)505*4882a593Smuzhiyun int carl9170_set_mac_tpc(struct ar9170 *ar, struct ieee80211_channel *channel)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun unsigned int power, chains;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (ar->eeprom.tx_mask != 1)
510*4882a593Smuzhiyun chains = AR9170_TX_PHY_TXCHAIN_2;
511*4882a593Smuzhiyun else
512*4882a593Smuzhiyun chains = AR9170_TX_PHY_TXCHAIN_1;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun switch (channel->band) {
515*4882a593Smuzhiyun case NL80211_BAND_2GHZ:
516*4882a593Smuzhiyun power = ar->power_2G_ofdm[0] & 0x3f;
517*4882a593Smuzhiyun break;
518*4882a593Smuzhiyun case NL80211_BAND_5GHZ:
519*4882a593Smuzhiyun power = ar->power_5G_leg[0] & 0x3f;
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun default:
522*4882a593Smuzhiyun BUG();
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun power = min_t(unsigned int, power, ar->hw->conf.power_level * 2);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun carl9170_regwrite_begin(ar);
528*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_ACK_TPC,
529*4882a593Smuzhiyun 0x3c1e | power << 20 | chains << 26);
530*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_RTS_CTS_TPC,
531*4882a593Smuzhiyun power << 5 | chains << 11 |
532*4882a593Smuzhiyun power << 21 | chains << 27);
533*4882a593Smuzhiyun carl9170_regwrite(AR9170_MAC_REG_CFEND_QOSNULL_TPC,
534*4882a593Smuzhiyun power << 5 | chains << 11 |
535*4882a593Smuzhiyun power << 21 | chains << 27);
536*4882a593Smuzhiyun carl9170_regwrite_finish();
537*4882a593Smuzhiyun return carl9170_regwrite_result();
538*4882a593Smuzhiyun }
539