xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/carl9170/hw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Shared Atheros AR9170 Header
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Register map, hardware-specific definitions
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2008, Johannes Berg <johannes@sipsolutions.net>
7*4882a593Smuzhiyun  * Copyright 2009-2011 Christian Lamparter <chunkeey@googlemail.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License as published by
11*4882a593Smuzhiyun  * the Free Software Foundation; either version 2 of the License.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun  * GNU General Public License for more details.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
19*4882a593Smuzhiyun  * along with this program; see the file COPYING.  If not, see
20*4882a593Smuzhiyun  * http://www.gnu.org/licenses/.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * This file incorporates work covered by the following copyright and
23*4882a593Smuzhiyun  * permission notice:
24*4882a593Smuzhiyun  *    Copyright (c) 2007-2008 Atheros Communications, Inc.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  *    Permission to use, copy, modify, and/or distribute this software for any
27*4882a593Smuzhiyun  *    purpose with or without fee is hereby granted, provided that the above
28*4882a593Smuzhiyun  *    copyright notice and this permission notice appear in all copies.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  *    THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
31*4882a593Smuzhiyun  *    WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
32*4882a593Smuzhiyun  *    MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
33*4882a593Smuzhiyun  *    ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
34*4882a593Smuzhiyun  *    WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
35*4882a593Smuzhiyun  *    ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
36*4882a593Smuzhiyun  *    OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #ifndef __CARL9170_SHARED_HW_H
40*4882a593Smuzhiyun #define __CARL9170_SHARED_HW_H
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* High Speed UART */
43*4882a593Smuzhiyun #define	AR9170_UART_REG_BASE			0x1c0000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Definitions of interrupt registers */
46*4882a593Smuzhiyun #define	AR9170_UART_REG_RX_BUFFER		(AR9170_UART_REG_BASE + 0x000)
47*4882a593Smuzhiyun #define	AR9170_UART_REG_TX_HOLDING		(AR9170_UART_REG_BASE + 0x004)
48*4882a593Smuzhiyun #define	AR9170_UART_REG_FIFO_CONTROL		(AR9170_UART_REG_BASE + 0x010)
49*4882a593Smuzhiyun #define		AR9170_UART_FIFO_CTRL_RESET_RX_FIFO	0x02
50*4882a593Smuzhiyun #define		AR9170_UART_FIFO_CTRL_RESET_TX_FIFO	0x04
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define	AR9170_UART_REG_LINE_CONTROL		(AR9170_UART_REG_BASE + 0x014)
53*4882a593Smuzhiyun #define	AR9170_UART_REG_MODEM_CONTROL		(AR9170_UART_REG_BASE + 0x018)
54*4882a593Smuzhiyun #define		AR9170_UART_MODEM_CTRL_DTR_BIT		0x01
55*4882a593Smuzhiyun #define		AR9170_UART_MODEM_CTRL_RTS_BIT		0x02
56*4882a593Smuzhiyun #define		AR9170_UART_MODEM_CTRL_INTERNAL_LOOP_BACK	0x10
57*4882a593Smuzhiyun #define		AR9170_UART_MODEM_CTRL_AUTO_RTS		0x20
58*4882a593Smuzhiyun #define		AR9170_UART_MODEM_CTRL_AUTO_CTR		0x40
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define	AR9170_UART_REG_LINE_STATUS		(AR9170_UART_REG_BASE + 0x01c)
61*4882a593Smuzhiyun #define		AR9170_UART_LINE_STS_RX_DATA_READY	0x01
62*4882a593Smuzhiyun #define		AR9170_UART_LINE_STS_RX_BUFFER_OVERRUN	0x02
63*4882a593Smuzhiyun #define		AR9170_UART_LINE_STS_RX_BREAK_IND	0x10
64*4882a593Smuzhiyun #define		AR9170_UART_LINE_STS_TX_FIFO_NEAR_EMPTY	0x20
65*4882a593Smuzhiyun #define		AR9170_UART_LINE_STS_TRANSMITTER_EMPTY	0x40
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define	AR9170_UART_REG_MODEM_STATUS		(AR9170_UART_REG_BASE + 0x020)
68*4882a593Smuzhiyun #define		AR9170_UART_MODEM_STS_CTS_CHANGE	0x01
69*4882a593Smuzhiyun #define		AR9170_UART_MODEM_STS_DSR_CHANGE	0x02
70*4882a593Smuzhiyun #define		AR9170_UART_MODEM_STS_DCD_CHANGE	0x08
71*4882a593Smuzhiyun #define		AR9170_UART_MODEM_STS_CTS_COMPL		0x10
72*4882a593Smuzhiyun #define		AR9170_UART_MODEM_STS_DSR_COMPL		0x20
73*4882a593Smuzhiyun #define		AR9170_UART_MODEM_STS_DCD_COMPL		0x80
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define	AR9170_UART_REG_SCRATCH			(AR9170_UART_REG_BASE + 0x024)
76*4882a593Smuzhiyun #define	AR9170_UART_REG_DIVISOR_LSB		(AR9170_UART_REG_BASE + 0x028)
77*4882a593Smuzhiyun #define	AR9170_UART_REG_DIVISOR_MSB		(AR9170_UART_REG_BASE + 0x02c)
78*4882a593Smuzhiyun #define	AR9170_UART_REG_WORD_RX_BUFFER		(AR9170_UART_REG_BASE + 0x034)
79*4882a593Smuzhiyun #define	AR9170_UART_REG_WORD_TX_HOLDING		(AR9170_UART_REG_BASE + 0x038)
80*4882a593Smuzhiyun #define	AR9170_UART_REG_FIFO_COUNT		(AR9170_UART_REG_BASE + 0x03c)
81*4882a593Smuzhiyun #define	AR9170_UART_REG_REMAINDER		(AR9170_UART_REG_BASE + 0x04c)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* Timer */
84*4882a593Smuzhiyun #define	AR9170_TIMER_REG_BASE			0x1c1000
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define	AR9170_TIMER_REG_WATCH_DOG		(AR9170_TIMER_REG_BASE + 0x000)
87*4882a593Smuzhiyun #define	AR9170_TIMER_REG_TIMER0			(AR9170_TIMER_REG_BASE + 0x010)
88*4882a593Smuzhiyun #define	AR9170_TIMER_REG_TIMER1			(AR9170_TIMER_REG_BASE + 0x014)
89*4882a593Smuzhiyun #define	AR9170_TIMER_REG_TIMER2			(AR9170_TIMER_REG_BASE + 0x018)
90*4882a593Smuzhiyun #define	AR9170_TIMER_REG_TIMER3			(AR9170_TIMER_REG_BASE + 0x01c)
91*4882a593Smuzhiyun #define	AR9170_TIMER_REG_TIMER4			(AR9170_TIMER_REG_BASE + 0x020)
92*4882a593Smuzhiyun #define	AR9170_TIMER_REG_CONTROL		(AR9170_TIMER_REG_BASE + 0x024)
93*4882a593Smuzhiyun #define		AR9170_TIMER_CTRL_DISABLE_CLOCK		0x100
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define	AR9170_TIMER_REG_INTERRUPT		(AR9170_TIMER_REG_BASE + 0x028)
96*4882a593Smuzhiyun #define		AR9170_TIMER_INT_TIMER0			0x001
97*4882a593Smuzhiyun #define		AR9170_TIMER_INT_TIMER1			0x002
98*4882a593Smuzhiyun #define		AR9170_TIMER_INT_TIMER2			0x004
99*4882a593Smuzhiyun #define		AR9170_TIMER_INT_TIMER3			0x008
100*4882a593Smuzhiyun #define		AR9170_TIMER_INT_TIMER4			0x010
101*4882a593Smuzhiyun #define		AR9170_TIMER_INT_TICK_TIMER		0x100
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define	AR9170_TIMER_REG_TICK_TIMER		(AR9170_TIMER_REG_BASE + 0x030)
104*4882a593Smuzhiyun #define	AR9170_TIMER_REG_CLOCK_LOW		(AR9170_TIMER_REG_BASE + 0x040)
105*4882a593Smuzhiyun #define	AR9170_TIMER_REG_CLOCK_HIGH		(AR9170_TIMER_REG_BASE + 0x044)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define	AR9170_MAC_REG_BASE			0x1c3000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define	AR9170_MAC_REG_POWER_STATE_CTRL		(AR9170_MAC_REG_BASE + 0x500)
110*4882a593Smuzhiyun #define		AR9170_MAC_POWER_STATE_CTRL_RESET	0x20
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define	AR9170_MAC_REG_MAC_POWER_STATE_CTRL	(AR9170_MAC_REG_BASE + 0x50c)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define	AR9170_MAC_REG_INT_CTRL			(AR9170_MAC_REG_BASE + 0x510)
115*4882a593Smuzhiyun #define		AR9170_MAC_INT_TXC			BIT(0)
116*4882a593Smuzhiyun #define		AR9170_MAC_INT_RXC			BIT(1)
117*4882a593Smuzhiyun #define		AR9170_MAC_INT_RETRY_FAIL		BIT(2)
118*4882a593Smuzhiyun #define		AR9170_MAC_INT_WAKEUP			BIT(3)
119*4882a593Smuzhiyun #define		AR9170_MAC_INT_ATIM			BIT(4)
120*4882a593Smuzhiyun #define		AR9170_MAC_INT_DTIM			BIT(5)
121*4882a593Smuzhiyun #define		AR9170_MAC_INT_CFG_BCN			BIT(6)
122*4882a593Smuzhiyun #define		AR9170_MAC_INT_ABORT			BIT(7)
123*4882a593Smuzhiyun #define		AR9170_MAC_INT_QOS			BIT(8)
124*4882a593Smuzhiyun #define		AR9170_MAC_INT_MIMO_PS			BIT(9)
125*4882a593Smuzhiyun #define		AR9170_MAC_INT_KEY_GEN			BIT(10)
126*4882a593Smuzhiyun #define		AR9170_MAC_INT_DECRY_NOUSER		BIT(11)
127*4882a593Smuzhiyun #define		AR9170_MAC_INT_RADAR			BIT(12)
128*4882a593Smuzhiyun #define		AR9170_MAC_INT_QUIET_FRAME		BIT(13)
129*4882a593Smuzhiyun #define		AR9170_MAC_INT_PRETBTT			BIT(14)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define	AR9170_MAC_REG_TSF_L			(AR9170_MAC_REG_BASE + 0x514)
132*4882a593Smuzhiyun #define	AR9170_MAC_REG_TSF_H			(AR9170_MAC_REG_BASE + 0x518)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define	AR9170_MAC_REG_ATIM_WINDOW		(AR9170_MAC_REG_BASE + 0x51c)
135*4882a593Smuzhiyun #define		AR9170_MAC_ATIM_PERIOD_S		0
136*4882a593Smuzhiyun #define		AR9170_MAC_ATIM_PERIOD			0x0000ffff
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_PERIOD		(AR9170_MAC_REG_BASE + 0x520)
139*4882a593Smuzhiyun #define		AR9170_MAC_BCN_PERIOD_S			0
140*4882a593Smuzhiyun #define		AR9170_MAC_BCN_PERIOD			0x0000ffff
141*4882a593Smuzhiyun #define		AR9170_MAC_BCN_DTIM_S			16
142*4882a593Smuzhiyun #define		AR9170_MAC_BCN_DTIM			0x00ff0000
143*4882a593Smuzhiyun #define		AR9170_MAC_BCN_AP_MODE			BIT(24)
144*4882a593Smuzhiyun #define		AR9170_MAC_BCN_IBSS_MODE		BIT(25)
145*4882a593Smuzhiyun #define		AR9170_MAC_BCN_PWR_MGT			BIT(26)
146*4882a593Smuzhiyun #define		AR9170_MAC_BCN_STA_PS			BIT(27)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define	AR9170_MAC_REG_PRETBTT			(AR9170_MAC_REG_BASE + 0x524)
149*4882a593Smuzhiyun #define		AR9170_MAC_PRETBTT_S			0
150*4882a593Smuzhiyun #define		AR9170_MAC_PRETBTT			0x0000ffff
151*4882a593Smuzhiyun #define		AR9170_MAC_PRETBTT2_S			16
152*4882a593Smuzhiyun #define		AR9170_MAC_PRETBTT2			0xffff0000
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define	AR9170_MAC_REG_MAC_ADDR_L		(AR9170_MAC_REG_BASE + 0x610)
155*4882a593Smuzhiyun #define	AR9170_MAC_REG_MAC_ADDR_H		(AR9170_MAC_REG_BASE + 0x614)
156*4882a593Smuzhiyun #define	AR9170_MAC_REG_BSSID_L			(AR9170_MAC_REG_BASE + 0x618)
157*4882a593Smuzhiyun #define	AR9170_MAC_REG_BSSID_H			(AR9170_MAC_REG_BASE + 0x61c)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define	AR9170_MAC_REG_GROUP_HASH_TBL_L		(AR9170_MAC_REG_BASE + 0x624)
160*4882a593Smuzhiyun #define	AR9170_MAC_REG_GROUP_HASH_TBL_H		(AR9170_MAC_REG_BASE + 0x628)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_TIMEOUT		(AR9170_MAC_REG_BASE + 0x62c)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define	AR9170_MAC_REG_BASIC_RATE		(AR9170_MAC_REG_BASE + 0x630)
165*4882a593Smuzhiyun #define	AR9170_MAC_REG_MANDATORY_RATE		(AR9170_MAC_REG_BASE + 0x634)
166*4882a593Smuzhiyun #define	AR9170_MAC_REG_RTS_CTS_RATE		(AR9170_MAC_REG_BASE + 0x638)
167*4882a593Smuzhiyun #define	AR9170_MAC_REG_BACKOFF_PROTECT		(AR9170_MAC_REG_BASE + 0x63c)
168*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_THRESHOLD		(AR9170_MAC_REG_BASE + 0x640)
169*4882a593Smuzhiyun #define	AR9170_MAC_REG_AFTER_PNP		(AR9170_MAC_REG_BASE + 0x648)
170*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_PE_DELAY		(AR9170_MAC_REG_BASE + 0x64c)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define	AR9170_MAC_REG_DYNAMIC_SIFS_ACK		(AR9170_MAC_REG_BASE + 0x658)
173*4882a593Smuzhiyun #define	AR9170_MAC_REG_SNIFFER			(AR9170_MAC_REG_BASE + 0x674)
174*4882a593Smuzhiyun #define		AR9170_MAC_SNIFFER_ENABLE_PROMISC	BIT(0)
175*4882a593Smuzhiyun #define		AR9170_MAC_SNIFFER_DEFAULTS		0x02000000
176*4882a593Smuzhiyun #define	AR9170_MAC_REG_ENCRYPTION		(AR9170_MAC_REG_BASE + 0x678)
177*4882a593Smuzhiyun #define		AR9170_MAC_ENCRYPTION_MGMT_RX_SOFTWARE	BIT(2)
178*4882a593Smuzhiyun #define		AR9170_MAC_ENCRYPTION_RX_SOFTWARE	BIT(3)
179*4882a593Smuzhiyun #define		AR9170_MAC_ENCRYPTION_DEFAULTS		0x70
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define	AR9170_MAC_REG_MISC_680			(AR9170_MAC_REG_BASE + 0x680)
182*4882a593Smuzhiyun #define	AR9170_MAC_REG_MISC_684			(AR9170_MAC_REG_BASE + 0x684)
183*4882a593Smuzhiyun #define	AR9170_MAC_REG_TX_UNDERRUN		(AR9170_MAC_REG_BASE + 0x688)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define	AR9170_MAC_REG_FRAMETYPE_FILTER		(AR9170_MAC_REG_BASE + 0x68c)
186*4882a593Smuzhiyun #define		AR9170_MAC_FTF_ASSOC_REQ		BIT(0)
187*4882a593Smuzhiyun #define		AR9170_MAC_FTF_ASSOC_RESP		BIT(1)
188*4882a593Smuzhiyun #define		AR9170_MAC_FTF_REASSOC_REQ		BIT(2)
189*4882a593Smuzhiyun #define		AR9170_MAC_FTF_REASSOC_RESP		BIT(3)
190*4882a593Smuzhiyun #define		AR9170_MAC_FTF_PRB_REQ			BIT(4)
191*4882a593Smuzhiyun #define		AR9170_MAC_FTF_PRB_RESP			BIT(5)
192*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BIT6			BIT(6)
193*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BIT7			BIT(7)
194*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BEACON			BIT(8)
195*4882a593Smuzhiyun #define		AR9170_MAC_FTF_ATIM			BIT(9)
196*4882a593Smuzhiyun #define		AR9170_MAC_FTF_DEASSOC			BIT(10)
197*4882a593Smuzhiyun #define		AR9170_MAC_FTF_AUTH			BIT(11)
198*4882a593Smuzhiyun #define		AR9170_MAC_FTF_DEAUTH			BIT(12)
199*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BIT13			BIT(13)
200*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BIT14			BIT(14)
201*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BIT15			BIT(15)
202*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BAR			BIT(24)
203*4882a593Smuzhiyun #define		AR9170_MAC_FTF_BA			BIT(25)
204*4882a593Smuzhiyun #define		AR9170_MAC_FTF_PSPOLL			BIT(26)
205*4882a593Smuzhiyun #define		AR9170_MAC_FTF_RTS			BIT(27)
206*4882a593Smuzhiyun #define		AR9170_MAC_FTF_CTS			BIT(28)
207*4882a593Smuzhiyun #define		AR9170_MAC_FTF_ACK			BIT(29)
208*4882a593Smuzhiyun #define		AR9170_MAC_FTF_CFE			BIT(30)
209*4882a593Smuzhiyun #define		AR9170_MAC_FTF_CFE_ACK			BIT(31)
210*4882a593Smuzhiyun #define		AR9170_MAC_FTF_DEFAULTS			0x0500ffff
211*4882a593Smuzhiyun #define		AR9170_MAC_FTF_MONITOR			0xff00ffff
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define	AR9170_MAC_REG_ACK_EXTENSION		(AR9170_MAC_REG_BASE + 0x690)
214*4882a593Smuzhiyun #define	AR9170_MAC_REG_ACK_TPC			(AR9170_MAC_REG_BASE + 0x694)
215*4882a593Smuzhiyun #define	AR9170_MAC_REG_EIFS_AND_SIFS		(AR9170_MAC_REG_BASE + 0x698)
216*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_TIMEOUT_COUNT		(AR9170_MAC_REG_BASE + 0x69c)
217*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_TOTAL			(AR9170_MAC_REG_BASE + 0x6a0)
218*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_CRC32			(AR9170_MAC_REG_BASE + 0x6a4)
219*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_CRC16			(AR9170_MAC_REG_BASE + 0x6a8)
220*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_ERR_DECRYPTION_UNI	(AR9170_MAC_REG_BASE + 0x6ac)
221*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_OVERRUN		(AR9170_MAC_REG_BASE + 0x6b0)
222*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_ERR_DECRYPTION_MUL	(AR9170_MAC_REG_BASE + 0x6bc)
223*4882a593Smuzhiyun #define AR9170_MAC_REG_TX_BLOCKACKS		(AR9170_MAC_REG_BASE + 0x6c0)
224*4882a593Smuzhiyun #define AR9170_MAC_REG_NAV_COUNT		(AR9170_MAC_REG_BASE + 0x6c4)
225*4882a593Smuzhiyun #define AR9170_MAC_REG_BACKOFF_STATUS		(AR9170_MAC_REG_BASE + 0x6c8)
226*4882a593Smuzhiyun #define		AR9170_MAC_BACKOFF_CCA			BIT(24)
227*4882a593Smuzhiyun #define		AR9170_MAC_BACKOFF_TX_PEX		BIT(25)
228*4882a593Smuzhiyun #define		AR9170_MAC_BACKOFF_RX_PE		BIT(26)
229*4882a593Smuzhiyun #define		AR9170_MAC_BACKOFF_MD_READY		BIT(27)
230*4882a593Smuzhiyun #define		AR9170_MAC_BACKOFF_TX_PE		BIT(28)
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define	AR9170_MAC_REG_TX_RETRY			(AR9170_MAC_REG_BASE + 0x6cc)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define AR9170_MAC_REG_TX_COMPLETE		(AR9170_MAC_REG_BASE + 0x6d4)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define	AR9170_MAC_REG_CHANNEL_BUSY		(AR9170_MAC_REG_BASE + 0x6e8)
237*4882a593Smuzhiyun #define	AR9170_MAC_REG_EXT_BUSY			(AR9170_MAC_REG_BASE + 0x6ec)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define	AR9170_MAC_REG_SLOT_TIME		(AR9170_MAC_REG_BASE + 0x6f0)
240*4882a593Smuzhiyun #define	AR9170_MAC_REG_TX_TOTAL			(AR9170_MAC_REG_BASE + 0x6f4)
241*4882a593Smuzhiyun #define AR9170_MAC_REG_ACK_FC			(AR9170_MAC_REG_BASE + 0x6f8)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_MODE			(AR9170_MAC_REG_BASE + 0x700)
244*4882a593Smuzhiyun #define		AR9170_MAC_CAM_IBSS			0xe0
245*4882a593Smuzhiyun #define		AR9170_MAC_CAM_AP			0xa1
246*4882a593Smuzhiyun #define		AR9170_MAC_CAM_STA			0x2
247*4882a593Smuzhiyun #define		AR9170_MAC_CAM_AP_WDS			0x3
248*4882a593Smuzhiyun #define		AR9170_MAC_CAM_DEFAULTS			(0xf << 24)
249*4882a593Smuzhiyun #define		AR9170_MAC_CAM_HOST_PENDING		0x80000000
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_ROLL_CALL_TBL_L	(AR9170_MAC_REG_BASE + 0x704)
252*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_ROLL_CALL_TBL_H	(AR9170_MAC_REG_BASE + 0x708)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_ADDR			(AR9170_MAC_REG_BASE + 0x70c)
255*4882a593Smuzhiyun #define		AR9170_MAC_CAM_ADDR_WRITE		0x80000000
256*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_DATA0		(AR9170_MAC_REG_BASE + 0x720)
257*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_DATA1		(AR9170_MAC_REG_BASE + 0x724)
258*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_DATA2		(AR9170_MAC_REG_BASE + 0x728)
259*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_DATA3		(AR9170_MAC_REG_BASE + 0x72c)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_DBG0			(AR9170_MAC_REG_BASE + 0x730)
262*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_DBG1			(AR9170_MAC_REG_BASE + 0x734)
263*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_DBG2			(AR9170_MAC_REG_BASE + 0x738)
264*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_STATE		(AR9170_MAC_REG_BASE + 0x73c)
265*4882a593Smuzhiyun #define		AR9170_MAC_CAM_STATE_READ_PENDING	0x40000000
266*4882a593Smuzhiyun #define		AR9170_MAC_CAM_STATE_WRITE_PENDING	0x80000000
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_TXKEY		(AR9170_MAC_REG_BASE + 0x740)
269*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_RXKEY		(AR9170_MAC_REG_BASE + 0x750)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_TX_ENC_TYPE		(AR9170_MAC_REG_BASE + 0x760)
272*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_RX_ENC_TYPE		(AR9170_MAC_REG_BASE + 0x770)
273*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_TX_SERACH_HIT	(AR9170_MAC_REG_BASE + 0x780)
274*4882a593Smuzhiyun #define	AR9170_MAC_REG_CAM_RX_SERACH_HIT	(AR9170_MAC_REG_BASE + 0x790)
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC0_CW			(AR9170_MAC_REG_BASE + 0xb00)
277*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC1_CW			(AR9170_MAC_REG_BASE + 0xb04)
278*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC2_CW			(AR9170_MAC_REG_BASE + 0xb08)
279*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC3_CW			(AR9170_MAC_REG_BASE + 0xb0c)
280*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC4_CW			(AR9170_MAC_REG_BASE + 0xb10)
281*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC2_AC1_AC0_AIFS		(AR9170_MAC_REG_BASE + 0xb14)
282*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC4_AC3_AC2_AIFS		(AR9170_MAC_REG_BASE + 0xb18)
283*4882a593Smuzhiyun #define AR9170_MAC_REG_TXOP_ACK_EXTENSION	(AR9170_MAC_REG_BASE + 0xb1c)
284*4882a593Smuzhiyun #define AR9170_MAC_REG_TXOP_ACK_INTERVAL	(AR9170_MAC_REG_BASE + 0xb20)
285*4882a593Smuzhiyun #define AR9170_MAC_REG_CONTENTION_POINT		(AR9170_MAC_REG_BASE + 0xb24)
286*4882a593Smuzhiyun #define	AR9170_MAC_REG_RETRY_MAX		(AR9170_MAC_REG_BASE + 0xb28)
287*4882a593Smuzhiyun #define AR9170_MAC_REG_TID_CFACK_CFEND_RATE	(AR9170_MAC_REG_BASE + 0xb2c)
288*4882a593Smuzhiyun #define	AR9170_MAC_REG_TXOP_NOT_ENOUGH_IND	(AR9170_MAC_REG_BASE + 0xb30)
289*4882a593Smuzhiyun #define AR9170_MAC_REG_TKIP_TSC			(AR9170_MAC_REG_BASE + 0xb34)
290*4882a593Smuzhiyun #define AR9170_MAC_REG_TXOP_DURATION		(AR9170_MAC_REG_BASE + 0xb38)
291*4882a593Smuzhiyun #define AR9170_MAC_REG_TX_QOS_THRESHOLD		(AR9170_MAC_REG_BASE + 0xb3c)
292*4882a593Smuzhiyun #define	AR9170_MAC_REG_QOS_PRIORITY_VIRTUAL_CCA	(AR9170_MAC_REG_BASE + 0xb40)
293*4882a593Smuzhiyun #define		AR9170_MAC_VIRTUAL_CCA_Q0		BIT(15)
294*4882a593Smuzhiyun #define		AR9170_MAC_VIRTUAL_CCA_Q1		BIT(16)
295*4882a593Smuzhiyun #define		AR9170_MAC_VIRTUAL_CCA_Q2		BIT(17)
296*4882a593Smuzhiyun #define		AR9170_MAC_VIRTUAL_CCA_Q3		BIT(18)
297*4882a593Smuzhiyun #define		AR9170_MAC_VIRTUAL_CCA_Q4		BIT(19)
298*4882a593Smuzhiyun #define		AR9170_MAC_VIRTUAL_CCA_ALL		(0xf8000)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC1_AC0_TXOP		(AR9170_MAC_REG_BASE + 0xb44)
301*4882a593Smuzhiyun #define	AR9170_MAC_REG_AC3_AC2_TXOP		(AR9170_MAC_REG_BASE + 0xb48)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define	AR9170_MAC_REG_AMPDU_COUNT		(AR9170_MAC_REG_BASE + 0xb88)
304*4882a593Smuzhiyun #define	AR9170_MAC_REG_MPDU_COUNT		(AR9170_MAC_REG_BASE + 0xb8c)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define	AR9170_MAC_REG_AMPDU_FACTOR		(AR9170_MAC_REG_BASE + 0xb9c)
307*4882a593Smuzhiyun #define		AR9170_MAC_AMPDU_FACTOR			0x7f0000
308*4882a593Smuzhiyun #define		AR9170_MAC_AMPDU_FACTOR_S		16
309*4882a593Smuzhiyun #define	AR9170_MAC_REG_AMPDU_DENSITY		(AR9170_MAC_REG_BASE + 0xba0)
310*4882a593Smuzhiyun #define		AR9170_MAC_AMPDU_DENSITY		0x7
311*4882a593Smuzhiyun #define		AR9170_MAC_AMPDU_DENSITY_S		0
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define	AR9170_MAC_REG_FCS_SELECT		(AR9170_MAC_REG_BASE + 0xbb0)
314*4882a593Smuzhiyun #define		AR9170_MAC_FCS_SWFCS			0x1
315*4882a593Smuzhiyun #define		AR9170_MAC_FCS_FIFO_PROT		0x4
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define	AR9170_MAC_REG_RTS_CTS_TPC		(AR9170_MAC_REG_BASE + 0xbb4)
318*4882a593Smuzhiyun #define AR9170_MAC_REG_CFEND_QOSNULL_TPC	(AR9170_MAC_REG_BASE + 0xbb8)
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define	AR9170_MAC_REG_ACK_TABLE		(AR9170_MAC_REG_BASE + 0xc00)
321*4882a593Smuzhiyun #define AR9170_MAC_REG_RX_CONTROL		(AR9170_MAC_REG_BASE + 0xc40)
322*4882a593Smuzhiyun #define		AR9170_MAC_RX_CTRL_DEAGG		0x1
323*4882a593Smuzhiyun #define		AR9170_MAC_RX_CTRL_SHORT_FILTER		0x2
324*4882a593Smuzhiyun #define		AR9170_MAC_RX_CTRL_SA_DA_SEARCH		0x20
325*4882a593Smuzhiyun #define		AR9170_MAC_RX_CTRL_PASS_TO_HOST		BIT(28)
326*4882a593Smuzhiyun #define		AR9170_MAC_RX_CTRL_ACK_IN_SNIFFER	BIT(30)
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #define AR9170_MAC_REG_RX_CONTROL_1		(AR9170_MAC_REG_BASE + 0xc44)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define	AR9170_MAC_REG_AMPDU_RX_THRESH		(AR9170_MAC_REG_BASE + 0xc50)
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_MPDU			(AR9170_MAC_REG_BASE + 0xca0)
333*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_DROPPED_MPDU		(AR9170_MAC_REG_BASE + 0xca4)
334*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_DEL_MPDU		(AR9170_MAC_REG_BASE + 0xca8)
335*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_PHY_MISC_ERROR	(AR9170_MAC_REG_BASE + 0xcac)
336*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_PHY_XR_ERROR		(AR9170_MAC_REG_BASE + 0xcb0)
337*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_PHY_OFDM_ERROR	(AR9170_MAC_REG_BASE + 0xcb4)
338*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_PHY_CCK_ERROR		(AR9170_MAC_REG_BASE + 0xcb8)
339*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_PHY_HT_ERROR		(AR9170_MAC_REG_BASE + 0xcbc)
340*4882a593Smuzhiyun #define	AR9170_MAC_REG_RX_PHY_TOTAL		(AR9170_MAC_REG_BASE + 0xcc0)
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ_ADDR		(AR9170_MAC_REG_BASE + 0xd00)
343*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ_CURR_ADDR	(AR9170_MAC_REG_BASE + 0xd04)
344*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ0_ADDR		(AR9170_MAC_REG_BASE + 0xd00)
345*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ0_CURR_ADDR	(AR9170_MAC_REG_BASE + 0xd04)
346*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ1_ADDR		(AR9170_MAC_REG_BASE + 0xd08)
347*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ1_CURR_ADDR	(AR9170_MAC_REG_BASE + 0xd0c)
348*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ2_ADDR		(AR9170_MAC_REG_BASE + 0xd10)
349*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ2_CURR_ADDR	(AR9170_MAC_REG_BASE + 0xd14)
350*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ3_ADDR		(AR9170_MAC_REG_BASE + 0xd18)
351*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ3_CURR_ADDR	(AR9170_MAC_REG_BASE + 0xd1c)
352*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ4_ADDR		(AR9170_MAC_REG_BASE + 0xd20)
353*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ4_CURR_ADDR	(AR9170_MAC_REG_BASE + 0xd24)
354*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_RXQ_ADDR		(AR9170_MAC_REG_BASE + 0xd28)
355*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_RXQ_CURR_ADDR	(AR9170_MAC_REG_BASE + 0xd2c)
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TRIGGER		(AR9170_MAC_REG_BASE + 0xd30)
358*4882a593Smuzhiyun #define		AR9170_DMA_TRIGGER_TXQ0			BIT(0)
359*4882a593Smuzhiyun #define		AR9170_DMA_TRIGGER_TXQ1			BIT(1)
360*4882a593Smuzhiyun #define		AR9170_DMA_TRIGGER_TXQ2			BIT(2)
361*4882a593Smuzhiyun #define		AR9170_DMA_TRIGGER_TXQ3			BIT(3)
362*4882a593Smuzhiyun #define		AR9170_DMA_TRIGGER_TXQ4			BIT(4)
363*4882a593Smuzhiyun #define		AR9170_DMA_TRIGGER_RXQ			BIT(8)
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define AR9170_MAC_REG_DMA_WLAN_STATUS		(AR9170_MAC_REG_BASE + 0xd38)
366*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_STATUS		(AR9170_MAC_REG_BASE + 0xd3c)
367*4882a593Smuzhiyun #define AR9170_MAC_REG_DMA_TXQ_LAST_ADDR	(AR9170_MAC_REG_BASE + 0xd40)
368*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ0_LAST_ADDR	(AR9170_MAC_REG_BASE + 0xd40)
369*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ1_LAST_ADDR	(AR9170_MAC_REG_BASE + 0xd44)
370*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ2_LAST_ADDR	(AR9170_MAC_REG_BASE + 0xd48)
371*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ3_LAST_ADDR	(AR9170_MAC_REG_BASE + 0xd4c)
372*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ4_LAST_ADDR	(AR9170_MAC_REG_BASE + 0xd50)
373*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ0Q1_LEN		(AR9170_MAC_REG_BASE + 0xd54)
374*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ2Q3_LEN		(AR9170_MAC_REG_BASE + 0xd58)
375*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQ4_LEN		(AR9170_MAC_REG_BASE + 0xd5c)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define AR9170_MAC_REG_DMA_TXQX_LAST_ADDR	(AR9170_MAC_REG_BASE + 0xd74)
378*4882a593Smuzhiyun #define AR9170_MAC_REG_DMA_TXQX_FAIL_ADDR	(AR9170_MAC_REG_BASE + 0xd78)
379*4882a593Smuzhiyun #define	AR9170_MAC_REG_TXRX_MPI			(AR9170_MAC_REG_BASE + 0xd7c)
380*4882a593Smuzhiyun #define		AR9170_MAC_TXRX_MPI_TX_MPI_MASK		0x0000000f
381*4882a593Smuzhiyun #define		AR9170_MAC_TXRX_MPI_TX_TO_MASK		0x0000fff0
382*4882a593Smuzhiyun #define		AR9170_MAC_TXRX_MPI_RX_MPI_MASK		0x000f0000
383*4882a593Smuzhiyun #define		AR9170_MAC_TXRX_MPI_RX_TO_MASK		0xfff00000
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_ADDR			(AR9170_MAC_REG_BASE + 0xd84)
386*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_LENGTH		(AR9170_MAC_REG_BASE + 0xd88)
387*4882a593Smuzhiyun #define		AR9170_MAC_BCN_LENGTH_MAX		(512 - 32)
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #define AR9170_MAC_REG_BCN_STATUS		(AR9170_MAC_REG_BASE + 0xd8c)
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_PLCP			(AR9170_MAC_REG_BASE + 0xd90)
392*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_CTRL			(AR9170_MAC_REG_BASE + 0xd94)
393*4882a593Smuzhiyun #define		AR9170_BCN_CTRL_READY			0x01
394*4882a593Smuzhiyun #define		AR9170_BCN_CTRL_LOCK			0x02
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #define AR9170_MAC_REG_BCN_CURR_ADDR		(AR9170_MAC_REG_BASE + 0xd98)
397*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_COUNT		(AR9170_MAC_REG_BASE + 0xd9c)
398*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_HT1			(AR9170_MAC_REG_BASE + 0xda0)
399*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_HT_EN		BIT(0)
400*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_GF_PMB		BIT(1)
401*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_SP_EXP		BIT(2)
402*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_TX_BF		BIT(3)
403*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_PWR_CTRL_S		4
404*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_PWR_CTRL		0x70
405*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_TX_ANT1		BIT(7)
406*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_TX_ANT0		BIT(8)
407*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_NUM_LFT_S		9
408*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_NUM_LFT		0x600
409*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_BWC_20M_EXT		BIT(16)
410*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_BWC_40M_SHARED	BIT(17)
411*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_BWC_40M_DUP		(BIT(16) | BIT(17))
412*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_BF_MCS_S		18
413*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_BF_MCS		0x1c0000
414*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_TPC_S		21
415*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_TPC			0x7e00000
416*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_CHAIN_MASK_S		27
417*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT1_CHAIN_MASK		0x38000000
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun #define	AR9170_MAC_REG_BCN_HT2			(AR9170_MAC_REG_BASE + 0xda4)
420*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_MCS_S		0
421*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_MCS			0x7f
422*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_BW40			BIT(8)
423*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_SMOOTHING		BIT(9)
424*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_SS			BIT(10)
425*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_NSS			BIT(11)
426*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_STBC_S		12
427*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_STBC			0x3000
428*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_ADV_COD		BIT(14)
429*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_SGI			BIT(15)
430*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_LEN_S		16
431*4882a593Smuzhiyun #define		AR9170_MAC_BCN_HT2_LEN			0xffff0000
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #define	AR9170_MAC_REG_DMA_TXQX_ADDR_CURR	(AR9170_MAC_REG_BASE + 0xdc0)
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /* Random number generator */
436*4882a593Smuzhiyun #define	AR9170_RAND_REG_BASE			0x1d0000
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #define	AR9170_RAND_REG_NUM			(AR9170_RAND_REG_BASE + 0x000)
439*4882a593Smuzhiyun #define	AR9170_RAND_REG_MODE			(AR9170_RAND_REG_BASE + 0x004)
440*4882a593Smuzhiyun #define		AR9170_RAND_MODE_MANUAL			0x000
441*4882a593Smuzhiyun #define		AR9170_RAND_MODE_FREE			0x001
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* GPIO */
444*4882a593Smuzhiyun #define	AR9170_GPIO_REG_BASE			0x1d0100
445*4882a593Smuzhiyun #define	AR9170_GPIO_REG_PORT_TYPE		(AR9170_GPIO_REG_BASE + 0x000)
446*4882a593Smuzhiyun #define	AR9170_GPIO_REG_PORT_DATA		(AR9170_GPIO_REG_BASE + 0x004)
447*4882a593Smuzhiyun #define		AR9170_GPIO_PORT_LED_0			1
448*4882a593Smuzhiyun #define		AR9170_GPIO_PORT_LED_1			2
449*4882a593Smuzhiyun /* WPS Button GPIO for TP-Link TL-WN821N */
450*4882a593Smuzhiyun #define		AR9170_GPIO_PORT_WPS_BUTTON_PRESSED	4
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* Memory Controller */
453*4882a593Smuzhiyun #define	AR9170_MC_REG_BASE			0x1d1000
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun #define	AR9170_MC_REG_FLASH_WAIT_STATE		(AR9170_MC_REG_BASE + 0x000)
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define AR9170_SPI_REG_BASE			(AR9170_MC_REG_BASE + 0x200)
458*4882a593Smuzhiyun #define AR9170_SPI_REG_CONTROL0			(AR9170_SPI_REG_BASE + 0x000)
459*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_BUSY		BIT(0)
460*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_CMD_GO		BIT(1)
461*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_PAGE_WR		BIT(2)
462*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_SEQ_RD		BIT(3)
463*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_CMD_ABORT		BIT(4)
464*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_CMD_LEN_S		8
465*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_CMD_LEN		0x00000f00
466*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_RD_LEN_S		12
467*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL0_RD_LEN		0x00007000
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define	AR9170_SPI_REG_CONTROL1			(AR9170_SPI_REG_BASE + 0x004)
470*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL1_SCK_RATE		BIT(0)
471*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL1_DRIVE_SDO		BIT(1)
472*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL1_MODE_SEL_S		2
473*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL1_MODE_SEL		0x000000c0
474*4882a593Smuzhiyun #define		AR9170_SPI_CONTROL1_WRITE_PROTECT	BIT(4)
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #define AR9170_SPI_REG_COMMAND_PORT0		(AR9170_SPI_REG_BASE + 0x008)
477*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD0_S		0
478*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD0		0x000000ff
479*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD1_S		8
480*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD1		0x0000ff00
481*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD2_S		16
482*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD2		0x00ff0000
483*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD3_S		24
484*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT0_CMD3		0xff000000
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define AR9170_SPI_REG_COMMAND_PORT1		(AR9170_SPI_REG_BASE + 0x00C)
487*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD4_S		0
488*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD4		0x000000ff
489*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD5_S		8
490*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD5		0x0000ff00
491*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD6_S		16
492*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD6		0x00ff0000
493*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD7_S		24
494*4882a593Smuzhiyun #define		AR9170_SPI_COMMAND_PORT1_CMD7		0xff000000
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #define AR9170_SPI_REG_DATA_PORT		(AR9170_SPI_REG_BASE + 0x010)
497*4882a593Smuzhiyun #define AR9170_SPI_REG_PAGE_WRITE_LEN		(AR9170_SPI_REG_BASE + 0x014)
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #define AR9170_EEPROM_REG_BASE			(AR9170_MC_REG_BASE + 0x400)
500*4882a593Smuzhiyun #define	AR9170_EEPROM_REG_WP_MAGIC1		(AR9170_EEPROM_REG_BASE + 0x000)
501*4882a593Smuzhiyun #define		AR9170_EEPROM_WP_MAGIC1			0x12345678
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #define	AR9170_EEPROM_REG_WP_MAGIC2		(AR9170_EEPROM_REG_BASE + 0x004)
504*4882a593Smuzhiyun #define		AR9170_EEPROM_WP_MAGIC2			0x55aa00ff
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun #define	AR9170_EEPROM_REG_WP_MAGIC3		(AR9170_EEPROM_REG_BASE + 0x008)
507*4882a593Smuzhiyun #define		AR9170_EEPROM_WP_MAGIC3			0x13579ace
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #define	AR9170_EEPROM_REG_CLOCK_DIV		(AR9170_EEPROM_REG_BASE + 0x00C)
510*4882a593Smuzhiyun #define		AR9170_EEPROM_CLOCK_DIV_FAC_S		0
511*4882a593Smuzhiyun #define		AR9170_EEPROM_CLOCK_DIV_FAC		0x000001ff
512*4882a593Smuzhiyun #define		AR9170_EEPROM_CLOCK_DIV_FAC_39KHZ	0xff
513*4882a593Smuzhiyun #define		AR9170_EEPROM_CLOCK_DIV_FAC_78KHZ	0x7f
514*4882a593Smuzhiyun #define		AR9170_EEPROM_CLOCK_DIV_FAC_312KHZ	0x1f
515*4882a593Smuzhiyun #define		AR9170_EEPROM_CLOCK_DIV_FAC_10MHZ	0x0
516*4882a593Smuzhiyun #define	AR9170_EEPROM_CLOCK_DIV_SOFT_RST		BIT(9)
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #define AR9170_EEPROM_REG_MODE			(AR9170_EEPROM_REG_BASE + 0x010)
519*4882a593Smuzhiyun #define	AR9170_EEPROM_MODE_EEPROM_SIZE_16K_PLUS		BIT(31)
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define AR9170_EEPROM_REG_WRITE_PROTECT		(AR9170_EEPROM_REG_BASE + 0x014)
522*4882a593Smuzhiyun #define		AR9170_EEPROM_WRITE_PROTECT_WP_STATUS	BIT(0)
523*4882a593Smuzhiyun #define		AR9170_EEPROM_WRITE_PROTECT_WP_SET	BIT(8)
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /* Interrupt Controller */
526*4882a593Smuzhiyun #define	AR9170_MAX_INT_SRC			9
527*4882a593Smuzhiyun #define	AR9170_INT_REG_BASE			0x1d2000
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #define	AR9170_INT_REG_FLAG			(AR9170_INT_REG_BASE + 0x000)
530*4882a593Smuzhiyun #define	AR9170_INT_REG_FIQ_MASK			(AR9170_INT_REG_BASE + 0x004)
531*4882a593Smuzhiyun #define	AR9170_INT_REG_IRQ_MASK			(AR9170_INT_REG_BASE + 0x008)
532*4882a593Smuzhiyun /* INT_REG_FLAG, INT_REG_FIQ_MASK and INT_REG_IRQ_MASK */
533*4882a593Smuzhiyun #define		AR9170_INT_FLAG_WLAN			0x001
534*4882a593Smuzhiyun #define		AR9170_INT_FLAG_PTAB_BIT		0x002
535*4882a593Smuzhiyun #define		AR9170_INT_FLAG_SE_BIT			0x004
536*4882a593Smuzhiyun #define		AR9170_INT_FLAG_UART_BIT		0x008
537*4882a593Smuzhiyun #define		AR9170_INT_FLAG_TIMER_BIT		0x010
538*4882a593Smuzhiyun #define		AR9170_INT_FLAG_EXT_BIT			0x020
539*4882a593Smuzhiyun #define		AR9170_INT_FLAG_SW_BIT			0x040
540*4882a593Smuzhiyun #define		AR9170_INT_FLAG_USB_BIT			0x080
541*4882a593Smuzhiyun #define		AR9170_INT_FLAG_ETHERNET_BIT		0x100
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun #define	AR9170_INT_REG_PRIORITY1		(AR9170_INT_REG_BASE + 0x00c)
544*4882a593Smuzhiyun #define	AR9170_INT_REG_PRIORITY2		(AR9170_INT_REG_BASE + 0x010)
545*4882a593Smuzhiyun #define	AR9170_INT_REG_PRIORITY3		(AR9170_INT_REG_BASE + 0x014)
546*4882a593Smuzhiyun #define	AR9170_INT_REG_EXT_INT_CONTROL		(AR9170_INT_REG_BASE + 0x018)
547*4882a593Smuzhiyun #define	AR9170_INT_REG_SW_INT_CONTROL		(AR9170_INT_REG_BASE + 0x01c)
548*4882a593Smuzhiyun #define		AR9170_INT_SW_INT_ENABLE		0x1
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #define	AR9170_INT_REG_FIQ_ENCODE		(AR9170_INT_REG_BASE + 0x020)
551*4882a593Smuzhiyun #define	AR9170_INT_INT_IRQ_ENCODE		(AR9170_INT_REG_BASE + 0x024)
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /* Power Management */
554*4882a593Smuzhiyun #define	AR9170_PWR_REG_BASE			0x1d4000
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #define AR9170_PWR_REG_POWER_STATE		(AR9170_PWR_REG_BASE + 0x000)
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun #define	AR9170_PWR_REG_RESET			(AR9170_PWR_REG_BASE + 0x004)
559*4882a593Smuzhiyun #define		AR9170_PWR_RESET_COMMIT_RESET_MASK	BIT(0)
560*4882a593Smuzhiyun #define		AR9170_PWR_RESET_WLAN_MASK		BIT(1)
561*4882a593Smuzhiyun #define		AR9170_PWR_RESET_DMA_MASK		BIT(2)
562*4882a593Smuzhiyun #define		AR9170_PWR_RESET_BRIDGE_MASK		BIT(3)
563*4882a593Smuzhiyun #define		AR9170_PWR_RESET_AHB_MASK		BIT(9)
564*4882a593Smuzhiyun #define		AR9170_PWR_RESET_BB_WARM_RESET		BIT(10)
565*4882a593Smuzhiyun #define		AR9170_PWR_RESET_BB_COLD_RESET		BIT(11)
566*4882a593Smuzhiyun #define		AR9170_PWR_RESET_ADDA_CLK_COLD_RESET	BIT(12)
567*4882a593Smuzhiyun #define		AR9170_PWR_RESET_PLL			BIT(13)
568*4882a593Smuzhiyun #define		AR9170_PWR_RESET_USB_PLL		BIT(14)
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define	AR9170_PWR_REG_CLOCK_SEL		(AR9170_PWR_REG_BASE + 0x008)
571*4882a593Smuzhiyun #define		AR9170_PWR_CLK_AHB_40MHZ		0
572*4882a593Smuzhiyun #define		AR9170_PWR_CLK_AHB_20_22MHZ		1
573*4882a593Smuzhiyun #define		AR9170_PWR_CLK_AHB_40_44MHZ		2
574*4882a593Smuzhiyun #define		AR9170_PWR_CLK_AHB_80_88MHZ		3
575*4882a593Smuzhiyun #define		AR9170_PWR_CLK_DAC_160_INV_DLY		0x70
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define	AR9170_PWR_REG_CHIP_REVISION		(AR9170_PWR_REG_BASE + 0x010)
578*4882a593Smuzhiyun #define AR9170_PWR_REG_PLL_ADDAC		(AR9170_PWR_REG_BASE + 0x014)
579*4882a593Smuzhiyun #define		AR9170_PWR_PLL_ADDAC_DIV_S		2
580*4882a593Smuzhiyun #define		AR9170_PWR_PLL_ADDAC_DIV		0xffc
581*4882a593Smuzhiyun #define	AR9170_PWR_REG_WATCH_DOG_MAGIC		(AR9170_PWR_REG_BASE + 0x020)
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun /* Faraday USB Controller */
584*4882a593Smuzhiyun #define	AR9170_USB_REG_BASE			0x1e1000
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun #define	AR9170_USB_REG_MAIN_CTRL		(AR9170_USB_REG_BASE + 0x000)
587*4882a593Smuzhiyun #define		AR9170_USB_MAIN_CTRL_REMOTE_WAKEUP	BIT(0)
588*4882a593Smuzhiyun #define		AR9170_USB_MAIN_CTRL_ENABLE_GLOBAL_INT	BIT(2)
589*4882a593Smuzhiyun #define		AR9170_USB_MAIN_CTRL_GO_TO_SUSPEND	BIT(3)
590*4882a593Smuzhiyun #define		AR9170_USB_MAIN_CTRL_RESET		BIT(4)
591*4882a593Smuzhiyun #define		AR9170_USB_MAIN_CTRL_CHIP_ENABLE	BIT(5)
592*4882a593Smuzhiyun #define		AR9170_USB_MAIN_CTRL_HIGHSPEED		BIT(6)
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun #define	AR9170_USB_REG_DEVICE_ADDRESS		(AR9170_USB_REG_BASE + 0x001)
595*4882a593Smuzhiyun #define		AR9170_USB_DEVICE_ADDRESS_CONFIGURE	BIT(7)
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun #define	AR9170_USB_REG_TEST			(AR9170_USB_REG_BASE + 0x002)
598*4882a593Smuzhiyun #define	AR9170_USB_REG_PHY_TEST_SELECT		(AR9170_USB_REG_BASE + 0x008)
599*4882a593Smuzhiyun #define	AR9170_USB_REG_CX_CONFIG_STATUS		(AR9170_USB_REG_BASE + 0x00b)
600*4882a593Smuzhiyun #define	AR9170_USB_REG_EP0_DATA			(AR9170_USB_REG_BASE + 0x00c)
601*4882a593Smuzhiyun #define	AR9170_USB_REG_EP0_DATA1		(AR9170_USB_REG_BASE + 0x00c)
602*4882a593Smuzhiyun #define	AR9170_USB_REG_EP0_DATA2		(AR9170_USB_REG_BASE + 0x00d)
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_0		(AR9170_USB_REG_BASE + 0x011)
605*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_1		(AR9170_USB_REG_BASE + 0x012)
606*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_2		(AR9170_USB_REG_BASE + 0x013)
607*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_3		(AR9170_USB_REG_BASE + 0x014)
608*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_4		(AR9170_USB_REG_BASE + 0x015)
609*4882a593Smuzhiyun #define		AR9170_USB_INTR_DISABLE_OUT_INT		(BIT(7) | BIT(6))
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_5		(AR9170_USB_REG_BASE + 0x016)
612*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_6		(AR9170_USB_REG_BASE + 0x017)
613*4882a593Smuzhiyun #define		AR9170_USB_INTR_DISABLE_IN_INT		BIT(6)
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_MASK_BYTE_7		(AR9170_USB_REG_BASE + 0x018)
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_GROUP		(AR9170_USB_REG_BASE + 0x020)
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_0		(AR9170_USB_REG_BASE + 0x021)
620*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC0_SETUP		BIT(0)
621*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC0_IN			BIT(1)
622*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC0_OUT		BIT(2)
623*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC0_FAIL		BIT(3) /* ??? */
624*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC0_END		BIT(4) /* ??? */
625*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC0_ABORT		BIT(7)
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_1		(AR9170_USB_REG_BASE + 0x022)
628*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_2		(AR9170_USB_REG_BASE + 0x023)
629*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_3		(AR9170_USB_REG_BASE + 0x024)
630*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_4		(AR9170_USB_REG_BASE + 0x025)
631*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_5		(AR9170_USB_REG_BASE + 0x026)
632*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_6		(AR9170_USB_REG_BASE + 0x027)
633*4882a593Smuzhiyun #define	AR9170_USB_REG_INTR_SOURCE_7		(AR9170_USB_REG_BASE + 0x028)
634*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC7_USB_RESET		BIT(1)
635*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC7_USB_SUSPEND	BIT(2)
636*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC7_USB_RESUME		BIT(3)
637*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC7_ISO_SEQ_ERR	BIT(4)
638*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC7_ISO_SEQ_ABORT	BIT(5)
639*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC7_TX0BYTE		BIT(6)
640*4882a593Smuzhiyun #define		AR9170_USB_INTR_SRC7_RX0BYTE		BIT(7)
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #define	AR9170_USB_REG_IDLE_COUNT		(AR9170_USB_REG_BASE + 0x02f)
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun #define	AR9170_USB_REG_EP_MAP			(AR9170_USB_REG_BASE + 0x030)
645*4882a593Smuzhiyun #define	AR9170_USB_REG_EP1_MAP			(AR9170_USB_REG_BASE + 0x030)
646*4882a593Smuzhiyun #define	AR9170_USB_REG_EP2_MAP			(AR9170_USB_REG_BASE + 0x031)
647*4882a593Smuzhiyun #define	AR9170_USB_REG_EP3_MAP			(AR9170_USB_REG_BASE + 0x032)
648*4882a593Smuzhiyun #define	AR9170_USB_REG_EP4_MAP			(AR9170_USB_REG_BASE + 0x033)
649*4882a593Smuzhiyun #define	AR9170_USB_REG_EP5_MAP			(AR9170_USB_REG_BASE + 0x034)
650*4882a593Smuzhiyun #define	AR9170_USB_REG_EP6_MAP			(AR9170_USB_REG_BASE + 0x035)
651*4882a593Smuzhiyun #define	AR9170_USB_REG_EP7_MAP			(AR9170_USB_REG_BASE + 0x036)
652*4882a593Smuzhiyun #define	AR9170_USB_REG_EP8_MAP			(AR9170_USB_REG_BASE + 0x037)
653*4882a593Smuzhiyun #define	AR9170_USB_REG_EP9_MAP			(AR9170_USB_REG_BASE + 0x038)
654*4882a593Smuzhiyun #define	AR9170_USB_REG_EP10_MAP			(AR9170_USB_REG_BASE + 0x039)
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #define	AR9170_USB_REG_EP_IN_MAX_SIZE_HIGH	(AR9170_USB_REG_BASE + 0x03f)
657*4882a593Smuzhiyun #define		AR9170_USB_EP_IN_STALL			0x8
658*4882a593Smuzhiyun #define		AR9170_USB_EP_IN_TOGGLE			0x10
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #define	AR9170_USB_REG_EP_IN_MAX_SIZE_LOW	(AR9170_USB_REG_BASE + 0x03e)
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun #define	AR9170_USB_REG_EP_OUT_MAX_SIZE_HIGH	(AR9170_USB_REG_BASE + 0x05f)
663*4882a593Smuzhiyun #define		AR9170_USB_EP_OUT_STALL			0x8
664*4882a593Smuzhiyun #define		AR9170_USB_EP_OUT_TOGGLE		0x10
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun #define	AR9170_USB_REG_EP_OUT_MAX_SIZE_LOW	(AR9170_USB_REG_BASE + 0x05e)
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun #define	AR9170_USB_REG_EP3_BYTE_COUNT_HIGH	(AR9170_USB_REG_BASE + 0x0ae)
669*4882a593Smuzhiyun #define	AR9170_USB_REG_EP3_BYTE_COUNT_LOW	(AR9170_USB_REG_BASE + 0x0be)
670*4882a593Smuzhiyun #define	AR9170_USB_REG_EP4_BYTE_COUNT_HIGH	(AR9170_USB_REG_BASE + 0x0af)
671*4882a593Smuzhiyun #define	AR9170_USB_REG_EP4_BYTE_COUNT_LOW	(AR9170_USB_REG_BASE + 0x0bf)
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO_MAP			(AR9170_USB_REG_BASE + 0x080)
674*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO0_MAP		(AR9170_USB_REG_BASE + 0x080)
675*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO1_MAP		(AR9170_USB_REG_BASE + 0x081)
676*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO2_MAP		(AR9170_USB_REG_BASE + 0x082)
677*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO3_MAP		(AR9170_USB_REG_BASE + 0x083)
678*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO4_MAP		(AR9170_USB_REG_BASE + 0x084)
679*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO5_MAP		(AR9170_USB_REG_BASE + 0x085)
680*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO6_MAP		(AR9170_USB_REG_BASE + 0x086)
681*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO7_MAP		(AR9170_USB_REG_BASE + 0x087)
682*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO8_MAP		(AR9170_USB_REG_BASE + 0x088)
683*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO9_MAP		(AR9170_USB_REG_BASE + 0x089)
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO_CONFIG		(AR9170_USB_REG_BASE + 0x090)
686*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO0_CONFIG		(AR9170_USB_REG_BASE + 0x090)
687*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO1_CONFIG		(AR9170_USB_REG_BASE + 0x091)
688*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO2_CONFIG		(AR9170_USB_REG_BASE + 0x092)
689*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO3_CONFIG		(AR9170_USB_REG_BASE + 0x093)
690*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO4_CONFIG		(AR9170_USB_REG_BASE + 0x094)
691*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO5_CONFIG		(AR9170_USB_REG_BASE + 0x095)
692*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO6_CONFIG		(AR9170_USB_REG_BASE + 0x096)
693*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO7_CONFIG		(AR9170_USB_REG_BASE + 0x097)
694*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO8_CONFIG		(AR9170_USB_REG_BASE + 0x098)
695*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO9_CONFIG		(AR9170_USB_REG_BASE + 0x099)
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #define	AR9170_USB_REG_EP3_DATA			(AR9170_USB_REG_BASE + 0x0f8)
698*4882a593Smuzhiyun #define	AR9170_USB_REG_EP4_DATA			(AR9170_USB_REG_BASE + 0x0fc)
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun #define	AR9170_USB_REG_FIFO_SIZE		(AR9170_USB_REG_BASE + 0x100)
701*4882a593Smuzhiyun #define	AR9170_USB_REG_DMA_CTL			(AR9170_USB_REG_BASE + 0x108)
702*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_ENABLE_TO_DEVICE	BIT(0)
703*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_ENABLE_FROM_DEVICE	BIT(1)
704*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_HIGH_SPEED		BIT(2)
705*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_UP_PACKET_MODE	BIT(3)
706*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_UP_STREAM_S		4
707*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_UP_STREAM		(BIT(4) | BIT(5))
708*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_UP_STREAM_4K		(0)
709*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_UP_STREAM_8K		BIT(4)
710*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_UP_STREAM_16K	BIT(5)
711*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_UP_STREAM_32K	(BIT(4) | BIT(5))
712*4882a593Smuzhiyun #define		AR9170_USB_DMA_CTL_DOWN_STREAM		BIT(6)
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #define	AR9170_USB_REG_DMA_STATUS		(AR9170_USB_REG_BASE + 0x10c)
715*4882a593Smuzhiyun #define		AR9170_USB_DMA_STATUS_UP_IDLE		BIT(8)
716*4882a593Smuzhiyun #define		AR9170_USB_DMA_STATUS_DN_IDLE		BIT(16)
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun #define	AR9170_USB_REG_MAX_AGG_UPLOAD		(AR9170_USB_REG_BASE + 0x110)
719*4882a593Smuzhiyun #define	AR9170_USB_REG_UPLOAD_TIME_CTL		(AR9170_USB_REG_BASE + 0x114)
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun #define AR9170_USB_REG_WAKE_UP			(AR9170_USB_REG_BASE + 0x120)
722*4882a593Smuzhiyun #define		AR9170_USB_WAKE_UP_WAKE			BIT(0)
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun #define	AR9170_USB_REG_CBUS_CTRL		(AR9170_USB_REG_BASE + 0x1f0)
725*4882a593Smuzhiyun #define		AR9170_USB_CBUS_CTRL_BUFFER_END		(BIT(1))
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /* PCI/USB to AHB Bridge */
728*4882a593Smuzhiyun #define	AR9170_PTA_REG_BASE			0x1e2000
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun #define	AR9170_PTA_REG_CMD			(AR9170_PTA_REG_BASE + 0x000)
731*4882a593Smuzhiyun #define	AR9170_PTA_REG_PARAM1			(AR9170_PTA_REG_BASE + 0x004)
732*4882a593Smuzhiyun #define	AR9170_PTA_REG_PARAM2			(AR9170_PTA_REG_BASE + 0x008)
733*4882a593Smuzhiyun #define	AR9170_PTA_REG_PARAM3			(AR9170_PTA_REG_BASE + 0x00c)
734*4882a593Smuzhiyun #define	AR9170_PTA_REG_RSP			(AR9170_PTA_REG_BASE + 0x010)
735*4882a593Smuzhiyun #define	AR9170_PTA_REG_STATUS1			(AR9170_PTA_REG_BASE + 0x014)
736*4882a593Smuzhiyun #define	AR9170_PTA_REG_STATUS2			(AR9170_PTA_REG_BASE + 0x018)
737*4882a593Smuzhiyun #define	AR9170_PTA_REG_STATUS3			(AR9170_PTA_REG_BASE + 0x01c)
738*4882a593Smuzhiyun #define	AR9170_PTA_REG_AHB_INT_FLAG		(AR9170_PTA_REG_BASE + 0x020)
739*4882a593Smuzhiyun #define	AR9170_PTA_REG_AHB_INT_MASK		(AR9170_PTA_REG_BASE + 0x024)
740*4882a593Smuzhiyun #define	AR9170_PTA_REG_AHB_INT_ACK		(AR9170_PTA_REG_BASE + 0x028)
741*4882a593Smuzhiyun #define	AR9170_PTA_REG_AHB_SCRATCH1		(AR9170_PTA_REG_BASE + 0x030)
742*4882a593Smuzhiyun #define	AR9170_PTA_REG_AHB_SCRATCH2		(AR9170_PTA_REG_BASE + 0x034)
743*4882a593Smuzhiyun #define	AR9170_PTA_REG_AHB_SCRATCH3		(AR9170_PTA_REG_BASE + 0x038)
744*4882a593Smuzhiyun #define	AR9170_PTA_REG_AHB_SCRATCH4		(AR9170_PTA_REG_BASE + 0x03c)
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun #define	AR9170_PTA_REG_SHARE_MEM_CTRL		(AR9170_PTA_REG_BASE + 0x124)
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /*
749*4882a593Smuzhiyun  * PCI to AHB Bridge
750*4882a593Smuzhiyun  */
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #define	AR9170_PTA_REG_INT_FLAG			(AR9170_PTA_REG_BASE + 0x100)
753*4882a593Smuzhiyun #define		AR9170_PTA_INT_FLAG_DN			0x01
754*4882a593Smuzhiyun #define		AR9170_PTA_INT_FLAG_UP			0x02
755*4882a593Smuzhiyun #define		AR9170_PTA_INT_FLAG_CMD			0x04
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun #define	AR9170_PTA_REG_INT_MASK			(AR9170_PTA_REG_BASE + 0x104)
758*4882a593Smuzhiyun #define	AR9170_PTA_REG_DN_DMA_ADDRL		(AR9170_PTA_REG_BASE + 0x108)
759*4882a593Smuzhiyun #define	AR9170_PTA_REG_DN_DMA_ADDRH		(AR9170_PTA_REG_BASE + 0x10c)
760*4882a593Smuzhiyun #define	AR9170_PTA_REG_UP_DMA_ADDRL		(AR9170_PTA_REG_BASE + 0x110)
761*4882a593Smuzhiyun #define	AR9170_PTA_REG_UP_DMA_ADDRH		(AR9170_PTA_REG_BASE + 0x114)
762*4882a593Smuzhiyun #define	AR9170_PTA_REG_DN_PEND_TIME		(AR9170_PTA_REG_BASE + 0x118)
763*4882a593Smuzhiyun #define	AR9170_PTA_REG_UP_PEND_TIME		(AR9170_PTA_REG_BASE + 0x11c)
764*4882a593Smuzhiyun #define	AR9170_PTA_REG_CONTROL			(AR9170_PTA_REG_BASE + 0x120)
765*4882a593Smuzhiyun #define		AR9170_PTA_CTRL_4_BEAT_BURST		0x00
766*4882a593Smuzhiyun #define		AR9170_PTA_CTRL_8_BEAT_BURST		0x01
767*4882a593Smuzhiyun #define		AR9170_PTA_CTRL_16_BEAT_BURST		0x02
768*4882a593Smuzhiyun #define		AR9170_PTA_CTRL_LOOPBACK_MODE		0x10
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun #define	AR9170_PTA_REG_MEM_CTRL			(AR9170_PTA_REG_BASE + 0x124)
771*4882a593Smuzhiyun #define	AR9170_PTA_REG_MEM_ADDR			(AR9170_PTA_REG_BASE + 0x128)
772*4882a593Smuzhiyun #define	AR9170_PTA_REG_DN_DMA_TRIGGER		(AR9170_PTA_REG_BASE + 0x12c)
773*4882a593Smuzhiyun #define	AR9170_PTA_REG_UP_DMA_TRIGGER		(AR9170_PTA_REG_BASE + 0x130)
774*4882a593Smuzhiyun #define	AR9170_PTA_REG_DMA_STATUS		(AR9170_PTA_REG_BASE + 0x134)
775*4882a593Smuzhiyun #define	AR9170_PTA_REG_DN_CURR_ADDRL		(AR9170_PTA_REG_BASE + 0x138)
776*4882a593Smuzhiyun #define	AR9170_PTA_REG_DN_CURR_ADDRH		(AR9170_PTA_REG_BASE + 0x13c)
777*4882a593Smuzhiyun #define	AR9170_PTA_REG_UP_CURR_ADDRL		(AR9170_PTA_REG_BASE + 0x140)
778*4882a593Smuzhiyun #define	AR9170_PTA_REG_UP_CURR_ADDRH		(AR9170_PTA_REG_BASE + 0x144)
779*4882a593Smuzhiyun #define	AR9170_PTA_REG_DMA_MODE_CTRL		(AR9170_PTA_REG_BASE + 0x148)
780*4882a593Smuzhiyun #define		AR9170_PTA_DMA_MODE_CTRL_RESET		BIT(0)
781*4882a593Smuzhiyun #define		AR9170_PTA_DMA_MODE_CTRL_DISABLE_USB	BIT(1)
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /* Protocol Controller Module */
784*4882a593Smuzhiyun #define	AR9170_MAC_REG_PC_REG_BASE		(AR9170_MAC_REG_BASE + 0xe00)
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun #define	AR9170_NUM_LEDS				2
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun /* CAM */
790*4882a593Smuzhiyun #define	AR9170_CAM_MAX_USER			64
791*4882a593Smuzhiyun #define	AR9170_CAM_MAX_KEY_LENGTH		16
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun #define AR9170_SRAM_OFFSET		0x100000
794*4882a593Smuzhiyun #define AR9170_SRAM_SIZE		0x18000
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun #define AR9170_PRAM_OFFSET		0x200000
797*4882a593Smuzhiyun #define AR9170_PRAM_SIZE		0x8000
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun enum cpu_clock {
800*4882a593Smuzhiyun 	AHB_STATIC_40MHZ = 0,
801*4882a593Smuzhiyun 	AHB_GMODE_22MHZ = 1,
802*4882a593Smuzhiyun 	AHB_AMODE_20MHZ = 1,
803*4882a593Smuzhiyun 	AHB_GMODE_44MHZ = 2,
804*4882a593Smuzhiyun 	AHB_AMODE_40MHZ = 2,
805*4882a593Smuzhiyun 	AHB_GMODE_88MHZ = 3,
806*4882a593Smuzhiyun 	AHB_AMODE_80MHZ = 3
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /* USB endpoints */
810*4882a593Smuzhiyun enum ar9170_usb_ep {
811*4882a593Smuzhiyun 	/*
812*4882a593Smuzhiyun 	 * Control EP is always EP 0 (USB SPEC)
813*4882a593Smuzhiyun 	 *
814*4882a593Smuzhiyun 	 * The weird thing is: the original firmware has a few
815*4882a593Smuzhiyun 	 * comments that suggest that the actual EP numbers
816*4882a593Smuzhiyun 	 * are in the 1 to 10 range?!
817*4882a593Smuzhiyun 	 */
818*4882a593Smuzhiyun 	AR9170_USB_EP_CTRL		= 0,
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	AR9170_USB_EP_TX,
821*4882a593Smuzhiyun 	AR9170_USB_EP_RX,
822*4882a593Smuzhiyun 	AR9170_USB_EP_IRQ,
823*4882a593Smuzhiyun 	AR9170_USB_EP_CMD,
824*4882a593Smuzhiyun 	AR9170_USB_NUM_EXTRA_EP		= 4,
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	__AR9170_USB_NUM_EP,
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	__AR9170_USB_NUM_MAX_EP		= 10
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun enum ar9170_usb_fifo {
832*4882a593Smuzhiyun 	__AR9170_USB_NUM_MAX_FIFO	= 10
833*4882a593Smuzhiyun };
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun enum ar9170_tx_queues {
836*4882a593Smuzhiyun 	AR9170_TXQ0	= 0,
837*4882a593Smuzhiyun 	AR9170_TXQ1,
838*4882a593Smuzhiyun 	AR9170_TXQ2,
839*4882a593Smuzhiyun 	AR9170_TXQ3,
840*4882a593Smuzhiyun 	AR9170_TXQ_SPECIAL,
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* keep last */
843*4882a593Smuzhiyun 	__AR9170_NUM_TX_QUEUES = 5
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun #define	AR9170_TX_STREAM_TAG		0x697e
847*4882a593Smuzhiyun #define	AR9170_RX_STREAM_TAG		0x4e00
848*4882a593Smuzhiyun #define	AR9170_RX_STREAM_MAX_SIZE	0xffff
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun struct ar9170_stream {
851*4882a593Smuzhiyun 	__le16 length;
852*4882a593Smuzhiyun 	__le16 tag;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	u8 payload[];
855*4882a593Smuzhiyun } __packed __aligned(4);
856*4882a593Smuzhiyun #define AR9170_STREAM_LEN				4
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun #define AR9170_MAX_ACKTABLE_ENTRIES			8
859*4882a593Smuzhiyun #define AR9170_MAX_VIRTUAL_MAC				7
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun #define	AR9170_USB_EP_CTRL_MAX				64
862*4882a593Smuzhiyun #define	AR9170_USB_EP_TX_MAX				512
863*4882a593Smuzhiyun #define	AR9170_USB_EP_RX_MAX				512
864*4882a593Smuzhiyun #define	AR9170_USB_EP_IRQ_MAX				64
865*4882a593Smuzhiyun #define	AR9170_USB_EP_CMD_MAX				64
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun /* Trigger PRETBTT interrupt 6 Kus earlier */
868*4882a593Smuzhiyun #define CARL9170_PRETBTT_KUS				6
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun #define	AR5416_MAX_RATE_POWER				63
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun #define SET_VAL(reg, value, newvalue)					\
873*4882a593Smuzhiyun 	(value = ((value) & ~reg) | (((newvalue) << reg##_S) & reg))
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun #define SET_CONSTVAL(reg, newvalue)					\
876*4882a593Smuzhiyun 	(((newvalue) << reg##_S) & reg)
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun #define MOD_VAL(reg, value, newvalue)					\
879*4882a593Smuzhiyun 	(((value) & ~reg) | (((newvalue) << reg##_S) & reg))
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun #define GET_VAL(reg, value)						\
882*4882a593Smuzhiyun 	(((value) & reg) >> reg##_S)
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun #endif	/* __CARL9170_SHARED_HW_H */
885